pci-bridge.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. #include <asm-generic/pci-bridge.h>
  14. struct device_node;
  15. /*
  16. * PCI controller operations
  17. */
  18. struct pci_controller_ops {
  19. void (*dma_dev_setup)(struct pci_dev *dev);
  20. void (*dma_bus_setup)(struct pci_bus *bus);
  21. int (*probe_mode)(struct pci_bus *);
  22. /* Called when pci_enable_device() is called. Returns true to
  23. * allow assignment/enabling of the device. */
  24. bool (*enable_device_hook)(struct pci_dev *);
  25. /* Called during PCI resource reassignment */
  26. resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type);
  27. void (*reset_secondary_bus)(struct pci_dev *dev);
  28. #ifdef CONFIG_PCI_MSI
  29. int (*setup_msi_irqs)(struct pci_dev *dev,
  30. int nvec, int type);
  31. void (*teardown_msi_irqs)(struct pci_dev *dev);
  32. #endif
  33. };
  34. /*
  35. * Structure of a PCI controller (host bridge)
  36. */
  37. struct pci_controller {
  38. struct pci_bus *bus;
  39. char is_dynamic;
  40. #ifdef CONFIG_PPC64
  41. int node;
  42. #endif
  43. struct device_node *dn;
  44. struct list_head list_node;
  45. struct device *parent;
  46. int first_busno;
  47. int last_busno;
  48. int self_busno;
  49. struct resource busn;
  50. void __iomem *io_base_virt;
  51. #ifdef CONFIG_PPC64
  52. void *io_base_alloc;
  53. #endif
  54. resource_size_t io_base_phys;
  55. resource_size_t pci_io_size;
  56. /* Some machines have a special region to forward the ISA
  57. * "memory" cycles such as VGA memory regions. Left to 0
  58. * if unsupported
  59. */
  60. resource_size_t isa_mem_phys;
  61. resource_size_t isa_mem_size;
  62. struct pci_controller_ops controller_ops;
  63. struct pci_ops *ops;
  64. unsigned int __iomem *cfg_addr;
  65. void __iomem *cfg_data;
  66. /*
  67. * Used for variants of PCI indirect handling and possible quirks:
  68. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  69. * EXT_REG - provides access to PCI-e extended registers
  70. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  71. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  72. * to determine which bus number to match on when generating type0
  73. * config cycles
  74. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  75. * hanging if we don't have link and try to do config cycles to
  76. * anything but the PHB. Only allow talking to the PHB if this is
  77. * set.
  78. * BIG_ENDIAN - cfg_addr is a big endian register
  79. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  80. * the PLB4. Effectively disable MRM commands by setting this.
  81. * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
  82. * link status is in a RC PCIe cfg register (vs being a SoC register)
  83. */
  84. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  85. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  86. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  87. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  88. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  89. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  90. #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
  91. u32 indirect_type;
  92. /* Currently, we limit ourselves to 1 IO range and 3 mem
  93. * ranges since the common pci_bus structure can't handle more
  94. */
  95. struct resource io_resource;
  96. struct resource mem_resources[3];
  97. resource_size_t mem_offset[3];
  98. int global_number; /* PCI domain number */
  99. resource_size_t dma_window_base_cur;
  100. resource_size_t dma_window_size;
  101. #ifdef CONFIG_PPC64
  102. unsigned long buid;
  103. struct pci_dn *pci_data;
  104. #endif /* CONFIG_PPC64 */
  105. void *private_data;
  106. };
  107. /* These are used for config access before all the PCI probing
  108. has been done. */
  109. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  110. int dev_fn, int where, u8 *val);
  111. extern int early_read_config_word(struct pci_controller *hose, int bus,
  112. int dev_fn, int where, u16 *val);
  113. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  114. int dev_fn, int where, u32 *val);
  115. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  116. int dev_fn, int where, u8 val);
  117. extern int early_write_config_word(struct pci_controller *hose, int bus,
  118. int dev_fn, int where, u16 val);
  119. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  120. int dev_fn, int where, u32 val);
  121. extern int early_find_capability(struct pci_controller *hose, int bus,
  122. int dev_fn, int cap);
  123. extern void setup_indirect_pci(struct pci_controller* hose,
  124. resource_size_t cfg_addr,
  125. resource_size_t cfg_data, u32 flags);
  126. extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
  127. int offset, int len, u32 *val);
  128. extern int __indirect_read_config(struct pci_controller *hose,
  129. unsigned char bus_number, unsigned int devfn,
  130. int offset, int len, u32 *val);
  131. extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
  132. int offset, int len, u32 val);
  133. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  134. {
  135. return bus->sysdata;
  136. }
  137. #ifndef CONFIG_PPC64
  138. extern int pci_device_from_OF_node(struct device_node *node,
  139. u8 *bus, u8 *devfn);
  140. extern void pci_create_OF_bus_map(void);
  141. static inline int isa_vaddr_is_ioport(void __iomem *address)
  142. {
  143. /* No specific ISA handling on ppc32 at this stage, it
  144. * all goes through PCI
  145. */
  146. return 0;
  147. }
  148. #else /* CONFIG_PPC64 */
  149. /*
  150. * PCI stuff, for nodes representing PCI devices, pointed to
  151. * by device_node->data.
  152. */
  153. struct iommu_table;
  154. struct pci_dn {
  155. int flags;
  156. #define PCI_DN_FLAG_IOV_VF 0x01
  157. int busno; /* pci bus number */
  158. int devfn; /* pci device and function number */
  159. int vendor_id; /* Vendor ID */
  160. int device_id; /* Device ID */
  161. int class_code; /* Device class code */
  162. struct pci_dn *parent;
  163. struct pci_controller *phb; /* for pci devices */
  164. struct iommu_table *iommu_table; /* for phb's or bridges */
  165. struct device_node *node; /* back-pointer to the device_node */
  166. int pci_ext_config_space; /* for pci devices */
  167. #ifdef CONFIG_EEH
  168. struct eeh_dev *edev; /* eeh device */
  169. #endif
  170. #define IODA_INVALID_PE (-1)
  171. #ifdef CONFIG_PPC_POWERNV
  172. int pe_number;
  173. #ifdef CONFIG_PCI_IOV
  174. u16 vfs_expanded; /* number of VFs IOV BAR expanded */
  175. u16 num_vfs; /* number of VFs enabled*/
  176. int offset; /* PE# for the first VF PE */
  177. #define M64_PER_IOV 4
  178. int m64_per_iov;
  179. #define IODA_INVALID_M64 (-1)
  180. int m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV];
  181. #endif /* CONFIG_PCI_IOV */
  182. #endif
  183. struct list_head child_list;
  184. struct list_head list;
  185. };
  186. /* Get the pointer to a device_node's pci_dn */
  187. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  188. extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
  189. int devfn);
  190. extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
  191. extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
  192. extern void remove_dev_pci_data(struct pci_dev *pdev);
  193. extern void *update_dn_pci_info(struct device_node *dn, void *data);
  194. static inline int pci_device_from_OF_node(struct device_node *np,
  195. u8 *bus, u8 *devfn)
  196. {
  197. if (!PCI_DN(np))
  198. return -ENODEV;
  199. *bus = PCI_DN(np)->busno;
  200. *devfn = PCI_DN(np)->devfn;
  201. return 0;
  202. }
  203. #if defined(CONFIG_EEH)
  204. static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
  205. {
  206. return pdn ? pdn->edev : NULL;
  207. }
  208. #else
  209. #define pdn_to_eeh_dev(x) (NULL)
  210. #endif
  211. /** Find the bus corresponding to the indicated device node */
  212. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  213. /** Remove all of the PCI devices under this bus */
  214. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  215. /** Discover new pci devices under this bus, and add them */
  216. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  217. extern void isa_bridge_find_early(struct pci_controller *hose);
  218. static inline int isa_vaddr_is_ioport(void __iomem *address)
  219. {
  220. /* Check if address hits the reserved legacy IO range */
  221. unsigned long ea = (unsigned long)address;
  222. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  223. }
  224. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  225. extern int pcibios_map_io_space(struct pci_bus *bus);
  226. #ifdef CONFIG_NUMA
  227. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  228. #else
  229. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  230. #endif
  231. #endif /* CONFIG_PPC64 */
  232. /* Get the PCI host controller for an OF device */
  233. extern struct pci_controller *pci_find_hose_for_OF_device(
  234. struct device_node* node);
  235. /* Fill up host controller resources from the OF node */
  236. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  237. struct device_node *dev, int primary);
  238. /* Allocate & free a PCI host bridge structure */
  239. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  240. extern void pcibios_free_controller(struct pci_controller *phb);
  241. #ifdef CONFIG_PCI
  242. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  243. #else
  244. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  245. {
  246. return 0;
  247. }
  248. #endif /* CONFIG_PCI */
  249. #endif /* __KERNEL__ */
  250. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */