intel_pm.c 197 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/i915_powerwell.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * RC6 is a special power stage which allows the GPU to enter an very
  37. * low-voltage mode when idle, using down to 0V while at this stage. This
  38. * stage is entered automatically when the GPU is idle when RC6 support is
  39. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  40. *
  41. * There are different RC6 modes available in Intel GPU, which differentiate
  42. * among each other with the latency required to enter and leave RC6 and
  43. * voltage consumed by the GPU in different states.
  44. *
  45. * The combination of the following flags define which states GPU is allowed
  46. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  47. * RC6pp is deepest RC6. Their support by hardware varies according to the
  48. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  49. * which brings the most power savings; deeper states save more power, but
  50. * require higher latency to switch to and wake up.
  51. */
  52. #define INTEL_RC6_ENABLE (1<<0)
  53. #define INTEL_RC6p_ENABLE (1<<1)
  54. #define INTEL_RC6pp_ENABLE (1<<2)
  55. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  56. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  57. * during in-memory transfers and, therefore, reduce the power packet.
  58. *
  59. * The benefits of FBC are mostly visible with solid backgrounds and
  60. * variation-less patterns.
  61. *
  62. * FBC-related functionality can be enabled by the means of the
  63. * i915.i915_enable_fbc parameter
  64. */
  65. static void i8xx_disable_fbc(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 fbc_ctl;
  69. /* Disable compression */
  70. fbc_ctl = I915_READ(FBC_CONTROL);
  71. if ((fbc_ctl & FBC_CTL_EN) == 0)
  72. return;
  73. fbc_ctl &= ~FBC_CTL_EN;
  74. I915_WRITE(FBC_CONTROL, fbc_ctl);
  75. /* Wait for compressing bit to clear */
  76. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  77. DRM_DEBUG_KMS("FBC idle timed out\n");
  78. return;
  79. }
  80. DRM_DEBUG_KMS("disabled FBC\n");
  81. }
  82. static void i8xx_enable_fbc(struct drm_crtc *crtc)
  83. {
  84. struct drm_device *dev = crtc->dev;
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct drm_framebuffer *fb = crtc->primary->fb;
  87. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  88. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  89. int cfb_pitch;
  90. int i;
  91. u32 fbc_ctl;
  92. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  93. if (fb->pitches[0] < cfb_pitch)
  94. cfb_pitch = fb->pitches[0];
  95. /* FBC_CTL wants 32B or 64B units */
  96. if (IS_GEN2(dev))
  97. cfb_pitch = (cfb_pitch / 32) - 1;
  98. else
  99. cfb_pitch = (cfb_pitch / 64) - 1;
  100. /* Clear old tags */
  101. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  102. I915_WRITE(FBC_TAG + (i * 4), 0);
  103. if (IS_GEN4(dev)) {
  104. u32 fbc_ctl2;
  105. /* Set it up... */
  106. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  107. fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
  108. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  109. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  110. }
  111. /* enable it... */
  112. fbc_ctl = I915_READ(FBC_CONTROL);
  113. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  114. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  115. if (IS_I945GM(dev))
  116. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  117. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  118. fbc_ctl |= obj->fence_reg;
  119. I915_WRITE(FBC_CONTROL, fbc_ctl);
  120. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
  121. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  122. }
  123. static bool i8xx_fbc_enabled(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  127. }
  128. static void g4x_enable_fbc(struct drm_crtc *crtc)
  129. {
  130. struct drm_device *dev = crtc->dev;
  131. struct drm_i915_private *dev_priv = dev->dev_private;
  132. struct drm_framebuffer *fb = crtc->primary->fb;
  133. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  135. u32 dpfc_ctl;
  136. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
  137. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  138. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  139. else
  140. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  141. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  142. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  143. /* enable it... */
  144. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  145. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  146. }
  147. static void g4x_disable_fbc(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 dpfc_ctl;
  151. /* Disable compression */
  152. dpfc_ctl = I915_READ(DPFC_CONTROL);
  153. if (dpfc_ctl & DPFC_CTL_EN) {
  154. dpfc_ctl &= ~DPFC_CTL_EN;
  155. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  156. DRM_DEBUG_KMS("disabled FBC\n");
  157. }
  158. }
  159. static bool g4x_fbc_enabled(struct drm_device *dev)
  160. {
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  163. }
  164. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  165. {
  166. struct drm_i915_private *dev_priv = dev->dev_private;
  167. u32 blt_ecoskpd;
  168. /* Make sure blitter notifies FBC of writes */
  169. /* Blitter is part of Media powerwell on VLV. No impact of
  170. * his param in other platforms for now */
  171. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  172. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  173. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  174. GEN6_BLITTER_LOCK_SHIFT;
  175. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  176. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  177. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  178. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  179. GEN6_BLITTER_LOCK_SHIFT);
  180. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  181. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  182. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  183. }
  184. static void ironlake_enable_fbc(struct drm_crtc *crtc)
  185. {
  186. struct drm_device *dev = crtc->dev;
  187. struct drm_i915_private *dev_priv = dev->dev_private;
  188. struct drm_framebuffer *fb = crtc->primary->fb;
  189. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  190. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  191. u32 dpfc_ctl;
  192. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
  193. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  194. dev_priv->fbc.threshold++;
  195. switch (dev_priv->fbc.threshold) {
  196. case 4:
  197. case 3:
  198. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  199. break;
  200. case 2:
  201. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  202. break;
  203. case 1:
  204. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  205. break;
  206. }
  207. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  208. if (IS_GEN5(dev))
  209. dpfc_ctl |= obj->fence_reg;
  210. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  211. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  212. /* enable it... */
  213. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  214. if (IS_GEN6(dev)) {
  215. I915_WRITE(SNB_DPFC_CTL_SA,
  216. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  217. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  218. sandybridge_blit_fbc_update(dev);
  219. }
  220. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  221. }
  222. static void ironlake_disable_fbc(struct drm_device *dev)
  223. {
  224. struct drm_i915_private *dev_priv = dev->dev_private;
  225. u32 dpfc_ctl;
  226. /* Disable compression */
  227. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  228. if (dpfc_ctl & DPFC_CTL_EN) {
  229. dpfc_ctl &= ~DPFC_CTL_EN;
  230. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  231. DRM_DEBUG_KMS("disabled FBC\n");
  232. }
  233. }
  234. static bool ironlake_fbc_enabled(struct drm_device *dev)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  238. }
  239. static void gen7_enable_fbc(struct drm_crtc *crtc)
  240. {
  241. struct drm_device *dev = crtc->dev;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. struct drm_framebuffer *fb = crtc->primary->fb;
  244. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  245. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  246. u32 dpfc_ctl;
  247. dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
  248. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  249. dev_priv->fbc.threshold++;
  250. switch (dev_priv->fbc.threshold) {
  251. case 4:
  252. case 3:
  253. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  254. break;
  255. case 2:
  256. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  257. break;
  258. case 1:
  259. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  260. break;
  261. }
  262. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  263. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  264. if (IS_IVYBRIDGE(dev)) {
  265. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  266. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  267. I915_READ(ILK_DISPLAY_CHICKEN1) |
  268. ILK_FBCQ_DIS);
  269. } else {
  270. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  271. I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
  272. I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
  273. HSW_FBCQ_DIS);
  274. }
  275. I915_WRITE(SNB_DPFC_CTL_SA,
  276. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  277. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  278. sandybridge_blit_fbc_update(dev);
  279. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  280. }
  281. bool intel_fbc_enabled(struct drm_device *dev)
  282. {
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. if (!dev_priv->display.fbc_enabled)
  285. return false;
  286. return dev_priv->display.fbc_enabled(dev);
  287. }
  288. static void intel_fbc_work_fn(struct work_struct *__work)
  289. {
  290. struct intel_fbc_work *work =
  291. container_of(to_delayed_work(__work),
  292. struct intel_fbc_work, work);
  293. struct drm_device *dev = work->crtc->dev;
  294. struct drm_i915_private *dev_priv = dev->dev_private;
  295. mutex_lock(&dev->struct_mutex);
  296. if (work == dev_priv->fbc.fbc_work) {
  297. /* Double check that we haven't switched fb without cancelling
  298. * the prior work.
  299. */
  300. if (work->crtc->primary->fb == work->fb) {
  301. dev_priv->display.enable_fbc(work->crtc);
  302. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  303. dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
  304. dev_priv->fbc.y = work->crtc->y;
  305. }
  306. dev_priv->fbc.fbc_work = NULL;
  307. }
  308. mutex_unlock(&dev->struct_mutex);
  309. kfree(work);
  310. }
  311. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  312. {
  313. if (dev_priv->fbc.fbc_work == NULL)
  314. return;
  315. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  316. /* Synchronisation is provided by struct_mutex and checking of
  317. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  318. * entirely asynchronously.
  319. */
  320. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  321. /* tasklet was killed before being run, clean up */
  322. kfree(dev_priv->fbc.fbc_work);
  323. /* Mark the work as no longer wanted so that if it does
  324. * wake-up (because the work was already running and waiting
  325. * for our mutex), it will discover that is no longer
  326. * necessary to run.
  327. */
  328. dev_priv->fbc.fbc_work = NULL;
  329. }
  330. static void intel_enable_fbc(struct drm_crtc *crtc)
  331. {
  332. struct intel_fbc_work *work;
  333. struct drm_device *dev = crtc->dev;
  334. struct drm_i915_private *dev_priv = dev->dev_private;
  335. if (!dev_priv->display.enable_fbc)
  336. return;
  337. intel_cancel_fbc_work(dev_priv);
  338. work = kzalloc(sizeof(*work), GFP_KERNEL);
  339. if (work == NULL) {
  340. DRM_ERROR("Failed to allocate FBC work structure\n");
  341. dev_priv->display.enable_fbc(crtc);
  342. return;
  343. }
  344. work->crtc = crtc;
  345. work->fb = crtc->primary->fb;
  346. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  347. dev_priv->fbc.fbc_work = work;
  348. /* Delay the actual enabling to let pageflipping cease and the
  349. * display to settle before starting the compression. Note that
  350. * this delay also serves a second purpose: it allows for a
  351. * vblank to pass after disabling the FBC before we attempt
  352. * to modify the control registers.
  353. *
  354. * A more complicated solution would involve tracking vblanks
  355. * following the termination of the page-flipping sequence
  356. * and indeed performing the enable as a co-routine and not
  357. * waiting synchronously upon the vblank.
  358. *
  359. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  360. */
  361. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  362. }
  363. void intel_disable_fbc(struct drm_device *dev)
  364. {
  365. struct drm_i915_private *dev_priv = dev->dev_private;
  366. intel_cancel_fbc_work(dev_priv);
  367. if (!dev_priv->display.disable_fbc)
  368. return;
  369. dev_priv->display.disable_fbc(dev);
  370. dev_priv->fbc.plane = -1;
  371. }
  372. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  373. enum no_fbc_reason reason)
  374. {
  375. if (dev_priv->fbc.no_fbc_reason == reason)
  376. return false;
  377. dev_priv->fbc.no_fbc_reason = reason;
  378. return true;
  379. }
  380. /**
  381. * intel_update_fbc - enable/disable FBC as needed
  382. * @dev: the drm_device
  383. *
  384. * Set up the framebuffer compression hardware at mode set time. We
  385. * enable it if possible:
  386. * - plane A only (on pre-965)
  387. * - no pixel mulitply/line duplication
  388. * - no alpha buffer discard
  389. * - no dual wide
  390. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  391. *
  392. * We can't assume that any compression will take place (worst case),
  393. * so the compressed buffer has to be the same size as the uncompressed
  394. * one. It also must reside (along with the line length buffer) in
  395. * stolen memory.
  396. *
  397. * We need to enable/disable FBC on a global basis.
  398. */
  399. void intel_update_fbc(struct drm_device *dev)
  400. {
  401. struct drm_i915_private *dev_priv = dev->dev_private;
  402. struct drm_crtc *crtc = NULL, *tmp_crtc;
  403. struct intel_crtc *intel_crtc;
  404. struct drm_framebuffer *fb;
  405. struct drm_i915_gem_object *obj;
  406. const struct drm_display_mode *adjusted_mode;
  407. unsigned int max_width, max_height;
  408. if (!HAS_FBC(dev)) {
  409. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  410. return;
  411. }
  412. if (!i915.powersave) {
  413. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  414. DRM_DEBUG_KMS("fbc disabled per module param\n");
  415. return;
  416. }
  417. /*
  418. * If FBC is already on, we just have to verify that we can
  419. * keep it that way...
  420. * Need to disable if:
  421. * - more than one pipe is active
  422. * - changing FBC params (stride, fence, mode)
  423. * - new fb is too large to fit in compressed buffer
  424. * - going to an unsupported config (interlace, pixel multiply, etc.)
  425. */
  426. for_each_crtc(dev, tmp_crtc) {
  427. if (intel_crtc_active(tmp_crtc) &&
  428. to_intel_crtc(tmp_crtc)->primary_enabled) {
  429. if (crtc) {
  430. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  431. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  432. goto out_disable;
  433. }
  434. crtc = tmp_crtc;
  435. }
  436. }
  437. if (!crtc || crtc->primary->fb == NULL) {
  438. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  439. DRM_DEBUG_KMS("no output, disabling\n");
  440. goto out_disable;
  441. }
  442. intel_crtc = to_intel_crtc(crtc);
  443. fb = crtc->primary->fb;
  444. obj = intel_fb_obj(fb);
  445. adjusted_mode = &intel_crtc->config.adjusted_mode;
  446. if (i915.enable_fbc < 0) {
  447. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  448. DRM_DEBUG_KMS("disabled per chip default\n");
  449. goto out_disable;
  450. }
  451. if (!i915.enable_fbc) {
  452. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  453. DRM_DEBUG_KMS("fbc disabled per module param\n");
  454. goto out_disable;
  455. }
  456. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  457. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  458. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  459. DRM_DEBUG_KMS("mode incompatible with compression, "
  460. "disabling\n");
  461. goto out_disable;
  462. }
  463. if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
  464. max_width = 4096;
  465. max_height = 4096;
  466. } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  467. max_width = 4096;
  468. max_height = 2048;
  469. } else {
  470. max_width = 2048;
  471. max_height = 1536;
  472. }
  473. if (intel_crtc->config.pipe_src_w > max_width ||
  474. intel_crtc->config.pipe_src_h > max_height) {
  475. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  476. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  477. goto out_disable;
  478. }
  479. if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
  480. intel_crtc->plane != PLANE_A) {
  481. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  482. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  483. goto out_disable;
  484. }
  485. /* The use of a CPU fence is mandatory in order to detect writes
  486. * by the CPU to the scanout and trigger updates to the FBC.
  487. */
  488. if (obj->tiling_mode != I915_TILING_X ||
  489. obj->fence_reg == I915_FENCE_REG_NONE) {
  490. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  491. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  492. goto out_disable;
  493. }
  494. /* If the kernel debugger is active, always disable compression */
  495. if (in_dbg_master())
  496. goto out_disable;
  497. if (i915_gem_stolen_setup_compression(dev, obj->base.size,
  498. drm_format_plane_cpp(fb->pixel_format, 0))) {
  499. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  500. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  501. goto out_disable;
  502. }
  503. /* If the scanout has not changed, don't modify the FBC settings.
  504. * Note that we make the fundamental assumption that the fb->obj
  505. * cannot be unpinned (and have its GTT offset and fence revoked)
  506. * without first being decoupled from the scanout and FBC disabled.
  507. */
  508. if (dev_priv->fbc.plane == intel_crtc->plane &&
  509. dev_priv->fbc.fb_id == fb->base.id &&
  510. dev_priv->fbc.y == crtc->y)
  511. return;
  512. if (intel_fbc_enabled(dev)) {
  513. /* We update FBC along two paths, after changing fb/crtc
  514. * configuration (modeswitching) and after page-flipping
  515. * finishes. For the latter, we know that not only did
  516. * we disable the FBC at the start of the page-flip
  517. * sequence, but also more than one vblank has passed.
  518. *
  519. * For the former case of modeswitching, it is possible
  520. * to switch between two FBC valid configurations
  521. * instantaneously so we do need to disable the FBC
  522. * before we can modify its control registers. We also
  523. * have to wait for the next vblank for that to take
  524. * effect. However, since we delay enabling FBC we can
  525. * assume that a vblank has passed since disabling and
  526. * that we can safely alter the registers in the deferred
  527. * callback.
  528. *
  529. * In the scenario that we go from a valid to invalid
  530. * and then back to valid FBC configuration we have
  531. * no strict enforcement that a vblank occurred since
  532. * disabling the FBC. However, along all current pipe
  533. * disabling paths we do need to wait for a vblank at
  534. * some point. And we wait before enabling FBC anyway.
  535. */
  536. DRM_DEBUG_KMS("disabling active FBC for update\n");
  537. intel_disable_fbc(dev);
  538. }
  539. intel_enable_fbc(crtc);
  540. dev_priv->fbc.no_fbc_reason = FBC_OK;
  541. return;
  542. out_disable:
  543. /* Multiple disables should be harmless */
  544. if (intel_fbc_enabled(dev)) {
  545. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  546. intel_disable_fbc(dev);
  547. }
  548. i915_gem_stolen_cleanup_compression(dev);
  549. }
  550. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  551. {
  552. struct drm_i915_private *dev_priv = dev->dev_private;
  553. u32 tmp;
  554. tmp = I915_READ(CLKCFG);
  555. switch (tmp & CLKCFG_FSB_MASK) {
  556. case CLKCFG_FSB_533:
  557. dev_priv->fsb_freq = 533; /* 133*4 */
  558. break;
  559. case CLKCFG_FSB_800:
  560. dev_priv->fsb_freq = 800; /* 200*4 */
  561. break;
  562. case CLKCFG_FSB_667:
  563. dev_priv->fsb_freq = 667; /* 167*4 */
  564. break;
  565. case CLKCFG_FSB_400:
  566. dev_priv->fsb_freq = 400; /* 100*4 */
  567. break;
  568. }
  569. switch (tmp & CLKCFG_MEM_MASK) {
  570. case CLKCFG_MEM_533:
  571. dev_priv->mem_freq = 533;
  572. break;
  573. case CLKCFG_MEM_667:
  574. dev_priv->mem_freq = 667;
  575. break;
  576. case CLKCFG_MEM_800:
  577. dev_priv->mem_freq = 800;
  578. break;
  579. }
  580. /* detect pineview DDR3 setting */
  581. tmp = I915_READ(CSHRDDR3CTL);
  582. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  583. }
  584. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  585. {
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. u16 ddrpll, csipll;
  588. ddrpll = I915_READ16(DDRMPLL1);
  589. csipll = I915_READ16(CSIPLL0);
  590. switch (ddrpll & 0xff) {
  591. case 0xc:
  592. dev_priv->mem_freq = 800;
  593. break;
  594. case 0x10:
  595. dev_priv->mem_freq = 1066;
  596. break;
  597. case 0x14:
  598. dev_priv->mem_freq = 1333;
  599. break;
  600. case 0x18:
  601. dev_priv->mem_freq = 1600;
  602. break;
  603. default:
  604. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  605. ddrpll & 0xff);
  606. dev_priv->mem_freq = 0;
  607. break;
  608. }
  609. dev_priv->ips.r_t = dev_priv->mem_freq;
  610. switch (csipll & 0x3ff) {
  611. case 0x00c:
  612. dev_priv->fsb_freq = 3200;
  613. break;
  614. case 0x00e:
  615. dev_priv->fsb_freq = 3733;
  616. break;
  617. case 0x010:
  618. dev_priv->fsb_freq = 4266;
  619. break;
  620. case 0x012:
  621. dev_priv->fsb_freq = 4800;
  622. break;
  623. case 0x014:
  624. dev_priv->fsb_freq = 5333;
  625. break;
  626. case 0x016:
  627. dev_priv->fsb_freq = 5866;
  628. break;
  629. case 0x018:
  630. dev_priv->fsb_freq = 6400;
  631. break;
  632. default:
  633. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  634. csipll & 0x3ff);
  635. dev_priv->fsb_freq = 0;
  636. break;
  637. }
  638. if (dev_priv->fsb_freq == 3200) {
  639. dev_priv->ips.c_m = 0;
  640. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  641. dev_priv->ips.c_m = 1;
  642. } else {
  643. dev_priv->ips.c_m = 2;
  644. }
  645. }
  646. static const struct cxsr_latency cxsr_latency_table[] = {
  647. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  648. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  649. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  650. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  651. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  652. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  653. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  654. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  655. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  656. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  657. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  658. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  659. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  660. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  661. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  662. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  663. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  664. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  665. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  666. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  667. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  668. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  669. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  670. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  671. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  672. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  673. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  674. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  675. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  676. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  677. };
  678. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  679. int is_ddr3,
  680. int fsb,
  681. int mem)
  682. {
  683. const struct cxsr_latency *latency;
  684. int i;
  685. if (fsb == 0 || mem == 0)
  686. return NULL;
  687. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  688. latency = &cxsr_latency_table[i];
  689. if (is_desktop == latency->is_desktop &&
  690. is_ddr3 == latency->is_ddr3 &&
  691. fsb == latency->fsb_freq && mem == latency->mem_freq)
  692. return latency;
  693. }
  694. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  695. return NULL;
  696. }
  697. void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
  698. {
  699. struct drm_device *dev = dev_priv->dev;
  700. u32 val;
  701. if (IS_VALLEYVIEW(dev)) {
  702. I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
  703. } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
  704. I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
  705. } else if (IS_PINEVIEW(dev)) {
  706. val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
  707. val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
  708. I915_WRITE(DSPFW3, val);
  709. } else if (IS_I945G(dev) || IS_I945GM(dev)) {
  710. val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
  711. _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
  712. I915_WRITE(FW_BLC_SELF, val);
  713. } else if (IS_I915GM(dev)) {
  714. val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
  715. _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
  716. I915_WRITE(INSTPM, val);
  717. } else {
  718. return;
  719. }
  720. DRM_DEBUG_KMS("memory self-refresh is %s\n",
  721. enable ? "enabled" : "disabled");
  722. }
  723. /*
  724. * Latency for FIFO fetches is dependent on several factors:
  725. * - memory configuration (speed, channels)
  726. * - chipset
  727. * - current MCH state
  728. * It can be fairly high in some situations, so here we assume a fairly
  729. * pessimal value. It's a tradeoff between extra memory fetches (if we
  730. * set this value too high, the FIFO will fetch frequently to stay full)
  731. * and power consumption (set it too low to save power and we might see
  732. * FIFO underruns and display "flicker").
  733. *
  734. * A value of 5us seems to be a good balance; safe for very low end
  735. * platforms but not overly aggressive on lower latency configs.
  736. */
  737. static const int latency_ns = 5000;
  738. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  739. {
  740. struct drm_i915_private *dev_priv = dev->dev_private;
  741. uint32_t dsparb = I915_READ(DSPARB);
  742. int size;
  743. size = dsparb & 0x7f;
  744. if (plane)
  745. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  746. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  747. plane ? "B" : "A", size);
  748. return size;
  749. }
  750. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  751. {
  752. struct drm_i915_private *dev_priv = dev->dev_private;
  753. uint32_t dsparb = I915_READ(DSPARB);
  754. int size;
  755. size = dsparb & 0x1ff;
  756. if (plane)
  757. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  758. size >>= 1; /* Convert to cachelines */
  759. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  760. plane ? "B" : "A", size);
  761. return size;
  762. }
  763. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  764. {
  765. struct drm_i915_private *dev_priv = dev->dev_private;
  766. uint32_t dsparb = I915_READ(DSPARB);
  767. int size;
  768. size = dsparb & 0x7f;
  769. size >>= 2; /* Convert to cachelines */
  770. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  771. plane ? "B" : "A",
  772. size);
  773. return size;
  774. }
  775. /* Pineview has different values for various configs */
  776. static const struct intel_watermark_params pineview_display_wm = {
  777. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  778. .max_wm = PINEVIEW_MAX_WM,
  779. .default_wm = PINEVIEW_DFT_WM,
  780. .guard_size = PINEVIEW_GUARD_WM,
  781. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  782. };
  783. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  784. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  785. .max_wm = PINEVIEW_MAX_WM,
  786. .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
  787. .guard_size = PINEVIEW_GUARD_WM,
  788. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  789. };
  790. static const struct intel_watermark_params pineview_cursor_wm = {
  791. .fifo_size = PINEVIEW_CURSOR_FIFO,
  792. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  793. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  794. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  795. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  796. };
  797. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  798. .fifo_size = PINEVIEW_CURSOR_FIFO,
  799. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  800. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  801. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  802. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  803. };
  804. static const struct intel_watermark_params g4x_wm_info = {
  805. .fifo_size = G4X_FIFO_SIZE,
  806. .max_wm = G4X_MAX_WM,
  807. .default_wm = G4X_MAX_WM,
  808. .guard_size = 2,
  809. .cacheline_size = G4X_FIFO_LINE_SIZE,
  810. };
  811. static const struct intel_watermark_params g4x_cursor_wm_info = {
  812. .fifo_size = I965_CURSOR_FIFO,
  813. .max_wm = I965_CURSOR_MAX_WM,
  814. .default_wm = I965_CURSOR_DFT_WM,
  815. .guard_size = 2,
  816. .cacheline_size = G4X_FIFO_LINE_SIZE,
  817. };
  818. static const struct intel_watermark_params valleyview_wm_info = {
  819. .fifo_size = VALLEYVIEW_FIFO_SIZE,
  820. .max_wm = VALLEYVIEW_MAX_WM,
  821. .default_wm = VALLEYVIEW_MAX_WM,
  822. .guard_size = 2,
  823. .cacheline_size = G4X_FIFO_LINE_SIZE,
  824. };
  825. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  826. .fifo_size = I965_CURSOR_FIFO,
  827. .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
  828. .default_wm = I965_CURSOR_DFT_WM,
  829. .guard_size = 2,
  830. .cacheline_size = G4X_FIFO_LINE_SIZE,
  831. };
  832. static const struct intel_watermark_params i965_cursor_wm_info = {
  833. .fifo_size = I965_CURSOR_FIFO,
  834. .max_wm = I965_CURSOR_MAX_WM,
  835. .default_wm = I965_CURSOR_DFT_WM,
  836. .guard_size = 2,
  837. .cacheline_size = I915_FIFO_LINE_SIZE,
  838. };
  839. static const struct intel_watermark_params i945_wm_info = {
  840. .fifo_size = I945_FIFO_SIZE,
  841. .max_wm = I915_MAX_WM,
  842. .default_wm = 1,
  843. .guard_size = 2,
  844. .cacheline_size = I915_FIFO_LINE_SIZE,
  845. };
  846. static const struct intel_watermark_params i915_wm_info = {
  847. .fifo_size = I915_FIFO_SIZE,
  848. .max_wm = I915_MAX_WM,
  849. .default_wm = 1,
  850. .guard_size = 2,
  851. .cacheline_size = I915_FIFO_LINE_SIZE,
  852. };
  853. static const struct intel_watermark_params i830_wm_info = {
  854. .fifo_size = I855GM_FIFO_SIZE,
  855. .max_wm = I915_MAX_WM,
  856. .default_wm = 1,
  857. .guard_size = 2,
  858. .cacheline_size = I830_FIFO_LINE_SIZE,
  859. };
  860. static const struct intel_watermark_params i845_wm_info = {
  861. .fifo_size = I830_FIFO_SIZE,
  862. .max_wm = I915_MAX_WM,
  863. .default_wm = 1,
  864. .guard_size = 2,
  865. .cacheline_size = I830_FIFO_LINE_SIZE,
  866. };
  867. /**
  868. * intel_calculate_wm - calculate watermark level
  869. * @clock_in_khz: pixel clock
  870. * @wm: chip FIFO params
  871. * @pixel_size: display pixel size
  872. * @latency_ns: memory latency for the platform
  873. *
  874. * Calculate the watermark level (the level at which the display plane will
  875. * start fetching from memory again). Each chip has a different display
  876. * FIFO size and allocation, so the caller needs to figure that out and pass
  877. * in the correct intel_watermark_params structure.
  878. *
  879. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  880. * on the pixel size. When it reaches the watermark level, it'll start
  881. * fetching FIFO line sized based chunks from memory until the FIFO fills
  882. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  883. * will occur, and a display engine hang could result.
  884. */
  885. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  886. const struct intel_watermark_params *wm,
  887. int fifo_size,
  888. int pixel_size,
  889. unsigned long latency_ns)
  890. {
  891. long entries_required, wm_size;
  892. /*
  893. * Note: we need to make sure we don't overflow for various clock &
  894. * latency values.
  895. * clocks go from a few thousand to several hundred thousand.
  896. * latency is usually a few thousand
  897. */
  898. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  899. 1000;
  900. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  901. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  902. wm_size = fifo_size - (entries_required + wm->guard_size);
  903. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  904. /* Don't promote wm_size to unsigned... */
  905. if (wm_size > (long)wm->max_wm)
  906. wm_size = wm->max_wm;
  907. if (wm_size <= 0)
  908. wm_size = wm->default_wm;
  909. return wm_size;
  910. }
  911. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  912. {
  913. struct drm_crtc *crtc, *enabled = NULL;
  914. for_each_crtc(dev, crtc) {
  915. if (intel_crtc_active(crtc)) {
  916. if (enabled)
  917. return NULL;
  918. enabled = crtc;
  919. }
  920. }
  921. return enabled;
  922. }
  923. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  924. {
  925. struct drm_device *dev = unused_crtc->dev;
  926. struct drm_i915_private *dev_priv = dev->dev_private;
  927. struct drm_crtc *crtc;
  928. const struct cxsr_latency *latency;
  929. u32 reg;
  930. unsigned long wm;
  931. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  932. dev_priv->fsb_freq, dev_priv->mem_freq);
  933. if (!latency) {
  934. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  935. intel_set_memory_cxsr(dev_priv, false);
  936. return;
  937. }
  938. crtc = single_enabled_crtc(dev);
  939. if (crtc) {
  940. const struct drm_display_mode *adjusted_mode;
  941. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  942. int clock;
  943. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  944. clock = adjusted_mode->crtc_clock;
  945. /* Display SR */
  946. wm = intel_calculate_wm(clock, &pineview_display_wm,
  947. pineview_display_wm.fifo_size,
  948. pixel_size, latency->display_sr);
  949. reg = I915_READ(DSPFW1);
  950. reg &= ~DSPFW_SR_MASK;
  951. reg |= wm << DSPFW_SR_SHIFT;
  952. I915_WRITE(DSPFW1, reg);
  953. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  954. /* cursor SR */
  955. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  956. pineview_display_wm.fifo_size,
  957. pixel_size, latency->cursor_sr);
  958. reg = I915_READ(DSPFW3);
  959. reg &= ~DSPFW_CURSOR_SR_MASK;
  960. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  961. I915_WRITE(DSPFW3, reg);
  962. /* Display HPLL off SR */
  963. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  964. pineview_display_hplloff_wm.fifo_size,
  965. pixel_size, latency->display_hpll_disable);
  966. reg = I915_READ(DSPFW3);
  967. reg &= ~DSPFW_HPLL_SR_MASK;
  968. reg |= wm & DSPFW_HPLL_SR_MASK;
  969. I915_WRITE(DSPFW3, reg);
  970. /* cursor HPLL off SR */
  971. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  972. pineview_display_hplloff_wm.fifo_size,
  973. pixel_size, latency->cursor_hpll_disable);
  974. reg = I915_READ(DSPFW3);
  975. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  976. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  977. I915_WRITE(DSPFW3, reg);
  978. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  979. intel_set_memory_cxsr(dev_priv, true);
  980. } else {
  981. intel_set_memory_cxsr(dev_priv, false);
  982. }
  983. }
  984. static bool g4x_compute_wm0(struct drm_device *dev,
  985. int plane,
  986. const struct intel_watermark_params *display,
  987. int display_latency_ns,
  988. const struct intel_watermark_params *cursor,
  989. int cursor_latency_ns,
  990. int *plane_wm,
  991. int *cursor_wm)
  992. {
  993. struct drm_crtc *crtc;
  994. const struct drm_display_mode *adjusted_mode;
  995. int htotal, hdisplay, clock, pixel_size;
  996. int line_time_us, line_count;
  997. int entries, tlb_miss;
  998. crtc = intel_get_crtc_for_plane(dev, plane);
  999. if (!intel_crtc_active(crtc)) {
  1000. *cursor_wm = cursor->guard_size;
  1001. *plane_wm = display->guard_size;
  1002. return false;
  1003. }
  1004. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1005. clock = adjusted_mode->crtc_clock;
  1006. htotal = adjusted_mode->crtc_htotal;
  1007. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1008. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1009. /* Use the small buffer method to calculate plane watermark */
  1010. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1011. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1012. if (tlb_miss > 0)
  1013. entries += tlb_miss;
  1014. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1015. *plane_wm = entries + display->guard_size;
  1016. if (*plane_wm > (int)display->max_wm)
  1017. *plane_wm = display->max_wm;
  1018. /* Use the large buffer method to calculate cursor watermark */
  1019. line_time_us = max(htotal * 1000 / clock, 1);
  1020. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1021. entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
  1022. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1023. if (tlb_miss > 0)
  1024. entries += tlb_miss;
  1025. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1026. *cursor_wm = entries + cursor->guard_size;
  1027. if (*cursor_wm > (int)cursor->max_wm)
  1028. *cursor_wm = (int)cursor->max_wm;
  1029. return true;
  1030. }
  1031. /*
  1032. * Check the wm result.
  1033. *
  1034. * If any calculated watermark values is larger than the maximum value that
  1035. * can be programmed into the associated watermark register, that watermark
  1036. * must be disabled.
  1037. */
  1038. static bool g4x_check_srwm(struct drm_device *dev,
  1039. int display_wm, int cursor_wm,
  1040. const struct intel_watermark_params *display,
  1041. const struct intel_watermark_params *cursor)
  1042. {
  1043. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1044. display_wm, cursor_wm);
  1045. if (display_wm > display->max_wm) {
  1046. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1047. display_wm, display->max_wm);
  1048. return false;
  1049. }
  1050. if (cursor_wm > cursor->max_wm) {
  1051. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1052. cursor_wm, cursor->max_wm);
  1053. return false;
  1054. }
  1055. if (!(display_wm || cursor_wm)) {
  1056. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1057. return false;
  1058. }
  1059. return true;
  1060. }
  1061. static bool g4x_compute_srwm(struct drm_device *dev,
  1062. int plane,
  1063. int latency_ns,
  1064. const struct intel_watermark_params *display,
  1065. const struct intel_watermark_params *cursor,
  1066. int *display_wm, int *cursor_wm)
  1067. {
  1068. struct drm_crtc *crtc;
  1069. const struct drm_display_mode *adjusted_mode;
  1070. int hdisplay, htotal, pixel_size, clock;
  1071. unsigned long line_time_us;
  1072. int line_count, line_size;
  1073. int small, large;
  1074. int entries;
  1075. if (!latency_ns) {
  1076. *display_wm = *cursor_wm = 0;
  1077. return false;
  1078. }
  1079. crtc = intel_get_crtc_for_plane(dev, plane);
  1080. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1081. clock = adjusted_mode->crtc_clock;
  1082. htotal = adjusted_mode->crtc_htotal;
  1083. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1084. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1085. line_time_us = max(htotal * 1000 / clock, 1);
  1086. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1087. line_size = hdisplay * pixel_size;
  1088. /* Use the minimum of the small and large buffer method for primary */
  1089. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1090. large = line_count * line_size;
  1091. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1092. *display_wm = entries + display->guard_size;
  1093. /* calculate the self-refresh watermark for display cursor */
  1094. entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
  1095. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1096. *cursor_wm = entries + cursor->guard_size;
  1097. return g4x_check_srwm(dev,
  1098. *display_wm, *cursor_wm,
  1099. display, cursor);
  1100. }
  1101. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1102. int plane,
  1103. int *plane_prec_mult,
  1104. int *plane_dl,
  1105. int *cursor_prec_mult,
  1106. int *cursor_dl)
  1107. {
  1108. struct drm_crtc *crtc;
  1109. int clock, pixel_size;
  1110. int entries;
  1111. crtc = intel_get_crtc_for_plane(dev, plane);
  1112. if (!intel_crtc_active(crtc))
  1113. return false;
  1114. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1115. pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
  1116. entries = (clock / 1000) * pixel_size;
  1117. *plane_prec_mult = (entries > 256) ?
  1118. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1119. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1120. pixel_size);
  1121. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1122. *cursor_prec_mult = (entries > 256) ?
  1123. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1124. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1125. return true;
  1126. }
  1127. /*
  1128. * Update drain latency registers of memory arbiter
  1129. *
  1130. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1131. * to be programmed. Each plane has a drain latency multiplier and a drain
  1132. * latency value.
  1133. */
  1134. static void vlv_update_drain_latency(struct drm_device *dev)
  1135. {
  1136. struct drm_i915_private *dev_priv = dev->dev_private;
  1137. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1138. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1139. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1140. either 16 or 32 */
  1141. /* For plane A, Cursor A */
  1142. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1143. &cursor_prec_mult, &cursora_dl)) {
  1144. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1145. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1146. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1147. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1148. I915_WRITE(VLV_DDL1, cursora_prec |
  1149. (cursora_dl << DDL_CURSORA_SHIFT) |
  1150. planea_prec | planea_dl);
  1151. }
  1152. /* For plane B, Cursor B */
  1153. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1154. &cursor_prec_mult, &cursorb_dl)) {
  1155. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1156. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1157. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1158. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1159. I915_WRITE(VLV_DDL2, cursorb_prec |
  1160. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1161. planeb_prec | planeb_dl);
  1162. }
  1163. }
  1164. #define single_plane_enabled(mask) is_power_of_2(mask)
  1165. static void valleyview_update_wm(struct drm_crtc *crtc)
  1166. {
  1167. struct drm_device *dev = crtc->dev;
  1168. static const int sr_latency_ns = 12000;
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1171. int plane_sr, cursor_sr;
  1172. int ignore_plane_sr, ignore_cursor_sr;
  1173. unsigned int enabled = 0;
  1174. bool cxsr_enabled;
  1175. vlv_update_drain_latency(dev);
  1176. if (g4x_compute_wm0(dev, PIPE_A,
  1177. &valleyview_wm_info, latency_ns,
  1178. &valleyview_cursor_wm_info, latency_ns,
  1179. &planea_wm, &cursora_wm))
  1180. enabled |= 1 << PIPE_A;
  1181. if (g4x_compute_wm0(dev, PIPE_B,
  1182. &valleyview_wm_info, latency_ns,
  1183. &valleyview_cursor_wm_info, latency_ns,
  1184. &planeb_wm, &cursorb_wm))
  1185. enabled |= 1 << PIPE_B;
  1186. if (single_plane_enabled(enabled) &&
  1187. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1188. sr_latency_ns,
  1189. &valleyview_wm_info,
  1190. &valleyview_cursor_wm_info,
  1191. &plane_sr, &ignore_cursor_sr) &&
  1192. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1193. 2*sr_latency_ns,
  1194. &valleyview_wm_info,
  1195. &valleyview_cursor_wm_info,
  1196. &ignore_plane_sr, &cursor_sr)) {
  1197. cxsr_enabled = true;
  1198. } else {
  1199. cxsr_enabled = false;
  1200. intel_set_memory_cxsr(dev_priv, false);
  1201. plane_sr = cursor_sr = 0;
  1202. }
  1203. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1204. planea_wm, cursora_wm,
  1205. planeb_wm, cursorb_wm,
  1206. plane_sr, cursor_sr);
  1207. I915_WRITE(DSPFW1,
  1208. (plane_sr << DSPFW_SR_SHIFT) |
  1209. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1210. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1211. planea_wm);
  1212. I915_WRITE(DSPFW2,
  1213. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1214. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1215. I915_WRITE(DSPFW3,
  1216. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1217. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1218. if (cxsr_enabled)
  1219. intel_set_memory_cxsr(dev_priv, true);
  1220. }
  1221. static void g4x_update_wm(struct drm_crtc *crtc)
  1222. {
  1223. struct drm_device *dev = crtc->dev;
  1224. static const int sr_latency_ns = 12000;
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1227. int plane_sr, cursor_sr;
  1228. unsigned int enabled = 0;
  1229. bool cxsr_enabled;
  1230. if (g4x_compute_wm0(dev, PIPE_A,
  1231. &g4x_wm_info, latency_ns,
  1232. &g4x_cursor_wm_info, latency_ns,
  1233. &planea_wm, &cursora_wm))
  1234. enabled |= 1 << PIPE_A;
  1235. if (g4x_compute_wm0(dev, PIPE_B,
  1236. &g4x_wm_info, latency_ns,
  1237. &g4x_cursor_wm_info, latency_ns,
  1238. &planeb_wm, &cursorb_wm))
  1239. enabled |= 1 << PIPE_B;
  1240. if (single_plane_enabled(enabled) &&
  1241. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1242. sr_latency_ns,
  1243. &g4x_wm_info,
  1244. &g4x_cursor_wm_info,
  1245. &plane_sr, &cursor_sr)) {
  1246. cxsr_enabled = true;
  1247. } else {
  1248. cxsr_enabled = false;
  1249. intel_set_memory_cxsr(dev_priv, false);
  1250. plane_sr = cursor_sr = 0;
  1251. }
  1252. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1253. planea_wm, cursora_wm,
  1254. planeb_wm, cursorb_wm,
  1255. plane_sr, cursor_sr);
  1256. I915_WRITE(DSPFW1,
  1257. (plane_sr << DSPFW_SR_SHIFT) |
  1258. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1259. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1260. planea_wm);
  1261. I915_WRITE(DSPFW2,
  1262. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1263. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1264. /* HPLL off in SR has some issues on G4x... disable it */
  1265. I915_WRITE(DSPFW3,
  1266. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1267. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1268. if (cxsr_enabled)
  1269. intel_set_memory_cxsr(dev_priv, true);
  1270. }
  1271. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1272. {
  1273. struct drm_device *dev = unused_crtc->dev;
  1274. struct drm_i915_private *dev_priv = dev->dev_private;
  1275. struct drm_crtc *crtc;
  1276. int srwm = 1;
  1277. int cursor_sr = 16;
  1278. bool cxsr_enabled;
  1279. /* Calc sr entries for one plane configs */
  1280. crtc = single_enabled_crtc(dev);
  1281. if (crtc) {
  1282. /* self-refresh has much higher latency */
  1283. static const int sr_latency_ns = 12000;
  1284. const struct drm_display_mode *adjusted_mode =
  1285. &to_intel_crtc(crtc)->config.adjusted_mode;
  1286. int clock = adjusted_mode->crtc_clock;
  1287. int htotal = adjusted_mode->crtc_htotal;
  1288. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1289. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1290. unsigned long line_time_us;
  1291. int entries;
  1292. line_time_us = max(htotal * 1000 / clock, 1);
  1293. /* Use ns/us then divide to preserve precision */
  1294. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1295. pixel_size * hdisplay;
  1296. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1297. srwm = I965_FIFO_SIZE - entries;
  1298. if (srwm < 0)
  1299. srwm = 1;
  1300. srwm &= 0x1ff;
  1301. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1302. entries, srwm);
  1303. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1304. pixel_size * to_intel_crtc(crtc)->cursor_width;
  1305. entries = DIV_ROUND_UP(entries,
  1306. i965_cursor_wm_info.cacheline_size);
  1307. cursor_sr = i965_cursor_wm_info.fifo_size -
  1308. (entries + i965_cursor_wm_info.guard_size);
  1309. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1310. cursor_sr = i965_cursor_wm_info.max_wm;
  1311. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1312. "cursor %d\n", srwm, cursor_sr);
  1313. cxsr_enabled = true;
  1314. } else {
  1315. cxsr_enabled = false;
  1316. /* Turn off self refresh if both pipes are enabled */
  1317. intel_set_memory_cxsr(dev_priv, false);
  1318. }
  1319. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1320. srwm);
  1321. /* 965 has limitations... */
  1322. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1323. (8 << 16) | (8 << 8) | (8 << 0));
  1324. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1325. /* update cursor SR watermark */
  1326. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1327. if (cxsr_enabled)
  1328. intel_set_memory_cxsr(dev_priv, true);
  1329. }
  1330. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1331. {
  1332. struct drm_device *dev = unused_crtc->dev;
  1333. struct drm_i915_private *dev_priv = dev->dev_private;
  1334. const struct intel_watermark_params *wm_info;
  1335. uint32_t fwater_lo;
  1336. uint32_t fwater_hi;
  1337. int cwm, srwm = 1;
  1338. int fifo_size;
  1339. int planea_wm, planeb_wm;
  1340. struct drm_crtc *crtc, *enabled = NULL;
  1341. if (IS_I945GM(dev))
  1342. wm_info = &i945_wm_info;
  1343. else if (!IS_GEN2(dev))
  1344. wm_info = &i915_wm_info;
  1345. else
  1346. wm_info = &i830_wm_info;
  1347. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1348. crtc = intel_get_crtc_for_plane(dev, 0);
  1349. if (intel_crtc_active(crtc)) {
  1350. const struct drm_display_mode *adjusted_mode;
  1351. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1352. if (IS_GEN2(dev))
  1353. cpp = 4;
  1354. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1355. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1356. wm_info, fifo_size, cpp,
  1357. latency_ns);
  1358. enabled = crtc;
  1359. } else
  1360. planea_wm = fifo_size - wm_info->guard_size;
  1361. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1362. crtc = intel_get_crtc_for_plane(dev, 1);
  1363. if (intel_crtc_active(crtc)) {
  1364. const struct drm_display_mode *adjusted_mode;
  1365. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1366. if (IS_GEN2(dev))
  1367. cpp = 4;
  1368. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1369. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1370. wm_info, fifo_size, cpp,
  1371. latency_ns);
  1372. if (enabled == NULL)
  1373. enabled = crtc;
  1374. else
  1375. enabled = NULL;
  1376. } else
  1377. planeb_wm = fifo_size - wm_info->guard_size;
  1378. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1379. if (IS_I915GM(dev) && enabled) {
  1380. struct drm_i915_gem_object *obj;
  1381. obj = intel_fb_obj(enabled->primary->fb);
  1382. /* self-refresh seems busted with untiled */
  1383. if (obj->tiling_mode == I915_TILING_NONE)
  1384. enabled = NULL;
  1385. }
  1386. /*
  1387. * Overlay gets an aggressive default since video jitter is bad.
  1388. */
  1389. cwm = 2;
  1390. /* Play safe and disable self-refresh before adjusting watermarks. */
  1391. intel_set_memory_cxsr(dev_priv, false);
  1392. /* Calc sr entries for one plane configs */
  1393. if (HAS_FW_BLC(dev) && enabled) {
  1394. /* self-refresh has much higher latency */
  1395. static const int sr_latency_ns = 6000;
  1396. const struct drm_display_mode *adjusted_mode =
  1397. &to_intel_crtc(enabled)->config.adjusted_mode;
  1398. int clock = adjusted_mode->crtc_clock;
  1399. int htotal = adjusted_mode->crtc_htotal;
  1400. int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
  1401. int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
  1402. unsigned long line_time_us;
  1403. int entries;
  1404. line_time_us = max(htotal * 1000 / clock, 1);
  1405. /* Use ns/us then divide to preserve precision */
  1406. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1407. pixel_size * hdisplay;
  1408. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1409. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1410. srwm = wm_info->fifo_size - entries;
  1411. if (srwm < 0)
  1412. srwm = 1;
  1413. if (IS_I945G(dev) || IS_I945GM(dev))
  1414. I915_WRITE(FW_BLC_SELF,
  1415. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1416. else if (IS_I915GM(dev))
  1417. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1418. }
  1419. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1420. planea_wm, planeb_wm, cwm, srwm);
  1421. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1422. fwater_hi = (cwm & 0x1f);
  1423. /* Set request length to 8 cachelines per fetch */
  1424. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1425. fwater_hi = fwater_hi | (1 << 8);
  1426. I915_WRITE(FW_BLC, fwater_lo);
  1427. I915_WRITE(FW_BLC2, fwater_hi);
  1428. if (enabled)
  1429. intel_set_memory_cxsr(dev_priv, true);
  1430. }
  1431. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1432. {
  1433. struct drm_device *dev = unused_crtc->dev;
  1434. struct drm_i915_private *dev_priv = dev->dev_private;
  1435. struct drm_crtc *crtc;
  1436. const struct drm_display_mode *adjusted_mode;
  1437. uint32_t fwater_lo;
  1438. int planea_wm;
  1439. crtc = single_enabled_crtc(dev);
  1440. if (crtc == NULL)
  1441. return;
  1442. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1443. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1444. &i845_wm_info,
  1445. dev_priv->display.get_fifo_size(dev, 0),
  1446. 4, latency_ns);
  1447. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1448. fwater_lo |= (3<<8) | planea_wm;
  1449. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1450. I915_WRITE(FW_BLC, fwater_lo);
  1451. }
  1452. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1453. struct drm_crtc *crtc)
  1454. {
  1455. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1456. uint32_t pixel_rate;
  1457. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1458. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1459. * adjust the pixel_rate here. */
  1460. if (intel_crtc->config.pch_pfit.enabled) {
  1461. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1462. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1463. pipe_w = intel_crtc->config.pipe_src_w;
  1464. pipe_h = intel_crtc->config.pipe_src_h;
  1465. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1466. pfit_h = pfit_size & 0xFFFF;
  1467. if (pipe_w < pfit_w)
  1468. pipe_w = pfit_w;
  1469. if (pipe_h < pfit_h)
  1470. pipe_h = pfit_h;
  1471. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1472. pfit_w * pfit_h);
  1473. }
  1474. return pixel_rate;
  1475. }
  1476. /* latency must be in 0.1us units. */
  1477. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1478. uint32_t latency)
  1479. {
  1480. uint64_t ret;
  1481. if (WARN(latency == 0, "Latency value missing\n"))
  1482. return UINT_MAX;
  1483. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1484. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1485. return ret;
  1486. }
  1487. /* latency must be in 0.1us units. */
  1488. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1489. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1490. uint32_t latency)
  1491. {
  1492. uint32_t ret;
  1493. if (WARN(latency == 0, "Latency value missing\n"))
  1494. return UINT_MAX;
  1495. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1496. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1497. ret = DIV_ROUND_UP(ret, 64) + 2;
  1498. return ret;
  1499. }
  1500. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1501. uint8_t bytes_per_pixel)
  1502. {
  1503. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1504. }
  1505. struct ilk_pipe_wm_parameters {
  1506. bool active;
  1507. uint32_t pipe_htotal;
  1508. uint32_t pixel_rate;
  1509. struct intel_plane_wm_parameters pri;
  1510. struct intel_plane_wm_parameters spr;
  1511. struct intel_plane_wm_parameters cur;
  1512. };
  1513. struct ilk_wm_maximums {
  1514. uint16_t pri;
  1515. uint16_t spr;
  1516. uint16_t cur;
  1517. uint16_t fbc;
  1518. };
  1519. /* used in computing the new watermarks state */
  1520. struct intel_wm_config {
  1521. unsigned int num_pipes_active;
  1522. bool sprites_enabled;
  1523. bool sprites_scaled;
  1524. };
  1525. /*
  1526. * For both WM_PIPE and WM_LP.
  1527. * mem_value must be in 0.1us units.
  1528. */
  1529. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1530. uint32_t mem_value,
  1531. bool is_lp)
  1532. {
  1533. uint32_t method1, method2;
  1534. if (!params->active || !params->pri.enabled)
  1535. return 0;
  1536. method1 = ilk_wm_method1(params->pixel_rate,
  1537. params->pri.bytes_per_pixel,
  1538. mem_value);
  1539. if (!is_lp)
  1540. return method1;
  1541. method2 = ilk_wm_method2(params->pixel_rate,
  1542. params->pipe_htotal,
  1543. params->pri.horiz_pixels,
  1544. params->pri.bytes_per_pixel,
  1545. mem_value);
  1546. return min(method1, method2);
  1547. }
  1548. /*
  1549. * For both WM_PIPE and WM_LP.
  1550. * mem_value must be in 0.1us units.
  1551. */
  1552. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1553. uint32_t mem_value)
  1554. {
  1555. uint32_t method1, method2;
  1556. if (!params->active || !params->spr.enabled)
  1557. return 0;
  1558. method1 = ilk_wm_method1(params->pixel_rate,
  1559. params->spr.bytes_per_pixel,
  1560. mem_value);
  1561. method2 = ilk_wm_method2(params->pixel_rate,
  1562. params->pipe_htotal,
  1563. params->spr.horiz_pixels,
  1564. params->spr.bytes_per_pixel,
  1565. mem_value);
  1566. return min(method1, method2);
  1567. }
  1568. /*
  1569. * For both WM_PIPE and WM_LP.
  1570. * mem_value must be in 0.1us units.
  1571. */
  1572. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1573. uint32_t mem_value)
  1574. {
  1575. if (!params->active || !params->cur.enabled)
  1576. return 0;
  1577. return ilk_wm_method2(params->pixel_rate,
  1578. params->pipe_htotal,
  1579. params->cur.horiz_pixels,
  1580. params->cur.bytes_per_pixel,
  1581. mem_value);
  1582. }
  1583. /* Only for WM_LP. */
  1584. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1585. uint32_t pri_val)
  1586. {
  1587. if (!params->active || !params->pri.enabled)
  1588. return 0;
  1589. return ilk_wm_fbc(pri_val,
  1590. params->pri.horiz_pixels,
  1591. params->pri.bytes_per_pixel);
  1592. }
  1593. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1594. {
  1595. if (INTEL_INFO(dev)->gen >= 8)
  1596. return 3072;
  1597. else if (INTEL_INFO(dev)->gen >= 7)
  1598. return 768;
  1599. else
  1600. return 512;
  1601. }
  1602. static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
  1603. int level, bool is_sprite)
  1604. {
  1605. if (INTEL_INFO(dev)->gen >= 8)
  1606. /* BDW primary/sprite plane watermarks */
  1607. return level == 0 ? 255 : 2047;
  1608. else if (INTEL_INFO(dev)->gen >= 7)
  1609. /* IVB/HSW primary/sprite plane watermarks */
  1610. return level == 0 ? 127 : 1023;
  1611. else if (!is_sprite)
  1612. /* ILK/SNB primary plane watermarks */
  1613. return level == 0 ? 127 : 511;
  1614. else
  1615. /* ILK/SNB sprite plane watermarks */
  1616. return level == 0 ? 63 : 255;
  1617. }
  1618. static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
  1619. int level)
  1620. {
  1621. if (INTEL_INFO(dev)->gen >= 7)
  1622. return level == 0 ? 63 : 255;
  1623. else
  1624. return level == 0 ? 31 : 63;
  1625. }
  1626. static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
  1627. {
  1628. if (INTEL_INFO(dev)->gen >= 8)
  1629. return 31;
  1630. else
  1631. return 15;
  1632. }
  1633. /* Calculate the maximum primary/sprite plane watermark */
  1634. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1635. int level,
  1636. const struct intel_wm_config *config,
  1637. enum intel_ddb_partitioning ddb_partitioning,
  1638. bool is_sprite)
  1639. {
  1640. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1641. /* if sprites aren't enabled, sprites get nothing */
  1642. if (is_sprite && !config->sprites_enabled)
  1643. return 0;
  1644. /* HSW allows LP1+ watermarks even with multiple pipes */
  1645. if (level == 0 || config->num_pipes_active > 1) {
  1646. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1647. /*
  1648. * For some reason the non self refresh
  1649. * FIFO size is only half of the self
  1650. * refresh FIFO size on ILK/SNB.
  1651. */
  1652. if (INTEL_INFO(dev)->gen <= 6)
  1653. fifo_size /= 2;
  1654. }
  1655. if (config->sprites_enabled) {
  1656. /* level 0 is always calculated with 1:1 split */
  1657. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1658. if (is_sprite)
  1659. fifo_size *= 5;
  1660. fifo_size /= 6;
  1661. } else {
  1662. fifo_size /= 2;
  1663. }
  1664. }
  1665. /* clamp to max that the registers can hold */
  1666. return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
  1667. }
  1668. /* Calculate the maximum cursor plane watermark */
  1669. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1670. int level,
  1671. const struct intel_wm_config *config)
  1672. {
  1673. /* HSW LP1+ watermarks w/ multiple pipes */
  1674. if (level > 0 && config->num_pipes_active > 1)
  1675. return 64;
  1676. /* otherwise just report max that registers can hold */
  1677. return ilk_cursor_wm_reg_max(dev, level);
  1678. }
  1679. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1680. int level,
  1681. const struct intel_wm_config *config,
  1682. enum intel_ddb_partitioning ddb_partitioning,
  1683. struct ilk_wm_maximums *max)
  1684. {
  1685. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1686. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1687. max->cur = ilk_cursor_wm_max(dev, level, config);
  1688. max->fbc = ilk_fbc_wm_reg_max(dev);
  1689. }
  1690. static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
  1691. int level,
  1692. struct ilk_wm_maximums *max)
  1693. {
  1694. max->pri = ilk_plane_wm_reg_max(dev, level, false);
  1695. max->spr = ilk_plane_wm_reg_max(dev, level, true);
  1696. max->cur = ilk_cursor_wm_reg_max(dev, level);
  1697. max->fbc = ilk_fbc_wm_reg_max(dev);
  1698. }
  1699. static bool ilk_validate_wm_level(int level,
  1700. const struct ilk_wm_maximums *max,
  1701. struct intel_wm_level *result)
  1702. {
  1703. bool ret;
  1704. /* already determined to be invalid? */
  1705. if (!result->enable)
  1706. return false;
  1707. result->enable = result->pri_val <= max->pri &&
  1708. result->spr_val <= max->spr &&
  1709. result->cur_val <= max->cur;
  1710. ret = result->enable;
  1711. /*
  1712. * HACK until we can pre-compute everything,
  1713. * and thus fail gracefully if LP0 watermarks
  1714. * are exceeded...
  1715. */
  1716. if (level == 0 && !result->enable) {
  1717. if (result->pri_val > max->pri)
  1718. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1719. level, result->pri_val, max->pri);
  1720. if (result->spr_val > max->spr)
  1721. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1722. level, result->spr_val, max->spr);
  1723. if (result->cur_val > max->cur)
  1724. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1725. level, result->cur_val, max->cur);
  1726. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1727. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1728. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1729. result->enable = true;
  1730. }
  1731. return ret;
  1732. }
  1733. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1734. int level,
  1735. const struct ilk_pipe_wm_parameters *p,
  1736. struct intel_wm_level *result)
  1737. {
  1738. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1739. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1740. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1741. /* WM1+ latency values stored in 0.5us units */
  1742. if (level > 0) {
  1743. pri_latency *= 5;
  1744. spr_latency *= 5;
  1745. cur_latency *= 5;
  1746. }
  1747. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1748. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1749. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1750. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1751. result->enable = true;
  1752. }
  1753. static uint32_t
  1754. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1755. {
  1756. struct drm_i915_private *dev_priv = dev->dev_private;
  1757. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1758. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  1759. u32 linetime, ips_linetime;
  1760. if (!intel_crtc_active(crtc))
  1761. return 0;
  1762. /* The WM are computed with base on how long it takes to fill a single
  1763. * row at the given clock rate, multiplied by 8.
  1764. * */
  1765. linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1766. mode->crtc_clock);
  1767. ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1768. intel_ddi_get_cdclk_freq(dev_priv));
  1769. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1770. PIPE_WM_LINETIME_TIME(linetime);
  1771. }
  1772. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1773. {
  1774. struct drm_i915_private *dev_priv = dev->dev_private;
  1775. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1776. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1777. wm[0] = (sskpd >> 56) & 0xFF;
  1778. if (wm[0] == 0)
  1779. wm[0] = sskpd & 0xF;
  1780. wm[1] = (sskpd >> 4) & 0xFF;
  1781. wm[2] = (sskpd >> 12) & 0xFF;
  1782. wm[3] = (sskpd >> 20) & 0x1FF;
  1783. wm[4] = (sskpd >> 32) & 0x1FF;
  1784. } else if (INTEL_INFO(dev)->gen >= 6) {
  1785. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1786. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1787. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1788. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1789. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1790. } else if (INTEL_INFO(dev)->gen >= 5) {
  1791. uint32_t mltr = I915_READ(MLTR_ILK);
  1792. /* ILK primary LP0 latency is 700 ns */
  1793. wm[0] = 7;
  1794. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1795. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1796. }
  1797. }
  1798. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1799. {
  1800. /* ILK sprite LP0 latency is 1300 ns */
  1801. if (INTEL_INFO(dev)->gen == 5)
  1802. wm[0] = 13;
  1803. }
  1804. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1805. {
  1806. /* ILK cursor LP0 latency is 1300 ns */
  1807. if (INTEL_INFO(dev)->gen == 5)
  1808. wm[0] = 13;
  1809. /* WaDoubleCursorLP3Latency:ivb */
  1810. if (IS_IVYBRIDGE(dev))
  1811. wm[3] *= 2;
  1812. }
  1813. int ilk_wm_max_level(const struct drm_device *dev)
  1814. {
  1815. /* how many WM levels are we expecting */
  1816. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1817. return 4;
  1818. else if (INTEL_INFO(dev)->gen >= 6)
  1819. return 3;
  1820. else
  1821. return 2;
  1822. }
  1823. static void intel_print_wm_latency(struct drm_device *dev,
  1824. const char *name,
  1825. const uint16_t wm[5])
  1826. {
  1827. int level, max_level = ilk_wm_max_level(dev);
  1828. for (level = 0; level <= max_level; level++) {
  1829. unsigned int latency = wm[level];
  1830. if (latency == 0) {
  1831. DRM_ERROR("%s WM%d latency not provided\n",
  1832. name, level);
  1833. continue;
  1834. }
  1835. /* WM1+ latency values in 0.5us units */
  1836. if (level > 0)
  1837. latency *= 5;
  1838. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1839. name, level, wm[level],
  1840. latency / 10, latency % 10);
  1841. }
  1842. }
  1843. static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
  1844. uint16_t wm[5], uint16_t min)
  1845. {
  1846. int level, max_level = ilk_wm_max_level(dev_priv->dev);
  1847. if (wm[0] >= min)
  1848. return false;
  1849. wm[0] = max(wm[0], min);
  1850. for (level = 1; level <= max_level; level++)
  1851. wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
  1852. return true;
  1853. }
  1854. static void snb_wm_latency_quirk(struct drm_device *dev)
  1855. {
  1856. struct drm_i915_private *dev_priv = dev->dev_private;
  1857. bool changed;
  1858. /*
  1859. * The BIOS provided WM memory latency values are often
  1860. * inadequate for high resolution displays. Adjust them.
  1861. */
  1862. changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
  1863. ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
  1864. ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
  1865. if (!changed)
  1866. return;
  1867. DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
  1868. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1869. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1870. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1871. }
  1872. static void ilk_setup_wm_latency(struct drm_device *dev)
  1873. {
  1874. struct drm_i915_private *dev_priv = dev->dev_private;
  1875. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1876. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1877. sizeof(dev_priv->wm.pri_latency));
  1878. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1879. sizeof(dev_priv->wm.pri_latency));
  1880. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1881. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1882. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1883. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1884. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1885. if (IS_GEN6(dev))
  1886. snb_wm_latency_quirk(dev);
  1887. }
  1888. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  1889. struct ilk_pipe_wm_parameters *p)
  1890. {
  1891. struct drm_device *dev = crtc->dev;
  1892. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1893. enum pipe pipe = intel_crtc->pipe;
  1894. struct drm_plane *plane;
  1895. if (!intel_crtc_active(crtc))
  1896. return;
  1897. p->active = true;
  1898. p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
  1899. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  1900. p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
  1901. p->cur.bytes_per_pixel = 4;
  1902. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  1903. p->cur.horiz_pixels = intel_crtc->cursor_width;
  1904. /* TODO: for now, assume primary and cursor planes are always enabled. */
  1905. p->pri.enabled = true;
  1906. p->cur.enabled = true;
  1907. drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
  1908. struct intel_plane *intel_plane = to_intel_plane(plane);
  1909. if (intel_plane->pipe == pipe) {
  1910. p->spr = intel_plane->wm;
  1911. break;
  1912. }
  1913. }
  1914. }
  1915. static void ilk_compute_wm_config(struct drm_device *dev,
  1916. struct intel_wm_config *config)
  1917. {
  1918. struct intel_crtc *intel_crtc;
  1919. /* Compute the currently _active_ config */
  1920. for_each_intel_crtc(dev, intel_crtc) {
  1921. const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
  1922. if (!wm->pipe_enabled)
  1923. continue;
  1924. config->sprites_enabled |= wm->sprites_enabled;
  1925. config->sprites_scaled |= wm->sprites_scaled;
  1926. config->num_pipes_active++;
  1927. }
  1928. }
  1929. /* Compute new watermarks for the pipe */
  1930. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  1931. const struct ilk_pipe_wm_parameters *params,
  1932. struct intel_pipe_wm *pipe_wm)
  1933. {
  1934. struct drm_device *dev = crtc->dev;
  1935. const struct drm_i915_private *dev_priv = dev->dev_private;
  1936. int level, max_level = ilk_wm_max_level(dev);
  1937. /* LP0 watermark maximums depend on this pipe alone */
  1938. struct intel_wm_config config = {
  1939. .num_pipes_active = 1,
  1940. .sprites_enabled = params->spr.enabled,
  1941. .sprites_scaled = params->spr.scaled,
  1942. };
  1943. struct ilk_wm_maximums max;
  1944. pipe_wm->pipe_enabled = params->active;
  1945. pipe_wm->sprites_enabled = params->spr.enabled;
  1946. pipe_wm->sprites_scaled = params->spr.scaled;
  1947. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  1948. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  1949. max_level = 1;
  1950. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  1951. if (params->spr.scaled)
  1952. max_level = 0;
  1953. ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
  1954. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1955. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  1956. /* LP0 watermarks always use 1/2 DDB partitioning */
  1957. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  1958. /* At least LP0 must be valid */
  1959. if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
  1960. return false;
  1961. ilk_compute_wm_reg_maximums(dev, 1, &max);
  1962. for (level = 1; level <= max_level; level++) {
  1963. struct intel_wm_level wm = {};
  1964. ilk_compute_wm_level(dev_priv, level, params, &wm);
  1965. /*
  1966. * Disable any watermark level that exceeds the
  1967. * register maximums since such watermarks are
  1968. * always invalid.
  1969. */
  1970. if (!ilk_validate_wm_level(level, &max, &wm))
  1971. break;
  1972. pipe_wm->wm[level] = wm;
  1973. }
  1974. return true;
  1975. }
  1976. /*
  1977. * Merge the watermarks from all active pipes for a specific level.
  1978. */
  1979. static void ilk_merge_wm_level(struct drm_device *dev,
  1980. int level,
  1981. struct intel_wm_level *ret_wm)
  1982. {
  1983. const struct intel_crtc *intel_crtc;
  1984. ret_wm->enable = true;
  1985. for_each_intel_crtc(dev, intel_crtc) {
  1986. const struct intel_pipe_wm *active = &intel_crtc->wm.active;
  1987. const struct intel_wm_level *wm = &active->wm[level];
  1988. if (!active->pipe_enabled)
  1989. continue;
  1990. /*
  1991. * The watermark values may have been used in the past,
  1992. * so we must maintain them in the registers for some
  1993. * time even if the level is now disabled.
  1994. */
  1995. if (!wm->enable)
  1996. ret_wm->enable = false;
  1997. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  1998. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  1999. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2000. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2001. }
  2002. }
  2003. /*
  2004. * Merge all low power watermarks for all active pipes.
  2005. */
  2006. static void ilk_wm_merge(struct drm_device *dev,
  2007. const struct intel_wm_config *config,
  2008. const struct ilk_wm_maximums *max,
  2009. struct intel_pipe_wm *merged)
  2010. {
  2011. int level, max_level = ilk_wm_max_level(dev);
  2012. int last_enabled_level = max_level;
  2013. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  2014. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  2015. config->num_pipes_active > 1)
  2016. return;
  2017. /* ILK: FBC WM must be disabled always */
  2018. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  2019. /* merge each WM1+ level */
  2020. for (level = 1; level <= max_level; level++) {
  2021. struct intel_wm_level *wm = &merged->wm[level];
  2022. ilk_merge_wm_level(dev, level, wm);
  2023. if (level > last_enabled_level)
  2024. wm->enable = false;
  2025. else if (!ilk_validate_wm_level(level, max, wm))
  2026. /* make sure all following levels get disabled */
  2027. last_enabled_level = level - 1;
  2028. /*
  2029. * The spec says it is preferred to disable
  2030. * FBC WMs instead of disabling a WM level.
  2031. */
  2032. if (wm->fbc_val > max->fbc) {
  2033. if (wm->enable)
  2034. merged->fbc_wm_enabled = false;
  2035. wm->fbc_val = 0;
  2036. }
  2037. }
  2038. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  2039. /*
  2040. * FIXME this is racy. FBC might get enabled later.
  2041. * What we should check here is whether FBC can be
  2042. * enabled sometime later.
  2043. */
  2044. if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
  2045. for (level = 2; level <= max_level; level++) {
  2046. struct intel_wm_level *wm = &merged->wm[level];
  2047. wm->enable = false;
  2048. }
  2049. }
  2050. }
  2051. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2052. {
  2053. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2054. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2055. }
  2056. /* The value we need to program into the WM_LPx latency field */
  2057. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  2058. {
  2059. struct drm_i915_private *dev_priv = dev->dev_private;
  2060. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2061. return 2 * level;
  2062. else
  2063. return dev_priv->wm.pri_latency[level];
  2064. }
  2065. static void ilk_compute_wm_results(struct drm_device *dev,
  2066. const struct intel_pipe_wm *merged,
  2067. enum intel_ddb_partitioning partitioning,
  2068. struct ilk_wm_values *results)
  2069. {
  2070. struct intel_crtc *intel_crtc;
  2071. int level, wm_lp;
  2072. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2073. results->partitioning = partitioning;
  2074. /* LP1+ register values */
  2075. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2076. const struct intel_wm_level *r;
  2077. level = ilk_wm_lp_to_level(wm_lp, merged);
  2078. r = &merged->wm[level];
  2079. /*
  2080. * Maintain the watermark values even if the level is
  2081. * disabled. Doing otherwise could cause underruns.
  2082. */
  2083. results->wm_lp[wm_lp - 1] =
  2084. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  2085. (r->pri_val << WM1_LP_SR_SHIFT) |
  2086. r->cur_val;
  2087. if (r->enable)
  2088. results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
  2089. if (INTEL_INFO(dev)->gen >= 8)
  2090. results->wm_lp[wm_lp - 1] |=
  2091. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2092. else
  2093. results->wm_lp[wm_lp - 1] |=
  2094. r->fbc_val << WM1_LP_FBC_SHIFT;
  2095. /*
  2096. * Always set WM1S_LP_EN when spr_val != 0, even if the
  2097. * level is disabled. Doing otherwise could cause underruns.
  2098. */
  2099. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  2100. WARN_ON(wm_lp != 1);
  2101. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  2102. } else
  2103. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2104. }
  2105. /* LP0 register values */
  2106. for_each_intel_crtc(dev, intel_crtc) {
  2107. enum pipe pipe = intel_crtc->pipe;
  2108. const struct intel_wm_level *r =
  2109. &intel_crtc->wm.active.wm[0];
  2110. if (WARN_ON(!r->enable))
  2111. continue;
  2112. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2113. results->wm_pipe[pipe] =
  2114. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2115. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2116. r->cur_val;
  2117. }
  2118. }
  2119. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2120. * case both are at the same level. Prefer r1 in case they're the same. */
  2121. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  2122. struct intel_pipe_wm *r1,
  2123. struct intel_pipe_wm *r2)
  2124. {
  2125. int level, max_level = ilk_wm_max_level(dev);
  2126. int level1 = 0, level2 = 0;
  2127. for (level = 1; level <= max_level; level++) {
  2128. if (r1->wm[level].enable)
  2129. level1 = level;
  2130. if (r2->wm[level].enable)
  2131. level2 = level;
  2132. }
  2133. if (level1 == level2) {
  2134. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2135. return r2;
  2136. else
  2137. return r1;
  2138. } else if (level1 > level2) {
  2139. return r1;
  2140. } else {
  2141. return r2;
  2142. }
  2143. }
  2144. /* dirty bits used to track which watermarks need changes */
  2145. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2146. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2147. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2148. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2149. #define WM_DIRTY_FBC (1 << 24)
  2150. #define WM_DIRTY_DDB (1 << 25)
  2151. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2152. const struct ilk_wm_values *old,
  2153. const struct ilk_wm_values *new)
  2154. {
  2155. unsigned int dirty = 0;
  2156. enum pipe pipe;
  2157. int wm_lp;
  2158. for_each_pipe(pipe) {
  2159. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2160. dirty |= WM_DIRTY_LINETIME(pipe);
  2161. /* Must disable LP1+ watermarks too */
  2162. dirty |= WM_DIRTY_LP_ALL;
  2163. }
  2164. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2165. dirty |= WM_DIRTY_PIPE(pipe);
  2166. /* Must disable LP1+ watermarks too */
  2167. dirty |= WM_DIRTY_LP_ALL;
  2168. }
  2169. }
  2170. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2171. dirty |= WM_DIRTY_FBC;
  2172. /* Must disable LP1+ watermarks too */
  2173. dirty |= WM_DIRTY_LP_ALL;
  2174. }
  2175. if (old->partitioning != new->partitioning) {
  2176. dirty |= WM_DIRTY_DDB;
  2177. /* Must disable LP1+ watermarks too */
  2178. dirty |= WM_DIRTY_LP_ALL;
  2179. }
  2180. /* LP1+ watermarks already deemed dirty, no need to continue */
  2181. if (dirty & WM_DIRTY_LP_ALL)
  2182. return dirty;
  2183. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2184. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2185. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2186. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2187. break;
  2188. }
  2189. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2190. for (; wm_lp <= 3; wm_lp++)
  2191. dirty |= WM_DIRTY_LP(wm_lp);
  2192. return dirty;
  2193. }
  2194. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2195. unsigned int dirty)
  2196. {
  2197. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2198. bool changed = false;
  2199. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2200. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2201. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2202. changed = true;
  2203. }
  2204. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2205. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2206. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2207. changed = true;
  2208. }
  2209. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2210. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2211. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2212. changed = true;
  2213. }
  2214. /*
  2215. * Don't touch WM1S_LP_EN here.
  2216. * Doing so could cause underruns.
  2217. */
  2218. return changed;
  2219. }
  2220. /*
  2221. * The spec says we shouldn't write when we don't need, because every write
  2222. * causes WMs to be re-evaluated, expending some power.
  2223. */
  2224. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2225. struct ilk_wm_values *results)
  2226. {
  2227. struct drm_device *dev = dev_priv->dev;
  2228. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2229. unsigned int dirty;
  2230. uint32_t val;
  2231. dirty = ilk_compute_wm_dirty(dev, previous, results);
  2232. if (!dirty)
  2233. return;
  2234. _ilk_disable_lp_wm(dev_priv, dirty);
  2235. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2236. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2237. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2238. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2239. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2240. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2241. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2242. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2243. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2244. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2245. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2246. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2247. if (dirty & WM_DIRTY_DDB) {
  2248. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2249. val = I915_READ(WM_MISC);
  2250. if (results->partitioning == INTEL_DDB_PART_1_2)
  2251. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2252. else
  2253. val |= WM_MISC_DATA_PARTITION_5_6;
  2254. I915_WRITE(WM_MISC, val);
  2255. } else {
  2256. val = I915_READ(DISP_ARB_CTL2);
  2257. if (results->partitioning == INTEL_DDB_PART_1_2)
  2258. val &= ~DISP_DATA_PARTITION_5_6;
  2259. else
  2260. val |= DISP_DATA_PARTITION_5_6;
  2261. I915_WRITE(DISP_ARB_CTL2, val);
  2262. }
  2263. }
  2264. if (dirty & WM_DIRTY_FBC) {
  2265. val = I915_READ(DISP_ARB_CTL);
  2266. if (results->enable_fbc_wm)
  2267. val &= ~DISP_FBC_WM_DIS;
  2268. else
  2269. val |= DISP_FBC_WM_DIS;
  2270. I915_WRITE(DISP_ARB_CTL, val);
  2271. }
  2272. if (dirty & WM_DIRTY_LP(1) &&
  2273. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2274. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2275. if (INTEL_INFO(dev)->gen >= 7) {
  2276. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2277. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2278. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2279. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2280. }
  2281. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2282. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2283. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2284. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2285. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2286. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2287. dev_priv->wm.hw = *results;
  2288. }
  2289. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2290. {
  2291. struct drm_i915_private *dev_priv = dev->dev_private;
  2292. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2293. }
  2294. static void ilk_update_wm(struct drm_crtc *crtc)
  2295. {
  2296. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2297. struct drm_device *dev = crtc->dev;
  2298. struct drm_i915_private *dev_priv = dev->dev_private;
  2299. struct ilk_wm_maximums max;
  2300. struct ilk_pipe_wm_parameters params = {};
  2301. struct ilk_wm_values results = {};
  2302. enum intel_ddb_partitioning partitioning;
  2303. struct intel_pipe_wm pipe_wm = {};
  2304. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2305. struct intel_wm_config config = {};
  2306. ilk_compute_wm_parameters(crtc, &params);
  2307. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2308. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2309. return;
  2310. intel_crtc->wm.active = pipe_wm;
  2311. ilk_compute_wm_config(dev, &config);
  2312. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2313. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  2314. /* 5/6 split only in single pipe config on IVB+ */
  2315. if (INTEL_INFO(dev)->gen >= 7 &&
  2316. config.num_pipes_active == 1 && config.sprites_enabled) {
  2317. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2318. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  2319. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2320. } else {
  2321. best_lp_wm = &lp_wm_1_2;
  2322. }
  2323. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2324. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2325. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2326. ilk_write_wm_values(dev_priv, &results);
  2327. }
  2328. static void
  2329. ilk_update_sprite_wm(struct drm_plane *plane,
  2330. struct drm_crtc *crtc,
  2331. uint32_t sprite_width, uint32_t sprite_height,
  2332. int pixel_size, bool enabled, bool scaled)
  2333. {
  2334. struct drm_device *dev = plane->dev;
  2335. struct intel_plane *intel_plane = to_intel_plane(plane);
  2336. intel_plane->wm.enabled = enabled;
  2337. intel_plane->wm.scaled = scaled;
  2338. intel_plane->wm.horiz_pixels = sprite_width;
  2339. intel_plane->wm.vert_pixels = sprite_width;
  2340. intel_plane->wm.bytes_per_pixel = pixel_size;
  2341. /*
  2342. * IVB workaround: must disable low power watermarks for at least
  2343. * one frame before enabling scaling. LP watermarks can be re-enabled
  2344. * when scaling is disabled.
  2345. *
  2346. * WaCxSRDisabledForSpriteScaling:ivb
  2347. */
  2348. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  2349. intel_wait_for_vblank(dev, intel_plane->pipe);
  2350. ilk_update_wm(crtc);
  2351. }
  2352. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2353. {
  2354. struct drm_device *dev = crtc->dev;
  2355. struct drm_i915_private *dev_priv = dev->dev_private;
  2356. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2357. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2358. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2359. enum pipe pipe = intel_crtc->pipe;
  2360. static const unsigned int wm0_pipe_reg[] = {
  2361. [PIPE_A] = WM0_PIPEA_ILK,
  2362. [PIPE_B] = WM0_PIPEB_ILK,
  2363. [PIPE_C] = WM0_PIPEC_IVB,
  2364. };
  2365. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2366. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2367. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2368. active->pipe_enabled = intel_crtc_active(crtc);
  2369. if (active->pipe_enabled) {
  2370. u32 tmp = hw->wm_pipe[pipe];
  2371. /*
  2372. * For active pipes LP0 watermark is marked as
  2373. * enabled, and LP1+ watermaks as disabled since
  2374. * we can't really reverse compute them in case
  2375. * multiple pipes are active.
  2376. */
  2377. active->wm[0].enable = true;
  2378. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2379. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2380. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2381. active->linetime = hw->wm_linetime[pipe];
  2382. } else {
  2383. int level, max_level = ilk_wm_max_level(dev);
  2384. /*
  2385. * For inactive pipes, all watermark levels
  2386. * should be marked as enabled but zeroed,
  2387. * which is what we'd compute them to.
  2388. */
  2389. for (level = 0; level <= max_level; level++)
  2390. active->wm[level].enable = true;
  2391. }
  2392. }
  2393. void ilk_wm_get_hw_state(struct drm_device *dev)
  2394. {
  2395. struct drm_i915_private *dev_priv = dev->dev_private;
  2396. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2397. struct drm_crtc *crtc;
  2398. for_each_crtc(dev, crtc)
  2399. ilk_pipe_wm_get_hw_state(crtc);
  2400. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2401. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2402. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2403. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2404. if (INTEL_INFO(dev)->gen >= 7) {
  2405. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2406. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2407. }
  2408. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2409. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2410. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2411. else if (IS_IVYBRIDGE(dev))
  2412. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  2413. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2414. hw->enable_fbc_wm =
  2415. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2416. }
  2417. /**
  2418. * intel_update_watermarks - update FIFO watermark values based on current modes
  2419. *
  2420. * Calculate watermark values for the various WM regs based on current mode
  2421. * and plane configuration.
  2422. *
  2423. * There are several cases to deal with here:
  2424. * - normal (i.e. non-self-refresh)
  2425. * - self-refresh (SR) mode
  2426. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2427. * - lines are small relative to FIFO size (buffer can hold more than 2
  2428. * lines), so need to account for TLB latency
  2429. *
  2430. * The normal calculation is:
  2431. * watermark = dotclock * bytes per pixel * latency
  2432. * where latency is platform & configuration dependent (we assume pessimal
  2433. * values here).
  2434. *
  2435. * The SR calculation is:
  2436. * watermark = (trunc(latency/line time)+1) * surface width *
  2437. * bytes per pixel
  2438. * where
  2439. * line time = htotal / dotclock
  2440. * surface width = hdisplay for normal plane and 64 for cursor
  2441. * and latency is assumed to be high, as above.
  2442. *
  2443. * The final value programmed to the register should always be rounded up,
  2444. * and include an extra 2 entries to account for clock crossings.
  2445. *
  2446. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2447. * to set the non-SR watermarks to 8.
  2448. */
  2449. void intel_update_watermarks(struct drm_crtc *crtc)
  2450. {
  2451. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2452. if (dev_priv->display.update_wm)
  2453. dev_priv->display.update_wm(crtc);
  2454. }
  2455. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2456. struct drm_crtc *crtc,
  2457. uint32_t sprite_width,
  2458. uint32_t sprite_height,
  2459. int pixel_size,
  2460. bool enabled, bool scaled)
  2461. {
  2462. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2463. if (dev_priv->display.update_sprite_wm)
  2464. dev_priv->display.update_sprite_wm(plane, crtc,
  2465. sprite_width, sprite_height,
  2466. pixel_size, enabled, scaled);
  2467. }
  2468. static struct drm_i915_gem_object *
  2469. intel_alloc_context_page(struct drm_device *dev)
  2470. {
  2471. struct drm_i915_gem_object *ctx;
  2472. int ret;
  2473. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2474. ctx = i915_gem_alloc_object(dev, 4096);
  2475. if (!ctx) {
  2476. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2477. return NULL;
  2478. }
  2479. ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
  2480. if (ret) {
  2481. DRM_ERROR("failed to pin power context: %d\n", ret);
  2482. goto err_unref;
  2483. }
  2484. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2485. if (ret) {
  2486. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2487. goto err_unpin;
  2488. }
  2489. return ctx;
  2490. err_unpin:
  2491. i915_gem_object_ggtt_unpin(ctx);
  2492. err_unref:
  2493. drm_gem_object_unreference(&ctx->base);
  2494. return NULL;
  2495. }
  2496. /**
  2497. * Lock protecting IPS related data structures
  2498. */
  2499. DEFINE_SPINLOCK(mchdev_lock);
  2500. /* Global for IPS driver to get at the current i915 device. Protected by
  2501. * mchdev_lock. */
  2502. static struct drm_i915_private *i915_mch_dev;
  2503. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2504. {
  2505. struct drm_i915_private *dev_priv = dev->dev_private;
  2506. u16 rgvswctl;
  2507. assert_spin_locked(&mchdev_lock);
  2508. rgvswctl = I915_READ16(MEMSWCTL);
  2509. if (rgvswctl & MEMCTL_CMD_STS) {
  2510. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2511. return false; /* still busy with another command */
  2512. }
  2513. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2514. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2515. I915_WRITE16(MEMSWCTL, rgvswctl);
  2516. POSTING_READ16(MEMSWCTL);
  2517. rgvswctl |= MEMCTL_CMD_STS;
  2518. I915_WRITE16(MEMSWCTL, rgvswctl);
  2519. return true;
  2520. }
  2521. static void ironlake_enable_drps(struct drm_device *dev)
  2522. {
  2523. struct drm_i915_private *dev_priv = dev->dev_private;
  2524. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2525. u8 fmax, fmin, fstart, vstart;
  2526. spin_lock_irq(&mchdev_lock);
  2527. /* Enable temp reporting */
  2528. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2529. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2530. /* 100ms RC evaluation intervals */
  2531. I915_WRITE(RCUPEI, 100000);
  2532. I915_WRITE(RCDNEI, 100000);
  2533. /* Set max/min thresholds to 90ms and 80ms respectively */
  2534. I915_WRITE(RCBMAXAVG, 90000);
  2535. I915_WRITE(RCBMINAVG, 80000);
  2536. I915_WRITE(MEMIHYST, 1);
  2537. /* Set up min, max, and cur for interrupt handling */
  2538. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2539. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2540. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2541. MEMMODE_FSTART_SHIFT;
  2542. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2543. PXVFREQ_PX_SHIFT;
  2544. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2545. dev_priv->ips.fstart = fstart;
  2546. dev_priv->ips.max_delay = fstart;
  2547. dev_priv->ips.min_delay = fmin;
  2548. dev_priv->ips.cur_delay = fstart;
  2549. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2550. fmax, fmin, fstart);
  2551. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2552. /*
  2553. * Interrupts will be enabled in ironlake_irq_postinstall
  2554. */
  2555. I915_WRITE(VIDSTART, vstart);
  2556. POSTING_READ(VIDSTART);
  2557. rgvmodectl |= MEMMODE_SWMODE_EN;
  2558. I915_WRITE(MEMMODECTL, rgvmodectl);
  2559. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2560. DRM_ERROR("stuck trying to change perf mode\n");
  2561. mdelay(1);
  2562. ironlake_set_drps(dev, fstart);
  2563. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2564. I915_READ(0x112e0);
  2565. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2566. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2567. getrawmonotonic(&dev_priv->ips.last_time2);
  2568. spin_unlock_irq(&mchdev_lock);
  2569. }
  2570. static void ironlake_disable_drps(struct drm_device *dev)
  2571. {
  2572. struct drm_i915_private *dev_priv = dev->dev_private;
  2573. u16 rgvswctl;
  2574. spin_lock_irq(&mchdev_lock);
  2575. rgvswctl = I915_READ16(MEMSWCTL);
  2576. /* Ack interrupts, disable EFC interrupt */
  2577. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2578. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2579. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2580. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2581. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2582. /* Go back to the starting frequency */
  2583. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2584. mdelay(1);
  2585. rgvswctl |= MEMCTL_CMD_STS;
  2586. I915_WRITE(MEMSWCTL, rgvswctl);
  2587. mdelay(1);
  2588. spin_unlock_irq(&mchdev_lock);
  2589. }
  2590. /* There's a funny hw issue where the hw returns all 0 when reading from
  2591. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2592. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2593. * all limits and the gpu stuck at whatever frequency it is at atm).
  2594. */
  2595. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2596. {
  2597. u32 limits;
  2598. /* Only set the down limit when we've reached the lowest level to avoid
  2599. * getting more interrupts, otherwise leave this clear. This prevents a
  2600. * race in the hw when coming out of rc6: There's a tiny window where
  2601. * the hw runs at the minimal clock before selecting the desired
  2602. * frequency, if the down threshold expires in that window we will not
  2603. * receive a down interrupt. */
  2604. limits = dev_priv->rps.max_freq_softlimit << 24;
  2605. if (val <= dev_priv->rps.min_freq_softlimit)
  2606. limits |= dev_priv->rps.min_freq_softlimit << 16;
  2607. return limits;
  2608. }
  2609. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2610. {
  2611. int new_power;
  2612. new_power = dev_priv->rps.power;
  2613. switch (dev_priv->rps.power) {
  2614. case LOW_POWER:
  2615. if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
  2616. new_power = BETWEEN;
  2617. break;
  2618. case BETWEEN:
  2619. if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
  2620. new_power = LOW_POWER;
  2621. else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
  2622. new_power = HIGH_POWER;
  2623. break;
  2624. case HIGH_POWER:
  2625. if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
  2626. new_power = BETWEEN;
  2627. break;
  2628. }
  2629. /* Max/min bins are special */
  2630. if (val == dev_priv->rps.min_freq_softlimit)
  2631. new_power = LOW_POWER;
  2632. if (val == dev_priv->rps.max_freq_softlimit)
  2633. new_power = HIGH_POWER;
  2634. if (new_power == dev_priv->rps.power)
  2635. return;
  2636. /* Note the units here are not exactly 1us, but 1280ns. */
  2637. switch (new_power) {
  2638. case LOW_POWER:
  2639. /* Upclock if more than 95% busy over 16ms */
  2640. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2641. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2642. /* Downclock if less than 85% busy over 32ms */
  2643. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2644. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2645. I915_WRITE(GEN6_RP_CONTROL,
  2646. GEN6_RP_MEDIA_TURBO |
  2647. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2648. GEN6_RP_MEDIA_IS_GFX |
  2649. GEN6_RP_ENABLE |
  2650. GEN6_RP_UP_BUSY_AVG |
  2651. GEN6_RP_DOWN_IDLE_AVG);
  2652. break;
  2653. case BETWEEN:
  2654. /* Upclock if more than 90% busy over 13ms */
  2655. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2656. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2657. /* Downclock if less than 75% busy over 32ms */
  2658. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2659. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2660. I915_WRITE(GEN6_RP_CONTROL,
  2661. GEN6_RP_MEDIA_TURBO |
  2662. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2663. GEN6_RP_MEDIA_IS_GFX |
  2664. GEN6_RP_ENABLE |
  2665. GEN6_RP_UP_BUSY_AVG |
  2666. GEN6_RP_DOWN_IDLE_AVG);
  2667. break;
  2668. case HIGH_POWER:
  2669. /* Upclock if more than 85% busy over 10ms */
  2670. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2671. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2672. /* Downclock if less than 60% busy over 32ms */
  2673. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2674. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2675. I915_WRITE(GEN6_RP_CONTROL,
  2676. GEN6_RP_MEDIA_TURBO |
  2677. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2678. GEN6_RP_MEDIA_IS_GFX |
  2679. GEN6_RP_ENABLE |
  2680. GEN6_RP_UP_BUSY_AVG |
  2681. GEN6_RP_DOWN_IDLE_AVG);
  2682. break;
  2683. }
  2684. dev_priv->rps.power = new_power;
  2685. dev_priv->rps.last_adj = 0;
  2686. }
  2687. static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
  2688. {
  2689. u32 mask = 0;
  2690. if (val > dev_priv->rps.min_freq_softlimit)
  2691. mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
  2692. if (val < dev_priv->rps.max_freq_softlimit)
  2693. mask |= GEN6_PM_RP_UP_THRESHOLD;
  2694. mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
  2695. mask &= dev_priv->pm_rps_events;
  2696. /* IVB and SNB hard hangs on looping batchbuffer
  2697. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2698. */
  2699. if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
  2700. mask |= GEN6_PM_RP_UP_EI_EXPIRED;
  2701. if (IS_GEN8(dev_priv->dev))
  2702. mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
  2703. return ~mask;
  2704. }
  2705. /* gen6_set_rps is called to update the frequency request, but should also be
  2706. * called when the range (min_delay and max_delay) is modified so that we can
  2707. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  2708. void gen6_set_rps(struct drm_device *dev, u8 val)
  2709. {
  2710. struct drm_i915_private *dev_priv = dev->dev_private;
  2711. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2712. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2713. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2714. /* min/max delay may still have been modified so be sure to
  2715. * write the limits value.
  2716. */
  2717. if (val != dev_priv->rps.cur_freq) {
  2718. gen6_set_rps_thresholds(dev_priv, val);
  2719. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2720. I915_WRITE(GEN6_RPNSWREQ,
  2721. HSW_FREQUENCY(val));
  2722. else
  2723. I915_WRITE(GEN6_RPNSWREQ,
  2724. GEN6_FREQUENCY(val) |
  2725. GEN6_OFFSET(0) |
  2726. GEN6_AGGRESSIVE_TURBO);
  2727. }
  2728. /* Make sure we continue to get interrupts
  2729. * until we hit the minimum or maximum frequencies.
  2730. */
  2731. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
  2732. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2733. POSTING_READ(GEN6_RPNSWREQ);
  2734. dev_priv->rps.cur_freq = val;
  2735. trace_intel_gpu_freq_change(val * 50);
  2736. }
  2737. /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
  2738. *
  2739. * * If Gfx is Idle, then
  2740. * 1. Mask Turbo interrupts
  2741. * 2. Bring up Gfx clock
  2742. * 3. Change the freq to Rpn and wait till P-Unit updates freq
  2743. * 4. Clear the Force GFX CLK ON bit so that Gfx can down
  2744. * 5. Unmask Turbo interrupts
  2745. */
  2746. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  2747. {
  2748. struct drm_device *dev = dev_priv->dev;
  2749. /* Latest VLV doesn't need to force the gfx clock */
  2750. if (dev->pdev->revision >= 0xd) {
  2751. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2752. return;
  2753. }
  2754. /*
  2755. * When we are idle. Drop to min voltage state.
  2756. */
  2757. if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
  2758. return;
  2759. /* Mask turbo interrupt so that they will not come in between */
  2760. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2761. vlv_force_gfx_clock(dev_priv, true);
  2762. dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
  2763. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
  2764. dev_priv->rps.min_freq_softlimit);
  2765. if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
  2766. & GENFREQSTATUS) == 0, 5))
  2767. DRM_ERROR("timed out waiting for Punit\n");
  2768. vlv_force_gfx_clock(dev_priv, false);
  2769. I915_WRITE(GEN6_PMINTRMSK,
  2770. gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
  2771. }
  2772. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2773. {
  2774. struct drm_device *dev = dev_priv->dev;
  2775. mutex_lock(&dev_priv->rps.hw_lock);
  2776. if (dev_priv->rps.enabled) {
  2777. if (IS_CHERRYVIEW(dev))
  2778. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2779. else if (IS_VALLEYVIEW(dev))
  2780. vlv_set_rps_idle(dev_priv);
  2781. else
  2782. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2783. dev_priv->rps.last_adj = 0;
  2784. }
  2785. mutex_unlock(&dev_priv->rps.hw_lock);
  2786. }
  2787. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  2788. {
  2789. struct drm_device *dev = dev_priv->dev;
  2790. mutex_lock(&dev_priv->rps.hw_lock);
  2791. if (dev_priv->rps.enabled) {
  2792. if (IS_VALLEYVIEW(dev))
  2793. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2794. else
  2795. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2796. dev_priv->rps.last_adj = 0;
  2797. }
  2798. mutex_unlock(&dev_priv->rps.hw_lock);
  2799. }
  2800. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2801. {
  2802. struct drm_i915_private *dev_priv = dev->dev_private;
  2803. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2804. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2805. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2806. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2807. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  2808. dev_priv->rps.cur_freq,
  2809. vlv_gpu_freq(dev_priv, val), val);
  2810. if (val != dev_priv->rps.cur_freq)
  2811. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2812. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2813. dev_priv->rps.cur_freq = val;
  2814. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  2815. }
  2816. static void gen8_disable_rps_interrupts(struct drm_device *dev)
  2817. {
  2818. struct drm_i915_private *dev_priv = dev->dev_private;
  2819. I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
  2820. I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
  2821. ~dev_priv->pm_rps_events);
  2822. /* Complete PM interrupt masking here doesn't race with the rps work
  2823. * item again unmasking PM interrupts because that is using a different
  2824. * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
  2825. * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
  2826. * gen8_enable_rps will clean up. */
  2827. spin_lock_irq(&dev_priv->irq_lock);
  2828. dev_priv->rps.pm_iir = 0;
  2829. spin_unlock_irq(&dev_priv->irq_lock);
  2830. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2831. }
  2832. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2833. {
  2834. struct drm_i915_private *dev_priv = dev->dev_private;
  2835. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2836. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
  2837. ~dev_priv->pm_rps_events);
  2838. /* Complete PM interrupt masking here doesn't race with the rps work
  2839. * item again unmasking PM interrupts because that is using a different
  2840. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2841. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2842. spin_lock_irq(&dev_priv->irq_lock);
  2843. dev_priv->rps.pm_iir = 0;
  2844. spin_unlock_irq(&dev_priv->irq_lock);
  2845. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2846. }
  2847. static void gen6_disable_rps(struct drm_device *dev)
  2848. {
  2849. struct drm_i915_private *dev_priv = dev->dev_private;
  2850. I915_WRITE(GEN6_RC_CONTROL, 0);
  2851. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2852. if (IS_BROADWELL(dev))
  2853. gen8_disable_rps_interrupts(dev);
  2854. else
  2855. gen6_disable_rps_interrupts(dev);
  2856. }
  2857. static void cherryview_disable_rps(struct drm_device *dev)
  2858. {
  2859. struct drm_i915_private *dev_priv = dev->dev_private;
  2860. I915_WRITE(GEN6_RC_CONTROL, 0);
  2861. gen8_disable_rps_interrupts(dev);
  2862. }
  2863. static void valleyview_disable_rps(struct drm_device *dev)
  2864. {
  2865. struct drm_i915_private *dev_priv = dev->dev_private;
  2866. I915_WRITE(GEN6_RC_CONTROL, 0);
  2867. gen6_disable_rps_interrupts(dev);
  2868. }
  2869. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  2870. {
  2871. if (IS_VALLEYVIEW(dev)) {
  2872. if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
  2873. mode = GEN6_RC_CTL_RC6_ENABLE;
  2874. else
  2875. mode = 0;
  2876. }
  2877. DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2878. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2879. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2880. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2881. }
  2882. static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
  2883. {
  2884. /* No RC6 before Ironlake */
  2885. if (INTEL_INFO(dev)->gen < 5)
  2886. return 0;
  2887. /* RC6 is only on Ironlake mobile not on desktop */
  2888. if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
  2889. return 0;
  2890. /* Respect the kernel parameter if it is set */
  2891. if (enable_rc6 >= 0) {
  2892. int mask;
  2893. if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
  2894. mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
  2895. INTEL_RC6pp_ENABLE;
  2896. else
  2897. mask = INTEL_RC6_ENABLE;
  2898. if ((enable_rc6 & mask) != enable_rc6)
  2899. DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
  2900. enable_rc6 & mask, enable_rc6, mask);
  2901. return enable_rc6 & mask;
  2902. }
  2903. /* Disable RC6 on Ironlake */
  2904. if (INTEL_INFO(dev)->gen == 5)
  2905. return 0;
  2906. if (IS_IVYBRIDGE(dev))
  2907. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2908. return INTEL_RC6_ENABLE;
  2909. }
  2910. int intel_enable_rc6(const struct drm_device *dev)
  2911. {
  2912. return i915.enable_rc6;
  2913. }
  2914. static void gen8_enable_rps_interrupts(struct drm_device *dev)
  2915. {
  2916. struct drm_i915_private *dev_priv = dev->dev_private;
  2917. spin_lock_irq(&dev_priv->irq_lock);
  2918. WARN_ON(dev_priv->rps.pm_iir);
  2919. gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  2920. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2921. spin_unlock_irq(&dev_priv->irq_lock);
  2922. }
  2923. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2924. {
  2925. struct drm_i915_private *dev_priv = dev->dev_private;
  2926. spin_lock_irq(&dev_priv->irq_lock);
  2927. WARN_ON(dev_priv->rps.pm_iir);
  2928. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  2929. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2930. spin_unlock_irq(&dev_priv->irq_lock);
  2931. }
  2932. static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
  2933. {
  2934. /* All of these values are in units of 50MHz */
  2935. dev_priv->rps.cur_freq = 0;
  2936. /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
  2937. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  2938. dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
  2939. dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
  2940. /* XXX: only BYT has a special efficient freq */
  2941. dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
  2942. /* hw_max = RP0 until we check for overclocking */
  2943. dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
  2944. /* Preserve min/max settings in case of re-init */
  2945. if (dev_priv->rps.max_freq_softlimit == 0)
  2946. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  2947. if (dev_priv->rps.min_freq_softlimit == 0)
  2948. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  2949. }
  2950. static void gen8_enable_rps(struct drm_device *dev)
  2951. {
  2952. struct drm_i915_private *dev_priv = dev->dev_private;
  2953. struct intel_engine_cs *ring;
  2954. uint32_t rc6_mask = 0, rp_state_cap;
  2955. int unused;
  2956. /* 1a: Software RC state - RC0 */
  2957. I915_WRITE(GEN6_RC_STATE, 0);
  2958. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  2959. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  2960. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2961. /* 2a: Disable RC states. */
  2962. I915_WRITE(GEN6_RC_CONTROL, 0);
  2963. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2964. parse_rp_state_cap(dev_priv, rp_state_cap);
  2965. /* 2b: Program RC6 thresholds.*/
  2966. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  2967. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  2968. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  2969. for_each_ring(ring, dev_priv, unused)
  2970. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2971. I915_WRITE(GEN6_RC_SLEEP, 0);
  2972. if (IS_BROADWELL(dev))
  2973. I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
  2974. else
  2975. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  2976. /* 3: Enable RC6 */
  2977. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  2978. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  2979. intel_print_rc6_info(dev, rc6_mask);
  2980. if (IS_BROADWELL(dev))
  2981. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2982. GEN7_RC_CTL_TO_MODE |
  2983. rc6_mask);
  2984. else
  2985. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2986. GEN6_RC_CTL_EI_MODE(1) |
  2987. rc6_mask);
  2988. /* 4 Program defaults and thresholds for RPS*/
  2989. I915_WRITE(GEN6_RPNSWREQ,
  2990. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  2991. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2992. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  2993. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  2994. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  2995. /* Docs recommend 900MHz, and 300 MHz respectively */
  2996. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2997. dev_priv->rps.max_freq_softlimit << 24 |
  2998. dev_priv->rps.min_freq_softlimit << 16);
  2999. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  3000. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  3001. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  3002. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  3003. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3004. /* 5: Enable RPS */
  3005. I915_WRITE(GEN6_RP_CONTROL,
  3006. GEN6_RP_MEDIA_TURBO |
  3007. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3008. GEN6_RP_MEDIA_IS_GFX |
  3009. GEN6_RP_ENABLE |
  3010. GEN6_RP_UP_BUSY_AVG |
  3011. GEN6_RP_DOWN_IDLE_AVG);
  3012. /* 6: Ring frequency + overclocking (our driver does this later */
  3013. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  3014. gen8_enable_rps_interrupts(dev);
  3015. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3016. }
  3017. static void gen6_enable_rps(struct drm_device *dev)
  3018. {
  3019. struct drm_i915_private *dev_priv = dev->dev_private;
  3020. struct intel_engine_cs *ring;
  3021. u32 rp_state_cap;
  3022. u32 gt_perf_status;
  3023. u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
  3024. u32 gtfifodbg;
  3025. int rc6_mode;
  3026. int i, ret;
  3027. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3028. /* Here begins a magic sequence of register writes to enable
  3029. * auto-downclocking.
  3030. *
  3031. * Perhaps there might be some value in exposing these to
  3032. * userspace...
  3033. */
  3034. I915_WRITE(GEN6_RC_STATE, 0);
  3035. /* Clear the DBG now so we don't confuse earlier errors */
  3036. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3037. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3038. I915_WRITE(GTFIFODBG, gtfifodbg);
  3039. }
  3040. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3041. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3042. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  3043. parse_rp_state_cap(dev_priv, rp_state_cap);
  3044. /* disable the counters and set deterministic thresholds */
  3045. I915_WRITE(GEN6_RC_CONTROL, 0);
  3046. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  3047. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  3048. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  3049. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3050. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3051. for_each_ring(ring, dev_priv, i)
  3052. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3053. I915_WRITE(GEN6_RC_SLEEP, 0);
  3054. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  3055. if (IS_IVYBRIDGE(dev))
  3056. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  3057. else
  3058. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  3059. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  3060. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  3061. /* Check if we are enabling RC6 */
  3062. rc6_mode = intel_enable_rc6(dev_priv->dev);
  3063. if (rc6_mode & INTEL_RC6_ENABLE)
  3064. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  3065. /* We don't use those on Haswell */
  3066. if (!IS_HASWELL(dev)) {
  3067. if (rc6_mode & INTEL_RC6p_ENABLE)
  3068. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  3069. if (rc6_mode & INTEL_RC6pp_ENABLE)
  3070. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  3071. }
  3072. intel_print_rc6_info(dev, rc6_mask);
  3073. I915_WRITE(GEN6_RC_CONTROL,
  3074. rc6_mask |
  3075. GEN6_RC_CTL_EI_MODE(1) |
  3076. GEN6_RC_CTL_HW_ENABLE);
  3077. /* Power down if completely idle for over 50ms */
  3078. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  3079. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3080. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  3081. if (ret)
  3082. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  3083. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  3084. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  3085. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  3086. (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
  3087. (pcu_mbox & 0xff) * 50);
  3088. dev_priv->rps.max_freq = pcu_mbox & 0xff;
  3089. }
  3090. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3091. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  3092. gen6_enable_rps_interrupts(dev);
  3093. rc6vids = 0;
  3094. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3095. if (IS_GEN6(dev) && ret) {
  3096. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3097. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3098. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3099. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3100. rc6vids &= 0xffff00;
  3101. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3102. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3103. if (ret)
  3104. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3105. }
  3106. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3107. }
  3108. static void __gen6_update_ring_freq(struct drm_device *dev)
  3109. {
  3110. struct drm_i915_private *dev_priv = dev->dev_private;
  3111. int min_freq = 15;
  3112. unsigned int gpu_freq;
  3113. unsigned int max_ia_freq, min_ring_freq;
  3114. int scaling_factor = 180;
  3115. struct cpufreq_policy *policy;
  3116. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3117. policy = cpufreq_cpu_get(0);
  3118. if (policy) {
  3119. max_ia_freq = policy->cpuinfo.max_freq;
  3120. cpufreq_cpu_put(policy);
  3121. } else {
  3122. /*
  3123. * Default to measured freq if none found, PCU will ensure we
  3124. * don't go over
  3125. */
  3126. max_ia_freq = tsc_khz;
  3127. }
  3128. /* Convert from kHz to MHz */
  3129. max_ia_freq /= 1000;
  3130. min_ring_freq = I915_READ(DCLK) & 0xf;
  3131. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  3132. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  3133. /*
  3134. * For each potential GPU frequency, load a ring frequency we'd like
  3135. * to use for memory access. We do this by specifying the IA frequency
  3136. * the PCU should use as a reference to determine the ring frequency.
  3137. */
  3138. for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
  3139. gpu_freq--) {
  3140. int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
  3141. unsigned int ia_freq = 0, ring_freq = 0;
  3142. if (INTEL_INFO(dev)->gen >= 8) {
  3143. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  3144. ring_freq = max(min_ring_freq, gpu_freq);
  3145. } else if (IS_HASWELL(dev)) {
  3146. ring_freq = mult_frac(gpu_freq, 5, 4);
  3147. ring_freq = max(min_ring_freq, ring_freq);
  3148. /* leave ia_freq as the default, chosen by cpufreq */
  3149. } else {
  3150. /* On older processors, there is no separate ring
  3151. * clock domain, so in order to boost the bandwidth
  3152. * of the ring, we need to upclock the CPU (ia_freq).
  3153. *
  3154. * For GPU frequencies less than 750MHz,
  3155. * just use the lowest ring freq.
  3156. */
  3157. if (gpu_freq < min_freq)
  3158. ia_freq = 800;
  3159. else
  3160. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3161. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3162. }
  3163. sandybridge_pcode_write(dev_priv,
  3164. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3165. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3166. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3167. gpu_freq);
  3168. }
  3169. }
  3170. void gen6_update_ring_freq(struct drm_device *dev)
  3171. {
  3172. struct drm_i915_private *dev_priv = dev->dev_private;
  3173. if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
  3174. return;
  3175. mutex_lock(&dev_priv->rps.hw_lock);
  3176. __gen6_update_ring_freq(dev);
  3177. mutex_unlock(&dev_priv->rps.hw_lock);
  3178. }
  3179. static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
  3180. {
  3181. u32 val, rp0;
  3182. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  3183. rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  3184. return rp0;
  3185. }
  3186. static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3187. {
  3188. u32 val, rpe;
  3189. val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
  3190. rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
  3191. return rpe;
  3192. }
  3193. static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
  3194. {
  3195. u32 val, rp1;
  3196. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3197. rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  3198. return rp1;
  3199. }
  3200. static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
  3201. {
  3202. u32 val, rpn;
  3203. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  3204. rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
  3205. return rpn;
  3206. }
  3207. static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
  3208. {
  3209. u32 val, rp1;
  3210. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3211. rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
  3212. return rp1;
  3213. }
  3214. static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3215. {
  3216. u32 val, rp0;
  3217. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3218. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3219. /* Clamp to max */
  3220. rp0 = min_t(u32, rp0, 0xea);
  3221. return rp0;
  3222. }
  3223. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3224. {
  3225. u32 val, rpe;
  3226. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3227. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3228. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3229. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3230. return rpe;
  3231. }
  3232. static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3233. {
  3234. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3235. }
  3236. /* Check that the pctx buffer wasn't move under us. */
  3237. static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
  3238. {
  3239. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3240. WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
  3241. dev_priv->vlv_pctx->stolen->start);
  3242. }
  3243. /* Check that the pcbr address is not empty. */
  3244. static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
  3245. {
  3246. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3247. WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
  3248. }
  3249. static void cherryview_setup_pctx(struct drm_device *dev)
  3250. {
  3251. struct drm_i915_private *dev_priv = dev->dev_private;
  3252. unsigned long pctx_paddr, paddr;
  3253. struct i915_gtt *gtt = &dev_priv->gtt;
  3254. u32 pcbr;
  3255. int pctx_size = 32*1024;
  3256. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3257. pcbr = I915_READ(VLV_PCBR);
  3258. if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
  3259. paddr = (dev_priv->mm.stolen_base +
  3260. (gtt->stolen_size - pctx_size));
  3261. pctx_paddr = (paddr & (~4095));
  3262. I915_WRITE(VLV_PCBR, pctx_paddr);
  3263. }
  3264. }
  3265. static void valleyview_setup_pctx(struct drm_device *dev)
  3266. {
  3267. struct drm_i915_private *dev_priv = dev->dev_private;
  3268. struct drm_i915_gem_object *pctx;
  3269. unsigned long pctx_paddr;
  3270. u32 pcbr;
  3271. int pctx_size = 24*1024;
  3272. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3273. pcbr = I915_READ(VLV_PCBR);
  3274. if (pcbr) {
  3275. /* BIOS set it up already, grab the pre-alloc'd space */
  3276. int pcbr_offset;
  3277. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3278. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3279. pcbr_offset,
  3280. I915_GTT_OFFSET_NONE,
  3281. pctx_size);
  3282. goto out;
  3283. }
  3284. /*
  3285. * From the Gunit register HAS:
  3286. * The Gfx driver is expected to program this register and ensure
  3287. * proper allocation within Gfx stolen memory. For example, this
  3288. * register should be programmed such than the PCBR range does not
  3289. * overlap with other ranges, such as the frame buffer, protected
  3290. * memory, or any other relevant ranges.
  3291. */
  3292. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3293. if (!pctx) {
  3294. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3295. return;
  3296. }
  3297. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3298. I915_WRITE(VLV_PCBR, pctx_paddr);
  3299. out:
  3300. dev_priv->vlv_pctx = pctx;
  3301. }
  3302. static void valleyview_cleanup_pctx(struct drm_device *dev)
  3303. {
  3304. struct drm_i915_private *dev_priv = dev->dev_private;
  3305. if (WARN_ON(!dev_priv->vlv_pctx))
  3306. return;
  3307. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  3308. dev_priv->vlv_pctx = NULL;
  3309. }
  3310. static void valleyview_init_gt_powersave(struct drm_device *dev)
  3311. {
  3312. struct drm_i915_private *dev_priv = dev->dev_private;
  3313. valleyview_setup_pctx(dev);
  3314. mutex_lock(&dev_priv->rps.hw_lock);
  3315. dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
  3316. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3317. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3318. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3319. dev_priv->rps.max_freq);
  3320. dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
  3321. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3322. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3323. dev_priv->rps.efficient_freq);
  3324. dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
  3325. DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
  3326. vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  3327. dev_priv->rps.rp1_freq);
  3328. dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
  3329. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3330. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3331. dev_priv->rps.min_freq);
  3332. /* Preserve min/max settings in case of re-init */
  3333. if (dev_priv->rps.max_freq_softlimit == 0)
  3334. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3335. if (dev_priv->rps.min_freq_softlimit == 0)
  3336. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3337. mutex_unlock(&dev_priv->rps.hw_lock);
  3338. }
  3339. static void cherryview_init_gt_powersave(struct drm_device *dev)
  3340. {
  3341. struct drm_i915_private *dev_priv = dev->dev_private;
  3342. cherryview_setup_pctx(dev);
  3343. mutex_lock(&dev_priv->rps.hw_lock);
  3344. dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
  3345. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3346. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3347. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3348. dev_priv->rps.max_freq);
  3349. dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
  3350. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3351. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3352. dev_priv->rps.efficient_freq);
  3353. dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
  3354. DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
  3355. vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  3356. dev_priv->rps.rp1_freq);
  3357. dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
  3358. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3359. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3360. dev_priv->rps.min_freq);
  3361. /* Preserve min/max settings in case of re-init */
  3362. if (dev_priv->rps.max_freq_softlimit == 0)
  3363. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3364. if (dev_priv->rps.min_freq_softlimit == 0)
  3365. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3366. mutex_unlock(&dev_priv->rps.hw_lock);
  3367. }
  3368. static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
  3369. {
  3370. valleyview_cleanup_pctx(dev);
  3371. }
  3372. static void cherryview_enable_rps(struct drm_device *dev)
  3373. {
  3374. struct drm_i915_private *dev_priv = dev->dev_private;
  3375. struct intel_engine_cs *ring;
  3376. u32 gtfifodbg, val, rc6_mode = 0, pcbr;
  3377. int i;
  3378. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3379. gtfifodbg = I915_READ(GTFIFODBG);
  3380. if (gtfifodbg) {
  3381. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3382. gtfifodbg);
  3383. I915_WRITE(GTFIFODBG, gtfifodbg);
  3384. }
  3385. cherryview_check_pctx(dev_priv);
  3386. /* 1a & 1b: Get forcewake during program sequence. Although the driver
  3387. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3388. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3389. /* 2a: Program RC6 thresholds.*/
  3390. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  3391. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3392. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3393. for_each_ring(ring, dev_priv, i)
  3394. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3395. I915_WRITE(GEN6_RC_SLEEP, 0);
  3396. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  3397. /* allows RC6 residency counter to work */
  3398. I915_WRITE(VLV_COUNTER_CONTROL,
  3399. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3400. VLV_MEDIA_RC6_COUNT_EN |
  3401. VLV_RENDER_RC6_COUNT_EN));
  3402. /* For now we assume BIOS is allocating and populating the PCBR */
  3403. pcbr = I915_READ(VLV_PCBR);
  3404. DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
  3405. /* 3: Enable RC6 */
  3406. if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
  3407. (pcbr >> VLV_PCBR_ADDR_SHIFT))
  3408. rc6_mode = GEN6_RC_CTL_EI_MODE(1);
  3409. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3410. /* 4 Program defaults and thresholds for RPS*/
  3411. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3412. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3413. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3414. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3415. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3416. /* WaDisablePwrmtrEvent:chv (pre-production hw) */
  3417. I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
  3418. I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
  3419. /* 5: Enable RPS */
  3420. I915_WRITE(GEN6_RP_CONTROL,
  3421. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3422. GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
  3423. GEN6_RP_ENABLE |
  3424. GEN6_RP_UP_BUSY_AVG |
  3425. GEN6_RP_DOWN_IDLE_AVG);
  3426. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3427. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3428. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3429. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3430. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3431. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3432. dev_priv->rps.cur_freq);
  3433. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3434. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3435. dev_priv->rps.efficient_freq);
  3436. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3437. gen8_enable_rps_interrupts(dev);
  3438. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3439. }
  3440. static void valleyview_enable_rps(struct drm_device *dev)
  3441. {
  3442. struct drm_i915_private *dev_priv = dev->dev_private;
  3443. struct intel_engine_cs *ring;
  3444. u32 gtfifodbg, val, rc6_mode = 0;
  3445. int i;
  3446. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3447. valleyview_check_pctx(dev_priv);
  3448. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3449. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3450. gtfifodbg);
  3451. I915_WRITE(GTFIFODBG, gtfifodbg);
  3452. }
  3453. /* If VLV, Forcewake all wells, else re-direct to regular path */
  3454. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3455. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3456. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3457. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3458. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3459. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3460. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
  3461. I915_WRITE(GEN6_RP_CONTROL,
  3462. GEN6_RP_MEDIA_TURBO |
  3463. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3464. GEN6_RP_MEDIA_IS_GFX |
  3465. GEN6_RP_ENABLE |
  3466. GEN6_RP_UP_BUSY_AVG |
  3467. GEN6_RP_DOWN_IDLE_CONT);
  3468. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3469. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3470. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3471. for_each_ring(ring, dev_priv, i)
  3472. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3473. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3474. /* allows RC6 residency counter to work */
  3475. I915_WRITE(VLV_COUNTER_CONTROL,
  3476. _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
  3477. VLV_RENDER_RC0_COUNT_EN |
  3478. VLV_MEDIA_RC6_COUNT_EN |
  3479. VLV_RENDER_RC6_COUNT_EN));
  3480. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3481. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3482. intel_print_rc6_info(dev, rc6_mode);
  3483. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3484. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3485. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3486. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3487. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3488. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3489. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3490. dev_priv->rps.cur_freq);
  3491. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3492. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3493. dev_priv->rps.efficient_freq);
  3494. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3495. gen6_enable_rps_interrupts(dev);
  3496. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3497. }
  3498. void ironlake_teardown_rc6(struct drm_device *dev)
  3499. {
  3500. struct drm_i915_private *dev_priv = dev->dev_private;
  3501. if (dev_priv->ips.renderctx) {
  3502. i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
  3503. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3504. dev_priv->ips.renderctx = NULL;
  3505. }
  3506. if (dev_priv->ips.pwrctx) {
  3507. i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
  3508. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3509. dev_priv->ips.pwrctx = NULL;
  3510. }
  3511. }
  3512. static void ironlake_disable_rc6(struct drm_device *dev)
  3513. {
  3514. struct drm_i915_private *dev_priv = dev->dev_private;
  3515. if (I915_READ(PWRCTXA)) {
  3516. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3517. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3518. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3519. 50);
  3520. I915_WRITE(PWRCTXA, 0);
  3521. POSTING_READ(PWRCTXA);
  3522. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3523. POSTING_READ(RSTDBYCTL);
  3524. }
  3525. }
  3526. static int ironlake_setup_rc6(struct drm_device *dev)
  3527. {
  3528. struct drm_i915_private *dev_priv = dev->dev_private;
  3529. if (dev_priv->ips.renderctx == NULL)
  3530. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3531. if (!dev_priv->ips.renderctx)
  3532. return -ENOMEM;
  3533. if (dev_priv->ips.pwrctx == NULL)
  3534. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3535. if (!dev_priv->ips.pwrctx) {
  3536. ironlake_teardown_rc6(dev);
  3537. return -ENOMEM;
  3538. }
  3539. return 0;
  3540. }
  3541. static void ironlake_enable_rc6(struct drm_device *dev)
  3542. {
  3543. struct drm_i915_private *dev_priv = dev->dev_private;
  3544. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  3545. bool was_interruptible;
  3546. int ret;
  3547. /* rc6 disabled by default due to repeated reports of hanging during
  3548. * boot and resume.
  3549. */
  3550. if (!intel_enable_rc6(dev))
  3551. return;
  3552. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3553. ret = ironlake_setup_rc6(dev);
  3554. if (ret)
  3555. return;
  3556. was_interruptible = dev_priv->mm.interruptible;
  3557. dev_priv->mm.interruptible = false;
  3558. /*
  3559. * GPU can automatically power down the render unit if given a page
  3560. * to save state.
  3561. */
  3562. ret = intel_ring_begin(ring, 6);
  3563. if (ret) {
  3564. ironlake_teardown_rc6(dev);
  3565. dev_priv->mm.interruptible = was_interruptible;
  3566. return;
  3567. }
  3568. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3569. intel_ring_emit(ring, MI_SET_CONTEXT);
  3570. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3571. MI_MM_SPACE_GTT |
  3572. MI_SAVE_EXT_STATE_EN |
  3573. MI_RESTORE_EXT_STATE_EN |
  3574. MI_RESTORE_INHIBIT);
  3575. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3576. intel_ring_emit(ring, MI_NOOP);
  3577. intel_ring_emit(ring, MI_FLUSH);
  3578. intel_ring_advance(ring);
  3579. /*
  3580. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3581. * does an implicit flush, combined with MI_FLUSH above, it should be
  3582. * safe to assume that renderctx is valid
  3583. */
  3584. ret = intel_ring_idle(ring);
  3585. dev_priv->mm.interruptible = was_interruptible;
  3586. if (ret) {
  3587. DRM_ERROR("failed to enable ironlake power savings\n");
  3588. ironlake_teardown_rc6(dev);
  3589. return;
  3590. }
  3591. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3592. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3593. intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
  3594. }
  3595. static unsigned long intel_pxfreq(u32 vidfreq)
  3596. {
  3597. unsigned long freq;
  3598. int div = (vidfreq & 0x3f0000) >> 16;
  3599. int post = (vidfreq & 0x3000) >> 12;
  3600. int pre = (vidfreq & 0x7);
  3601. if (!pre)
  3602. return 0;
  3603. freq = ((div * 133333) / ((1<<post) * pre));
  3604. return freq;
  3605. }
  3606. static const struct cparams {
  3607. u16 i;
  3608. u16 t;
  3609. u16 m;
  3610. u16 c;
  3611. } cparams[] = {
  3612. { 1, 1333, 301, 28664 },
  3613. { 1, 1066, 294, 24460 },
  3614. { 1, 800, 294, 25192 },
  3615. { 0, 1333, 276, 27605 },
  3616. { 0, 1066, 276, 27605 },
  3617. { 0, 800, 231, 23784 },
  3618. };
  3619. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3620. {
  3621. u64 total_count, diff, ret;
  3622. u32 count1, count2, count3, m = 0, c = 0;
  3623. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3624. int i;
  3625. assert_spin_locked(&mchdev_lock);
  3626. diff1 = now - dev_priv->ips.last_time1;
  3627. /* Prevent division-by-zero if we are asking too fast.
  3628. * Also, we don't get interesting results if we are polling
  3629. * faster than once in 10ms, so just return the saved value
  3630. * in such cases.
  3631. */
  3632. if (diff1 <= 10)
  3633. return dev_priv->ips.chipset_power;
  3634. count1 = I915_READ(DMIEC);
  3635. count2 = I915_READ(DDREC);
  3636. count3 = I915_READ(CSIEC);
  3637. total_count = count1 + count2 + count3;
  3638. /* FIXME: handle per-counter overflow */
  3639. if (total_count < dev_priv->ips.last_count1) {
  3640. diff = ~0UL - dev_priv->ips.last_count1;
  3641. diff += total_count;
  3642. } else {
  3643. diff = total_count - dev_priv->ips.last_count1;
  3644. }
  3645. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3646. if (cparams[i].i == dev_priv->ips.c_m &&
  3647. cparams[i].t == dev_priv->ips.r_t) {
  3648. m = cparams[i].m;
  3649. c = cparams[i].c;
  3650. break;
  3651. }
  3652. }
  3653. diff = div_u64(diff, diff1);
  3654. ret = ((m * diff) + c);
  3655. ret = div_u64(ret, 10);
  3656. dev_priv->ips.last_count1 = total_count;
  3657. dev_priv->ips.last_time1 = now;
  3658. dev_priv->ips.chipset_power = ret;
  3659. return ret;
  3660. }
  3661. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3662. {
  3663. struct drm_device *dev = dev_priv->dev;
  3664. unsigned long val;
  3665. if (INTEL_INFO(dev)->gen != 5)
  3666. return 0;
  3667. spin_lock_irq(&mchdev_lock);
  3668. val = __i915_chipset_val(dev_priv);
  3669. spin_unlock_irq(&mchdev_lock);
  3670. return val;
  3671. }
  3672. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3673. {
  3674. unsigned long m, x, b;
  3675. u32 tsfs;
  3676. tsfs = I915_READ(TSFS);
  3677. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3678. x = I915_READ8(TR1);
  3679. b = tsfs & TSFS_INTR_MASK;
  3680. return ((m * x) / 127) - b;
  3681. }
  3682. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3683. {
  3684. struct drm_device *dev = dev_priv->dev;
  3685. static const struct v_table {
  3686. u16 vd; /* in .1 mil */
  3687. u16 vm; /* in .1 mil */
  3688. } v_table[] = {
  3689. { 0, 0, },
  3690. { 375, 0, },
  3691. { 500, 0, },
  3692. { 625, 0, },
  3693. { 750, 0, },
  3694. { 875, 0, },
  3695. { 1000, 0, },
  3696. { 1125, 0, },
  3697. { 4125, 3000, },
  3698. { 4125, 3000, },
  3699. { 4125, 3000, },
  3700. { 4125, 3000, },
  3701. { 4125, 3000, },
  3702. { 4125, 3000, },
  3703. { 4125, 3000, },
  3704. { 4125, 3000, },
  3705. { 4125, 3000, },
  3706. { 4125, 3000, },
  3707. { 4125, 3000, },
  3708. { 4125, 3000, },
  3709. { 4125, 3000, },
  3710. { 4125, 3000, },
  3711. { 4125, 3000, },
  3712. { 4125, 3000, },
  3713. { 4125, 3000, },
  3714. { 4125, 3000, },
  3715. { 4125, 3000, },
  3716. { 4125, 3000, },
  3717. { 4125, 3000, },
  3718. { 4125, 3000, },
  3719. { 4125, 3000, },
  3720. { 4125, 3000, },
  3721. { 4250, 3125, },
  3722. { 4375, 3250, },
  3723. { 4500, 3375, },
  3724. { 4625, 3500, },
  3725. { 4750, 3625, },
  3726. { 4875, 3750, },
  3727. { 5000, 3875, },
  3728. { 5125, 4000, },
  3729. { 5250, 4125, },
  3730. { 5375, 4250, },
  3731. { 5500, 4375, },
  3732. { 5625, 4500, },
  3733. { 5750, 4625, },
  3734. { 5875, 4750, },
  3735. { 6000, 4875, },
  3736. { 6125, 5000, },
  3737. { 6250, 5125, },
  3738. { 6375, 5250, },
  3739. { 6500, 5375, },
  3740. { 6625, 5500, },
  3741. { 6750, 5625, },
  3742. { 6875, 5750, },
  3743. { 7000, 5875, },
  3744. { 7125, 6000, },
  3745. { 7250, 6125, },
  3746. { 7375, 6250, },
  3747. { 7500, 6375, },
  3748. { 7625, 6500, },
  3749. { 7750, 6625, },
  3750. { 7875, 6750, },
  3751. { 8000, 6875, },
  3752. { 8125, 7000, },
  3753. { 8250, 7125, },
  3754. { 8375, 7250, },
  3755. { 8500, 7375, },
  3756. { 8625, 7500, },
  3757. { 8750, 7625, },
  3758. { 8875, 7750, },
  3759. { 9000, 7875, },
  3760. { 9125, 8000, },
  3761. { 9250, 8125, },
  3762. { 9375, 8250, },
  3763. { 9500, 8375, },
  3764. { 9625, 8500, },
  3765. { 9750, 8625, },
  3766. { 9875, 8750, },
  3767. { 10000, 8875, },
  3768. { 10125, 9000, },
  3769. { 10250, 9125, },
  3770. { 10375, 9250, },
  3771. { 10500, 9375, },
  3772. { 10625, 9500, },
  3773. { 10750, 9625, },
  3774. { 10875, 9750, },
  3775. { 11000, 9875, },
  3776. { 11125, 10000, },
  3777. { 11250, 10125, },
  3778. { 11375, 10250, },
  3779. { 11500, 10375, },
  3780. { 11625, 10500, },
  3781. { 11750, 10625, },
  3782. { 11875, 10750, },
  3783. { 12000, 10875, },
  3784. { 12125, 11000, },
  3785. { 12250, 11125, },
  3786. { 12375, 11250, },
  3787. { 12500, 11375, },
  3788. { 12625, 11500, },
  3789. { 12750, 11625, },
  3790. { 12875, 11750, },
  3791. { 13000, 11875, },
  3792. { 13125, 12000, },
  3793. { 13250, 12125, },
  3794. { 13375, 12250, },
  3795. { 13500, 12375, },
  3796. { 13625, 12500, },
  3797. { 13750, 12625, },
  3798. { 13875, 12750, },
  3799. { 14000, 12875, },
  3800. { 14125, 13000, },
  3801. { 14250, 13125, },
  3802. { 14375, 13250, },
  3803. { 14500, 13375, },
  3804. { 14625, 13500, },
  3805. { 14750, 13625, },
  3806. { 14875, 13750, },
  3807. { 15000, 13875, },
  3808. { 15125, 14000, },
  3809. { 15250, 14125, },
  3810. { 15375, 14250, },
  3811. { 15500, 14375, },
  3812. { 15625, 14500, },
  3813. { 15750, 14625, },
  3814. { 15875, 14750, },
  3815. { 16000, 14875, },
  3816. { 16125, 15000, },
  3817. };
  3818. if (INTEL_INFO(dev)->is_mobile)
  3819. return v_table[pxvid].vm;
  3820. else
  3821. return v_table[pxvid].vd;
  3822. }
  3823. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3824. {
  3825. struct timespec now, diff1;
  3826. u64 diff;
  3827. unsigned long diffms;
  3828. u32 count;
  3829. assert_spin_locked(&mchdev_lock);
  3830. getrawmonotonic(&now);
  3831. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3832. /* Don't divide by 0 */
  3833. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3834. if (!diffms)
  3835. return;
  3836. count = I915_READ(GFXEC);
  3837. if (count < dev_priv->ips.last_count2) {
  3838. diff = ~0UL - dev_priv->ips.last_count2;
  3839. diff += count;
  3840. } else {
  3841. diff = count - dev_priv->ips.last_count2;
  3842. }
  3843. dev_priv->ips.last_count2 = count;
  3844. dev_priv->ips.last_time2 = now;
  3845. /* More magic constants... */
  3846. diff = diff * 1181;
  3847. diff = div_u64(diff, diffms * 10);
  3848. dev_priv->ips.gfx_power = diff;
  3849. }
  3850. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3851. {
  3852. struct drm_device *dev = dev_priv->dev;
  3853. if (INTEL_INFO(dev)->gen != 5)
  3854. return;
  3855. spin_lock_irq(&mchdev_lock);
  3856. __i915_update_gfx_val(dev_priv);
  3857. spin_unlock_irq(&mchdev_lock);
  3858. }
  3859. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3860. {
  3861. unsigned long t, corr, state1, corr2, state2;
  3862. u32 pxvid, ext_v;
  3863. assert_spin_locked(&mchdev_lock);
  3864. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
  3865. pxvid = (pxvid >> 24) & 0x7f;
  3866. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3867. state1 = ext_v;
  3868. t = i915_mch_val(dev_priv);
  3869. /* Revel in the empirically derived constants */
  3870. /* Correction factor in 1/100000 units */
  3871. if (t > 80)
  3872. corr = ((t * 2349) + 135940);
  3873. else if (t >= 50)
  3874. corr = ((t * 964) + 29317);
  3875. else /* < 50 */
  3876. corr = ((t * 301) + 1004);
  3877. corr = corr * ((150142 * state1) / 10000 - 78642);
  3878. corr /= 100000;
  3879. corr2 = (corr * dev_priv->ips.corr);
  3880. state2 = (corr2 * state1) / 10000;
  3881. state2 /= 100; /* convert to mW */
  3882. __i915_update_gfx_val(dev_priv);
  3883. return dev_priv->ips.gfx_power + state2;
  3884. }
  3885. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3886. {
  3887. struct drm_device *dev = dev_priv->dev;
  3888. unsigned long val;
  3889. if (INTEL_INFO(dev)->gen != 5)
  3890. return 0;
  3891. spin_lock_irq(&mchdev_lock);
  3892. val = __i915_gfx_val(dev_priv);
  3893. spin_unlock_irq(&mchdev_lock);
  3894. return val;
  3895. }
  3896. /**
  3897. * i915_read_mch_val - return value for IPS use
  3898. *
  3899. * Calculate and return a value for the IPS driver to use when deciding whether
  3900. * we have thermal and power headroom to increase CPU or GPU power budget.
  3901. */
  3902. unsigned long i915_read_mch_val(void)
  3903. {
  3904. struct drm_i915_private *dev_priv;
  3905. unsigned long chipset_val, graphics_val, ret = 0;
  3906. spin_lock_irq(&mchdev_lock);
  3907. if (!i915_mch_dev)
  3908. goto out_unlock;
  3909. dev_priv = i915_mch_dev;
  3910. chipset_val = __i915_chipset_val(dev_priv);
  3911. graphics_val = __i915_gfx_val(dev_priv);
  3912. ret = chipset_val + graphics_val;
  3913. out_unlock:
  3914. spin_unlock_irq(&mchdev_lock);
  3915. return ret;
  3916. }
  3917. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3918. /**
  3919. * i915_gpu_raise - raise GPU frequency limit
  3920. *
  3921. * Raise the limit; IPS indicates we have thermal headroom.
  3922. */
  3923. bool i915_gpu_raise(void)
  3924. {
  3925. struct drm_i915_private *dev_priv;
  3926. bool ret = true;
  3927. spin_lock_irq(&mchdev_lock);
  3928. if (!i915_mch_dev) {
  3929. ret = false;
  3930. goto out_unlock;
  3931. }
  3932. dev_priv = i915_mch_dev;
  3933. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3934. dev_priv->ips.max_delay--;
  3935. out_unlock:
  3936. spin_unlock_irq(&mchdev_lock);
  3937. return ret;
  3938. }
  3939. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3940. /**
  3941. * i915_gpu_lower - lower GPU frequency limit
  3942. *
  3943. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3944. * frequency maximum.
  3945. */
  3946. bool i915_gpu_lower(void)
  3947. {
  3948. struct drm_i915_private *dev_priv;
  3949. bool ret = true;
  3950. spin_lock_irq(&mchdev_lock);
  3951. if (!i915_mch_dev) {
  3952. ret = false;
  3953. goto out_unlock;
  3954. }
  3955. dev_priv = i915_mch_dev;
  3956. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3957. dev_priv->ips.max_delay++;
  3958. out_unlock:
  3959. spin_unlock_irq(&mchdev_lock);
  3960. return ret;
  3961. }
  3962. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3963. /**
  3964. * i915_gpu_busy - indicate GPU business to IPS
  3965. *
  3966. * Tell the IPS driver whether or not the GPU is busy.
  3967. */
  3968. bool i915_gpu_busy(void)
  3969. {
  3970. struct drm_i915_private *dev_priv;
  3971. struct intel_engine_cs *ring;
  3972. bool ret = false;
  3973. int i;
  3974. spin_lock_irq(&mchdev_lock);
  3975. if (!i915_mch_dev)
  3976. goto out_unlock;
  3977. dev_priv = i915_mch_dev;
  3978. for_each_ring(ring, dev_priv, i)
  3979. ret |= !list_empty(&ring->request_list);
  3980. out_unlock:
  3981. spin_unlock_irq(&mchdev_lock);
  3982. return ret;
  3983. }
  3984. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3985. /**
  3986. * i915_gpu_turbo_disable - disable graphics turbo
  3987. *
  3988. * Disable graphics turbo by resetting the max frequency and setting the
  3989. * current frequency to the default.
  3990. */
  3991. bool i915_gpu_turbo_disable(void)
  3992. {
  3993. struct drm_i915_private *dev_priv;
  3994. bool ret = true;
  3995. spin_lock_irq(&mchdev_lock);
  3996. if (!i915_mch_dev) {
  3997. ret = false;
  3998. goto out_unlock;
  3999. }
  4000. dev_priv = i915_mch_dev;
  4001. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  4002. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  4003. ret = false;
  4004. out_unlock:
  4005. spin_unlock_irq(&mchdev_lock);
  4006. return ret;
  4007. }
  4008. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  4009. /**
  4010. * Tells the intel_ips driver that the i915 driver is now loaded, if
  4011. * IPS got loaded first.
  4012. *
  4013. * This awkward dance is so that neither module has to depend on the
  4014. * other in order for IPS to do the appropriate communication of
  4015. * GPU turbo limits to i915.
  4016. */
  4017. static void
  4018. ips_ping_for_i915_load(void)
  4019. {
  4020. void (*link)(void);
  4021. link = symbol_get(ips_link_to_i915_driver);
  4022. if (link) {
  4023. link();
  4024. symbol_put(ips_link_to_i915_driver);
  4025. }
  4026. }
  4027. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  4028. {
  4029. /* We only register the i915 ips part with intel-ips once everything is
  4030. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  4031. spin_lock_irq(&mchdev_lock);
  4032. i915_mch_dev = dev_priv;
  4033. spin_unlock_irq(&mchdev_lock);
  4034. ips_ping_for_i915_load();
  4035. }
  4036. void intel_gpu_ips_teardown(void)
  4037. {
  4038. spin_lock_irq(&mchdev_lock);
  4039. i915_mch_dev = NULL;
  4040. spin_unlock_irq(&mchdev_lock);
  4041. }
  4042. static void intel_init_emon(struct drm_device *dev)
  4043. {
  4044. struct drm_i915_private *dev_priv = dev->dev_private;
  4045. u32 lcfuse;
  4046. u8 pxw[16];
  4047. int i;
  4048. /* Disable to program */
  4049. I915_WRITE(ECR, 0);
  4050. POSTING_READ(ECR);
  4051. /* Program energy weights for various events */
  4052. I915_WRITE(SDEW, 0x15040d00);
  4053. I915_WRITE(CSIEW0, 0x007f0000);
  4054. I915_WRITE(CSIEW1, 0x1e220004);
  4055. I915_WRITE(CSIEW2, 0x04000004);
  4056. for (i = 0; i < 5; i++)
  4057. I915_WRITE(PEW + (i * 4), 0);
  4058. for (i = 0; i < 3; i++)
  4059. I915_WRITE(DEW + (i * 4), 0);
  4060. /* Program P-state weights to account for frequency power adjustment */
  4061. for (i = 0; i < 16; i++) {
  4062. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4063. unsigned long freq = intel_pxfreq(pxvidfreq);
  4064. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4065. PXVFREQ_PX_SHIFT;
  4066. unsigned long val;
  4067. val = vid * vid;
  4068. val *= (freq / 1000);
  4069. val *= 255;
  4070. val /= (127*127*900);
  4071. if (val > 0xff)
  4072. DRM_ERROR("bad pxval: %ld\n", val);
  4073. pxw[i] = val;
  4074. }
  4075. /* Render standby states get 0 weight */
  4076. pxw[14] = 0;
  4077. pxw[15] = 0;
  4078. for (i = 0; i < 4; i++) {
  4079. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4080. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4081. I915_WRITE(PXW + (i * 4), val);
  4082. }
  4083. /* Adjust magic regs to magic values (more experimental results) */
  4084. I915_WRITE(OGW0, 0);
  4085. I915_WRITE(OGW1, 0);
  4086. I915_WRITE(EG0, 0x00007f00);
  4087. I915_WRITE(EG1, 0x0000000e);
  4088. I915_WRITE(EG2, 0x000e0000);
  4089. I915_WRITE(EG3, 0x68000300);
  4090. I915_WRITE(EG4, 0x42000000);
  4091. I915_WRITE(EG5, 0x00140031);
  4092. I915_WRITE(EG6, 0);
  4093. I915_WRITE(EG7, 0);
  4094. for (i = 0; i < 8; i++)
  4095. I915_WRITE(PXWL + (i * 4), 0);
  4096. /* Enable PMON + select events */
  4097. I915_WRITE(ECR, 0x80000019);
  4098. lcfuse = I915_READ(LCFUSE02);
  4099. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  4100. }
  4101. void intel_init_gt_powersave(struct drm_device *dev)
  4102. {
  4103. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  4104. if (IS_CHERRYVIEW(dev))
  4105. cherryview_init_gt_powersave(dev);
  4106. else if (IS_VALLEYVIEW(dev))
  4107. valleyview_init_gt_powersave(dev);
  4108. }
  4109. void intel_cleanup_gt_powersave(struct drm_device *dev)
  4110. {
  4111. if (IS_CHERRYVIEW(dev))
  4112. return;
  4113. else if (IS_VALLEYVIEW(dev))
  4114. valleyview_cleanup_gt_powersave(dev);
  4115. }
  4116. /**
  4117. * intel_suspend_gt_powersave - suspend PM work and helper threads
  4118. * @dev: drm device
  4119. *
  4120. * We don't want to disable RC6 or other features here, we just want
  4121. * to make sure any work we've queued has finished and won't bother
  4122. * us while we're suspended.
  4123. */
  4124. void intel_suspend_gt_powersave(struct drm_device *dev)
  4125. {
  4126. struct drm_i915_private *dev_priv = dev->dev_private;
  4127. /* Interrupts should be disabled already to avoid re-arming. */
  4128. WARN_ON(intel_irqs_enabled(dev_priv));
  4129. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4130. cancel_work_sync(&dev_priv->rps.work);
  4131. /* Force GPU to min freq during suspend */
  4132. gen6_rps_idle(dev_priv);
  4133. }
  4134. void intel_disable_gt_powersave(struct drm_device *dev)
  4135. {
  4136. struct drm_i915_private *dev_priv = dev->dev_private;
  4137. /* Interrupts should be disabled already to avoid re-arming. */
  4138. WARN_ON(intel_irqs_enabled(dev_priv));
  4139. if (IS_IRONLAKE_M(dev)) {
  4140. ironlake_disable_drps(dev);
  4141. ironlake_disable_rc6(dev);
  4142. } else if (INTEL_INFO(dev)->gen >= 6) {
  4143. intel_suspend_gt_powersave(dev);
  4144. mutex_lock(&dev_priv->rps.hw_lock);
  4145. if (IS_CHERRYVIEW(dev))
  4146. cherryview_disable_rps(dev);
  4147. else if (IS_VALLEYVIEW(dev))
  4148. valleyview_disable_rps(dev);
  4149. else
  4150. gen6_disable_rps(dev);
  4151. dev_priv->rps.enabled = false;
  4152. mutex_unlock(&dev_priv->rps.hw_lock);
  4153. }
  4154. }
  4155. static void intel_gen6_powersave_work(struct work_struct *work)
  4156. {
  4157. struct drm_i915_private *dev_priv =
  4158. container_of(work, struct drm_i915_private,
  4159. rps.delayed_resume_work.work);
  4160. struct drm_device *dev = dev_priv->dev;
  4161. mutex_lock(&dev_priv->rps.hw_lock);
  4162. if (IS_CHERRYVIEW(dev)) {
  4163. cherryview_enable_rps(dev);
  4164. } else if (IS_VALLEYVIEW(dev)) {
  4165. valleyview_enable_rps(dev);
  4166. } else if (IS_BROADWELL(dev)) {
  4167. gen8_enable_rps(dev);
  4168. __gen6_update_ring_freq(dev);
  4169. } else {
  4170. gen6_enable_rps(dev);
  4171. __gen6_update_ring_freq(dev);
  4172. }
  4173. dev_priv->rps.enabled = true;
  4174. mutex_unlock(&dev_priv->rps.hw_lock);
  4175. intel_runtime_pm_put(dev_priv);
  4176. }
  4177. void intel_enable_gt_powersave(struct drm_device *dev)
  4178. {
  4179. struct drm_i915_private *dev_priv = dev->dev_private;
  4180. if (IS_IRONLAKE_M(dev)) {
  4181. mutex_lock(&dev->struct_mutex);
  4182. ironlake_enable_drps(dev);
  4183. ironlake_enable_rc6(dev);
  4184. intel_init_emon(dev);
  4185. mutex_unlock(&dev->struct_mutex);
  4186. } else if (INTEL_INFO(dev)->gen >= 6) {
  4187. /*
  4188. * PCU communication is slow and this doesn't need to be
  4189. * done at any specific time, so do this out of our fast path
  4190. * to make resume and init faster.
  4191. *
  4192. * We depend on the HW RC6 power context save/restore
  4193. * mechanism when entering D3 through runtime PM suspend. So
  4194. * disable RPM until RPS/RC6 is properly setup. We can only
  4195. * get here via the driver load/system resume/runtime resume
  4196. * paths, so the _noresume version is enough (and in case of
  4197. * runtime resume it's necessary).
  4198. */
  4199. if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  4200. round_jiffies_up_relative(HZ)))
  4201. intel_runtime_pm_get_noresume(dev_priv);
  4202. }
  4203. }
  4204. void intel_reset_gt_powersave(struct drm_device *dev)
  4205. {
  4206. struct drm_i915_private *dev_priv = dev->dev_private;
  4207. dev_priv->rps.enabled = false;
  4208. intel_enable_gt_powersave(dev);
  4209. }
  4210. static void ibx_init_clock_gating(struct drm_device *dev)
  4211. {
  4212. struct drm_i915_private *dev_priv = dev->dev_private;
  4213. /*
  4214. * On Ibex Peak and Cougar Point, we need to disable clock
  4215. * gating for the panel power sequencer or it will fail to
  4216. * start up when no ports are active.
  4217. */
  4218. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4219. }
  4220. static void g4x_disable_trickle_feed(struct drm_device *dev)
  4221. {
  4222. struct drm_i915_private *dev_priv = dev->dev_private;
  4223. int pipe;
  4224. for_each_pipe(pipe) {
  4225. I915_WRITE(DSPCNTR(pipe),
  4226. I915_READ(DSPCNTR(pipe)) |
  4227. DISPPLANE_TRICKLE_FEED_DISABLE);
  4228. intel_flush_primary_plane(dev_priv, pipe);
  4229. }
  4230. }
  4231. static void ilk_init_lp_watermarks(struct drm_device *dev)
  4232. {
  4233. struct drm_i915_private *dev_priv = dev->dev_private;
  4234. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  4235. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  4236. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  4237. /*
  4238. * Don't touch WM1S_LP_EN here.
  4239. * Doing so could cause underruns.
  4240. */
  4241. }
  4242. static void ironlake_init_clock_gating(struct drm_device *dev)
  4243. {
  4244. struct drm_i915_private *dev_priv = dev->dev_private;
  4245. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4246. /*
  4247. * Required for FBC
  4248. * WaFbcDisableDpfcClockGating:ilk
  4249. */
  4250. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  4251. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  4252. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  4253. I915_WRITE(PCH_3DCGDIS0,
  4254. MARIUNIT_CLOCK_GATE_DISABLE |
  4255. SVSMUNIT_CLOCK_GATE_DISABLE);
  4256. I915_WRITE(PCH_3DCGDIS1,
  4257. VFMUNIT_CLOCK_GATE_DISABLE);
  4258. /*
  4259. * According to the spec the following bits should be set in
  4260. * order to enable memory self-refresh
  4261. * The bit 22/21 of 0x42004
  4262. * The bit 5 of 0x42020
  4263. * The bit 15 of 0x45000
  4264. */
  4265. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4266. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4267. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4268. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  4269. I915_WRITE(DISP_ARB_CTL,
  4270. (I915_READ(DISP_ARB_CTL) |
  4271. DISP_FBC_WM_DIS));
  4272. ilk_init_lp_watermarks(dev);
  4273. /*
  4274. * Based on the document from hardware guys the following bits
  4275. * should be set unconditionally in order to enable FBC.
  4276. * The bit 22 of 0x42000
  4277. * The bit 22 of 0x42004
  4278. * The bit 7,8,9 of 0x42020.
  4279. */
  4280. if (IS_IRONLAKE_M(dev)) {
  4281. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4282. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4283. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4284. ILK_FBCQ_DIS);
  4285. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4286. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4287. ILK_DPARB_GATE);
  4288. }
  4289. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4290. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4291. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4292. ILK_ELPIN_409_SELECT);
  4293. I915_WRITE(_3D_CHICKEN2,
  4294. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4295. _3D_CHICKEN2_WM_READ_PIPELINED);
  4296. /* WaDisableRenderCachePipelinedFlush:ilk */
  4297. I915_WRITE(CACHE_MODE_0,
  4298. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4299. /* WaDisable_RenderCache_OperationalFlush:ilk */
  4300. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4301. g4x_disable_trickle_feed(dev);
  4302. ibx_init_clock_gating(dev);
  4303. }
  4304. static void cpt_init_clock_gating(struct drm_device *dev)
  4305. {
  4306. struct drm_i915_private *dev_priv = dev->dev_private;
  4307. int pipe;
  4308. uint32_t val;
  4309. /*
  4310. * On Ibex Peak and Cougar Point, we need to disable clock
  4311. * gating for the panel power sequencer or it will fail to
  4312. * start up when no ports are active.
  4313. */
  4314. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  4315. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  4316. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  4317. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4318. DPLS_EDP_PPS_FIX_DIS);
  4319. /* The below fixes the weird display corruption, a few pixels shifted
  4320. * downward, on (only) LVDS of some HP laptops with IVY.
  4321. */
  4322. for_each_pipe(pipe) {
  4323. val = I915_READ(TRANS_CHICKEN2(pipe));
  4324. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4325. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4326. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4327. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4328. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4329. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4330. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4331. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4332. }
  4333. /* WADP0ClockGatingDisable */
  4334. for_each_pipe(pipe) {
  4335. I915_WRITE(TRANS_CHICKEN1(pipe),
  4336. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4337. }
  4338. }
  4339. static void gen6_check_mch_setup(struct drm_device *dev)
  4340. {
  4341. struct drm_i915_private *dev_priv = dev->dev_private;
  4342. uint32_t tmp;
  4343. tmp = I915_READ(MCH_SSKPD);
  4344. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
  4345. DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
  4346. tmp);
  4347. }
  4348. static void gen6_init_clock_gating(struct drm_device *dev)
  4349. {
  4350. struct drm_i915_private *dev_priv = dev->dev_private;
  4351. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4352. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4353. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4354. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4355. ILK_ELPIN_409_SELECT);
  4356. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4357. I915_WRITE(_3D_CHICKEN,
  4358. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4359. /* WaSetupGtModeTdRowDispatch:snb */
  4360. if (IS_SNB_GT1(dev))
  4361. I915_WRITE(GEN6_GT_MODE,
  4362. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4363. /* WaDisable_RenderCache_OperationalFlush:snb */
  4364. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4365. /*
  4366. * BSpec recoomends 8x4 when MSAA is used,
  4367. * however in practice 16x4 seems fastest.
  4368. *
  4369. * Note that PS/WM thread counts depend on the WIZ hashing
  4370. * disable bit, which we don't touch here, but it's good
  4371. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4372. */
  4373. I915_WRITE(GEN6_GT_MODE,
  4374. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4375. ilk_init_lp_watermarks(dev);
  4376. I915_WRITE(CACHE_MODE_0,
  4377. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4378. I915_WRITE(GEN6_UCGCTL1,
  4379. I915_READ(GEN6_UCGCTL1) |
  4380. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4381. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4382. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4383. * gating disable must be set. Failure to set it results in
  4384. * flickering pixels due to Z write ordering failures after
  4385. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4386. * Sanctuary and Tropics, and apparently anything else with
  4387. * alpha test or pixel discard.
  4388. *
  4389. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4390. * but we didn't debug actual testcases to find it out.
  4391. *
  4392. * WaDisableRCCUnitClockGating:snb
  4393. * WaDisableRCPBUnitClockGating:snb
  4394. */
  4395. I915_WRITE(GEN6_UCGCTL2,
  4396. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4397. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4398. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  4399. I915_WRITE(_3D_CHICKEN3,
  4400. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  4401. /*
  4402. * Bspec says:
  4403. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  4404. * 3DSTATE_SF number of SF output attributes is more than 16."
  4405. */
  4406. I915_WRITE(_3D_CHICKEN3,
  4407. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  4408. /*
  4409. * According to the spec the following bits should be
  4410. * set in order to enable memory self-refresh and fbc:
  4411. * The bit21 and bit22 of 0x42000
  4412. * The bit21 and bit22 of 0x42004
  4413. * The bit5 and bit7 of 0x42020
  4414. * The bit14 of 0x70180
  4415. * The bit14 of 0x71180
  4416. *
  4417. * WaFbcAsynchFlipDisableFbcQueue:snb
  4418. */
  4419. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4420. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4421. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4422. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4423. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4424. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4425. I915_WRITE(ILK_DSPCLK_GATE_D,
  4426. I915_READ(ILK_DSPCLK_GATE_D) |
  4427. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4428. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4429. g4x_disable_trickle_feed(dev);
  4430. cpt_init_clock_gating(dev);
  4431. gen6_check_mch_setup(dev);
  4432. }
  4433. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4434. {
  4435. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4436. /*
  4437. * WaVSThreadDispatchOverride:ivb,vlv
  4438. *
  4439. * This actually overrides the dispatch
  4440. * mode for all thread types.
  4441. */
  4442. reg &= ~GEN7_FF_SCHED_MASK;
  4443. reg |= GEN7_FF_TS_SCHED_HW;
  4444. reg |= GEN7_FF_VS_SCHED_HW;
  4445. reg |= GEN7_FF_DS_SCHED_HW;
  4446. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4447. }
  4448. static void lpt_init_clock_gating(struct drm_device *dev)
  4449. {
  4450. struct drm_i915_private *dev_priv = dev->dev_private;
  4451. /*
  4452. * TODO: this bit should only be enabled when really needed, then
  4453. * disabled when not needed anymore in order to save power.
  4454. */
  4455. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4456. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4457. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4458. PCH_LP_PARTITION_LEVEL_DISABLE);
  4459. /* WADPOClockGatingDisable:hsw */
  4460. I915_WRITE(_TRANSA_CHICKEN1,
  4461. I915_READ(_TRANSA_CHICKEN1) |
  4462. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4463. }
  4464. static void lpt_suspend_hw(struct drm_device *dev)
  4465. {
  4466. struct drm_i915_private *dev_priv = dev->dev_private;
  4467. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4468. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4469. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4470. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4471. }
  4472. }
  4473. static void gen8_init_clock_gating(struct drm_device *dev)
  4474. {
  4475. struct drm_i915_private *dev_priv = dev->dev_private;
  4476. enum pipe pipe;
  4477. I915_WRITE(WM3_LP_ILK, 0);
  4478. I915_WRITE(WM2_LP_ILK, 0);
  4479. I915_WRITE(WM1_LP_ILK, 0);
  4480. /* FIXME(BDW): Check all the w/a, some might only apply to
  4481. * pre-production hw. */
  4482. /* WaDisablePartialInstShootdown:bdw */
  4483. I915_WRITE(GEN8_ROW_CHICKEN,
  4484. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4485. /* WaDisableThreadStallDopClockGating:bdw */
  4486. /* FIXME: Unclear whether we really need this on production bdw. */
  4487. I915_WRITE(GEN8_ROW_CHICKEN,
  4488. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4489. /*
  4490. * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
  4491. * pre-production hardware
  4492. */
  4493. I915_WRITE(HALF_SLICE_CHICKEN3,
  4494. _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
  4495. I915_WRITE(HALF_SLICE_CHICKEN3,
  4496. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4497. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  4498. I915_WRITE(_3D_CHICKEN3,
  4499. _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
  4500. I915_WRITE(COMMON_SLICE_CHICKEN2,
  4501. _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
  4502. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4503. _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
  4504. /* WaDisableDopClockGating:bdw May not be needed for production */
  4505. I915_WRITE(GEN7_ROW_CHICKEN2,
  4506. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4507. /* WaSwitchSolVfFArbitrationPriority:bdw */
  4508. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4509. /* WaPsrDPAMaskVBlankInSRD:bdw */
  4510. I915_WRITE(CHICKEN_PAR1_1,
  4511. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  4512. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  4513. for_each_pipe(pipe) {
  4514. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  4515. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  4516. BDW_DPRS_MASK_VBLANK_SRD);
  4517. }
  4518. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  4519. * workaround for for a possible hang in the unlikely event a TLB
  4520. * invalidation occurs during a PSD flush.
  4521. */
  4522. I915_WRITE(HDC_CHICKEN0,
  4523. I915_READ(HDC_CHICKEN0) |
  4524. _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
  4525. /* WaVSRefCountFullforceMissDisable:bdw */
  4526. /* WaDSRefCountFullforceMissDisable:bdw */
  4527. I915_WRITE(GEN7_FF_THREAD_MODE,
  4528. I915_READ(GEN7_FF_THREAD_MODE) &
  4529. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4530. /*
  4531. * BSpec recommends 8x4 when MSAA is used,
  4532. * however in practice 16x4 seems fastest.
  4533. *
  4534. * Note that PS/WM thread counts depend on the WIZ hashing
  4535. * disable bit, which we don't touch here, but it's good
  4536. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4537. */
  4538. I915_WRITE(GEN7_GT_MODE,
  4539. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4540. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4541. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4542. /* WaDisableSDEUnitClockGating:bdw */
  4543. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4544. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4545. /* Wa4x4STCOptimizationDisable:bdw */
  4546. I915_WRITE(CACHE_MODE_1,
  4547. _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
  4548. }
  4549. static void haswell_init_clock_gating(struct drm_device *dev)
  4550. {
  4551. struct drm_i915_private *dev_priv = dev->dev_private;
  4552. ilk_init_lp_watermarks(dev);
  4553. /* L3 caching of data atomics doesn't work -- disable it. */
  4554. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  4555. I915_WRITE(HSW_ROW_CHICKEN3,
  4556. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  4557. /* This is required by WaCatErrorRejectionIssue:hsw */
  4558. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4559. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4560. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4561. /* WaVSRefCountFullforceMissDisable:hsw */
  4562. I915_WRITE(GEN7_FF_THREAD_MODE,
  4563. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  4564. /* WaDisable_RenderCache_OperationalFlush:hsw */
  4565. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4566. /* enable HiZ Raw Stall Optimization */
  4567. I915_WRITE(CACHE_MODE_0_GEN7,
  4568. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4569. /* WaDisable4x2SubspanOptimization:hsw */
  4570. I915_WRITE(CACHE_MODE_1,
  4571. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4572. /*
  4573. * BSpec recommends 8x4 when MSAA is used,
  4574. * however in practice 16x4 seems fastest.
  4575. *
  4576. * Note that PS/WM thread counts depend on the WIZ hashing
  4577. * disable bit, which we don't touch here, but it's good
  4578. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4579. */
  4580. I915_WRITE(GEN7_GT_MODE,
  4581. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4582. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4583. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4584. /* WaRsPkgCStateDisplayPMReq:hsw */
  4585. I915_WRITE(CHICKEN_PAR1_1,
  4586. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4587. lpt_init_clock_gating(dev);
  4588. }
  4589. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4590. {
  4591. struct drm_i915_private *dev_priv = dev->dev_private;
  4592. uint32_t snpcr;
  4593. ilk_init_lp_watermarks(dev);
  4594. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4595. /* WaDisableEarlyCull:ivb */
  4596. I915_WRITE(_3D_CHICKEN3,
  4597. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4598. /* WaDisableBackToBackFlipFix:ivb */
  4599. I915_WRITE(IVB_CHICKEN3,
  4600. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4601. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4602. /* WaDisablePSDDualDispatchEnable:ivb */
  4603. if (IS_IVB_GT1(dev))
  4604. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4605. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4606. /* WaDisable_RenderCache_OperationalFlush:ivb */
  4607. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4608. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4609. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4610. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4611. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4612. I915_WRITE(GEN7_L3CNTLREG1,
  4613. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4614. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4615. GEN7_WA_L3_CHICKEN_MODE);
  4616. if (IS_IVB_GT1(dev))
  4617. I915_WRITE(GEN7_ROW_CHICKEN2,
  4618. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4619. else {
  4620. /* must write both registers */
  4621. I915_WRITE(GEN7_ROW_CHICKEN2,
  4622. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4623. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4624. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4625. }
  4626. /* WaForceL3Serialization:ivb */
  4627. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4628. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4629. /*
  4630. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4631. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4632. */
  4633. I915_WRITE(GEN6_UCGCTL2,
  4634. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4635. /* This is required by WaCatErrorRejectionIssue:ivb */
  4636. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4637. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4638. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4639. g4x_disable_trickle_feed(dev);
  4640. gen7_setup_fixed_func_scheduler(dev_priv);
  4641. if (0) { /* causes HiZ corruption on ivb:gt1 */
  4642. /* enable HiZ Raw Stall Optimization */
  4643. I915_WRITE(CACHE_MODE_0_GEN7,
  4644. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4645. }
  4646. /* WaDisable4x2SubspanOptimization:ivb */
  4647. I915_WRITE(CACHE_MODE_1,
  4648. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4649. /*
  4650. * BSpec recommends 8x4 when MSAA is used,
  4651. * however in practice 16x4 seems fastest.
  4652. *
  4653. * Note that PS/WM thread counts depend on the WIZ hashing
  4654. * disable bit, which we don't touch here, but it's good
  4655. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4656. */
  4657. I915_WRITE(GEN7_GT_MODE,
  4658. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4659. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4660. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4661. snpcr |= GEN6_MBC_SNPCR_MED;
  4662. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4663. if (!HAS_PCH_NOP(dev))
  4664. cpt_init_clock_gating(dev);
  4665. gen6_check_mch_setup(dev);
  4666. }
  4667. static void valleyview_init_clock_gating(struct drm_device *dev)
  4668. {
  4669. struct drm_i915_private *dev_priv = dev->dev_private;
  4670. u32 val;
  4671. mutex_lock(&dev_priv->rps.hw_lock);
  4672. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4673. mutex_unlock(&dev_priv->rps.hw_lock);
  4674. switch ((val >> 6) & 3) {
  4675. case 0:
  4676. case 1:
  4677. dev_priv->mem_freq = 800;
  4678. break;
  4679. case 2:
  4680. dev_priv->mem_freq = 1066;
  4681. break;
  4682. case 3:
  4683. dev_priv->mem_freq = 1333;
  4684. break;
  4685. }
  4686. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4687. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4688. /* WaDisableEarlyCull:vlv */
  4689. I915_WRITE(_3D_CHICKEN3,
  4690. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4691. /* WaDisableBackToBackFlipFix:vlv */
  4692. I915_WRITE(IVB_CHICKEN3,
  4693. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4694. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4695. /* WaPsdDispatchEnable:vlv */
  4696. /* WaDisablePSDDualDispatchEnable:vlv */
  4697. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4698. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4699. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4700. /* WaDisable_RenderCache_OperationalFlush:vlv */
  4701. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4702. /* WaForceL3Serialization:vlv */
  4703. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4704. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4705. /* WaDisableDopClockGating:vlv */
  4706. I915_WRITE(GEN7_ROW_CHICKEN2,
  4707. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4708. /* This is required by WaCatErrorRejectionIssue:vlv */
  4709. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4710. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4711. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4712. gen7_setup_fixed_func_scheduler(dev_priv);
  4713. /*
  4714. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4715. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4716. */
  4717. I915_WRITE(GEN6_UCGCTL2,
  4718. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4719. /* WaDisableL3Bank2xClockGate:vlv
  4720. * Disabling L3 clock gating- MMIO 940c[25] = 1
  4721. * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
  4722. I915_WRITE(GEN7_UCGCTL4,
  4723. I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4724. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4725. /*
  4726. * BSpec says this must be set, even though
  4727. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  4728. */
  4729. I915_WRITE(CACHE_MODE_1,
  4730. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4731. /*
  4732. * WaIncreaseL3CreditsForVLVB0:vlv
  4733. * This is the hardware default actually.
  4734. */
  4735. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  4736. /*
  4737. * WaDisableVLVClockGating_VBIIssue:vlv
  4738. * Disable clock gating on th GCFG unit to prevent a delay
  4739. * in the reporting of vblank events.
  4740. */
  4741. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  4742. }
  4743. static void cherryview_init_clock_gating(struct drm_device *dev)
  4744. {
  4745. struct drm_i915_private *dev_priv = dev->dev_private;
  4746. u32 val;
  4747. mutex_lock(&dev_priv->rps.hw_lock);
  4748. val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
  4749. mutex_unlock(&dev_priv->rps.hw_lock);
  4750. switch ((val >> 2) & 0x7) {
  4751. case 0:
  4752. case 1:
  4753. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
  4754. dev_priv->mem_freq = 1600;
  4755. break;
  4756. case 2:
  4757. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
  4758. dev_priv->mem_freq = 1600;
  4759. break;
  4760. case 3:
  4761. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
  4762. dev_priv->mem_freq = 2000;
  4763. break;
  4764. case 4:
  4765. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
  4766. dev_priv->mem_freq = 1600;
  4767. break;
  4768. case 5:
  4769. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
  4770. dev_priv->mem_freq = 1600;
  4771. break;
  4772. }
  4773. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4774. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4775. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4776. /* WaDisablePartialInstShootdown:chv */
  4777. I915_WRITE(GEN8_ROW_CHICKEN,
  4778. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4779. /* WaDisableThreadStallDopClockGating:chv */
  4780. I915_WRITE(GEN8_ROW_CHICKEN,
  4781. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4782. /* WaVSRefCountFullforceMissDisable:chv */
  4783. /* WaDSRefCountFullforceMissDisable:chv */
  4784. I915_WRITE(GEN7_FF_THREAD_MODE,
  4785. I915_READ(GEN7_FF_THREAD_MODE) &
  4786. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4787. /* WaDisableSemaphoreAndSyncFlipWait:chv */
  4788. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4789. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4790. /* WaDisableCSUnitClockGating:chv */
  4791. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  4792. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4793. /* WaDisableSDEUnitClockGating:chv */
  4794. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4795. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4796. /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
  4797. I915_WRITE(HALF_SLICE_CHICKEN3,
  4798. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4799. /* WaDisableGunitClockGating:chv (pre-production hw) */
  4800. I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
  4801. GINT_DIS);
  4802. /* WaDisableFfDopClockGating:chv (pre-production hw) */
  4803. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4804. _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
  4805. /* WaDisableDopClockGating:chv (pre-production hw) */
  4806. I915_WRITE(GEN7_ROW_CHICKEN2,
  4807. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4808. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  4809. GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
  4810. }
  4811. static void g4x_init_clock_gating(struct drm_device *dev)
  4812. {
  4813. struct drm_i915_private *dev_priv = dev->dev_private;
  4814. uint32_t dspclk_gate;
  4815. I915_WRITE(RENCLK_GATE_D1, 0);
  4816. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4817. GS_UNIT_CLOCK_GATE_DISABLE |
  4818. CL_UNIT_CLOCK_GATE_DISABLE);
  4819. I915_WRITE(RAMCLK_GATE_D, 0);
  4820. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4821. OVRUNIT_CLOCK_GATE_DISABLE |
  4822. OVCUNIT_CLOCK_GATE_DISABLE;
  4823. if (IS_GM45(dev))
  4824. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4825. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4826. /* WaDisableRenderCachePipelinedFlush */
  4827. I915_WRITE(CACHE_MODE_0,
  4828. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4829. /* WaDisable_RenderCache_OperationalFlush:g4x */
  4830. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4831. g4x_disable_trickle_feed(dev);
  4832. }
  4833. static void crestline_init_clock_gating(struct drm_device *dev)
  4834. {
  4835. struct drm_i915_private *dev_priv = dev->dev_private;
  4836. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4837. I915_WRITE(RENCLK_GATE_D2, 0);
  4838. I915_WRITE(DSPCLK_GATE_D, 0);
  4839. I915_WRITE(RAMCLK_GATE_D, 0);
  4840. I915_WRITE16(DEUC, 0);
  4841. I915_WRITE(MI_ARB_STATE,
  4842. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4843. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4844. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4845. }
  4846. static void broadwater_init_clock_gating(struct drm_device *dev)
  4847. {
  4848. struct drm_i915_private *dev_priv = dev->dev_private;
  4849. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4850. I965_RCC_CLOCK_GATE_DISABLE |
  4851. I965_RCPB_CLOCK_GATE_DISABLE |
  4852. I965_ISC_CLOCK_GATE_DISABLE |
  4853. I965_FBC_CLOCK_GATE_DISABLE);
  4854. I915_WRITE(RENCLK_GATE_D2, 0);
  4855. I915_WRITE(MI_ARB_STATE,
  4856. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4857. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4858. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4859. }
  4860. static void gen3_init_clock_gating(struct drm_device *dev)
  4861. {
  4862. struct drm_i915_private *dev_priv = dev->dev_private;
  4863. u32 dstate = I915_READ(D_STATE);
  4864. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4865. DSTATE_DOT_CLOCK_GATING;
  4866. I915_WRITE(D_STATE, dstate);
  4867. if (IS_PINEVIEW(dev))
  4868. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4869. /* IIR "flip pending" means done if this bit is set */
  4870. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4871. /* interrupts should cause a wake up from C3 */
  4872. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
  4873. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  4874. I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  4875. }
  4876. static void i85x_init_clock_gating(struct drm_device *dev)
  4877. {
  4878. struct drm_i915_private *dev_priv = dev->dev_private;
  4879. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4880. /* interrupts should cause a wake up from C3 */
  4881. I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
  4882. _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
  4883. }
  4884. static void i830_init_clock_gating(struct drm_device *dev)
  4885. {
  4886. struct drm_i915_private *dev_priv = dev->dev_private;
  4887. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4888. }
  4889. void intel_init_clock_gating(struct drm_device *dev)
  4890. {
  4891. struct drm_i915_private *dev_priv = dev->dev_private;
  4892. dev_priv->display.init_clock_gating(dev);
  4893. }
  4894. void intel_suspend_hw(struct drm_device *dev)
  4895. {
  4896. if (HAS_PCH_LPT(dev))
  4897. lpt_suspend_hw(dev);
  4898. }
  4899. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  4900. for (i = 0; \
  4901. i < (power_domains)->power_well_count && \
  4902. ((power_well) = &(power_domains)->power_wells[i]); \
  4903. i++) \
  4904. if ((power_well)->domains & (domain_mask))
  4905. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  4906. for (i = (power_domains)->power_well_count - 1; \
  4907. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  4908. i--) \
  4909. if ((power_well)->domains & (domain_mask))
  4910. /**
  4911. * We should only use the power well if we explicitly asked the hardware to
  4912. * enable it, so check if it's enabled and also check if we've requested it to
  4913. * be enabled.
  4914. */
  4915. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  4916. struct i915_power_well *power_well)
  4917. {
  4918. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4919. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4920. }
  4921. bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
  4922. enum intel_display_power_domain domain)
  4923. {
  4924. struct i915_power_domains *power_domains;
  4925. struct i915_power_well *power_well;
  4926. bool is_enabled;
  4927. int i;
  4928. if (dev_priv->pm.suspended)
  4929. return false;
  4930. power_domains = &dev_priv->power_domains;
  4931. is_enabled = true;
  4932. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4933. if (power_well->always_on)
  4934. continue;
  4935. if (!power_well->hw_enabled) {
  4936. is_enabled = false;
  4937. break;
  4938. }
  4939. }
  4940. return is_enabled;
  4941. }
  4942. bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
  4943. enum intel_display_power_domain domain)
  4944. {
  4945. struct i915_power_domains *power_domains;
  4946. bool ret;
  4947. power_domains = &dev_priv->power_domains;
  4948. mutex_lock(&power_domains->lock);
  4949. ret = intel_display_power_enabled_unlocked(dev_priv, domain);
  4950. mutex_unlock(&power_domains->lock);
  4951. return ret;
  4952. }
  4953. /*
  4954. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4955. * when not needed anymore. We have 4 registers that can request the power well
  4956. * to be enabled, and it will only be disabled if none of the registers is
  4957. * requesting it to be enabled.
  4958. */
  4959. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  4960. {
  4961. struct drm_device *dev = dev_priv->dev;
  4962. /*
  4963. * After we re-enable the power well, if we touch VGA register 0x3d5
  4964. * we'll get unclaimed register interrupts. This stops after we write
  4965. * anything to the VGA MSR register. The vgacon module uses this
  4966. * register all the time, so if we unbind our driver and, as a
  4967. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  4968. * console_unlock(). So make here we touch the VGA MSR register, making
  4969. * sure vgacon can keep working normally without triggering interrupts
  4970. * and error messages.
  4971. */
  4972. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  4973. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  4974. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  4975. if (IS_BROADWELL(dev))
  4976. gen8_irq_power_well_post_enable(dev_priv);
  4977. }
  4978. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  4979. struct i915_power_well *power_well, bool enable)
  4980. {
  4981. bool is_enabled, enable_requested;
  4982. uint32_t tmp;
  4983. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4984. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4985. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4986. if (enable) {
  4987. if (!enable_requested)
  4988. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4989. HSW_PWR_WELL_ENABLE_REQUEST);
  4990. if (!is_enabled) {
  4991. DRM_DEBUG_KMS("Enabling power well\n");
  4992. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4993. HSW_PWR_WELL_STATE_ENABLED), 20))
  4994. DRM_ERROR("Timeout enabling power well\n");
  4995. }
  4996. hsw_power_well_post_enable(dev_priv);
  4997. } else {
  4998. if (enable_requested) {
  4999. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  5000. POSTING_READ(HSW_PWR_WELL_DRIVER);
  5001. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  5002. }
  5003. }
  5004. }
  5005. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5006. struct i915_power_well *power_well)
  5007. {
  5008. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  5009. /*
  5010. * We're taking over the BIOS, so clear any requests made by it since
  5011. * the driver is in charge now.
  5012. */
  5013. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  5014. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  5015. }
  5016. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  5017. struct i915_power_well *power_well)
  5018. {
  5019. hsw_set_power_well(dev_priv, power_well, true);
  5020. }
  5021. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  5022. struct i915_power_well *power_well)
  5023. {
  5024. hsw_set_power_well(dev_priv, power_well, false);
  5025. }
  5026. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  5027. struct i915_power_well *power_well)
  5028. {
  5029. }
  5030. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  5031. struct i915_power_well *power_well)
  5032. {
  5033. return true;
  5034. }
  5035. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  5036. struct i915_power_well *power_well, bool enable)
  5037. {
  5038. enum punit_power_well power_well_id = power_well->data;
  5039. u32 mask;
  5040. u32 state;
  5041. u32 ctrl;
  5042. mask = PUNIT_PWRGT_MASK(power_well_id);
  5043. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  5044. PUNIT_PWRGT_PWR_GATE(power_well_id);
  5045. mutex_lock(&dev_priv->rps.hw_lock);
  5046. #define COND \
  5047. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  5048. if (COND)
  5049. goto out;
  5050. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  5051. ctrl &= ~mask;
  5052. ctrl |= state;
  5053. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  5054. if (wait_for(COND, 100))
  5055. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  5056. state,
  5057. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  5058. #undef COND
  5059. out:
  5060. mutex_unlock(&dev_priv->rps.hw_lock);
  5061. }
  5062. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5063. struct i915_power_well *power_well)
  5064. {
  5065. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  5066. }
  5067. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  5068. struct i915_power_well *power_well)
  5069. {
  5070. vlv_set_power_well(dev_priv, power_well, true);
  5071. }
  5072. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  5073. struct i915_power_well *power_well)
  5074. {
  5075. vlv_set_power_well(dev_priv, power_well, false);
  5076. }
  5077. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  5078. struct i915_power_well *power_well)
  5079. {
  5080. int power_well_id = power_well->data;
  5081. bool enabled = false;
  5082. u32 mask;
  5083. u32 state;
  5084. u32 ctrl;
  5085. mask = PUNIT_PWRGT_MASK(power_well_id);
  5086. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  5087. mutex_lock(&dev_priv->rps.hw_lock);
  5088. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  5089. /*
  5090. * We only ever set the power-on and power-gate states, anything
  5091. * else is unexpected.
  5092. */
  5093. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  5094. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  5095. if (state == ctrl)
  5096. enabled = true;
  5097. /*
  5098. * A transient state at this point would mean some unexpected party
  5099. * is poking at the power controls too.
  5100. */
  5101. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  5102. WARN_ON(ctrl != state);
  5103. mutex_unlock(&dev_priv->rps.hw_lock);
  5104. return enabled;
  5105. }
  5106. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  5107. struct i915_power_well *power_well)
  5108. {
  5109. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  5110. vlv_set_power_well(dev_priv, power_well, true);
  5111. spin_lock_irq(&dev_priv->irq_lock);
  5112. valleyview_enable_display_irqs(dev_priv);
  5113. spin_unlock_irq(&dev_priv->irq_lock);
  5114. /*
  5115. * During driver initialization/resume we can avoid restoring the
  5116. * part of the HW/SW state that will be inited anyway explicitly.
  5117. */
  5118. if (dev_priv->power_domains.initializing)
  5119. return;
  5120. intel_hpd_init(dev_priv->dev);
  5121. i915_redisable_vga_power_on(dev_priv->dev);
  5122. }
  5123. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  5124. struct i915_power_well *power_well)
  5125. {
  5126. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  5127. spin_lock_irq(&dev_priv->irq_lock);
  5128. valleyview_disable_display_irqs(dev_priv);
  5129. spin_unlock_irq(&dev_priv->irq_lock);
  5130. vlv_set_power_well(dev_priv, power_well, false);
  5131. }
  5132. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  5133. struct i915_power_well *power_well)
  5134. {
  5135. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  5136. /*
  5137. * Enable the CRI clock source so we can get at the
  5138. * display and the reference clock for VGA
  5139. * hotplug / manual detection.
  5140. */
  5141. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  5142. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  5143. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  5144. vlv_set_power_well(dev_priv, power_well, true);
  5145. /*
  5146. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  5147. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  5148. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  5149. * b. The other bits such as sfr settings / modesel may all
  5150. * be set to 0.
  5151. *
  5152. * This should only be done on init and resume from S3 with
  5153. * both PLLs disabled, or we risk losing DPIO and PLL
  5154. * synchronization.
  5155. */
  5156. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  5157. }
  5158. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  5159. struct i915_power_well *power_well)
  5160. {
  5161. struct drm_device *dev = dev_priv->dev;
  5162. enum pipe pipe;
  5163. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  5164. for_each_pipe(pipe)
  5165. assert_pll_disabled(dev_priv, pipe);
  5166. /* Assert common reset */
  5167. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  5168. vlv_set_power_well(dev_priv, power_well, false);
  5169. }
  5170. static void check_power_well_state(struct drm_i915_private *dev_priv,
  5171. struct i915_power_well *power_well)
  5172. {
  5173. bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
  5174. if (power_well->always_on || !i915.disable_power_well) {
  5175. if (!enabled)
  5176. goto mismatch;
  5177. return;
  5178. }
  5179. if (enabled != (power_well->count > 0))
  5180. goto mismatch;
  5181. return;
  5182. mismatch:
  5183. WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
  5184. power_well->name, power_well->always_on, enabled,
  5185. power_well->count, i915.disable_power_well);
  5186. }
  5187. void intel_display_power_get(struct drm_i915_private *dev_priv,
  5188. enum intel_display_power_domain domain)
  5189. {
  5190. struct i915_power_domains *power_domains;
  5191. struct i915_power_well *power_well;
  5192. int i;
  5193. intel_runtime_pm_get(dev_priv);
  5194. power_domains = &dev_priv->power_domains;
  5195. mutex_lock(&power_domains->lock);
  5196. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  5197. if (!power_well->count++) {
  5198. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  5199. power_well->ops->enable(dev_priv, power_well);
  5200. power_well->hw_enabled = true;
  5201. }
  5202. check_power_well_state(dev_priv, power_well);
  5203. }
  5204. power_domains->domain_use_count[domain]++;
  5205. mutex_unlock(&power_domains->lock);
  5206. }
  5207. void intel_display_power_put(struct drm_i915_private *dev_priv,
  5208. enum intel_display_power_domain domain)
  5209. {
  5210. struct i915_power_domains *power_domains;
  5211. struct i915_power_well *power_well;
  5212. int i;
  5213. power_domains = &dev_priv->power_domains;
  5214. mutex_lock(&power_domains->lock);
  5215. WARN_ON(!power_domains->domain_use_count[domain]);
  5216. power_domains->domain_use_count[domain]--;
  5217. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  5218. WARN_ON(!power_well->count);
  5219. if (!--power_well->count && i915.disable_power_well) {
  5220. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  5221. power_well->hw_enabled = false;
  5222. power_well->ops->disable(dev_priv, power_well);
  5223. }
  5224. check_power_well_state(dev_priv, power_well);
  5225. }
  5226. mutex_unlock(&power_domains->lock);
  5227. intel_runtime_pm_put(dev_priv);
  5228. }
  5229. static struct i915_power_domains *hsw_pwr;
  5230. /* Display audio driver power well request */
  5231. int i915_request_power_well(void)
  5232. {
  5233. struct drm_i915_private *dev_priv;
  5234. if (!hsw_pwr)
  5235. return -ENODEV;
  5236. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5237. power_domains);
  5238. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  5239. return 0;
  5240. }
  5241. EXPORT_SYMBOL_GPL(i915_request_power_well);
  5242. /* Display audio driver power well release */
  5243. int i915_release_power_well(void)
  5244. {
  5245. struct drm_i915_private *dev_priv;
  5246. if (!hsw_pwr)
  5247. return -ENODEV;
  5248. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5249. power_domains);
  5250. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  5251. return 0;
  5252. }
  5253. EXPORT_SYMBOL_GPL(i915_release_power_well);
  5254. /*
  5255. * Private interface for the audio driver to get CDCLK in kHz.
  5256. *
  5257. * Caller must request power well using i915_request_power_well() prior to
  5258. * making the call.
  5259. */
  5260. int i915_get_cdclk_freq(void)
  5261. {
  5262. struct drm_i915_private *dev_priv;
  5263. if (!hsw_pwr)
  5264. return -ENODEV;
  5265. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5266. power_domains);
  5267. return intel_ddi_get_cdclk_freq(dev_priv);
  5268. }
  5269. EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
  5270. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  5271. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  5272. BIT(POWER_DOMAIN_PIPE_A) | \
  5273. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  5274. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  5275. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  5276. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5277. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5278. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5279. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5280. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  5281. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  5282. BIT(POWER_DOMAIN_PORT_CRT) | \
  5283. BIT(POWER_DOMAIN_PLLS) | \
  5284. BIT(POWER_DOMAIN_INIT))
  5285. #define HSW_DISPLAY_POWER_DOMAINS ( \
  5286. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  5287. BIT(POWER_DOMAIN_INIT))
  5288. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  5289. HSW_ALWAYS_ON_POWER_DOMAINS | \
  5290. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  5291. #define BDW_DISPLAY_POWER_DOMAINS ( \
  5292. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  5293. BIT(POWER_DOMAIN_INIT))
  5294. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  5295. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  5296. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  5297. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5298. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5299. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5300. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5301. BIT(POWER_DOMAIN_PORT_CRT) | \
  5302. BIT(POWER_DOMAIN_INIT))
  5303. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  5304. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5305. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5306. BIT(POWER_DOMAIN_INIT))
  5307. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  5308. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5309. BIT(POWER_DOMAIN_INIT))
  5310. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  5311. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5312. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5313. BIT(POWER_DOMAIN_INIT))
  5314. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  5315. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5316. BIT(POWER_DOMAIN_INIT))
  5317. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  5318. .sync_hw = i9xx_always_on_power_well_noop,
  5319. .enable = i9xx_always_on_power_well_noop,
  5320. .disable = i9xx_always_on_power_well_noop,
  5321. .is_enabled = i9xx_always_on_power_well_enabled,
  5322. };
  5323. static struct i915_power_well i9xx_always_on_power_well[] = {
  5324. {
  5325. .name = "always-on",
  5326. .always_on = 1,
  5327. .domains = POWER_DOMAIN_MASK,
  5328. .ops = &i9xx_always_on_power_well_ops,
  5329. },
  5330. };
  5331. static const struct i915_power_well_ops hsw_power_well_ops = {
  5332. .sync_hw = hsw_power_well_sync_hw,
  5333. .enable = hsw_power_well_enable,
  5334. .disable = hsw_power_well_disable,
  5335. .is_enabled = hsw_power_well_enabled,
  5336. };
  5337. static struct i915_power_well hsw_power_wells[] = {
  5338. {
  5339. .name = "always-on",
  5340. .always_on = 1,
  5341. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  5342. .ops = &i9xx_always_on_power_well_ops,
  5343. },
  5344. {
  5345. .name = "display",
  5346. .domains = HSW_DISPLAY_POWER_DOMAINS,
  5347. .ops = &hsw_power_well_ops,
  5348. },
  5349. };
  5350. static struct i915_power_well bdw_power_wells[] = {
  5351. {
  5352. .name = "always-on",
  5353. .always_on = 1,
  5354. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  5355. .ops = &i9xx_always_on_power_well_ops,
  5356. },
  5357. {
  5358. .name = "display",
  5359. .domains = BDW_DISPLAY_POWER_DOMAINS,
  5360. .ops = &hsw_power_well_ops,
  5361. },
  5362. };
  5363. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  5364. .sync_hw = vlv_power_well_sync_hw,
  5365. .enable = vlv_display_power_well_enable,
  5366. .disable = vlv_display_power_well_disable,
  5367. .is_enabled = vlv_power_well_enabled,
  5368. };
  5369. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  5370. .sync_hw = vlv_power_well_sync_hw,
  5371. .enable = vlv_dpio_cmn_power_well_enable,
  5372. .disable = vlv_dpio_cmn_power_well_disable,
  5373. .is_enabled = vlv_power_well_enabled,
  5374. };
  5375. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  5376. .sync_hw = vlv_power_well_sync_hw,
  5377. .enable = vlv_power_well_enable,
  5378. .disable = vlv_power_well_disable,
  5379. .is_enabled = vlv_power_well_enabled,
  5380. };
  5381. static struct i915_power_well vlv_power_wells[] = {
  5382. {
  5383. .name = "always-on",
  5384. .always_on = 1,
  5385. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  5386. .ops = &i9xx_always_on_power_well_ops,
  5387. },
  5388. {
  5389. .name = "display",
  5390. .domains = VLV_DISPLAY_POWER_DOMAINS,
  5391. .data = PUNIT_POWER_WELL_DISP2D,
  5392. .ops = &vlv_display_power_well_ops,
  5393. },
  5394. {
  5395. .name = "dpio-tx-b-01",
  5396. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5397. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5398. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5399. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5400. .ops = &vlv_dpio_power_well_ops,
  5401. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  5402. },
  5403. {
  5404. .name = "dpio-tx-b-23",
  5405. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5406. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5407. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5408. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5409. .ops = &vlv_dpio_power_well_ops,
  5410. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  5411. },
  5412. {
  5413. .name = "dpio-tx-c-01",
  5414. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5415. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5416. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5417. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5418. .ops = &vlv_dpio_power_well_ops,
  5419. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  5420. },
  5421. {
  5422. .name = "dpio-tx-c-23",
  5423. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5424. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5425. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5426. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5427. .ops = &vlv_dpio_power_well_ops,
  5428. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  5429. },
  5430. {
  5431. .name = "dpio-common",
  5432. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  5433. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  5434. .ops = &vlv_dpio_cmn_power_well_ops,
  5435. },
  5436. };
  5437. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  5438. enum punit_power_well power_well_id)
  5439. {
  5440. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5441. struct i915_power_well *power_well;
  5442. int i;
  5443. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  5444. if (power_well->data == power_well_id)
  5445. return power_well;
  5446. }
  5447. return NULL;
  5448. }
  5449. #define set_power_wells(power_domains, __power_wells) ({ \
  5450. (power_domains)->power_wells = (__power_wells); \
  5451. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  5452. })
  5453. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  5454. {
  5455. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5456. mutex_init(&power_domains->lock);
  5457. /*
  5458. * The enabling order will be from lower to higher indexed wells,
  5459. * the disabling order is reversed.
  5460. */
  5461. if (IS_HASWELL(dev_priv->dev)) {
  5462. set_power_wells(power_domains, hsw_power_wells);
  5463. hsw_pwr = power_domains;
  5464. } else if (IS_BROADWELL(dev_priv->dev)) {
  5465. set_power_wells(power_domains, bdw_power_wells);
  5466. hsw_pwr = power_domains;
  5467. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  5468. set_power_wells(power_domains, vlv_power_wells);
  5469. } else {
  5470. set_power_wells(power_domains, i9xx_always_on_power_well);
  5471. }
  5472. return 0;
  5473. }
  5474. void intel_power_domains_remove(struct drm_i915_private *dev_priv)
  5475. {
  5476. hsw_pwr = NULL;
  5477. }
  5478. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  5479. {
  5480. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5481. struct i915_power_well *power_well;
  5482. int i;
  5483. mutex_lock(&power_domains->lock);
  5484. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  5485. power_well->ops->sync_hw(dev_priv, power_well);
  5486. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  5487. power_well);
  5488. }
  5489. mutex_unlock(&power_domains->lock);
  5490. }
  5491. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  5492. {
  5493. struct i915_power_well *cmn =
  5494. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  5495. struct i915_power_well *disp2d =
  5496. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  5497. /* nothing to do if common lane is already off */
  5498. if (!cmn->ops->is_enabled(dev_priv, cmn))
  5499. return;
  5500. /* If the display might be already active skip this */
  5501. if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
  5502. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  5503. return;
  5504. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  5505. /* cmnlane needs DPLL registers */
  5506. disp2d->ops->enable(dev_priv, disp2d);
  5507. /*
  5508. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  5509. * Need to assert and de-assert PHY SB reset by gating the
  5510. * common lane power, then un-gating it.
  5511. * Simply ungating isn't enough to reset the PHY enough to get
  5512. * ports and lanes running.
  5513. */
  5514. cmn->ops->disable(dev_priv, cmn);
  5515. }
  5516. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  5517. {
  5518. struct drm_device *dev = dev_priv->dev;
  5519. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5520. power_domains->initializing = true;
  5521. if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
  5522. mutex_lock(&power_domains->lock);
  5523. vlv_cmnlane_wa(dev_priv);
  5524. mutex_unlock(&power_domains->lock);
  5525. }
  5526. /* For now, we need the power well to be always enabled. */
  5527. intel_display_set_init_power(dev_priv, true);
  5528. intel_power_domains_resume(dev_priv);
  5529. power_domains->initializing = false;
  5530. }
  5531. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  5532. {
  5533. intel_runtime_pm_get(dev_priv);
  5534. }
  5535. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  5536. {
  5537. intel_runtime_pm_put(dev_priv);
  5538. }
  5539. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  5540. {
  5541. struct drm_device *dev = dev_priv->dev;
  5542. struct device *device = &dev->pdev->dev;
  5543. if (!HAS_RUNTIME_PM(dev))
  5544. return;
  5545. pm_runtime_get_sync(device);
  5546. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  5547. }
  5548. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  5549. {
  5550. struct drm_device *dev = dev_priv->dev;
  5551. struct device *device = &dev->pdev->dev;
  5552. if (!HAS_RUNTIME_PM(dev))
  5553. return;
  5554. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  5555. pm_runtime_get_noresume(device);
  5556. }
  5557. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  5558. {
  5559. struct drm_device *dev = dev_priv->dev;
  5560. struct device *device = &dev->pdev->dev;
  5561. if (!HAS_RUNTIME_PM(dev))
  5562. return;
  5563. pm_runtime_mark_last_busy(device);
  5564. pm_runtime_put_autosuspend(device);
  5565. }
  5566. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  5567. {
  5568. struct drm_device *dev = dev_priv->dev;
  5569. struct device *device = &dev->pdev->dev;
  5570. if (!HAS_RUNTIME_PM(dev))
  5571. return;
  5572. pm_runtime_set_active(device);
  5573. /*
  5574. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  5575. * requirement.
  5576. */
  5577. if (!intel_enable_rc6(dev)) {
  5578. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  5579. return;
  5580. }
  5581. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  5582. pm_runtime_mark_last_busy(device);
  5583. pm_runtime_use_autosuspend(device);
  5584. pm_runtime_put_autosuspend(device);
  5585. }
  5586. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  5587. {
  5588. struct drm_device *dev = dev_priv->dev;
  5589. struct device *device = &dev->pdev->dev;
  5590. if (!HAS_RUNTIME_PM(dev))
  5591. return;
  5592. if (!intel_enable_rc6(dev))
  5593. return;
  5594. /* Make sure we're not suspended first. */
  5595. pm_runtime_get_sync(device);
  5596. pm_runtime_disable(device);
  5597. }
  5598. /* Set up chip specific power management-related functions */
  5599. void intel_init_pm(struct drm_device *dev)
  5600. {
  5601. struct drm_i915_private *dev_priv = dev->dev_private;
  5602. if (HAS_FBC(dev)) {
  5603. if (INTEL_INFO(dev)->gen >= 7) {
  5604. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5605. dev_priv->display.enable_fbc = gen7_enable_fbc;
  5606. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5607. } else if (INTEL_INFO(dev)->gen >= 5) {
  5608. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5609. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5610. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5611. } else if (IS_GM45(dev)) {
  5612. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5613. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5614. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5615. } else {
  5616. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5617. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5618. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5619. /* This value was pulled out of someone's hat */
  5620. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  5621. }
  5622. }
  5623. /* For cxsr */
  5624. if (IS_PINEVIEW(dev))
  5625. i915_pineview_get_mem_freq(dev);
  5626. else if (IS_GEN5(dev))
  5627. i915_ironlake_get_mem_freq(dev);
  5628. /* For FIFO watermark updates */
  5629. if (HAS_PCH_SPLIT(dev)) {
  5630. ilk_setup_wm_latency(dev);
  5631. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  5632. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  5633. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  5634. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  5635. dev_priv->display.update_wm = ilk_update_wm;
  5636. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  5637. } else {
  5638. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5639. "Disable CxSR\n");
  5640. }
  5641. if (IS_GEN5(dev))
  5642. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  5643. else if (IS_GEN6(dev))
  5644. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  5645. else if (IS_IVYBRIDGE(dev))
  5646. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  5647. else if (IS_HASWELL(dev))
  5648. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  5649. else if (INTEL_INFO(dev)->gen == 8)
  5650. dev_priv->display.init_clock_gating = gen8_init_clock_gating;
  5651. } else if (IS_CHERRYVIEW(dev)) {
  5652. dev_priv->display.update_wm = valleyview_update_wm;
  5653. dev_priv->display.init_clock_gating =
  5654. cherryview_init_clock_gating;
  5655. } else if (IS_VALLEYVIEW(dev)) {
  5656. dev_priv->display.update_wm = valleyview_update_wm;
  5657. dev_priv->display.init_clock_gating =
  5658. valleyview_init_clock_gating;
  5659. } else if (IS_PINEVIEW(dev)) {
  5660. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5661. dev_priv->is_ddr3,
  5662. dev_priv->fsb_freq,
  5663. dev_priv->mem_freq)) {
  5664. DRM_INFO("failed to find known CxSR latency "
  5665. "(found ddr%s fsb freq %d, mem freq %d), "
  5666. "disabling CxSR\n",
  5667. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  5668. dev_priv->fsb_freq, dev_priv->mem_freq);
  5669. /* Disable CxSR and never update its watermark again */
  5670. intel_set_memory_cxsr(dev_priv, false);
  5671. dev_priv->display.update_wm = NULL;
  5672. } else
  5673. dev_priv->display.update_wm = pineview_update_wm;
  5674. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5675. } else if (IS_G4X(dev)) {
  5676. dev_priv->display.update_wm = g4x_update_wm;
  5677. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  5678. } else if (IS_GEN4(dev)) {
  5679. dev_priv->display.update_wm = i965_update_wm;
  5680. if (IS_CRESTLINE(dev))
  5681. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  5682. else if (IS_BROADWATER(dev))
  5683. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  5684. } else if (IS_GEN3(dev)) {
  5685. dev_priv->display.update_wm = i9xx_update_wm;
  5686. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5687. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5688. } else if (IS_GEN2(dev)) {
  5689. if (INTEL_INFO(dev)->num_pipes == 1) {
  5690. dev_priv->display.update_wm = i845_update_wm;
  5691. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5692. } else {
  5693. dev_priv->display.update_wm = i9xx_update_wm;
  5694. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5695. }
  5696. if (IS_I85X(dev) || IS_I865G(dev))
  5697. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5698. else
  5699. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  5700. } else {
  5701. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  5702. }
  5703. }
  5704. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  5705. {
  5706. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5707. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5708. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  5709. return -EAGAIN;
  5710. }
  5711. I915_WRITE(GEN6_PCODE_DATA, *val);
  5712. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5713. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5714. 500)) {
  5715. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  5716. return -ETIMEDOUT;
  5717. }
  5718. *val = I915_READ(GEN6_PCODE_DATA);
  5719. I915_WRITE(GEN6_PCODE_DATA, 0);
  5720. return 0;
  5721. }
  5722. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  5723. {
  5724. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5725. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5726. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  5727. return -EAGAIN;
  5728. }
  5729. I915_WRITE(GEN6_PCODE_DATA, val);
  5730. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5731. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5732. 500)) {
  5733. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  5734. return -ETIMEDOUT;
  5735. }
  5736. I915_WRITE(GEN6_PCODE_DATA, 0);
  5737. return 0;
  5738. }
  5739. static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5740. {
  5741. int div;
  5742. /* 4 x czclk */
  5743. switch (dev_priv->mem_freq) {
  5744. case 800:
  5745. div = 10;
  5746. break;
  5747. case 1066:
  5748. div = 12;
  5749. break;
  5750. case 1333:
  5751. div = 16;
  5752. break;
  5753. default:
  5754. return -1;
  5755. }
  5756. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  5757. }
  5758. static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5759. {
  5760. int mul;
  5761. /* 4 x czclk */
  5762. switch (dev_priv->mem_freq) {
  5763. case 800:
  5764. mul = 10;
  5765. break;
  5766. case 1066:
  5767. mul = 12;
  5768. break;
  5769. case 1333:
  5770. mul = 16;
  5771. break;
  5772. default:
  5773. return -1;
  5774. }
  5775. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  5776. }
  5777. static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5778. {
  5779. int div, freq;
  5780. switch (dev_priv->rps.cz_freq) {
  5781. case 200:
  5782. div = 5;
  5783. break;
  5784. case 267:
  5785. div = 6;
  5786. break;
  5787. case 320:
  5788. case 333:
  5789. case 400:
  5790. div = 8;
  5791. break;
  5792. default:
  5793. return -1;
  5794. }
  5795. freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
  5796. return freq;
  5797. }
  5798. static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5799. {
  5800. int mul, opcode;
  5801. switch (dev_priv->rps.cz_freq) {
  5802. case 200:
  5803. mul = 5;
  5804. break;
  5805. case 267:
  5806. mul = 6;
  5807. break;
  5808. case 320:
  5809. case 333:
  5810. case 400:
  5811. mul = 8;
  5812. break;
  5813. default:
  5814. return -1;
  5815. }
  5816. opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
  5817. return opcode;
  5818. }
  5819. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5820. {
  5821. int ret = -1;
  5822. if (IS_CHERRYVIEW(dev_priv->dev))
  5823. ret = chv_gpu_freq(dev_priv, val);
  5824. else if (IS_VALLEYVIEW(dev_priv->dev))
  5825. ret = byt_gpu_freq(dev_priv, val);
  5826. return ret;
  5827. }
  5828. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5829. {
  5830. int ret = -1;
  5831. if (IS_CHERRYVIEW(dev_priv->dev))
  5832. ret = chv_freq_opcode(dev_priv, val);
  5833. else if (IS_VALLEYVIEW(dev_priv->dev))
  5834. ret = byt_freq_opcode(dev_priv, val);
  5835. return ret;
  5836. }
  5837. void intel_pm_setup(struct drm_device *dev)
  5838. {
  5839. struct drm_i915_private *dev_priv = dev->dev_private;
  5840. mutex_init(&dev_priv->rps.hw_lock);
  5841. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  5842. intel_gen6_powersave_work);
  5843. dev_priv->pm.suspended = false;
  5844. dev_priv->pm._irqs_disabled = false;
  5845. }