phy-j721e-wiz.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * Wrapper driver for SERDES used in J721E
  4. *
  5. * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com/
  6. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  7. */
  8. #include <dt-bindings/phy/phy.h>
  9. #include <linux/clk.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/gpio.h>
  12. #include <linux/gpio/consumer.h>
  13. #include <linux/io.h>
  14. #include <linux/module.h>
  15. #include <linux/mux/consumer.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/reset-controller.h>
  22. #define WIZ_SERDES_CTRL 0x404
  23. #define WIZ_SERDES_TOP_CTRL 0x408
  24. #define WIZ_SERDES_RST 0x40c
  25. #define WIZ_SERDES_TYPEC 0x410
  26. #define WIZ_LANECTL(n) (0x480 + (0x40 * (n)))
  27. #define WIZ_MAX_LANES 4
  28. #define WIZ_MUX_NUM_CLOCKS 3
  29. #define WIZ_DIV_NUM_CLOCKS_16G 2
  30. #define WIZ_DIV_NUM_CLOCKS_10G 1
  31. #define WIZ_SERDES_TYPEC_LN10_SWAP BIT(30)
  32. enum wiz_lane_standard_mode {
  33. LANE_MODE_GEN1,
  34. LANE_MODE_GEN2,
  35. LANE_MODE_GEN3,
  36. LANE_MODE_GEN4,
  37. };
  38. enum wiz_refclk_mux_sel {
  39. PLL0_REFCLK,
  40. PLL1_REFCLK,
  41. REFCLK_DIG,
  42. };
  43. enum wiz_refclk_div_sel {
  44. CMN_REFCLK,
  45. CMN_REFCLK1,
  46. };
  47. static const struct reg_field por_en = REG_FIELD(WIZ_SERDES_CTRL, 31, 31);
  48. static const struct reg_field phy_reset_n = REG_FIELD(WIZ_SERDES_RST, 31, 31);
  49. static const struct reg_field pll1_refclk_mux_sel =
  50. REG_FIELD(WIZ_SERDES_RST, 29, 29);
  51. static const struct reg_field pll0_refclk_mux_sel =
  52. REG_FIELD(WIZ_SERDES_RST, 28, 28);
  53. static const struct reg_field refclk_dig_sel_16g =
  54. REG_FIELD(WIZ_SERDES_RST, 24, 25);
  55. static const struct reg_field refclk_dig_sel_10g =
  56. REG_FIELD(WIZ_SERDES_RST, 24, 24);
  57. static const struct reg_field pma_cmn_refclk_int_mode =
  58. REG_FIELD(WIZ_SERDES_TOP_CTRL, 28, 29);
  59. static const struct reg_field pma_cmn_refclk_mode =
  60. REG_FIELD(WIZ_SERDES_TOP_CTRL, 30, 31);
  61. static const struct reg_field pma_cmn_refclk_dig_div =
  62. REG_FIELD(WIZ_SERDES_TOP_CTRL, 26, 27);
  63. static const struct reg_field pma_cmn_refclk1_dig_div =
  64. REG_FIELD(WIZ_SERDES_TOP_CTRL, 24, 25);
  65. static const struct reg_field p_enable[WIZ_MAX_LANES] = {
  66. REG_FIELD(WIZ_LANECTL(0), 30, 31),
  67. REG_FIELD(WIZ_LANECTL(1), 30, 31),
  68. REG_FIELD(WIZ_LANECTL(2), 30, 31),
  69. REG_FIELD(WIZ_LANECTL(3), 30, 31),
  70. };
  71. static const struct reg_field p_align[WIZ_MAX_LANES] = {
  72. REG_FIELD(WIZ_LANECTL(0), 29, 29),
  73. REG_FIELD(WIZ_LANECTL(1), 29, 29),
  74. REG_FIELD(WIZ_LANECTL(2), 29, 29),
  75. REG_FIELD(WIZ_LANECTL(3), 29, 29),
  76. };
  77. static const struct reg_field p_raw_auto_start[WIZ_MAX_LANES] = {
  78. REG_FIELD(WIZ_LANECTL(0), 28, 28),
  79. REG_FIELD(WIZ_LANECTL(1), 28, 28),
  80. REG_FIELD(WIZ_LANECTL(2), 28, 28),
  81. REG_FIELD(WIZ_LANECTL(3), 28, 28),
  82. };
  83. static const struct reg_field p_standard_mode[WIZ_MAX_LANES] = {
  84. REG_FIELD(WIZ_LANECTL(0), 24, 25),
  85. REG_FIELD(WIZ_LANECTL(1), 24, 25),
  86. REG_FIELD(WIZ_LANECTL(2), 24, 25),
  87. REG_FIELD(WIZ_LANECTL(3), 24, 25),
  88. };
  89. struct wiz_clk_mux {
  90. struct clk_hw hw;
  91. struct regmap_field *field;
  92. u32 *table;
  93. struct clk_init_data clk_data;
  94. };
  95. #define to_wiz_clk_mux(_hw) container_of(_hw, struct wiz_clk_mux, hw)
  96. struct wiz_clk_divider {
  97. struct clk_hw hw;
  98. struct regmap_field *field;
  99. struct clk_div_table *table;
  100. struct clk_init_data clk_data;
  101. };
  102. #define to_wiz_clk_div(_hw) container_of(_hw, struct wiz_clk_divider, hw)
  103. struct wiz_clk_mux_sel {
  104. struct regmap_field *field;
  105. u32 table[4];
  106. const char *node_name;
  107. };
  108. struct wiz_clk_div_sel {
  109. struct regmap_field *field;
  110. struct clk_div_table *table;
  111. const char *node_name;
  112. };
  113. static struct wiz_clk_mux_sel clk_mux_sel_16g[] = {
  114. {
  115. /*
  116. * Mux value to be configured for each of the input clocks
  117. * in the order populated in device tree
  118. */
  119. .table = { 1, 0 },
  120. .node_name = "pll0_refclk",
  121. },
  122. {
  123. .table = { 1, 0 },
  124. .node_name = "pll1_refclk",
  125. },
  126. {
  127. .table = { 1, 3, 0, 2 },
  128. .node_name = "refclk_dig",
  129. },
  130. };
  131. static struct wiz_clk_mux_sel clk_mux_sel_10g[] = {
  132. {
  133. /*
  134. * Mux value to be configured for each of the input clocks
  135. * in the order populated in device tree
  136. */
  137. .table = { 1, 0 },
  138. .node_name = "pll0_refclk",
  139. },
  140. {
  141. .table = { 1, 0 },
  142. .node_name = "pll1_refclk",
  143. },
  144. {
  145. .table = { 1, 0 },
  146. .node_name = "refclk_dig",
  147. },
  148. };
  149. static struct clk_div_table clk_div_table[] = {
  150. { .val = 0, .div = 1, },
  151. { .val = 1, .div = 2, },
  152. { .val = 2, .div = 4, },
  153. { .val = 3, .div = 8, },
  154. };
  155. static struct wiz_clk_div_sel clk_div_sel[] = {
  156. {
  157. .table = clk_div_table,
  158. .node_name = "cmn_refclk",
  159. },
  160. {
  161. .table = clk_div_table,
  162. .node_name = "cmn_refclk1",
  163. },
  164. };
  165. enum wiz_type {
  166. J721E_WIZ_16G,
  167. J721E_WIZ_10G,
  168. };
  169. struct wiz {
  170. struct regmap *regmap;
  171. struct wiz_clk_mux_sel *clk_mux_sel;
  172. struct wiz_clk_div_sel *clk_div_sel;
  173. unsigned int clk_div_sel_num;
  174. struct regmap_field *por_en;
  175. struct regmap_field *phy_reset_n;
  176. struct regmap_field *p_enable[WIZ_MAX_LANES];
  177. struct regmap_field *p_align[WIZ_MAX_LANES];
  178. struct regmap_field *p_raw_auto_start[WIZ_MAX_LANES];
  179. struct regmap_field *p_standard_mode[WIZ_MAX_LANES];
  180. struct regmap_field *pma_cmn_refclk_int_mode;
  181. struct regmap_field *pma_cmn_refclk_mode;
  182. struct regmap_field *pma_cmn_refclk_dig_div;
  183. struct regmap_field *pma_cmn_refclk1_dig_div;
  184. struct device *dev;
  185. u32 num_lanes;
  186. struct platform_device *serdes_pdev;
  187. struct reset_controller_dev wiz_phy_reset_dev;
  188. struct gpio_desc *gpio_typec_dir;
  189. int typec_dir_delay;
  190. bool used_for_dp;
  191. enum wiz_type type;
  192. };
  193. static int wiz_reset(struct wiz *wiz)
  194. {
  195. int ret;
  196. ret = regmap_field_write(wiz->por_en, 0x1);
  197. if (ret)
  198. return ret;
  199. mdelay(1);
  200. ret = regmap_field_write(wiz->por_en, 0x0);
  201. if (ret)
  202. return ret;
  203. return 0;
  204. }
  205. static int wiz_mode_select(struct wiz *wiz)
  206. {
  207. u32 num_lanes = wiz->num_lanes;
  208. int ret;
  209. int i;
  210. for (i = 0; i < num_lanes; i++) {
  211. ret = regmap_field_write(wiz->p_standard_mode[i],
  212. LANE_MODE_GEN4);
  213. if (ret)
  214. return ret;
  215. }
  216. return 0;
  217. }
  218. static int wiz_init_raw_interface(struct wiz *wiz, bool enable)
  219. {
  220. u32 num_lanes = wiz->num_lanes;
  221. int i;
  222. int ret;
  223. for (i = 0; i < num_lanes; i++) {
  224. ret = regmap_field_write(wiz->p_align[i], enable);
  225. if (ret)
  226. return ret;
  227. ret = regmap_field_write(wiz->p_raw_auto_start[i], enable);
  228. if (ret)
  229. return ret;
  230. }
  231. return 0;
  232. }
  233. static int wiz_init(struct wiz *wiz)
  234. {
  235. struct device *dev = wiz->dev;
  236. int ret;
  237. ret = wiz_reset(wiz);
  238. if (ret) {
  239. dev_err(dev, "WIZ reset failed\n");
  240. return ret;
  241. }
  242. ret = wiz_mode_select(wiz);
  243. if (ret) {
  244. dev_err(dev, "WIZ mode select failed\n");
  245. return ret;
  246. }
  247. ret = wiz_init_raw_interface(wiz, true);
  248. if (ret) {
  249. dev_err(dev, "WIZ interface initialization failed\n");
  250. return ret;
  251. }
  252. /* INIT HACK to get DP working. Values from Brian */
  253. if (wiz->used_for_dp) {
  254. regmap_write(wiz->regmap, 0x408, 0x30000000);
  255. regmap_write(wiz->regmap, 0x40c, 0x39000000);
  256. regmap_write(wiz->regmap, 0x480, 0x70000000);
  257. regmap_write(wiz->regmap, 0x4c0, 0x80000000);
  258. regmap_write(wiz->regmap, 0x500, 0x80000000);
  259. regmap_write(wiz->regmap, 0x540, 0x80000000);
  260. regmap_write(wiz->regmap, 0x484, 0x10001);
  261. regmap_write(wiz->regmap, 0x4c4, 0x10001);
  262. regmap_write(wiz->regmap, 0x504, 0x10001);
  263. regmap_write(wiz->regmap, 0x544, 0x10001);
  264. regmap_write(wiz->regmap, 0x5FC, 0x00000);
  265. }
  266. return 0;
  267. }
  268. static int wiz_regfield_init(struct wiz *wiz)
  269. {
  270. struct wiz_clk_mux_sel *clk_mux_sel;
  271. struct wiz_clk_div_sel *clk_div_sel;
  272. struct regmap *regmap = wiz->regmap;
  273. int num_lanes = wiz->num_lanes;
  274. struct device *dev = wiz->dev;
  275. int i;
  276. wiz->por_en = devm_regmap_field_alloc(dev, regmap, por_en);
  277. if (IS_ERR(wiz->por_en)) {
  278. dev_err(dev, "POR_EN reg field init failed\n");
  279. return PTR_ERR(wiz->por_en);
  280. }
  281. wiz->phy_reset_n = devm_regmap_field_alloc(dev, regmap,
  282. phy_reset_n);
  283. if (IS_ERR(wiz->phy_reset_n)) {
  284. dev_err(dev, "PHY_RESET_N reg field init failed\n");
  285. return PTR_ERR(wiz->phy_reset_n);
  286. }
  287. wiz->pma_cmn_refclk_int_mode =
  288. devm_regmap_field_alloc(dev, regmap, pma_cmn_refclk_int_mode);
  289. if (IS_ERR(wiz->pma_cmn_refclk_int_mode)) {
  290. dev_err(dev, "PMA_CMN_REFCLK_INT_MODE reg field init failed\n");
  291. return PTR_ERR(wiz->pma_cmn_refclk_int_mode);
  292. }
  293. wiz->pma_cmn_refclk_mode =
  294. devm_regmap_field_alloc(dev, regmap, pma_cmn_refclk_mode);
  295. if (IS_ERR(wiz->pma_cmn_refclk_mode)) {
  296. dev_err(dev, "PMA_CMN_REFCLK_MODE reg field init failed\n");
  297. return PTR_ERR(wiz->pma_cmn_refclk_mode);
  298. }
  299. clk_div_sel = &wiz->clk_div_sel[CMN_REFCLK];
  300. clk_div_sel->field = devm_regmap_field_alloc(dev, regmap,
  301. pma_cmn_refclk_dig_div);
  302. if (IS_ERR(clk_div_sel->field)) {
  303. dev_err(dev, "PMA_CMN_REFCLK_DIG_DIV reg field init failed\n");
  304. return PTR_ERR(clk_div_sel->field);
  305. }
  306. if (wiz->type == J721E_WIZ_16G) {
  307. clk_div_sel = &wiz->clk_div_sel[CMN_REFCLK1];
  308. clk_div_sel->field = devm_regmap_field_alloc(dev, regmap,
  309. pma_cmn_refclk1_dig_div);
  310. if (IS_ERR(clk_div_sel->field)) {
  311. dev_err(dev, "PMA_CMN_REFCLK1_DIG_DIV reg field init failed\n");
  312. return PTR_ERR(clk_div_sel->field);
  313. }
  314. }
  315. clk_mux_sel = &wiz->clk_mux_sel[PLL0_REFCLK];
  316. clk_mux_sel->field = devm_regmap_field_alloc(dev, regmap,
  317. pll0_refclk_mux_sel);
  318. if (IS_ERR(clk_mux_sel->field)) {
  319. dev_err(dev, "PLL0_REFCLK_SEL reg field init failed\n");
  320. return PTR_ERR(clk_mux_sel->field);
  321. }
  322. clk_mux_sel = &wiz->clk_mux_sel[PLL1_REFCLK];
  323. clk_mux_sel->field = devm_regmap_field_alloc(dev, regmap,
  324. pll1_refclk_mux_sel);
  325. if (IS_ERR(clk_mux_sel->field)) {
  326. dev_err(dev, "PLL1_REFCLK_SEL reg field init failed\n");
  327. return PTR_ERR(clk_mux_sel->field);
  328. }
  329. clk_mux_sel = &wiz->clk_mux_sel[REFCLK_DIG];
  330. if (wiz->type == J721E_WIZ_10G)
  331. clk_mux_sel->field =
  332. devm_regmap_field_alloc(dev, regmap,
  333. refclk_dig_sel_10g);
  334. else
  335. clk_mux_sel->field =
  336. devm_regmap_field_alloc(dev, regmap,
  337. refclk_dig_sel_16g);
  338. if (IS_ERR(clk_mux_sel->field)) {
  339. dev_err(dev, "REFCLK_DIG_SEL reg field init failed\n");
  340. return PTR_ERR(clk_mux_sel->field);
  341. }
  342. for (i = 0; i < num_lanes; i++) {
  343. wiz->p_enable[i] = devm_regmap_field_alloc(dev, regmap,
  344. p_enable[i]);
  345. if (IS_ERR(wiz->p_enable[i])) {
  346. dev_err(dev, "P%d_ENABLE reg field init failed\n", i);
  347. return PTR_ERR(wiz->p_enable[i]);
  348. }
  349. wiz->p_align[i] = devm_regmap_field_alloc(dev, regmap,
  350. p_align[i]);
  351. if (IS_ERR(wiz->p_align[i])) {
  352. dev_err(dev, "P%d_ALIGN reg field init failed\n", i);
  353. return PTR_ERR(wiz->p_align[i]);
  354. }
  355. wiz->p_raw_auto_start[i] =
  356. devm_regmap_field_alloc(dev, regmap, p_raw_auto_start[i]);
  357. if (IS_ERR(wiz->p_raw_auto_start[i])) {
  358. dev_err(dev, "P%d_RAW_AUTO_START reg field init fail\n",
  359. i);
  360. return PTR_ERR(wiz->p_raw_auto_start[i]);
  361. }
  362. wiz->p_standard_mode[i] =
  363. devm_regmap_field_alloc(dev, regmap, p_standard_mode[i]);
  364. if (IS_ERR(wiz->p_standard_mode[i])) {
  365. dev_err(dev, "P%d_STANDARD_MODE reg field init fail\n",
  366. i);
  367. return PTR_ERR(wiz->p_standard_mode[i]);
  368. }
  369. }
  370. return 0;
  371. }
  372. static u8 wiz_clk_mux_get_parent(struct clk_hw *hw)
  373. {
  374. struct wiz_clk_mux *mux = to_wiz_clk_mux(hw);
  375. struct regmap_field *field = mux->field;
  376. unsigned int val;
  377. regmap_field_read(field, &val);
  378. return clk_mux_val_to_index(hw, mux->table, 0, val);
  379. }
  380. static int wiz_clk_mux_set_parent(struct clk_hw *hw, u8 index)
  381. {
  382. struct wiz_clk_mux *mux = to_wiz_clk_mux(hw);
  383. struct regmap_field *field = mux->field;
  384. int val;
  385. val = mux->table[index];
  386. return regmap_field_write(field, val);
  387. }
  388. static const struct clk_ops wiz_clk_mux_ops = {
  389. .set_parent = wiz_clk_mux_set_parent,
  390. .get_parent = wiz_clk_mux_get_parent,
  391. };
  392. static int wiz_mux_clk_register(struct wiz *wiz, struct device_node *node,
  393. struct regmap_field *field, u32 *table)
  394. {
  395. struct device *dev = wiz->dev;
  396. struct clk_init_data *init;
  397. const char **parent_names;
  398. unsigned int num_parents;
  399. struct wiz_clk_mux *mux;
  400. const char *clk_name;
  401. struct clk *clk;
  402. int ret;
  403. mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
  404. if (!mux)
  405. return -ENOMEM;
  406. num_parents = of_clk_get_parent_count(node);
  407. if (num_parents < 2) {
  408. dev_err(dev, "SERDES clock must have parents\n");
  409. return -EINVAL;
  410. }
  411. parent_names = devm_kzalloc(dev, (sizeof(char *) * num_parents),
  412. GFP_KERNEL);
  413. if (!parent_names)
  414. return -ENOMEM;
  415. of_clk_parent_fill(node, parent_names, num_parents);
  416. ret = of_property_read_string(node, "clock-output-names", &clk_name);
  417. if (ret) {
  418. dev_err(dev, "Unable to read clock-output-names DT property\n");
  419. return ret;
  420. }
  421. init = &mux->clk_data;
  422. init->ops = &wiz_clk_mux_ops;
  423. init->flags = CLK_SET_RATE_NO_REPARENT;
  424. init->parent_names = parent_names;
  425. init->num_parents = num_parents;
  426. init->name = clk_name;
  427. mux->field = field;
  428. mux->table = table;
  429. mux->hw.init = init;
  430. clk = devm_clk_register(dev, &mux->hw);
  431. if (IS_ERR(clk))
  432. return PTR_ERR(clk);
  433. ret = of_clk_add_provider(node, of_clk_src_simple_get, clk);
  434. if (ret)
  435. dev_err(dev, "Failed to add clock provider: %s\n", clk_name);
  436. return ret;
  437. }
  438. static unsigned long wiz_clk_div_recalc_rate(struct clk_hw *hw,
  439. unsigned long parent_rate)
  440. {
  441. struct wiz_clk_divider *div = to_wiz_clk_div(hw);
  442. struct regmap_field *field = div->field;
  443. int val;
  444. regmap_field_read(field, &val);
  445. return divider_recalc_rate(hw, parent_rate, val, div->table, 0x0, 2);
  446. }
  447. static long wiz_clk_div_round_rate(struct clk_hw *hw, unsigned long rate,
  448. unsigned long *prate)
  449. {
  450. struct wiz_clk_divider *div = to_wiz_clk_div(hw);
  451. return divider_round_rate(hw, rate, prate, div->table, 2, 0x0);
  452. }
  453. static int wiz_clk_div_set_rate(struct clk_hw *hw, unsigned long rate,
  454. unsigned long parent_rate)
  455. {
  456. struct wiz_clk_divider *div = to_wiz_clk_div(hw);
  457. struct regmap_field *field = div->field;
  458. int val;
  459. val = divider_get_val(rate, parent_rate, div->table, 2, 0x0);
  460. if (val < 0)
  461. return val;
  462. return regmap_field_write(field, val);
  463. }
  464. static const struct clk_ops wiz_clk_div_ops = {
  465. .recalc_rate = wiz_clk_div_recalc_rate,
  466. .round_rate = wiz_clk_div_round_rate,
  467. .set_rate = wiz_clk_div_set_rate,
  468. };
  469. static int wiz_div_clk_register(struct wiz *wiz, struct device_node *node,
  470. struct regmap_field *field,
  471. struct clk_div_table *table)
  472. {
  473. struct device *dev = wiz->dev;
  474. struct wiz_clk_divider *div;
  475. struct clk_init_data *init;
  476. const char **parent_names;
  477. const char *clk_name;
  478. struct clk *clk;
  479. int ret;
  480. div = devm_kzalloc(dev, sizeof(*div), GFP_KERNEL);
  481. if (!div)
  482. return -ENOMEM;
  483. ret = of_property_read_string(node, "clock-output-names", &clk_name);
  484. if (ret) {
  485. dev_err(dev, "Unable to read clock-output-names DT property\n");
  486. return ret;
  487. }
  488. parent_names = devm_kzalloc(dev, sizeof(char *), GFP_KERNEL);
  489. if (!parent_names)
  490. return -ENOMEM;
  491. of_clk_parent_fill(node, parent_names, 1);
  492. init = &div->clk_data;
  493. init->ops = &wiz_clk_div_ops;
  494. init->flags = 0;
  495. init->parent_names = parent_names;
  496. init->num_parents = 1;
  497. init->name = clk_name;
  498. div->field = field;
  499. div->table = table;
  500. div->hw.init = init;
  501. clk = devm_clk_register(dev, &div->hw);
  502. if (IS_ERR(clk))
  503. return PTR_ERR(clk);
  504. ret = of_clk_add_provider(node, of_clk_src_simple_get, clk);
  505. if (ret)
  506. dev_err(dev, "Failed to add clock provider: %s\n", clk_name);
  507. return ret;
  508. }
  509. static void wiz_clock_cleanup(struct wiz *wiz, struct device_node *node)
  510. {
  511. struct wiz_clk_mux_sel *clk_mux_sel = wiz->clk_mux_sel;
  512. struct device_node *clk_node;
  513. int i;
  514. for (i = 0; i < WIZ_MUX_NUM_CLOCKS; i++) {
  515. clk_node = of_get_child_by_name(node, clk_mux_sel[i].node_name);
  516. of_clk_del_provider(clk_node);
  517. of_node_put(clk_node);
  518. }
  519. }
  520. static int wiz_clock_init(struct wiz *wiz, struct device_node *node)
  521. {
  522. struct wiz_clk_mux_sel *clk_mux_sel = wiz->clk_mux_sel;
  523. struct device *dev = wiz->dev;
  524. struct device_node *clk_node;
  525. const char *node_name;
  526. unsigned long rate;
  527. struct clk *clk;
  528. int ret;
  529. int i;
  530. clk = devm_clk_get(dev, "core_ref_clk");
  531. if (IS_ERR(clk)) {
  532. dev_err(dev, "core_ref_clk clock not found\n");
  533. ret = PTR_ERR(clk);
  534. return ret;
  535. }
  536. rate = clk_get_rate(clk);
  537. if (rate >= 100000000)
  538. regmap_field_write(wiz->pma_cmn_refclk_int_mode, 0x1);
  539. else
  540. regmap_field_write(wiz->pma_cmn_refclk_int_mode, 0x3);
  541. clk = devm_clk_get(dev, "ext_ref_clk");
  542. if (IS_ERR(clk)) {
  543. dev_err(dev, "ext_ref_clk clock not found\n");
  544. ret = PTR_ERR(clk);
  545. return ret;
  546. }
  547. rate = clk_get_rate(clk);
  548. if (rate >= 100000000)
  549. regmap_field_write(wiz->pma_cmn_refclk_mode, 0x0);
  550. else
  551. regmap_field_write(wiz->pma_cmn_refclk_mode, 0x2);
  552. for (i = 0; i < WIZ_MUX_NUM_CLOCKS; i++) {
  553. node_name = clk_mux_sel[i].node_name;
  554. clk_node = of_get_child_by_name(node, node_name);
  555. if (!clk_node) {
  556. dev_err(dev, "Unable to get %s node\n", node_name);
  557. ret = -EINVAL;
  558. goto err;
  559. }
  560. ret = wiz_mux_clk_register(wiz, clk_node, clk_mux_sel[i].field,
  561. clk_mux_sel[i].table);
  562. if (ret) {
  563. dev_err(dev, "Failed to register %s clock\n",
  564. node_name);
  565. of_node_put(clk_node);
  566. goto err;
  567. }
  568. of_node_put(clk_node);
  569. }
  570. for (i = 0; i < wiz->clk_div_sel_num; i++) {
  571. node_name = clk_div_sel[i].node_name;
  572. clk_node = of_get_child_by_name(node, node_name);
  573. if (!clk_node) {
  574. dev_err(dev, "Unable to get %s node\n", node_name);
  575. ret = -EINVAL;
  576. goto err;
  577. }
  578. ret = wiz_div_clk_register(wiz, clk_node, clk_div_sel[i].field,
  579. clk_div_sel[i].table);
  580. if (ret) {
  581. dev_err(dev, "Failed to register %s clock\n",
  582. node_name);
  583. of_node_put(clk_node);
  584. goto err;
  585. }
  586. of_node_put(clk_node);
  587. }
  588. return 0;
  589. err:
  590. wiz_clock_cleanup(wiz, node);
  591. return ret;
  592. }
  593. static int wiz_phy_reset_assert(struct reset_controller_dev *rcdev,
  594. unsigned long id)
  595. {
  596. struct device *dev = rcdev->dev;
  597. struct wiz *wiz = dev_get_drvdata(dev);
  598. int ret = 0;
  599. if (id == 0) {
  600. ret = regmap_field_write(wiz->phy_reset_n, false);
  601. return ret;
  602. }
  603. ret = regmap_field_write(wiz->p_enable[id - 1], false);
  604. return ret;
  605. }
  606. static int wiz_phy_reset_deassert(struct reset_controller_dev *rcdev,
  607. unsigned long id)
  608. {
  609. struct device *dev = rcdev->dev;
  610. struct wiz *wiz = dev_get_drvdata(dev);
  611. int ret;
  612. /* if typec-dir gpio was specified, set LN10 SWAP bit based on that */
  613. if (id == 0 && wiz->gpio_typec_dir) {
  614. if (wiz->typec_dir_delay)
  615. msleep_interruptible(wiz->typec_dir_delay);
  616. if (gpiod_get_value_cansleep(wiz->gpio_typec_dir)) {
  617. regmap_update_bits(wiz->regmap, WIZ_SERDES_TYPEC,
  618. WIZ_SERDES_TYPEC_LN10_SWAP,
  619. WIZ_SERDES_TYPEC_LN10_SWAP);
  620. } else {
  621. regmap_update_bits(wiz->regmap, WIZ_SERDES_TYPEC,
  622. WIZ_SERDES_TYPEC_LN10_SWAP, 0);
  623. }
  624. }
  625. if (id == 0) {
  626. ret = regmap_field_write(wiz->phy_reset_n, true);
  627. return ret;
  628. }
  629. ret = regmap_field_write(wiz->p_enable[id - 1], true);
  630. return ret;
  631. }
  632. static const struct reset_control_ops wiz_phy_reset_ops = {
  633. .assert = wiz_phy_reset_assert,
  634. .deassert = wiz_phy_reset_deassert,
  635. };
  636. static struct regmap_config wiz_regmap_config = {
  637. .reg_bits = 32,
  638. .val_bits = 32,
  639. .reg_stride = 4,
  640. .fast_io = true,
  641. };
  642. static const struct of_device_id wiz_id_table[] = {
  643. {
  644. .compatible = "ti,j721e-wiz-16g", .data = (void *) J721E_WIZ_16G
  645. },
  646. {
  647. .compatible = "ti,j721e-wiz-10g", .data = (void *) J721E_WIZ_10G
  648. },
  649. {}
  650. };
  651. MODULE_DEVICE_TABLE(of, wiz_id_table);
  652. static void wiz_check_dp_usage(struct wiz *wiz, struct device_node *child_node)
  653. {
  654. const char *compat;
  655. if (of_property_read_string(child_node, "compatible", &compat) == 0)
  656. wiz->used_for_dp = !strcmp("cdns,torrent-phy", compat);
  657. }
  658. static int wiz_probe(struct platform_device *pdev)
  659. {
  660. struct reset_controller_dev *phy_reset_dev;
  661. struct device *dev = &pdev->dev;
  662. struct device_node *node = dev->of_node;
  663. struct platform_device *serdes_pdev;
  664. struct device_node *child_node;
  665. struct regmap *regmap;
  666. struct resource res;
  667. void __iomem *base;
  668. struct wiz *wiz;
  669. u32 num_lanes;
  670. int ret;
  671. wiz = devm_kzalloc(dev, sizeof(*wiz), GFP_KERNEL);
  672. if (!wiz)
  673. return -ENOMEM;
  674. wiz->type = (enum wiz_type) of_device_get_match_data(dev);
  675. child_node = of_get_child_by_name(node, "serdes");
  676. if (!child_node) {
  677. dev_err(dev, "Failed to get SERDES child DT node\n");
  678. return -ENODEV;
  679. }
  680. ret = of_address_to_resource(child_node, 0, &res);
  681. if (ret) {
  682. dev_err(dev, "Failed to get memory resource\n");
  683. goto err_addr_to_resource;
  684. }
  685. base = devm_ioremap(dev, res.start, resource_size(&res));
  686. if (IS_ERR(base))
  687. goto err_addr_to_resource;
  688. regmap = devm_regmap_init_mmio(dev, base, &wiz_regmap_config);
  689. if (IS_ERR(regmap)) {
  690. dev_err(dev, "Failed to initialize regmap\n");
  691. ret = PTR_ERR(regmap);
  692. goto err_addr_to_resource;
  693. }
  694. ret = of_property_read_u32(node, "num-lanes", &num_lanes);
  695. if (ret) {
  696. dev_err(dev, "Failed to read num-lanes property\n");
  697. goto err_addr_to_resource;
  698. }
  699. if (num_lanes > WIZ_MAX_LANES) {
  700. dev_err(dev, "Cannot support %d lanes\n", num_lanes);
  701. goto err_addr_to_resource;
  702. }
  703. wiz->gpio_typec_dir = devm_gpiod_get_optional(dev, "typec-dir",
  704. GPIOD_IN);
  705. if (IS_ERR(wiz->gpio_typec_dir)) {
  706. ret = PTR_ERR(wiz->gpio_typec_dir);
  707. if (ret != -EPROBE_DEFER)
  708. dev_err(dev, "Failed to request typec-dir gpio: %d\n", ret);
  709. goto err_addr_to_resource;
  710. }
  711. if (wiz->gpio_typec_dir) {
  712. ret = of_property_read_u32(node, "typec-dir-debounce",
  713. &wiz->typec_dir_delay);
  714. if (ret && ret != -EINVAL) {
  715. dev_err(dev, "Invalid typec-dir-debounce property\n");
  716. goto err_addr_to_resource;
  717. }
  718. }
  719. wiz->dev = dev;
  720. wiz->regmap = regmap;
  721. wiz->num_lanes = num_lanes;
  722. if (wiz->type == J721E_WIZ_10G)
  723. wiz->clk_mux_sel = clk_mux_sel_10g;
  724. else
  725. wiz->clk_mux_sel = clk_mux_sel_16g;
  726. wiz->clk_div_sel = clk_div_sel;
  727. if (wiz->type == J721E_WIZ_10G)
  728. wiz->clk_div_sel_num = WIZ_DIV_NUM_CLOCKS_10G;
  729. else
  730. wiz->clk_div_sel_num = WIZ_DIV_NUM_CLOCKS_16G;
  731. platform_set_drvdata(pdev, wiz);
  732. ret = wiz_regfield_init(wiz);
  733. if (ret) {
  734. dev_err(dev, "Failed to initialize regfields\n");
  735. goto err_addr_to_resource;
  736. }
  737. phy_reset_dev = &wiz->wiz_phy_reset_dev;
  738. phy_reset_dev->dev = dev;
  739. phy_reset_dev->ops = &wiz_phy_reset_ops,
  740. phy_reset_dev->owner = THIS_MODULE,
  741. phy_reset_dev->of_node = node;
  742. /* Reset for each of the lane and one for the entire SERDES */
  743. phy_reset_dev->nr_resets = num_lanes + 1;
  744. ret = devm_reset_controller_register(dev, phy_reset_dev);
  745. if (ret < 0) {
  746. dev_warn(dev, "Failed to register reset controller\n");
  747. goto err_addr_to_resource;
  748. }
  749. pm_runtime_enable(dev);
  750. ret = pm_runtime_get_sync(dev);
  751. if (ret < 0) {
  752. dev_err(dev, "pm_runtime_get_sync failed\n");
  753. goto err_get_sync;
  754. }
  755. ret = wiz_clock_init(wiz, node);
  756. if (ret < 0) {
  757. dev_warn(dev, "Failed to initialize clocks\n");
  758. goto err_get_sync;
  759. }
  760. serdes_pdev = of_platform_device_create(child_node, NULL, dev);
  761. if (!serdes_pdev) {
  762. dev_WARN(dev, "Unable to create SERDES platform device\n");
  763. goto err_pdev_create;
  764. }
  765. wiz->serdes_pdev = serdes_pdev;
  766. wiz_check_dp_usage(wiz, child_node);
  767. ret = wiz_init(wiz);
  768. if (ret) {
  769. dev_err(dev, "WIZ initialization failed\n");
  770. goto err_wiz_init;
  771. }
  772. of_node_put(child_node);
  773. return 0;
  774. err_wiz_init:
  775. of_platform_device_destroy(&serdes_pdev->dev, NULL);
  776. err_pdev_create:
  777. wiz_clock_cleanup(wiz, node);
  778. err_get_sync:
  779. pm_runtime_put(dev);
  780. pm_runtime_disable(dev);
  781. err_addr_to_resource:
  782. of_node_put(child_node);
  783. return ret;
  784. }
  785. static int wiz_remove(struct platform_device *pdev)
  786. {
  787. struct device *dev = &pdev->dev;
  788. struct device_node *node = dev->of_node;
  789. struct platform_device *serdes_pdev;
  790. struct wiz *wiz;
  791. wiz = dev_get_drvdata(dev);
  792. serdes_pdev = wiz->serdes_pdev;
  793. of_platform_device_destroy(&serdes_pdev->dev, NULL);
  794. wiz_clock_cleanup(wiz, node);
  795. pm_runtime_put(dev);
  796. pm_runtime_disable(dev);
  797. return 0;
  798. }
  799. static struct platform_driver wiz_driver = {
  800. .probe = wiz_probe,
  801. .remove = wiz_remove,
  802. .driver = {
  803. .name = "wiz",
  804. .of_match_table = wiz_id_table,
  805. },
  806. };
  807. module_platform_driver(wiz_driver);
  808. MODULE_AUTHOR("Texas Instruments Inc.");
  809. MODULE_DESCRIPTION("TI J721E WIZ driver");
  810. MODULE_LICENSE("GPL v2");