pci.c 142 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/kernel.h>
  11. #include <linux/delay.h>
  12. #include <linux/dmi.h>
  13. #include <linux/init.h>
  14. #include <linux/of.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/pci.h>
  17. #include <linux/pm.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/string.h>
  22. #include <linux/log2.h>
  23. #include <linux/pci-aspm.h>
  24. #include <linux/pm_wakeup.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/pci_hotplug.h>
  29. #include <linux/vmalloc.h>
  30. #include <asm/setup.h>
  31. #include <asm/dma.h>
  32. #include <linux/aer.h>
  33. #include "pci.h"
  34. const char *pci_power_names[] = {
  35. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  36. };
  37. EXPORT_SYMBOL_GPL(pci_power_names);
  38. int isa_dma_bridge_buggy;
  39. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  40. int pci_pci_problems;
  41. EXPORT_SYMBOL(pci_pci_problems);
  42. unsigned int pci_pm_d3_delay;
  43. static void pci_pme_list_scan(struct work_struct *work);
  44. static LIST_HEAD(pci_pme_list);
  45. static DEFINE_MUTEX(pci_pme_list_mutex);
  46. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  47. struct pci_pme_device {
  48. struct list_head list;
  49. struct pci_dev *dev;
  50. };
  51. #define PME_TIMEOUT 1000 /* How long between PME checks */
  52. static void pci_dev_d3_sleep(struct pci_dev *dev)
  53. {
  54. unsigned int delay = dev->d3_delay;
  55. if (delay < pci_pm_d3_delay)
  56. delay = pci_pm_d3_delay;
  57. if (delay)
  58. msleep(delay);
  59. }
  60. #ifdef CONFIG_PCI_DOMAINS
  61. int pci_domains_supported = 1;
  62. #endif
  63. #define DEFAULT_CARDBUS_IO_SIZE (256)
  64. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  65. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  66. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  67. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  68. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  69. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  70. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  71. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  72. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  73. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  74. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  75. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  76. /*
  77. * The default CLS is used if arch didn't set CLS explicitly and not
  78. * all pci devices agree on the same value. Arch can override either
  79. * the dfl or actual value as it sees fit. Don't forget this is
  80. * measured in 32-bit words, not bytes.
  81. */
  82. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  83. u8 pci_cache_line_size;
  84. /*
  85. * If we set up a device for bus mastering, we need to check the latency
  86. * timer as certain BIOSes forget to set it properly.
  87. */
  88. unsigned int pcibios_max_latency = 255;
  89. /* If set, the PCIe ARI capability will not be used. */
  90. static bool pcie_ari_disabled;
  91. /* Disable bridge_d3 for all PCIe ports */
  92. static bool pci_bridge_d3_disable;
  93. /* Force bridge_d3 for all PCIe ports */
  94. static bool pci_bridge_d3_force;
  95. static int __init pcie_port_pm_setup(char *str)
  96. {
  97. if (!strcmp(str, "off"))
  98. pci_bridge_d3_disable = true;
  99. else if (!strcmp(str, "force"))
  100. pci_bridge_d3_force = true;
  101. return 1;
  102. }
  103. __setup("pcie_port_pm=", pcie_port_pm_setup);
  104. /**
  105. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  106. * @bus: pointer to PCI bus structure to search
  107. *
  108. * Given a PCI bus, returns the highest PCI bus number present in the set
  109. * including the given PCI bus and its list of child PCI buses.
  110. */
  111. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  112. {
  113. struct pci_bus *tmp;
  114. unsigned char max, n;
  115. max = bus->busn_res.end;
  116. list_for_each_entry(tmp, &bus->children, node) {
  117. n = pci_bus_max_busnr(tmp);
  118. if (n > max)
  119. max = n;
  120. }
  121. return max;
  122. }
  123. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  124. #ifdef CONFIG_HAS_IOMEM
  125. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  126. {
  127. struct resource *res = &pdev->resource[bar];
  128. /*
  129. * Make sure the BAR is actually a memory resource, not an IO resource
  130. */
  131. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  132. dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
  133. return NULL;
  134. }
  135. return ioremap_nocache(res->start, resource_size(res));
  136. }
  137. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  138. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  139. {
  140. /*
  141. * Make sure the BAR is actually a memory resource, not an IO resource
  142. */
  143. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  144. WARN_ON(1);
  145. return NULL;
  146. }
  147. return ioremap_wc(pci_resource_start(pdev, bar),
  148. pci_resource_len(pdev, bar));
  149. }
  150. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  151. #endif
  152. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  153. u8 pos, int cap, int *ttl)
  154. {
  155. u8 id;
  156. u16 ent;
  157. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  158. while ((*ttl)--) {
  159. if (pos < 0x40)
  160. break;
  161. pos &= ~3;
  162. pci_bus_read_config_word(bus, devfn, pos, &ent);
  163. id = ent & 0xff;
  164. if (id == 0xff)
  165. break;
  166. if (id == cap)
  167. return pos;
  168. pos = (ent >> 8);
  169. }
  170. return 0;
  171. }
  172. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  173. u8 pos, int cap)
  174. {
  175. int ttl = PCI_FIND_CAP_TTL;
  176. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  177. }
  178. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  179. {
  180. return __pci_find_next_cap(dev->bus, dev->devfn,
  181. pos + PCI_CAP_LIST_NEXT, cap);
  182. }
  183. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  184. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  185. unsigned int devfn, u8 hdr_type)
  186. {
  187. u16 status;
  188. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  189. if (!(status & PCI_STATUS_CAP_LIST))
  190. return 0;
  191. switch (hdr_type) {
  192. case PCI_HEADER_TYPE_NORMAL:
  193. case PCI_HEADER_TYPE_BRIDGE:
  194. return PCI_CAPABILITY_LIST;
  195. case PCI_HEADER_TYPE_CARDBUS:
  196. return PCI_CB_CAPABILITY_LIST;
  197. }
  198. return 0;
  199. }
  200. /**
  201. * pci_find_capability - query for devices' capabilities
  202. * @dev: PCI device to query
  203. * @cap: capability code
  204. *
  205. * Tell if a device supports a given PCI capability.
  206. * Returns the address of the requested capability structure within the
  207. * device's PCI configuration space or 0 in case the device does not
  208. * support it. Possible values for @cap:
  209. *
  210. * %PCI_CAP_ID_PM Power Management
  211. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  212. * %PCI_CAP_ID_VPD Vital Product Data
  213. * %PCI_CAP_ID_SLOTID Slot Identification
  214. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  215. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  216. * %PCI_CAP_ID_PCIX PCI-X
  217. * %PCI_CAP_ID_EXP PCI Express
  218. */
  219. int pci_find_capability(struct pci_dev *dev, int cap)
  220. {
  221. int pos;
  222. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  223. if (pos)
  224. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  225. return pos;
  226. }
  227. EXPORT_SYMBOL(pci_find_capability);
  228. /**
  229. * pci_bus_find_capability - query for devices' capabilities
  230. * @bus: the PCI bus to query
  231. * @devfn: PCI device to query
  232. * @cap: capability code
  233. *
  234. * Like pci_find_capability() but works for pci devices that do not have a
  235. * pci_dev structure set up yet.
  236. *
  237. * Returns the address of the requested capability structure within the
  238. * device's PCI configuration space or 0 in case the device does not
  239. * support it.
  240. */
  241. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  242. {
  243. int pos;
  244. u8 hdr_type;
  245. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  246. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  247. if (pos)
  248. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  249. return pos;
  250. }
  251. EXPORT_SYMBOL(pci_bus_find_capability);
  252. /**
  253. * pci_find_next_ext_capability - Find an extended capability
  254. * @dev: PCI device to query
  255. * @start: address at which to start looking (0 to start at beginning of list)
  256. * @cap: capability code
  257. *
  258. * Returns the address of the next matching extended capability structure
  259. * within the device's PCI configuration space or 0 if the device does
  260. * not support it. Some capabilities can occur several times, e.g., the
  261. * vendor-specific capability, and this provides a way to find them all.
  262. */
  263. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  264. {
  265. u32 header;
  266. int ttl;
  267. int pos = PCI_CFG_SPACE_SIZE;
  268. /* minimum 8 bytes per capability */
  269. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  270. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  271. return 0;
  272. if (start)
  273. pos = start;
  274. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  275. return 0;
  276. /*
  277. * If we have no capabilities, this is indicated by cap ID,
  278. * cap version and next pointer all being 0.
  279. */
  280. if (header == 0)
  281. return 0;
  282. while (ttl-- > 0) {
  283. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  284. return pos;
  285. pos = PCI_EXT_CAP_NEXT(header);
  286. if (pos < PCI_CFG_SPACE_SIZE)
  287. break;
  288. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  289. break;
  290. }
  291. return 0;
  292. }
  293. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  294. /**
  295. * pci_find_ext_capability - Find an extended capability
  296. * @dev: PCI device to query
  297. * @cap: capability code
  298. *
  299. * Returns the address of the requested extended capability structure
  300. * within the device's PCI configuration space or 0 if the device does
  301. * not support it. Possible values for @cap:
  302. *
  303. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  304. * %PCI_EXT_CAP_ID_VC Virtual Channel
  305. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  306. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  307. */
  308. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  309. {
  310. return pci_find_next_ext_capability(dev, 0, cap);
  311. }
  312. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  313. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  314. {
  315. int rc, ttl = PCI_FIND_CAP_TTL;
  316. u8 cap, mask;
  317. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  318. mask = HT_3BIT_CAP_MASK;
  319. else
  320. mask = HT_5BIT_CAP_MASK;
  321. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  322. PCI_CAP_ID_HT, &ttl);
  323. while (pos) {
  324. rc = pci_read_config_byte(dev, pos + 3, &cap);
  325. if (rc != PCIBIOS_SUCCESSFUL)
  326. return 0;
  327. if ((cap & mask) == ht_cap)
  328. return pos;
  329. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  330. pos + PCI_CAP_LIST_NEXT,
  331. PCI_CAP_ID_HT, &ttl);
  332. }
  333. return 0;
  334. }
  335. /**
  336. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  337. * @dev: PCI device to query
  338. * @pos: Position from which to continue searching
  339. * @ht_cap: Hypertransport capability code
  340. *
  341. * To be used in conjunction with pci_find_ht_capability() to search for
  342. * all capabilities matching @ht_cap. @pos should always be a value returned
  343. * from pci_find_ht_capability().
  344. *
  345. * NB. To be 100% safe against broken PCI devices, the caller should take
  346. * steps to avoid an infinite loop.
  347. */
  348. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  349. {
  350. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  351. }
  352. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  353. /**
  354. * pci_find_ht_capability - query a device's Hypertransport capabilities
  355. * @dev: PCI device to query
  356. * @ht_cap: Hypertransport capability code
  357. *
  358. * Tell if a device supports a given Hypertransport capability.
  359. * Returns an address within the device's PCI configuration space
  360. * or 0 in case the device does not support the request capability.
  361. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  362. * which has a Hypertransport capability matching @ht_cap.
  363. */
  364. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  365. {
  366. int pos;
  367. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  368. if (pos)
  369. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  370. return pos;
  371. }
  372. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  373. /**
  374. * pci_find_parent_resource - return resource region of parent bus of given region
  375. * @dev: PCI device structure contains resources to be searched
  376. * @res: child resource record for which parent is sought
  377. *
  378. * For given resource region of given device, return the resource
  379. * region of parent bus the given region is contained in.
  380. */
  381. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  382. struct resource *res)
  383. {
  384. const struct pci_bus *bus = dev->bus;
  385. struct resource *r;
  386. int i;
  387. pci_bus_for_each_resource(bus, r, i) {
  388. if (!r)
  389. continue;
  390. if (res->start && resource_contains(r, res)) {
  391. /*
  392. * If the window is prefetchable but the BAR is
  393. * not, the allocator made a mistake.
  394. */
  395. if (r->flags & IORESOURCE_PREFETCH &&
  396. !(res->flags & IORESOURCE_PREFETCH))
  397. return NULL;
  398. /*
  399. * If we're below a transparent bridge, there may
  400. * be both a positively-decoded aperture and a
  401. * subtractively-decoded region that contain the BAR.
  402. * We want the positively-decoded one, so this depends
  403. * on pci_bus_for_each_resource() giving us those
  404. * first.
  405. */
  406. return r;
  407. }
  408. }
  409. return NULL;
  410. }
  411. EXPORT_SYMBOL(pci_find_parent_resource);
  412. /**
  413. * pci_find_resource - Return matching PCI device resource
  414. * @dev: PCI device to query
  415. * @res: Resource to look for
  416. *
  417. * Goes over standard PCI resources (BARs) and checks if the given resource
  418. * is partially or fully contained in any of them. In that case the
  419. * matching resource is returned, %NULL otherwise.
  420. */
  421. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  422. {
  423. int i;
  424. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  425. struct resource *r = &dev->resource[i];
  426. if (r->start && resource_contains(r, res))
  427. return r;
  428. }
  429. return NULL;
  430. }
  431. EXPORT_SYMBOL(pci_find_resource);
  432. /**
  433. * pci_find_pcie_root_port - return PCIe Root Port
  434. * @dev: PCI device to query
  435. *
  436. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  437. * for a given PCI Device.
  438. */
  439. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  440. {
  441. struct pci_dev *bridge, *highest_pcie_bridge = NULL;
  442. bridge = pci_upstream_bridge(dev);
  443. while (bridge && pci_is_pcie(bridge)) {
  444. highest_pcie_bridge = bridge;
  445. bridge = pci_upstream_bridge(bridge);
  446. }
  447. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  448. return NULL;
  449. return highest_pcie_bridge;
  450. }
  451. EXPORT_SYMBOL(pci_find_pcie_root_port);
  452. /**
  453. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  454. * @dev: the PCI device to operate on
  455. * @pos: config space offset of status word
  456. * @mask: mask of bit(s) to care about in status word
  457. *
  458. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  459. */
  460. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  461. {
  462. int i;
  463. /* Wait for Transaction Pending bit clean */
  464. for (i = 0; i < 4; i++) {
  465. u16 status;
  466. if (i)
  467. msleep((1 << (i - 1)) * 100);
  468. pci_read_config_word(dev, pos, &status);
  469. if (!(status & mask))
  470. return 1;
  471. }
  472. return 0;
  473. }
  474. /**
  475. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  476. * @dev: PCI device to have its BARs restored
  477. *
  478. * Restore the BAR values for a given device, so as to make it
  479. * accessible by its driver.
  480. */
  481. static void pci_restore_bars(struct pci_dev *dev)
  482. {
  483. int i;
  484. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  485. pci_update_resource(dev, i);
  486. }
  487. static const struct pci_platform_pm_ops *pci_platform_pm;
  488. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  489. {
  490. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  491. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  492. return -EINVAL;
  493. pci_platform_pm = ops;
  494. return 0;
  495. }
  496. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  497. {
  498. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  499. }
  500. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  501. pci_power_t t)
  502. {
  503. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  504. }
  505. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  506. {
  507. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  508. }
  509. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  510. {
  511. return pci_platform_pm ?
  512. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  513. }
  514. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  515. {
  516. return pci_platform_pm ?
  517. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  518. }
  519. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  520. {
  521. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  522. }
  523. /**
  524. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  525. * given PCI device
  526. * @dev: PCI device to handle.
  527. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  528. *
  529. * RETURN VALUE:
  530. * -EINVAL if the requested state is invalid.
  531. * -EIO if device does not support PCI PM or its PM capabilities register has a
  532. * wrong version, or device doesn't support the requested state.
  533. * 0 if device already is in the requested state.
  534. * 0 if device's power state has been successfully changed.
  535. */
  536. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  537. {
  538. u16 pmcsr;
  539. bool need_restore = false;
  540. /* Check if we're already there */
  541. if (dev->current_state == state)
  542. return 0;
  543. if (!dev->pm_cap)
  544. return -EIO;
  545. if (state < PCI_D0 || state > PCI_D3hot)
  546. return -EINVAL;
  547. /* Validate current state:
  548. * Can enter D0 from any state, but if we can only go deeper
  549. * to sleep if we're already in a low power state
  550. */
  551. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  552. && dev->current_state > state) {
  553. dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
  554. dev->current_state, state);
  555. return -EINVAL;
  556. }
  557. /* check if this device supports the desired state */
  558. if ((state == PCI_D1 && !dev->d1_support)
  559. || (state == PCI_D2 && !dev->d2_support))
  560. return -EIO;
  561. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  562. /* If we're (effectively) in D3, force entire word to 0.
  563. * This doesn't affect PME_Status, disables PME_En, and
  564. * sets PowerState to 0.
  565. */
  566. switch (dev->current_state) {
  567. case PCI_D0:
  568. case PCI_D1:
  569. case PCI_D2:
  570. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  571. pmcsr |= state;
  572. break;
  573. case PCI_D3hot:
  574. case PCI_D3cold:
  575. case PCI_UNKNOWN: /* Boot-up */
  576. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  577. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  578. need_restore = true;
  579. /* Fall-through: force to D0 */
  580. default:
  581. pmcsr = 0;
  582. break;
  583. }
  584. /* enter specified state */
  585. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  586. /* Mandatory power management transition delays */
  587. /* see PCI PM 1.1 5.6.1 table 18 */
  588. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  589. pci_dev_d3_sleep(dev);
  590. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  591. udelay(PCI_PM_D2_DELAY);
  592. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  593. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  594. if (dev->current_state != state && printk_ratelimit())
  595. dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
  596. dev->current_state);
  597. /*
  598. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  599. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  600. * from D3hot to D0 _may_ perform an internal reset, thereby
  601. * going to "D0 Uninitialized" rather than "D0 Initialized".
  602. * For example, at least some versions of the 3c905B and the
  603. * 3c556B exhibit this behaviour.
  604. *
  605. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  606. * devices in a D3hot state at boot. Consequently, we need to
  607. * restore at least the BARs so that the device will be
  608. * accessible to its driver.
  609. */
  610. if (need_restore)
  611. pci_restore_bars(dev);
  612. if (dev->bus->self)
  613. pcie_aspm_pm_state_change(dev->bus->self);
  614. return 0;
  615. }
  616. /**
  617. * pci_update_current_state - Read power state of given device and cache it
  618. * @dev: PCI device to handle.
  619. * @state: State to cache in case the device doesn't have the PM capability
  620. *
  621. * The power state is read from the PMCSR register, which however is
  622. * inaccessible in D3cold. The platform firmware is therefore queried first
  623. * to detect accessibility of the register. In case the platform firmware
  624. * reports an incorrect state or the device isn't power manageable by the
  625. * platform at all, we try to detect D3cold by testing accessibility of the
  626. * vendor ID in config space.
  627. */
  628. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  629. {
  630. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  631. !pci_device_is_present(dev)) {
  632. dev->current_state = PCI_D3cold;
  633. } else if (dev->pm_cap) {
  634. u16 pmcsr;
  635. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  636. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  637. } else {
  638. dev->current_state = state;
  639. }
  640. }
  641. /**
  642. * pci_power_up - Put the given device into D0 forcibly
  643. * @dev: PCI device to power up
  644. */
  645. void pci_power_up(struct pci_dev *dev)
  646. {
  647. if (platform_pci_power_manageable(dev))
  648. platform_pci_set_power_state(dev, PCI_D0);
  649. pci_raw_set_power_state(dev, PCI_D0);
  650. pci_update_current_state(dev, PCI_D0);
  651. }
  652. /**
  653. * pci_platform_power_transition - Use platform to change device power state
  654. * @dev: PCI device to handle.
  655. * @state: State to put the device into.
  656. */
  657. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  658. {
  659. int error;
  660. if (platform_pci_power_manageable(dev)) {
  661. error = platform_pci_set_power_state(dev, state);
  662. if (!error)
  663. pci_update_current_state(dev, state);
  664. } else
  665. error = -ENODEV;
  666. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  667. dev->current_state = PCI_D0;
  668. return error;
  669. }
  670. /**
  671. * pci_wakeup - Wake up a PCI device
  672. * @pci_dev: Device to handle.
  673. * @ign: ignored parameter
  674. */
  675. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  676. {
  677. pci_wakeup_event(pci_dev);
  678. pm_request_resume(&pci_dev->dev);
  679. return 0;
  680. }
  681. /**
  682. * pci_wakeup_bus - Walk given bus and wake up devices on it
  683. * @bus: Top bus of the subtree to walk.
  684. */
  685. static void pci_wakeup_bus(struct pci_bus *bus)
  686. {
  687. if (bus)
  688. pci_walk_bus(bus, pci_wakeup, NULL);
  689. }
  690. /**
  691. * __pci_start_power_transition - Start power transition of a PCI device
  692. * @dev: PCI device to handle.
  693. * @state: State to put the device into.
  694. */
  695. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  696. {
  697. if (state == PCI_D0) {
  698. pci_platform_power_transition(dev, PCI_D0);
  699. /*
  700. * Mandatory power management transition delays, see
  701. * PCI Express Base Specification Revision 2.0 Section
  702. * 6.6.1: Conventional Reset. Do not delay for
  703. * devices powered on/off by corresponding bridge,
  704. * because have already delayed for the bridge.
  705. */
  706. if (dev->runtime_d3cold) {
  707. if (dev->d3cold_delay)
  708. msleep(dev->d3cold_delay);
  709. /*
  710. * When powering on a bridge from D3cold, the
  711. * whole hierarchy may be powered on into
  712. * D0uninitialized state, resume them to give
  713. * them a chance to suspend again
  714. */
  715. pci_wakeup_bus(dev->subordinate);
  716. }
  717. }
  718. }
  719. /**
  720. * __pci_dev_set_current_state - Set current state of a PCI device
  721. * @dev: Device to handle
  722. * @data: pointer to state to be set
  723. */
  724. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  725. {
  726. pci_power_t state = *(pci_power_t *)data;
  727. dev->current_state = state;
  728. return 0;
  729. }
  730. /**
  731. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  732. * @bus: Top bus of the subtree to walk.
  733. * @state: state to be set
  734. */
  735. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  736. {
  737. if (bus)
  738. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  739. }
  740. /**
  741. * __pci_complete_power_transition - Complete power transition of a PCI device
  742. * @dev: PCI device to handle.
  743. * @state: State to put the device into.
  744. *
  745. * This function should not be called directly by device drivers.
  746. */
  747. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  748. {
  749. int ret;
  750. if (state <= PCI_D0)
  751. return -EINVAL;
  752. ret = pci_platform_power_transition(dev, state);
  753. /* Power off the bridge may power off the whole hierarchy */
  754. if (!ret && state == PCI_D3cold)
  755. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  756. return ret;
  757. }
  758. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  759. /**
  760. * pci_set_power_state - Set the power state of a PCI device
  761. * @dev: PCI device to handle.
  762. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  763. *
  764. * Transition a device to a new power state, using the platform firmware and/or
  765. * the device's PCI PM registers.
  766. *
  767. * RETURN VALUE:
  768. * -EINVAL if the requested state is invalid.
  769. * -EIO if device does not support PCI PM or its PM capabilities register has a
  770. * wrong version, or device doesn't support the requested state.
  771. * 0 if device already is in the requested state.
  772. * 0 if device's power state has been successfully changed.
  773. */
  774. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  775. {
  776. int error;
  777. /* bound the state we're entering */
  778. if (state > PCI_D3cold)
  779. state = PCI_D3cold;
  780. else if (state < PCI_D0)
  781. state = PCI_D0;
  782. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  783. /*
  784. * If the device or the parent bridge do not support PCI PM,
  785. * ignore the request if we're doing anything other than putting
  786. * it into D0 (which would only happen on boot).
  787. */
  788. return 0;
  789. /* Check if we're already there */
  790. if (dev->current_state == state)
  791. return 0;
  792. __pci_start_power_transition(dev, state);
  793. /* This device is quirked not to be put into D3, so
  794. don't put it in D3 */
  795. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  796. return 0;
  797. /*
  798. * To put device in D3cold, we put device into D3hot in native
  799. * way, then put device into D3cold with platform ops
  800. */
  801. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  802. PCI_D3hot : state);
  803. if (!__pci_complete_power_transition(dev, state))
  804. error = 0;
  805. return error;
  806. }
  807. EXPORT_SYMBOL(pci_set_power_state);
  808. /**
  809. * pci_choose_state - Choose the power state of a PCI device
  810. * @dev: PCI device to be suspended
  811. * @state: target sleep state for the whole system. This is the value
  812. * that is passed to suspend() function.
  813. *
  814. * Returns PCI power state suitable for given device and given system
  815. * message.
  816. */
  817. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  818. {
  819. pci_power_t ret;
  820. if (!dev->pm_cap)
  821. return PCI_D0;
  822. ret = platform_pci_choose_state(dev);
  823. if (ret != PCI_POWER_ERROR)
  824. return ret;
  825. switch (state.event) {
  826. case PM_EVENT_ON:
  827. return PCI_D0;
  828. case PM_EVENT_FREEZE:
  829. case PM_EVENT_PRETHAW:
  830. /* REVISIT both freeze and pre-thaw "should" use D0 */
  831. case PM_EVENT_SUSPEND:
  832. case PM_EVENT_HIBERNATE:
  833. return PCI_D3hot;
  834. default:
  835. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  836. state.event);
  837. BUG();
  838. }
  839. return PCI_D0;
  840. }
  841. EXPORT_SYMBOL(pci_choose_state);
  842. #define PCI_EXP_SAVE_REGS 7
  843. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  844. u16 cap, bool extended)
  845. {
  846. struct pci_cap_saved_state *tmp;
  847. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  848. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  849. return tmp;
  850. }
  851. return NULL;
  852. }
  853. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  854. {
  855. return _pci_find_saved_cap(dev, cap, false);
  856. }
  857. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  858. {
  859. return _pci_find_saved_cap(dev, cap, true);
  860. }
  861. static int pci_save_pcie_state(struct pci_dev *dev)
  862. {
  863. int i = 0;
  864. struct pci_cap_saved_state *save_state;
  865. u16 *cap;
  866. if (!pci_is_pcie(dev))
  867. return 0;
  868. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  869. if (!save_state) {
  870. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  871. return -ENOMEM;
  872. }
  873. cap = (u16 *)&save_state->cap.data[0];
  874. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  875. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  876. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  877. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  878. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  879. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  880. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  881. return 0;
  882. }
  883. static void pci_restore_pcie_state(struct pci_dev *dev)
  884. {
  885. int i = 0;
  886. struct pci_cap_saved_state *save_state;
  887. u16 *cap;
  888. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  889. if (!save_state)
  890. return;
  891. cap = (u16 *)&save_state->cap.data[0];
  892. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  893. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  894. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  895. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  896. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  897. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  898. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  899. }
  900. static int pci_save_pcix_state(struct pci_dev *dev)
  901. {
  902. int pos;
  903. struct pci_cap_saved_state *save_state;
  904. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  905. if (!pos)
  906. return 0;
  907. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  908. if (!save_state) {
  909. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  910. return -ENOMEM;
  911. }
  912. pci_read_config_word(dev, pos + PCI_X_CMD,
  913. (u16 *)save_state->cap.data);
  914. return 0;
  915. }
  916. static void pci_restore_pcix_state(struct pci_dev *dev)
  917. {
  918. int i = 0, pos;
  919. struct pci_cap_saved_state *save_state;
  920. u16 *cap;
  921. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  922. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  923. if (!save_state || !pos)
  924. return;
  925. cap = (u16 *)&save_state->cap.data[0];
  926. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  927. }
  928. /**
  929. * pci_save_state - save the PCI configuration space of a device before suspending
  930. * @dev: - PCI device that we're dealing with
  931. */
  932. int pci_save_state(struct pci_dev *dev)
  933. {
  934. int i;
  935. /* XXX: 100% dword access ok here? */
  936. for (i = 0; i < 16; i++)
  937. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  938. dev->state_saved = true;
  939. i = pci_save_pcie_state(dev);
  940. if (i != 0)
  941. return i;
  942. i = pci_save_pcix_state(dev);
  943. if (i != 0)
  944. return i;
  945. return pci_save_vc_state(dev);
  946. }
  947. EXPORT_SYMBOL(pci_save_state);
  948. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  949. u32 saved_val, int retry)
  950. {
  951. u32 val;
  952. pci_read_config_dword(pdev, offset, &val);
  953. if (val == saved_val)
  954. return;
  955. for (;;) {
  956. dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  957. offset, val, saved_val);
  958. pci_write_config_dword(pdev, offset, saved_val);
  959. if (retry-- <= 0)
  960. return;
  961. pci_read_config_dword(pdev, offset, &val);
  962. if (val == saved_val)
  963. return;
  964. mdelay(1);
  965. }
  966. }
  967. static void pci_restore_config_space_range(struct pci_dev *pdev,
  968. int start, int end, int retry)
  969. {
  970. int index;
  971. for (index = end; index >= start; index--)
  972. pci_restore_config_dword(pdev, 4 * index,
  973. pdev->saved_config_space[index],
  974. retry);
  975. }
  976. static void pci_restore_config_space(struct pci_dev *pdev)
  977. {
  978. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  979. pci_restore_config_space_range(pdev, 10, 15, 0);
  980. /* Restore BARs before the command register. */
  981. pci_restore_config_space_range(pdev, 4, 9, 10);
  982. pci_restore_config_space_range(pdev, 0, 3, 0);
  983. } else {
  984. pci_restore_config_space_range(pdev, 0, 15, 0);
  985. }
  986. }
  987. /**
  988. * pci_restore_state - Restore the saved state of a PCI device
  989. * @dev: - PCI device that we're dealing with
  990. */
  991. void pci_restore_state(struct pci_dev *dev)
  992. {
  993. if (!dev->state_saved)
  994. return;
  995. /* PCI Express register must be restored first */
  996. pci_restore_pcie_state(dev);
  997. pci_restore_ats_state(dev);
  998. pci_restore_vc_state(dev);
  999. pci_cleanup_aer_error_status_regs(dev);
  1000. pci_restore_config_space(dev);
  1001. pci_restore_pcix_state(dev);
  1002. pci_restore_msi_state(dev);
  1003. /* Restore ACS and IOV configuration state */
  1004. pci_enable_acs(dev);
  1005. pci_restore_iov_state(dev);
  1006. dev->state_saved = false;
  1007. }
  1008. EXPORT_SYMBOL(pci_restore_state);
  1009. struct pci_saved_state {
  1010. u32 config_space[16];
  1011. struct pci_cap_saved_data cap[0];
  1012. };
  1013. /**
  1014. * pci_store_saved_state - Allocate and return an opaque struct containing
  1015. * the device saved state.
  1016. * @dev: PCI device that we're dealing with
  1017. *
  1018. * Return NULL if no state or error.
  1019. */
  1020. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1021. {
  1022. struct pci_saved_state *state;
  1023. struct pci_cap_saved_state *tmp;
  1024. struct pci_cap_saved_data *cap;
  1025. size_t size;
  1026. if (!dev->state_saved)
  1027. return NULL;
  1028. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1029. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1030. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1031. state = kzalloc(size, GFP_KERNEL);
  1032. if (!state)
  1033. return NULL;
  1034. memcpy(state->config_space, dev->saved_config_space,
  1035. sizeof(state->config_space));
  1036. cap = state->cap;
  1037. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1038. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1039. memcpy(cap, &tmp->cap, len);
  1040. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1041. }
  1042. /* Empty cap_save terminates list */
  1043. return state;
  1044. }
  1045. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1046. /**
  1047. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1048. * @dev: PCI device that we're dealing with
  1049. * @state: Saved state returned from pci_store_saved_state()
  1050. */
  1051. int pci_load_saved_state(struct pci_dev *dev,
  1052. struct pci_saved_state *state)
  1053. {
  1054. struct pci_cap_saved_data *cap;
  1055. dev->state_saved = false;
  1056. if (!state)
  1057. return 0;
  1058. memcpy(dev->saved_config_space, state->config_space,
  1059. sizeof(state->config_space));
  1060. cap = state->cap;
  1061. while (cap->size) {
  1062. struct pci_cap_saved_state *tmp;
  1063. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1064. if (!tmp || tmp->cap.size != cap->size)
  1065. return -EINVAL;
  1066. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1067. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1068. sizeof(struct pci_cap_saved_data) + cap->size);
  1069. }
  1070. dev->state_saved = true;
  1071. return 0;
  1072. }
  1073. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1074. /**
  1075. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1076. * and free the memory allocated for it.
  1077. * @dev: PCI device that we're dealing with
  1078. * @state: Pointer to saved state returned from pci_store_saved_state()
  1079. */
  1080. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1081. struct pci_saved_state **state)
  1082. {
  1083. int ret = pci_load_saved_state(dev, *state);
  1084. kfree(*state);
  1085. *state = NULL;
  1086. return ret;
  1087. }
  1088. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1089. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1090. {
  1091. return pci_enable_resources(dev, bars);
  1092. }
  1093. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1094. {
  1095. int err;
  1096. struct pci_dev *bridge;
  1097. u16 cmd;
  1098. u8 pin;
  1099. err = pci_set_power_state(dev, PCI_D0);
  1100. if (err < 0 && err != -EIO)
  1101. return err;
  1102. bridge = pci_upstream_bridge(dev);
  1103. if (bridge)
  1104. pcie_aspm_powersave_config_link(bridge);
  1105. err = pcibios_enable_device(dev, bars);
  1106. if (err < 0)
  1107. return err;
  1108. pci_fixup_device(pci_fixup_enable, dev);
  1109. if (dev->msi_enabled || dev->msix_enabled)
  1110. return 0;
  1111. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1112. if (pin) {
  1113. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1114. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1115. pci_write_config_word(dev, PCI_COMMAND,
  1116. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1117. }
  1118. return 0;
  1119. }
  1120. /**
  1121. * pci_reenable_device - Resume abandoned device
  1122. * @dev: PCI device to be resumed
  1123. *
  1124. * Note this function is a backend of pci_default_resume and is not supposed
  1125. * to be called by normal code, write proper resume handler and use it instead.
  1126. */
  1127. int pci_reenable_device(struct pci_dev *dev)
  1128. {
  1129. if (pci_is_enabled(dev))
  1130. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1131. return 0;
  1132. }
  1133. EXPORT_SYMBOL(pci_reenable_device);
  1134. static void pci_enable_bridge(struct pci_dev *dev)
  1135. {
  1136. struct pci_dev *bridge;
  1137. int retval;
  1138. bridge = pci_upstream_bridge(dev);
  1139. if (bridge)
  1140. pci_enable_bridge(bridge);
  1141. if (pci_is_enabled(dev)) {
  1142. if (!dev->is_busmaster)
  1143. pci_set_master(dev);
  1144. return;
  1145. }
  1146. retval = pci_enable_device(dev);
  1147. if (retval)
  1148. dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
  1149. retval);
  1150. pci_set_master(dev);
  1151. }
  1152. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1153. {
  1154. struct pci_dev *bridge;
  1155. int err;
  1156. int i, bars = 0;
  1157. /*
  1158. * Power state could be unknown at this point, either due to a fresh
  1159. * boot or a device removal call. So get the current power state
  1160. * so that things like MSI message writing will behave as expected
  1161. * (e.g. if the device really is in D0 at enable time).
  1162. */
  1163. if (dev->pm_cap) {
  1164. u16 pmcsr;
  1165. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1166. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1167. }
  1168. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1169. return 0; /* already enabled */
  1170. bridge = pci_upstream_bridge(dev);
  1171. if (bridge)
  1172. pci_enable_bridge(bridge);
  1173. /* only skip sriov related */
  1174. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1175. if (dev->resource[i].flags & flags)
  1176. bars |= (1 << i);
  1177. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1178. if (dev->resource[i].flags & flags)
  1179. bars |= (1 << i);
  1180. err = do_pci_enable_device(dev, bars);
  1181. if (err < 0)
  1182. atomic_dec(&dev->enable_cnt);
  1183. return err;
  1184. }
  1185. /**
  1186. * pci_enable_device_io - Initialize a device for use with IO space
  1187. * @dev: PCI device to be initialized
  1188. *
  1189. * Initialize device before it's used by a driver. Ask low-level code
  1190. * to enable I/O resources. Wake up the device if it was suspended.
  1191. * Beware, this function can fail.
  1192. */
  1193. int pci_enable_device_io(struct pci_dev *dev)
  1194. {
  1195. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1196. }
  1197. EXPORT_SYMBOL(pci_enable_device_io);
  1198. /**
  1199. * pci_enable_device_mem - Initialize a device for use with Memory space
  1200. * @dev: PCI device to be initialized
  1201. *
  1202. * Initialize device before it's used by a driver. Ask low-level code
  1203. * to enable Memory resources. Wake up the device if it was suspended.
  1204. * Beware, this function can fail.
  1205. */
  1206. int pci_enable_device_mem(struct pci_dev *dev)
  1207. {
  1208. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1209. }
  1210. EXPORT_SYMBOL(pci_enable_device_mem);
  1211. /**
  1212. * pci_enable_device - Initialize device before it's used by a driver.
  1213. * @dev: PCI device to be initialized
  1214. *
  1215. * Initialize device before it's used by a driver. Ask low-level code
  1216. * to enable I/O and memory. Wake up the device if it was suspended.
  1217. * Beware, this function can fail.
  1218. *
  1219. * Note we don't actually enable the device many times if we call
  1220. * this function repeatedly (we just increment the count).
  1221. */
  1222. int pci_enable_device(struct pci_dev *dev)
  1223. {
  1224. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1225. }
  1226. EXPORT_SYMBOL(pci_enable_device);
  1227. /*
  1228. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1229. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1230. * there's no need to track it separately. pci_devres is initialized
  1231. * when a device is enabled using managed PCI device enable interface.
  1232. */
  1233. struct pci_devres {
  1234. unsigned int enabled:1;
  1235. unsigned int pinned:1;
  1236. unsigned int orig_intx:1;
  1237. unsigned int restore_intx:1;
  1238. u32 region_mask;
  1239. };
  1240. static void pcim_release(struct device *gendev, void *res)
  1241. {
  1242. struct pci_dev *dev = to_pci_dev(gendev);
  1243. struct pci_devres *this = res;
  1244. int i;
  1245. if (dev->msi_enabled)
  1246. pci_disable_msi(dev);
  1247. if (dev->msix_enabled)
  1248. pci_disable_msix(dev);
  1249. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1250. if (this->region_mask & (1 << i))
  1251. pci_release_region(dev, i);
  1252. if (this->restore_intx)
  1253. pci_intx(dev, this->orig_intx);
  1254. if (this->enabled && !this->pinned)
  1255. pci_disable_device(dev);
  1256. }
  1257. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1258. {
  1259. struct pci_devres *dr, *new_dr;
  1260. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1261. if (dr)
  1262. return dr;
  1263. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1264. if (!new_dr)
  1265. return NULL;
  1266. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1267. }
  1268. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1269. {
  1270. if (pci_is_managed(pdev))
  1271. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1272. return NULL;
  1273. }
  1274. /**
  1275. * pcim_enable_device - Managed pci_enable_device()
  1276. * @pdev: PCI device to be initialized
  1277. *
  1278. * Managed pci_enable_device().
  1279. */
  1280. int pcim_enable_device(struct pci_dev *pdev)
  1281. {
  1282. struct pci_devres *dr;
  1283. int rc;
  1284. dr = get_pci_dr(pdev);
  1285. if (unlikely(!dr))
  1286. return -ENOMEM;
  1287. if (dr->enabled)
  1288. return 0;
  1289. rc = pci_enable_device(pdev);
  1290. if (!rc) {
  1291. pdev->is_managed = 1;
  1292. dr->enabled = 1;
  1293. }
  1294. return rc;
  1295. }
  1296. EXPORT_SYMBOL(pcim_enable_device);
  1297. /**
  1298. * pcim_pin_device - Pin managed PCI device
  1299. * @pdev: PCI device to pin
  1300. *
  1301. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1302. * driver detach. @pdev must have been enabled with
  1303. * pcim_enable_device().
  1304. */
  1305. void pcim_pin_device(struct pci_dev *pdev)
  1306. {
  1307. struct pci_devres *dr;
  1308. dr = find_pci_dr(pdev);
  1309. WARN_ON(!dr || !dr->enabled);
  1310. if (dr)
  1311. dr->pinned = 1;
  1312. }
  1313. EXPORT_SYMBOL(pcim_pin_device);
  1314. /*
  1315. * pcibios_add_device - provide arch specific hooks when adding device dev
  1316. * @dev: the PCI device being added
  1317. *
  1318. * Permits the platform to provide architecture specific functionality when
  1319. * devices are added. This is the default implementation. Architecture
  1320. * implementations can override this.
  1321. */
  1322. int __weak pcibios_add_device(struct pci_dev *dev)
  1323. {
  1324. return 0;
  1325. }
  1326. /**
  1327. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1328. * @dev: the PCI device being released
  1329. *
  1330. * Permits the platform to provide architecture specific functionality when
  1331. * devices are released. This is the default implementation. Architecture
  1332. * implementations can override this.
  1333. */
  1334. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1335. /**
  1336. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1337. * @dev: the PCI device to disable
  1338. *
  1339. * Disables architecture specific PCI resources for the device. This
  1340. * is the default implementation. Architecture implementations can
  1341. * override this.
  1342. */
  1343. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1344. /**
  1345. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1346. * @irq: ISA IRQ to penalize
  1347. * @active: IRQ active or not
  1348. *
  1349. * Permits the platform to provide architecture-specific functionality when
  1350. * penalizing ISA IRQs. This is the default implementation. Architecture
  1351. * implementations can override this.
  1352. */
  1353. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1354. static void do_pci_disable_device(struct pci_dev *dev)
  1355. {
  1356. u16 pci_command;
  1357. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1358. if (pci_command & PCI_COMMAND_MASTER) {
  1359. pci_command &= ~PCI_COMMAND_MASTER;
  1360. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1361. }
  1362. pcibios_disable_device(dev);
  1363. }
  1364. /**
  1365. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1366. * @dev: PCI device to disable
  1367. *
  1368. * NOTE: This function is a backend of PCI power management routines and is
  1369. * not supposed to be called drivers.
  1370. */
  1371. void pci_disable_enabled_device(struct pci_dev *dev)
  1372. {
  1373. if (pci_is_enabled(dev))
  1374. do_pci_disable_device(dev);
  1375. }
  1376. /**
  1377. * pci_disable_device - Disable PCI device after use
  1378. * @dev: PCI device to be disabled
  1379. *
  1380. * Signal to the system that the PCI device is not in use by the system
  1381. * anymore. This only involves disabling PCI bus-mastering, if active.
  1382. *
  1383. * Note we don't actually disable the device until all callers of
  1384. * pci_enable_device() have called pci_disable_device().
  1385. */
  1386. void pci_disable_device(struct pci_dev *dev)
  1387. {
  1388. struct pci_devres *dr;
  1389. dr = find_pci_dr(dev);
  1390. if (dr)
  1391. dr->enabled = 0;
  1392. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1393. "disabling already-disabled device");
  1394. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1395. return;
  1396. do_pci_disable_device(dev);
  1397. dev->is_busmaster = 0;
  1398. }
  1399. EXPORT_SYMBOL(pci_disable_device);
  1400. /**
  1401. * pcibios_set_pcie_reset_state - set reset state for device dev
  1402. * @dev: the PCIe device reset
  1403. * @state: Reset state to enter into
  1404. *
  1405. *
  1406. * Sets the PCIe reset state for the device. This is the default
  1407. * implementation. Architecture implementations can override this.
  1408. */
  1409. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1410. enum pcie_reset_state state)
  1411. {
  1412. return -EINVAL;
  1413. }
  1414. /**
  1415. * pci_set_pcie_reset_state - set reset state for device dev
  1416. * @dev: the PCIe device reset
  1417. * @state: Reset state to enter into
  1418. *
  1419. *
  1420. * Sets the PCI reset state for the device.
  1421. */
  1422. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1423. {
  1424. return pcibios_set_pcie_reset_state(dev, state);
  1425. }
  1426. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1427. /**
  1428. * pci_check_pme_status - Check if given device has generated PME.
  1429. * @dev: Device to check.
  1430. *
  1431. * Check the PME status of the device and if set, clear it and clear PME enable
  1432. * (if set). Return 'true' if PME status and PME enable were both set or
  1433. * 'false' otherwise.
  1434. */
  1435. bool pci_check_pme_status(struct pci_dev *dev)
  1436. {
  1437. int pmcsr_pos;
  1438. u16 pmcsr;
  1439. bool ret = false;
  1440. if (!dev->pm_cap)
  1441. return false;
  1442. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1443. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1444. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1445. return false;
  1446. /* Clear PME status. */
  1447. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1448. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1449. /* Disable PME to avoid interrupt flood. */
  1450. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1451. ret = true;
  1452. }
  1453. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1454. return ret;
  1455. }
  1456. /**
  1457. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1458. * @dev: Device to handle.
  1459. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1460. *
  1461. * Check if @dev has generated PME and queue a resume request for it in that
  1462. * case.
  1463. */
  1464. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1465. {
  1466. if (pme_poll_reset && dev->pme_poll)
  1467. dev->pme_poll = false;
  1468. if (pci_check_pme_status(dev)) {
  1469. pci_wakeup_event(dev);
  1470. pm_request_resume(&dev->dev);
  1471. }
  1472. return 0;
  1473. }
  1474. /**
  1475. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1476. * @bus: Top bus of the subtree to walk.
  1477. */
  1478. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1479. {
  1480. if (bus)
  1481. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1482. }
  1483. /**
  1484. * pci_pme_capable - check the capability of PCI device to generate PME#
  1485. * @dev: PCI device to handle.
  1486. * @state: PCI state from which device will issue PME#.
  1487. */
  1488. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1489. {
  1490. if (!dev->pm_cap)
  1491. return false;
  1492. return !!(dev->pme_support & (1 << state));
  1493. }
  1494. EXPORT_SYMBOL(pci_pme_capable);
  1495. static void pci_pme_list_scan(struct work_struct *work)
  1496. {
  1497. struct pci_pme_device *pme_dev, *n;
  1498. mutex_lock(&pci_pme_list_mutex);
  1499. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1500. if (pme_dev->dev->pme_poll) {
  1501. struct pci_dev *bridge;
  1502. bridge = pme_dev->dev->bus->self;
  1503. /*
  1504. * If bridge is in low power state, the
  1505. * configuration space of subordinate devices
  1506. * may be not accessible
  1507. */
  1508. if (bridge && bridge->current_state != PCI_D0)
  1509. continue;
  1510. pci_pme_wakeup(pme_dev->dev, NULL);
  1511. } else {
  1512. list_del(&pme_dev->list);
  1513. kfree(pme_dev);
  1514. }
  1515. }
  1516. if (!list_empty(&pci_pme_list))
  1517. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1518. msecs_to_jiffies(PME_TIMEOUT));
  1519. mutex_unlock(&pci_pme_list_mutex);
  1520. }
  1521. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1522. {
  1523. u16 pmcsr;
  1524. if (!dev->pme_support)
  1525. return;
  1526. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1527. /* Clear PME_Status by writing 1 to it and enable PME# */
  1528. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1529. if (!enable)
  1530. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1531. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1532. }
  1533. static void pci_pme_restore(struct pci_dev *dev)
  1534. {
  1535. u16 pmcsr;
  1536. if (!dev->pme_support)
  1537. return;
  1538. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1539. if (dev->wakeup_prepared) {
  1540. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1541. } else {
  1542. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1543. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1544. }
  1545. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1546. }
  1547. /**
  1548. * pci_pme_active - enable or disable PCI device's PME# function
  1549. * @dev: PCI device to handle.
  1550. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1551. *
  1552. * The caller must verify that the device is capable of generating PME# before
  1553. * calling this function with @enable equal to 'true'.
  1554. */
  1555. void pci_pme_active(struct pci_dev *dev, bool enable)
  1556. {
  1557. __pci_pme_active(dev, enable);
  1558. /*
  1559. * PCI (as opposed to PCIe) PME requires that the device have
  1560. * its PME# line hooked up correctly. Not all hardware vendors
  1561. * do this, so the PME never gets delivered and the device
  1562. * remains asleep. The easiest way around this is to
  1563. * periodically walk the list of suspended devices and check
  1564. * whether any have their PME flag set. The assumption is that
  1565. * we'll wake up often enough anyway that this won't be a huge
  1566. * hit, and the power savings from the devices will still be a
  1567. * win.
  1568. *
  1569. * Although PCIe uses in-band PME message instead of PME# line
  1570. * to report PME, PME does not work for some PCIe devices in
  1571. * reality. For example, there are devices that set their PME
  1572. * status bits, but don't really bother to send a PME message;
  1573. * there are PCI Express Root Ports that don't bother to
  1574. * trigger interrupts when they receive PME messages from the
  1575. * devices below. So PME poll is used for PCIe devices too.
  1576. */
  1577. if (dev->pme_poll) {
  1578. struct pci_pme_device *pme_dev;
  1579. if (enable) {
  1580. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1581. GFP_KERNEL);
  1582. if (!pme_dev) {
  1583. dev_warn(&dev->dev, "can't enable PME#\n");
  1584. return;
  1585. }
  1586. pme_dev->dev = dev;
  1587. mutex_lock(&pci_pme_list_mutex);
  1588. list_add(&pme_dev->list, &pci_pme_list);
  1589. if (list_is_singular(&pci_pme_list))
  1590. queue_delayed_work(system_freezable_wq,
  1591. &pci_pme_work,
  1592. msecs_to_jiffies(PME_TIMEOUT));
  1593. mutex_unlock(&pci_pme_list_mutex);
  1594. } else {
  1595. mutex_lock(&pci_pme_list_mutex);
  1596. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1597. if (pme_dev->dev == dev) {
  1598. list_del(&pme_dev->list);
  1599. kfree(pme_dev);
  1600. break;
  1601. }
  1602. }
  1603. mutex_unlock(&pci_pme_list_mutex);
  1604. }
  1605. }
  1606. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1607. }
  1608. EXPORT_SYMBOL(pci_pme_active);
  1609. /**
  1610. * pci_enable_wake - enable PCI device as wakeup event source
  1611. * @dev: PCI device affected
  1612. * @state: PCI state from which device will issue wakeup events
  1613. * @enable: True to enable event generation; false to disable
  1614. *
  1615. * This enables the device as a wakeup event source, or disables it.
  1616. * When such events involves platform-specific hooks, those hooks are
  1617. * called automatically by this routine.
  1618. *
  1619. * Devices with legacy power management (no standard PCI PM capabilities)
  1620. * always require such platform hooks.
  1621. *
  1622. * RETURN VALUE:
  1623. * 0 is returned on success
  1624. * -EINVAL is returned if device is not supposed to wake up the system
  1625. * Error code depending on the platform is returned if both the platform and
  1626. * the native mechanism fail to enable the generation of wake-up events
  1627. */
  1628. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1629. {
  1630. int ret = 0;
  1631. /*
  1632. * Don't do the same thing twice in a row for one device, but restore
  1633. * PME Enable in case it has been updated by config space restoration.
  1634. */
  1635. if (!!enable == !!dev->wakeup_prepared) {
  1636. pci_pme_restore(dev);
  1637. return 0;
  1638. }
  1639. /*
  1640. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1641. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1642. * enable. To disable wake-up we call the platform first, for symmetry.
  1643. */
  1644. if (enable) {
  1645. int error;
  1646. if (pci_pme_capable(dev, state))
  1647. pci_pme_active(dev, true);
  1648. else
  1649. ret = 1;
  1650. error = platform_pci_set_wakeup(dev, true);
  1651. if (ret)
  1652. ret = error;
  1653. if (!ret)
  1654. dev->wakeup_prepared = true;
  1655. } else {
  1656. platform_pci_set_wakeup(dev, false);
  1657. pci_pme_active(dev, false);
  1658. dev->wakeup_prepared = false;
  1659. }
  1660. return ret;
  1661. }
  1662. EXPORT_SYMBOL(pci_enable_wake);
  1663. /**
  1664. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1665. * @dev: PCI device to prepare
  1666. * @enable: True to enable wake-up event generation; false to disable
  1667. *
  1668. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1669. * and this function allows them to set that up cleanly - pci_enable_wake()
  1670. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1671. * ordering constraints.
  1672. *
  1673. * This function only returns error code if the device is not capable of
  1674. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1675. * enable wake-up power for it.
  1676. */
  1677. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1678. {
  1679. return pci_pme_capable(dev, PCI_D3cold) ?
  1680. pci_enable_wake(dev, PCI_D3cold, enable) :
  1681. pci_enable_wake(dev, PCI_D3hot, enable);
  1682. }
  1683. EXPORT_SYMBOL(pci_wake_from_d3);
  1684. /**
  1685. * pci_target_state - find an appropriate low power state for a given PCI dev
  1686. * @dev: PCI device
  1687. *
  1688. * Use underlying platform code to find a supported low power state for @dev.
  1689. * If the platform can't manage @dev, return the deepest state from which it
  1690. * can generate wake events, based on any available PME info.
  1691. */
  1692. static pci_power_t pci_target_state(struct pci_dev *dev)
  1693. {
  1694. pci_power_t target_state = PCI_D3hot;
  1695. if (platform_pci_power_manageable(dev)) {
  1696. /*
  1697. * Call the platform to choose the target state of the device
  1698. * and enable wake-up from this state if supported.
  1699. */
  1700. pci_power_t state = platform_pci_choose_state(dev);
  1701. switch (state) {
  1702. case PCI_POWER_ERROR:
  1703. case PCI_UNKNOWN:
  1704. break;
  1705. case PCI_D1:
  1706. case PCI_D2:
  1707. if (pci_no_d1d2(dev))
  1708. break;
  1709. default:
  1710. target_state = state;
  1711. }
  1712. return target_state;
  1713. }
  1714. if (!dev->pm_cap)
  1715. target_state = PCI_D0;
  1716. /*
  1717. * If the device is in D3cold even though it's not power-manageable by
  1718. * the platform, it may have been powered down by non-standard means.
  1719. * Best to let it slumber.
  1720. */
  1721. if (dev->current_state == PCI_D3cold)
  1722. target_state = PCI_D3cold;
  1723. if (device_may_wakeup(&dev->dev)) {
  1724. /*
  1725. * Find the deepest state from which the device can generate
  1726. * wake-up events, make it the target state and enable device
  1727. * to generate PME#.
  1728. */
  1729. if (dev->pme_support) {
  1730. while (target_state
  1731. && !(dev->pme_support & (1 << target_state)))
  1732. target_state--;
  1733. }
  1734. }
  1735. return target_state;
  1736. }
  1737. /**
  1738. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1739. * @dev: Device to handle.
  1740. *
  1741. * Choose the power state appropriate for the device depending on whether
  1742. * it can wake up the system and/or is power manageable by the platform
  1743. * (PCI_D3hot is the default) and put the device into that state.
  1744. */
  1745. int pci_prepare_to_sleep(struct pci_dev *dev)
  1746. {
  1747. pci_power_t target_state = pci_target_state(dev);
  1748. int error;
  1749. if (target_state == PCI_POWER_ERROR)
  1750. return -EIO;
  1751. pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
  1752. error = pci_set_power_state(dev, target_state);
  1753. if (error)
  1754. pci_enable_wake(dev, target_state, false);
  1755. return error;
  1756. }
  1757. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1758. /**
  1759. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1760. * @dev: Device to handle.
  1761. *
  1762. * Disable device's system wake-up capability and put it into D0.
  1763. */
  1764. int pci_back_from_sleep(struct pci_dev *dev)
  1765. {
  1766. pci_enable_wake(dev, PCI_D0, false);
  1767. return pci_set_power_state(dev, PCI_D0);
  1768. }
  1769. EXPORT_SYMBOL(pci_back_from_sleep);
  1770. /**
  1771. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1772. * @dev: PCI device being suspended.
  1773. *
  1774. * Prepare @dev to generate wake-up events at run time and put it into a low
  1775. * power state.
  1776. */
  1777. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1778. {
  1779. pci_power_t target_state = pci_target_state(dev);
  1780. int error;
  1781. if (target_state == PCI_POWER_ERROR)
  1782. return -EIO;
  1783. dev->runtime_d3cold = target_state == PCI_D3cold;
  1784. pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1785. error = pci_set_power_state(dev, target_state);
  1786. if (error) {
  1787. pci_enable_wake(dev, target_state, false);
  1788. dev->runtime_d3cold = false;
  1789. }
  1790. return error;
  1791. }
  1792. /**
  1793. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1794. * @dev: Device to check.
  1795. *
  1796. * Return true if the device itself is capable of generating wake-up events
  1797. * (through the platform or using the native PCIe PME) or if the device supports
  1798. * PME and one of its upstream bridges can generate wake-up events.
  1799. */
  1800. bool pci_dev_run_wake(struct pci_dev *dev)
  1801. {
  1802. struct pci_bus *bus = dev->bus;
  1803. if (device_can_wakeup(&dev->dev))
  1804. return true;
  1805. if (!dev->pme_support)
  1806. return false;
  1807. /* PME-capable in principle, but not from the intended sleep state */
  1808. if (!pci_pme_capable(dev, pci_target_state(dev)))
  1809. return false;
  1810. while (bus->parent) {
  1811. struct pci_dev *bridge = bus->self;
  1812. if (device_can_wakeup(&bridge->dev))
  1813. return true;
  1814. bus = bus->parent;
  1815. }
  1816. /* We have reached the root bus. */
  1817. if (bus->bridge)
  1818. return device_can_wakeup(bus->bridge);
  1819. return false;
  1820. }
  1821. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1822. /**
  1823. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1824. * @pci_dev: Device to check.
  1825. *
  1826. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1827. * reconfigured due to wakeup settings difference between system and runtime
  1828. * suspend and the current power state of it is suitable for the upcoming
  1829. * (system) transition.
  1830. *
  1831. * If the device is not configured for system wakeup, disable PME for it before
  1832. * returning 'true' to prevent it from waking up the system unnecessarily.
  1833. */
  1834. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1835. {
  1836. struct device *dev = &pci_dev->dev;
  1837. if (!pm_runtime_suspended(dev)
  1838. || pci_target_state(pci_dev) != pci_dev->current_state
  1839. || platform_pci_need_resume(pci_dev)
  1840. || (pci_dev->dev_flags & PCI_DEV_FLAGS_NEEDS_RESUME))
  1841. return false;
  1842. /*
  1843. * At this point the device is good to go unless it's been configured
  1844. * to generate PME at the runtime suspend time, but it is not supposed
  1845. * to wake up the system. In that case, simply disable PME for it
  1846. * (it will have to be re-enabled on exit from system resume).
  1847. *
  1848. * If the device's power state is D3cold and the platform check above
  1849. * hasn't triggered, the device's configuration is suitable and we don't
  1850. * need to manipulate it at all.
  1851. */
  1852. spin_lock_irq(&dev->power.lock);
  1853. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1854. !device_may_wakeup(dev))
  1855. __pci_pme_active(pci_dev, false);
  1856. spin_unlock_irq(&dev->power.lock);
  1857. return true;
  1858. }
  1859. /**
  1860. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1861. * @pci_dev: Device to handle.
  1862. *
  1863. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1864. * it might have been disabled during the prepare phase of system suspend if
  1865. * the device was not configured for system wakeup.
  1866. */
  1867. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1868. {
  1869. struct device *dev = &pci_dev->dev;
  1870. if (!pci_dev_run_wake(pci_dev))
  1871. return;
  1872. spin_lock_irq(&dev->power.lock);
  1873. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1874. __pci_pme_active(pci_dev, true);
  1875. spin_unlock_irq(&dev->power.lock);
  1876. }
  1877. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1878. {
  1879. struct device *dev = &pdev->dev;
  1880. struct device *parent = dev->parent;
  1881. if (parent)
  1882. pm_runtime_get_sync(parent);
  1883. pm_runtime_get_noresume(dev);
  1884. /*
  1885. * pdev->current_state is set to PCI_D3cold during suspending,
  1886. * so wait until suspending completes
  1887. */
  1888. pm_runtime_barrier(dev);
  1889. /*
  1890. * Only need to resume devices in D3cold, because config
  1891. * registers are still accessible for devices suspended but
  1892. * not in D3cold.
  1893. */
  1894. if (pdev->current_state == PCI_D3cold)
  1895. pm_runtime_resume(dev);
  1896. }
  1897. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1898. {
  1899. struct device *dev = &pdev->dev;
  1900. struct device *parent = dev->parent;
  1901. pm_runtime_put(dev);
  1902. if (parent)
  1903. pm_runtime_put_sync(parent);
  1904. }
  1905. /**
  1906. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1907. * @bridge: Bridge to check
  1908. *
  1909. * This function checks if it is possible to move the bridge to D3.
  1910. * Currently we only allow D3 for recent enough PCIe ports.
  1911. */
  1912. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1913. {
  1914. unsigned int year;
  1915. if (!pci_is_pcie(bridge))
  1916. return false;
  1917. switch (pci_pcie_type(bridge)) {
  1918. case PCI_EXP_TYPE_ROOT_PORT:
  1919. case PCI_EXP_TYPE_UPSTREAM:
  1920. case PCI_EXP_TYPE_DOWNSTREAM:
  1921. if (pci_bridge_d3_disable)
  1922. return false;
  1923. /*
  1924. * Hotplug interrupts cannot be delivered if the link is down,
  1925. * so parents of a hotplug port must stay awake. In addition,
  1926. * hotplug ports handled by firmware in System Management Mode
  1927. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1928. * For simplicity, disallow in general for now.
  1929. */
  1930. if (bridge->is_hotplug_bridge)
  1931. return false;
  1932. if (pci_bridge_d3_force)
  1933. return true;
  1934. /*
  1935. * It should be safe to put PCIe ports from 2015 or newer
  1936. * to D3.
  1937. */
  1938. if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
  1939. year >= 2015) {
  1940. return true;
  1941. }
  1942. break;
  1943. }
  1944. return false;
  1945. }
  1946. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1947. {
  1948. bool *d3cold_ok = data;
  1949. if (/* The device needs to be allowed to go D3cold ... */
  1950. dev->no_d3cold || !dev->d3cold_allowed ||
  1951. /* ... and if it is wakeup capable to do so from D3cold. */
  1952. (device_may_wakeup(&dev->dev) &&
  1953. !pci_pme_capable(dev, PCI_D3cold)) ||
  1954. /* If it is a bridge it must be allowed to go to D3. */
  1955. !pci_power_manageable(dev))
  1956. *d3cold_ok = false;
  1957. return !*d3cold_ok;
  1958. }
  1959. /*
  1960. * pci_bridge_d3_update - Update bridge D3 capabilities
  1961. * @dev: PCI device which is changed
  1962. *
  1963. * Update upstream bridge PM capabilities accordingly depending on if the
  1964. * device PM configuration was changed or the device is being removed. The
  1965. * change is also propagated upstream.
  1966. */
  1967. void pci_bridge_d3_update(struct pci_dev *dev)
  1968. {
  1969. bool remove = !device_is_registered(&dev->dev);
  1970. struct pci_dev *bridge;
  1971. bool d3cold_ok = true;
  1972. bridge = pci_upstream_bridge(dev);
  1973. if (!bridge || !pci_bridge_d3_possible(bridge))
  1974. return;
  1975. /*
  1976. * If D3 is currently allowed for the bridge, removing one of its
  1977. * children won't change that.
  1978. */
  1979. if (remove && bridge->bridge_d3)
  1980. return;
  1981. /*
  1982. * If D3 is currently allowed for the bridge and a child is added or
  1983. * changed, disallowance of D3 can only be caused by that child, so
  1984. * we only need to check that single device, not any of its siblings.
  1985. *
  1986. * If D3 is currently not allowed for the bridge, checking the device
  1987. * first may allow us to skip checking its siblings.
  1988. */
  1989. if (!remove)
  1990. pci_dev_check_d3cold(dev, &d3cold_ok);
  1991. /*
  1992. * If D3 is currently not allowed for the bridge, this may be caused
  1993. * either by the device being changed/removed or any of its siblings,
  1994. * so we need to go through all children to find out if one of them
  1995. * continues to block D3.
  1996. */
  1997. if (d3cold_ok && !bridge->bridge_d3)
  1998. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  1999. &d3cold_ok);
  2000. if (bridge->bridge_d3 != d3cold_ok) {
  2001. bridge->bridge_d3 = d3cold_ok;
  2002. /* Propagate change to upstream bridges */
  2003. pci_bridge_d3_update(bridge);
  2004. }
  2005. }
  2006. /**
  2007. * pci_d3cold_enable - Enable D3cold for device
  2008. * @dev: PCI device to handle
  2009. *
  2010. * This function can be used in drivers to enable D3cold from the device
  2011. * they handle. It also updates upstream PCI bridge PM capabilities
  2012. * accordingly.
  2013. */
  2014. void pci_d3cold_enable(struct pci_dev *dev)
  2015. {
  2016. if (dev->no_d3cold) {
  2017. dev->no_d3cold = false;
  2018. pci_bridge_d3_update(dev);
  2019. }
  2020. }
  2021. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2022. /**
  2023. * pci_d3cold_disable - Disable D3cold for device
  2024. * @dev: PCI device to handle
  2025. *
  2026. * This function can be used in drivers to disable D3cold from the device
  2027. * they handle. It also updates upstream PCI bridge PM capabilities
  2028. * accordingly.
  2029. */
  2030. void pci_d3cold_disable(struct pci_dev *dev)
  2031. {
  2032. if (!dev->no_d3cold) {
  2033. dev->no_d3cold = true;
  2034. pci_bridge_d3_update(dev);
  2035. }
  2036. }
  2037. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2038. /**
  2039. * pci_pm_init - Initialize PM functions of given PCI device
  2040. * @dev: PCI device to handle.
  2041. */
  2042. void pci_pm_init(struct pci_dev *dev)
  2043. {
  2044. int pm;
  2045. u16 pmc;
  2046. pm_runtime_forbid(&dev->dev);
  2047. pm_runtime_set_active(&dev->dev);
  2048. pm_runtime_enable(&dev->dev);
  2049. device_enable_async_suspend(&dev->dev);
  2050. dev->wakeup_prepared = false;
  2051. dev->pm_cap = 0;
  2052. dev->pme_support = 0;
  2053. /* find PCI PM capability in list */
  2054. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2055. if (!pm)
  2056. return;
  2057. /* Check device's ability to generate PME# */
  2058. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2059. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2060. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  2061. pmc & PCI_PM_CAP_VER_MASK);
  2062. return;
  2063. }
  2064. dev->pm_cap = pm;
  2065. dev->d3_delay = PCI_PM_D3_WAIT;
  2066. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2067. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2068. dev->d3cold_allowed = true;
  2069. dev->d1_support = false;
  2070. dev->d2_support = false;
  2071. if (!pci_no_d1d2(dev)) {
  2072. if (pmc & PCI_PM_CAP_D1)
  2073. dev->d1_support = true;
  2074. if (pmc & PCI_PM_CAP_D2)
  2075. dev->d2_support = true;
  2076. if (dev->d1_support || dev->d2_support)
  2077. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  2078. dev->d1_support ? " D1" : "",
  2079. dev->d2_support ? " D2" : "");
  2080. }
  2081. pmc &= PCI_PM_CAP_PME_MASK;
  2082. if (pmc) {
  2083. dev_printk(KERN_DEBUG, &dev->dev,
  2084. "PME# supported from%s%s%s%s%s\n",
  2085. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2086. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2087. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2088. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2089. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2090. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2091. dev->pme_poll = true;
  2092. /*
  2093. * Make device's PM flags reflect the wake-up capability, but
  2094. * let the user space enable it to wake up the system as needed.
  2095. */
  2096. device_set_wakeup_capable(&dev->dev, true);
  2097. /* Disable the PME# generation functionality */
  2098. pci_pme_active(dev, false);
  2099. }
  2100. }
  2101. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2102. {
  2103. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2104. switch (prop) {
  2105. case PCI_EA_P_MEM:
  2106. case PCI_EA_P_VF_MEM:
  2107. flags |= IORESOURCE_MEM;
  2108. break;
  2109. case PCI_EA_P_MEM_PREFETCH:
  2110. case PCI_EA_P_VF_MEM_PREFETCH:
  2111. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2112. break;
  2113. case PCI_EA_P_IO:
  2114. flags |= IORESOURCE_IO;
  2115. break;
  2116. default:
  2117. return 0;
  2118. }
  2119. return flags;
  2120. }
  2121. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2122. u8 prop)
  2123. {
  2124. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2125. return &dev->resource[bei];
  2126. #ifdef CONFIG_PCI_IOV
  2127. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2128. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2129. return &dev->resource[PCI_IOV_RESOURCES +
  2130. bei - PCI_EA_BEI_VF_BAR0];
  2131. #endif
  2132. else if (bei == PCI_EA_BEI_ROM)
  2133. return &dev->resource[PCI_ROM_RESOURCE];
  2134. else
  2135. return NULL;
  2136. }
  2137. /* Read an Enhanced Allocation (EA) entry */
  2138. static int pci_ea_read(struct pci_dev *dev, int offset)
  2139. {
  2140. struct resource *res;
  2141. int ent_size, ent_offset = offset;
  2142. resource_size_t start, end;
  2143. unsigned long flags;
  2144. u32 dw0, bei, base, max_offset;
  2145. u8 prop;
  2146. bool support_64 = (sizeof(resource_size_t) >= 8);
  2147. pci_read_config_dword(dev, ent_offset, &dw0);
  2148. ent_offset += 4;
  2149. /* Entry size field indicates DWORDs after 1st */
  2150. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2151. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2152. goto out;
  2153. bei = (dw0 & PCI_EA_BEI) >> 4;
  2154. prop = (dw0 & PCI_EA_PP) >> 8;
  2155. /*
  2156. * If the Property is in the reserved range, try the Secondary
  2157. * Property instead.
  2158. */
  2159. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2160. prop = (dw0 & PCI_EA_SP) >> 16;
  2161. if (prop > PCI_EA_P_BRIDGE_IO)
  2162. goto out;
  2163. res = pci_ea_get_resource(dev, bei, prop);
  2164. if (!res) {
  2165. dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
  2166. goto out;
  2167. }
  2168. flags = pci_ea_flags(dev, prop);
  2169. if (!flags) {
  2170. dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
  2171. goto out;
  2172. }
  2173. /* Read Base */
  2174. pci_read_config_dword(dev, ent_offset, &base);
  2175. start = (base & PCI_EA_FIELD_MASK);
  2176. ent_offset += 4;
  2177. /* Read MaxOffset */
  2178. pci_read_config_dword(dev, ent_offset, &max_offset);
  2179. ent_offset += 4;
  2180. /* Read Base MSBs (if 64-bit entry) */
  2181. if (base & PCI_EA_IS_64) {
  2182. u32 base_upper;
  2183. pci_read_config_dword(dev, ent_offset, &base_upper);
  2184. ent_offset += 4;
  2185. flags |= IORESOURCE_MEM_64;
  2186. /* entry starts above 32-bit boundary, can't use */
  2187. if (!support_64 && base_upper)
  2188. goto out;
  2189. if (support_64)
  2190. start |= ((u64)base_upper << 32);
  2191. }
  2192. end = start + (max_offset | 0x03);
  2193. /* Read MaxOffset MSBs (if 64-bit entry) */
  2194. if (max_offset & PCI_EA_IS_64) {
  2195. u32 max_offset_upper;
  2196. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2197. ent_offset += 4;
  2198. flags |= IORESOURCE_MEM_64;
  2199. /* entry too big, can't use */
  2200. if (!support_64 && max_offset_upper)
  2201. goto out;
  2202. if (support_64)
  2203. end += ((u64)max_offset_upper << 32);
  2204. }
  2205. if (end < start) {
  2206. dev_err(&dev->dev, "EA Entry crosses address boundary\n");
  2207. goto out;
  2208. }
  2209. if (ent_size != ent_offset - offset) {
  2210. dev_err(&dev->dev,
  2211. "EA Entry Size (%d) does not match length read (%d)\n",
  2212. ent_size, ent_offset - offset);
  2213. goto out;
  2214. }
  2215. res->name = pci_name(dev);
  2216. res->start = start;
  2217. res->end = end;
  2218. res->flags = flags;
  2219. if (bei <= PCI_EA_BEI_BAR5)
  2220. dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2221. bei, res, prop);
  2222. else if (bei == PCI_EA_BEI_ROM)
  2223. dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2224. res, prop);
  2225. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2226. dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2227. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2228. else
  2229. dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2230. bei, res, prop);
  2231. out:
  2232. return offset + ent_size;
  2233. }
  2234. /* Enhanced Allocation Initialization */
  2235. void pci_ea_init(struct pci_dev *dev)
  2236. {
  2237. int ea;
  2238. u8 num_ent;
  2239. int offset;
  2240. int i;
  2241. /* find PCI EA capability in list */
  2242. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2243. if (!ea)
  2244. return;
  2245. /* determine the number of entries */
  2246. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2247. &num_ent);
  2248. num_ent &= PCI_EA_NUM_ENT_MASK;
  2249. offset = ea + PCI_EA_FIRST_ENT;
  2250. /* Skip DWORD 2 for type 1 functions */
  2251. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2252. offset += 4;
  2253. /* parse each EA entry */
  2254. for (i = 0; i < num_ent; ++i)
  2255. offset = pci_ea_read(dev, offset);
  2256. }
  2257. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2258. struct pci_cap_saved_state *new_cap)
  2259. {
  2260. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2261. }
  2262. /**
  2263. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2264. * capability registers
  2265. * @dev: the PCI device
  2266. * @cap: the capability to allocate the buffer for
  2267. * @extended: Standard or Extended capability ID
  2268. * @size: requested size of the buffer
  2269. */
  2270. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2271. bool extended, unsigned int size)
  2272. {
  2273. int pos;
  2274. struct pci_cap_saved_state *save_state;
  2275. if (extended)
  2276. pos = pci_find_ext_capability(dev, cap);
  2277. else
  2278. pos = pci_find_capability(dev, cap);
  2279. if (!pos)
  2280. return 0;
  2281. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2282. if (!save_state)
  2283. return -ENOMEM;
  2284. save_state->cap.cap_nr = cap;
  2285. save_state->cap.cap_extended = extended;
  2286. save_state->cap.size = size;
  2287. pci_add_saved_cap(dev, save_state);
  2288. return 0;
  2289. }
  2290. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2291. {
  2292. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2293. }
  2294. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2295. {
  2296. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2297. }
  2298. /**
  2299. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2300. * @dev: the PCI device
  2301. */
  2302. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2303. {
  2304. int error;
  2305. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2306. PCI_EXP_SAVE_REGS * sizeof(u16));
  2307. if (error)
  2308. dev_err(&dev->dev,
  2309. "unable to preallocate PCI Express save buffer\n");
  2310. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2311. if (error)
  2312. dev_err(&dev->dev,
  2313. "unable to preallocate PCI-X save buffer\n");
  2314. pci_allocate_vc_save_buffers(dev);
  2315. }
  2316. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2317. {
  2318. struct pci_cap_saved_state *tmp;
  2319. struct hlist_node *n;
  2320. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2321. kfree(tmp);
  2322. }
  2323. /**
  2324. * pci_configure_ari - enable or disable ARI forwarding
  2325. * @dev: the PCI device
  2326. *
  2327. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2328. * bridge. Otherwise, disable ARI in the bridge.
  2329. */
  2330. void pci_configure_ari(struct pci_dev *dev)
  2331. {
  2332. u32 cap;
  2333. struct pci_dev *bridge;
  2334. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2335. return;
  2336. bridge = dev->bus->self;
  2337. if (!bridge)
  2338. return;
  2339. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2340. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2341. return;
  2342. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2343. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2344. PCI_EXP_DEVCTL2_ARI);
  2345. bridge->ari_enabled = 1;
  2346. } else {
  2347. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2348. PCI_EXP_DEVCTL2_ARI);
  2349. bridge->ari_enabled = 0;
  2350. }
  2351. }
  2352. static int pci_acs_enable;
  2353. /**
  2354. * pci_request_acs - ask for ACS to be enabled if supported
  2355. */
  2356. void pci_request_acs(void)
  2357. {
  2358. pci_acs_enable = 1;
  2359. }
  2360. /**
  2361. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2362. * @dev: the PCI device
  2363. */
  2364. static void pci_std_enable_acs(struct pci_dev *dev)
  2365. {
  2366. int pos;
  2367. u16 cap;
  2368. u16 ctrl;
  2369. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2370. if (!pos)
  2371. return;
  2372. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2373. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2374. /* Source Validation */
  2375. ctrl |= (cap & PCI_ACS_SV);
  2376. /* P2P Request Redirect */
  2377. ctrl |= (cap & PCI_ACS_RR);
  2378. /* P2P Completion Redirect */
  2379. ctrl |= (cap & PCI_ACS_CR);
  2380. /* Upstream Forwarding */
  2381. ctrl |= (cap & PCI_ACS_UF);
  2382. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2383. }
  2384. /**
  2385. * pci_enable_acs - enable ACS if hardware support it
  2386. * @dev: the PCI device
  2387. */
  2388. void pci_enable_acs(struct pci_dev *dev)
  2389. {
  2390. if (!pci_acs_enable)
  2391. return;
  2392. if (!pci_dev_specific_enable_acs(dev))
  2393. return;
  2394. pci_std_enable_acs(dev);
  2395. }
  2396. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2397. {
  2398. int pos;
  2399. u16 cap, ctrl;
  2400. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2401. if (!pos)
  2402. return false;
  2403. /*
  2404. * Except for egress control, capabilities are either required
  2405. * or only required if controllable. Features missing from the
  2406. * capability field can therefore be assumed as hard-wired enabled.
  2407. */
  2408. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2409. acs_flags &= (cap | PCI_ACS_EC);
  2410. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2411. return (ctrl & acs_flags) == acs_flags;
  2412. }
  2413. /**
  2414. * pci_acs_enabled - test ACS against required flags for a given device
  2415. * @pdev: device to test
  2416. * @acs_flags: required PCI ACS flags
  2417. *
  2418. * Return true if the device supports the provided flags. Automatically
  2419. * filters out flags that are not implemented on multifunction devices.
  2420. *
  2421. * Note that this interface checks the effective ACS capabilities of the
  2422. * device rather than the actual capabilities. For instance, most single
  2423. * function endpoints are not required to support ACS because they have no
  2424. * opportunity for peer-to-peer access. We therefore return 'true'
  2425. * regardless of whether the device exposes an ACS capability. This makes
  2426. * it much easier for callers of this function to ignore the actual type
  2427. * or topology of the device when testing ACS support.
  2428. */
  2429. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2430. {
  2431. int ret;
  2432. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2433. if (ret >= 0)
  2434. return ret > 0;
  2435. /*
  2436. * Conventional PCI and PCI-X devices never support ACS, either
  2437. * effectively or actually. The shared bus topology implies that
  2438. * any device on the bus can receive or snoop DMA.
  2439. */
  2440. if (!pci_is_pcie(pdev))
  2441. return false;
  2442. switch (pci_pcie_type(pdev)) {
  2443. /*
  2444. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2445. * but since their primary interface is PCI/X, we conservatively
  2446. * handle them as we would a non-PCIe device.
  2447. */
  2448. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2449. /*
  2450. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2451. * applicable... must never implement an ACS Extended Capability...".
  2452. * This seems arbitrary, but we take a conservative interpretation
  2453. * of this statement.
  2454. */
  2455. case PCI_EXP_TYPE_PCI_BRIDGE:
  2456. case PCI_EXP_TYPE_RC_EC:
  2457. return false;
  2458. /*
  2459. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2460. * implement ACS in order to indicate their peer-to-peer capabilities,
  2461. * regardless of whether they are single- or multi-function devices.
  2462. */
  2463. case PCI_EXP_TYPE_DOWNSTREAM:
  2464. case PCI_EXP_TYPE_ROOT_PORT:
  2465. return pci_acs_flags_enabled(pdev, acs_flags);
  2466. /*
  2467. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2468. * implemented by the remaining PCIe types to indicate peer-to-peer
  2469. * capabilities, but only when they are part of a multifunction
  2470. * device. The footnote for section 6.12 indicates the specific
  2471. * PCIe types included here.
  2472. */
  2473. case PCI_EXP_TYPE_ENDPOINT:
  2474. case PCI_EXP_TYPE_UPSTREAM:
  2475. case PCI_EXP_TYPE_LEG_END:
  2476. case PCI_EXP_TYPE_RC_END:
  2477. if (!pdev->multifunction)
  2478. break;
  2479. return pci_acs_flags_enabled(pdev, acs_flags);
  2480. }
  2481. /*
  2482. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2483. * to single function devices with the exception of downstream ports.
  2484. */
  2485. return true;
  2486. }
  2487. /**
  2488. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2489. * @start: starting downstream device
  2490. * @end: ending upstream device or NULL to search to the root bus
  2491. * @acs_flags: required flags
  2492. *
  2493. * Walk up a device tree from start to end testing PCI ACS support. If
  2494. * any step along the way does not support the required flags, return false.
  2495. */
  2496. bool pci_acs_path_enabled(struct pci_dev *start,
  2497. struct pci_dev *end, u16 acs_flags)
  2498. {
  2499. struct pci_dev *pdev, *parent = start;
  2500. do {
  2501. pdev = parent;
  2502. if (!pci_acs_enabled(pdev, acs_flags))
  2503. return false;
  2504. if (pci_is_root_bus(pdev->bus))
  2505. return (end == NULL);
  2506. parent = pdev->bus->self;
  2507. } while (pdev != end);
  2508. return true;
  2509. }
  2510. /**
  2511. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2512. * @dev: the PCI device
  2513. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2514. *
  2515. * Perform INTx swizzling for a device behind one level of bridge. This is
  2516. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2517. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2518. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2519. * the PCI Express Base Specification, Revision 2.1)
  2520. */
  2521. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2522. {
  2523. int slot;
  2524. if (pci_ari_enabled(dev->bus))
  2525. slot = 0;
  2526. else
  2527. slot = PCI_SLOT(dev->devfn);
  2528. return (((pin - 1) + slot) % 4) + 1;
  2529. }
  2530. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2531. {
  2532. u8 pin;
  2533. pin = dev->pin;
  2534. if (!pin)
  2535. return -1;
  2536. while (!pci_is_root_bus(dev->bus)) {
  2537. pin = pci_swizzle_interrupt_pin(dev, pin);
  2538. dev = dev->bus->self;
  2539. }
  2540. *bridge = dev;
  2541. return pin;
  2542. }
  2543. /**
  2544. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2545. * @dev: the PCI device
  2546. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2547. *
  2548. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2549. * bridges all the way up to a PCI root bus.
  2550. */
  2551. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2552. {
  2553. u8 pin = *pinp;
  2554. while (!pci_is_root_bus(dev->bus)) {
  2555. pin = pci_swizzle_interrupt_pin(dev, pin);
  2556. dev = dev->bus->self;
  2557. }
  2558. *pinp = pin;
  2559. return PCI_SLOT(dev->devfn);
  2560. }
  2561. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2562. /**
  2563. * pci_release_region - Release a PCI bar
  2564. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2565. * @bar: BAR to release
  2566. *
  2567. * Releases the PCI I/O and memory resources previously reserved by a
  2568. * successful call to pci_request_region. Call this function only
  2569. * after all use of the PCI regions has ceased.
  2570. */
  2571. void pci_release_region(struct pci_dev *pdev, int bar)
  2572. {
  2573. struct pci_devres *dr;
  2574. if (pci_resource_len(pdev, bar) == 0)
  2575. return;
  2576. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2577. release_region(pci_resource_start(pdev, bar),
  2578. pci_resource_len(pdev, bar));
  2579. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2580. release_mem_region(pci_resource_start(pdev, bar),
  2581. pci_resource_len(pdev, bar));
  2582. dr = find_pci_dr(pdev);
  2583. if (dr)
  2584. dr->region_mask &= ~(1 << bar);
  2585. }
  2586. EXPORT_SYMBOL(pci_release_region);
  2587. /**
  2588. * __pci_request_region - Reserved PCI I/O and memory resource
  2589. * @pdev: PCI device whose resources are to be reserved
  2590. * @bar: BAR to be reserved
  2591. * @res_name: Name to be associated with resource.
  2592. * @exclusive: whether the region access is exclusive or not
  2593. *
  2594. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2595. * being reserved by owner @res_name. Do not access any
  2596. * address inside the PCI regions unless this call returns
  2597. * successfully.
  2598. *
  2599. * If @exclusive is set, then the region is marked so that userspace
  2600. * is explicitly not allowed to map the resource via /dev/mem or
  2601. * sysfs MMIO access.
  2602. *
  2603. * Returns 0 on success, or %EBUSY on error. A warning
  2604. * message is also printed on failure.
  2605. */
  2606. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2607. const char *res_name, int exclusive)
  2608. {
  2609. struct pci_devres *dr;
  2610. if (pci_resource_len(pdev, bar) == 0)
  2611. return 0;
  2612. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2613. if (!request_region(pci_resource_start(pdev, bar),
  2614. pci_resource_len(pdev, bar), res_name))
  2615. goto err_out;
  2616. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2617. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2618. pci_resource_len(pdev, bar), res_name,
  2619. exclusive))
  2620. goto err_out;
  2621. }
  2622. dr = find_pci_dr(pdev);
  2623. if (dr)
  2624. dr->region_mask |= 1 << bar;
  2625. return 0;
  2626. err_out:
  2627. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2628. &pdev->resource[bar]);
  2629. return -EBUSY;
  2630. }
  2631. /**
  2632. * pci_request_region - Reserve PCI I/O and memory resource
  2633. * @pdev: PCI device whose resources are to be reserved
  2634. * @bar: BAR to be reserved
  2635. * @res_name: Name to be associated with resource
  2636. *
  2637. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2638. * being reserved by owner @res_name. Do not access any
  2639. * address inside the PCI regions unless this call returns
  2640. * successfully.
  2641. *
  2642. * Returns 0 on success, or %EBUSY on error. A warning
  2643. * message is also printed on failure.
  2644. */
  2645. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2646. {
  2647. return __pci_request_region(pdev, bar, res_name, 0);
  2648. }
  2649. EXPORT_SYMBOL(pci_request_region);
  2650. /**
  2651. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2652. * @pdev: PCI device whose resources are to be reserved
  2653. * @bar: BAR to be reserved
  2654. * @res_name: Name to be associated with resource.
  2655. *
  2656. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2657. * being reserved by owner @res_name. Do not access any
  2658. * address inside the PCI regions unless this call returns
  2659. * successfully.
  2660. *
  2661. * Returns 0 on success, or %EBUSY on error. A warning
  2662. * message is also printed on failure.
  2663. *
  2664. * The key difference that _exclusive makes it that userspace is
  2665. * explicitly not allowed to map the resource via /dev/mem or
  2666. * sysfs.
  2667. */
  2668. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2669. const char *res_name)
  2670. {
  2671. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2672. }
  2673. EXPORT_SYMBOL(pci_request_region_exclusive);
  2674. /**
  2675. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2676. * @pdev: PCI device whose resources were previously reserved
  2677. * @bars: Bitmask of BARs to be released
  2678. *
  2679. * Release selected PCI I/O and memory resources previously reserved.
  2680. * Call this function only after all use of the PCI regions has ceased.
  2681. */
  2682. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2683. {
  2684. int i;
  2685. for (i = 0; i < 6; i++)
  2686. if (bars & (1 << i))
  2687. pci_release_region(pdev, i);
  2688. }
  2689. EXPORT_SYMBOL(pci_release_selected_regions);
  2690. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2691. const char *res_name, int excl)
  2692. {
  2693. int i;
  2694. for (i = 0; i < 6; i++)
  2695. if (bars & (1 << i))
  2696. if (__pci_request_region(pdev, i, res_name, excl))
  2697. goto err_out;
  2698. return 0;
  2699. err_out:
  2700. while (--i >= 0)
  2701. if (bars & (1 << i))
  2702. pci_release_region(pdev, i);
  2703. return -EBUSY;
  2704. }
  2705. /**
  2706. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2707. * @pdev: PCI device whose resources are to be reserved
  2708. * @bars: Bitmask of BARs to be requested
  2709. * @res_name: Name to be associated with resource
  2710. */
  2711. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2712. const char *res_name)
  2713. {
  2714. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2715. }
  2716. EXPORT_SYMBOL(pci_request_selected_regions);
  2717. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2718. const char *res_name)
  2719. {
  2720. return __pci_request_selected_regions(pdev, bars, res_name,
  2721. IORESOURCE_EXCLUSIVE);
  2722. }
  2723. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2724. /**
  2725. * pci_release_regions - Release reserved PCI I/O and memory resources
  2726. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2727. *
  2728. * Releases all PCI I/O and memory resources previously reserved by a
  2729. * successful call to pci_request_regions. Call this function only
  2730. * after all use of the PCI regions has ceased.
  2731. */
  2732. void pci_release_regions(struct pci_dev *pdev)
  2733. {
  2734. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2735. }
  2736. EXPORT_SYMBOL(pci_release_regions);
  2737. /**
  2738. * pci_request_regions - Reserved PCI I/O and memory resources
  2739. * @pdev: PCI device whose resources are to be reserved
  2740. * @res_name: Name to be associated with resource.
  2741. *
  2742. * Mark all PCI regions associated with PCI device @pdev as
  2743. * being reserved by owner @res_name. Do not access any
  2744. * address inside the PCI regions unless this call returns
  2745. * successfully.
  2746. *
  2747. * Returns 0 on success, or %EBUSY on error. A warning
  2748. * message is also printed on failure.
  2749. */
  2750. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2751. {
  2752. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2753. }
  2754. EXPORT_SYMBOL(pci_request_regions);
  2755. /**
  2756. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2757. * @pdev: PCI device whose resources are to be reserved
  2758. * @res_name: Name to be associated with resource.
  2759. *
  2760. * Mark all PCI regions associated with PCI device @pdev as
  2761. * being reserved by owner @res_name. Do not access any
  2762. * address inside the PCI regions unless this call returns
  2763. * successfully.
  2764. *
  2765. * pci_request_regions_exclusive() will mark the region so that
  2766. * /dev/mem and the sysfs MMIO access will not be allowed.
  2767. *
  2768. * Returns 0 on success, or %EBUSY on error. A warning
  2769. * message is also printed on failure.
  2770. */
  2771. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2772. {
  2773. return pci_request_selected_regions_exclusive(pdev,
  2774. ((1 << 6) - 1), res_name);
  2775. }
  2776. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2777. #ifdef PCI_IOBASE
  2778. struct io_range {
  2779. struct list_head list;
  2780. phys_addr_t start;
  2781. resource_size_t size;
  2782. };
  2783. static LIST_HEAD(io_range_list);
  2784. static DEFINE_SPINLOCK(io_range_lock);
  2785. #endif
  2786. /*
  2787. * Record the PCI IO range (expressed as CPU physical address + size).
  2788. * Return a negative value if an error has occured, zero otherwise
  2789. */
  2790. int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
  2791. {
  2792. int err = 0;
  2793. #ifdef PCI_IOBASE
  2794. struct io_range *range;
  2795. resource_size_t allocated_size = 0;
  2796. /* check if the range hasn't been previously recorded */
  2797. spin_lock(&io_range_lock);
  2798. list_for_each_entry(range, &io_range_list, list) {
  2799. if (addr >= range->start && addr + size <= range->start + size) {
  2800. /* range already registered, bail out */
  2801. goto end_register;
  2802. }
  2803. allocated_size += range->size;
  2804. }
  2805. /* range not registed yet, check for available space */
  2806. if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
  2807. /* if it's too big check if 64K space can be reserved */
  2808. if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
  2809. err = -E2BIG;
  2810. goto end_register;
  2811. }
  2812. size = SZ_64K;
  2813. pr_warn("Requested IO range too big, new size set to 64K\n");
  2814. }
  2815. /* add the range to the list */
  2816. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2817. if (!range) {
  2818. err = -ENOMEM;
  2819. goto end_register;
  2820. }
  2821. range->start = addr;
  2822. range->size = size;
  2823. list_add_tail(&range->list, &io_range_list);
  2824. end_register:
  2825. spin_unlock(&io_range_lock);
  2826. #endif
  2827. return err;
  2828. }
  2829. phys_addr_t pci_pio_to_address(unsigned long pio)
  2830. {
  2831. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2832. #ifdef PCI_IOBASE
  2833. struct io_range *range;
  2834. resource_size_t allocated_size = 0;
  2835. if (pio > IO_SPACE_LIMIT)
  2836. return address;
  2837. spin_lock(&io_range_lock);
  2838. list_for_each_entry(range, &io_range_list, list) {
  2839. if (pio >= allocated_size && pio < allocated_size + range->size) {
  2840. address = range->start + pio - allocated_size;
  2841. break;
  2842. }
  2843. allocated_size += range->size;
  2844. }
  2845. spin_unlock(&io_range_lock);
  2846. #endif
  2847. return address;
  2848. }
  2849. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  2850. {
  2851. #ifdef PCI_IOBASE
  2852. struct io_range *res;
  2853. resource_size_t offset = 0;
  2854. unsigned long addr = -1;
  2855. spin_lock(&io_range_lock);
  2856. list_for_each_entry(res, &io_range_list, list) {
  2857. if (address >= res->start && address < res->start + res->size) {
  2858. addr = address - res->start + offset;
  2859. break;
  2860. }
  2861. offset += res->size;
  2862. }
  2863. spin_unlock(&io_range_lock);
  2864. return addr;
  2865. #else
  2866. if (address > IO_SPACE_LIMIT)
  2867. return (unsigned long)-1;
  2868. return (unsigned long) address;
  2869. #endif
  2870. }
  2871. /**
  2872. * pci_remap_iospace - Remap the memory mapped I/O space
  2873. * @res: Resource describing the I/O space
  2874. * @phys_addr: physical address of range to be mapped
  2875. *
  2876. * Remap the memory mapped I/O space described by the @res
  2877. * and the CPU physical address @phys_addr into virtual address space.
  2878. * Only architectures that have memory mapped IO functions defined
  2879. * (and the PCI_IOBASE value defined) should call this function.
  2880. */
  2881. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  2882. {
  2883. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2884. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2885. if (!(res->flags & IORESOURCE_IO))
  2886. return -EINVAL;
  2887. if (res->end > IO_SPACE_LIMIT)
  2888. return -EINVAL;
  2889. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  2890. pgprot_device(PAGE_KERNEL));
  2891. #else
  2892. /* this architecture does not have memory mapped I/O space,
  2893. so this function should never be called */
  2894. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  2895. return -ENODEV;
  2896. #endif
  2897. }
  2898. EXPORT_SYMBOL(pci_remap_iospace);
  2899. /**
  2900. * pci_unmap_iospace - Unmap the memory mapped I/O space
  2901. * @res: resource to be unmapped
  2902. *
  2903. * Unmap the CPU virtual address @res from virtual address space.
  2904. * Only architectures that have memory mapped IO functions defined
  2905. * (and the PCI_IOBASE value defined) should call this function.
  2906. */
  2907. void pci_unmap_iospace(struct resource *res)
  2908. {
  2909. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2910. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2911. unmap_kernel_range(vaddr, resource_size(res));
  2912. #endif
  2913. }
  2914. EXPORT_SYMBOL(pci_unmap_iospace);
  2915. /**
  2916. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  2917. * @dev: Generic device to remap IO address for
  2918. * @offset: Resource address to map
  2919. * @size: Size of map
  2920. *
  2921. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  2922. * detach.
  2923. */
  2924. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  2925. resource_size_t offset,
  2926. resource_size_t size)
  2927. {
  2928. void __iomem **ptr, *addr;
  2929. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  2930. if (!ptr)
  2931. return NULL;
  2932. addr = pci_remap_cfgspace(offset, size);
  2933. if (addr) {
  2934. *ptr = addr;
  2935. devres_add(dev, ptr);
  2936. } else
  2937. devres_free(ptr);
  2938. return addr;
  2939. }
  2940. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  2941. /**
  2942. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  2943. * @dev: generic device to handle the resource for
  2944. * @res: configuration space resource to be handled
  2945. *
  2946. * Checks that a resource is a valid memory region, requests the memory
  2947. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  2948. * proper PCI configuration space memory attributes are guaranteed.
  2949. *
  2950. * All operations are managed and will be undone on driver detach.
  2951. *
  2952. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  2953. * on failure. Usage example:
  2954. *
  2955. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2956. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  2957. * if (IS_ERR(base))
  2958. * return PTR_ERR(base);
  2959. */
  2960. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  2961. struct resource *res)
  2962. {
  2963. resource_size_t size;
  2964. const char *name;
  2965. void __iomem *dest_ptr;
  2966. BUG_ON(!dev);
  2967. if (!res || resource_type(res) != IORESOURCE_MEM) {
  2968. dev_err(dev, "invalid resource\n");
  2969. return IOMEM_ERR_PTR(-EINVAL);
  2970. }
  2971. size = resource_size(res);
  2972. name = res->name ?: dev_name(dev);
  2973. if (!devm_request_mem_region(dev, res->start, size, name)) {
  2974. dev_err(dev, "can't request region for resource %pR\n", res);
  2975. return IOMEM_ERR_PTR(-EBUSY);
  2976. }
  2977. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  2978. if (!dest_ptr) {
  2979. dev_err(dev, "ioremap failed for resource %pR\n", res);
  2980. devm_release_mem_region(dev, res->start, size);
  2981. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  2982. }
  2983. return dest_ptr;
  2984. }
  2985. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  2986. static void __pci_set_master(struct pci_dev *dev, bool enable)
  2987. {
  2988. u16 old_cmd, cmd;
  2989. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  2990. if (enable)
  2991. cmd = old_cmd | PCI_COMMAND_MASTER;
  2992. else
  2993. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  2994. if (cmd != old_cmd) {
  2995. dev_dbg(&dev->dev, "%s bus mastering\n",
  2996. enable ? "enabling" : "disabling");
  2997. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2998. }
  2999. dev->is_busmaster = enable;
  3000. }
  3001. /**
  3002. * pcibios_setup - process "pci=" kernel boot arguments
  3003. * @str: string used to pass in "pci=" kernel boot arguments
  3004. *
  3005. * Process kernel boot arguments. This is the default implementation.
  3006. * Architecture specific implementations can override this as necessary.
  3007. */
  3008. char * __weak __init pcibios_setup(char *str)
  3009. {
  3010. return str;
  3011. }
  3012. /**
  3013. * pcibios_set_master - enable PCI bus-mastering for device dev
  3014. * @dev: the PCI device to enable
  3015. *
  3016. * Enables PCI bus-mastering for the device. This is the default
  3017. * implementation. Architecture specific implementations can override
  3018. * this if necessary.
  3019. */
  3020. void __weak pcibios_set_master(struct pci_dev *dev)
  3021. {
  3022. u8 lat;
  3023. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3024. if (pci_is_pcie(dev))
  3025. return;
  3026. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3027. if (lat < 16)
  3028. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3029. else if (lat > pcibios_max_latency)
  3030. lat = pcibios_max_latency;
  3031. else
  3032. return;
  3033. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3034. }
  3035. /**
  3036. * pci_set_master - enables bus-mastering for device dev
  3037. * @dev: the PCI device to enable
  3038. *
  3039. * Enables bus-mastering on the device and calls pcibios_set_master()
  3040. * to do the needed arch specific settings.
  3041. */
  3042. void pci_set_master(struct pci_dev *dev)
  3043. {
  3044. __pci_set_master(dev, true);
  3045. pcibios_set_master(dev);
  3046. }
  3047. EXPORT_SYMBOL(pci_set_master);
  3048. /**
  3049. * pci_clear_master - disables bus-mastering for device dev
  3050. * @dev: the PCI device to disable
  3051. */
  3052. void pci_clear_master(struct pci_dev *dev)
  3053. {
  3054. __pci_set_master(dev, false);
  3055. }
  3056. EXPORT_SYMBOL(pci_clear_master);
  3057. /**
  3058. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3059. * @dev: the PCI device for which MWI is to be enabled
  3060. *
  3061. * Helper function for pci_set_mwi.
  3062. * Originally copied from drivers/net/acenic.c.
  3063. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3064. *
  3065. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3066. */
  3067. int pci_set_cacheline_size(struct pci_dev *dev)
  3068. {
  3069. u8 cacheline_size;
  3070. if (!pci_cache_line_size)
  3071. return -EINVAL;
  3072. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3073. equal to or multiple of the right value. */
  3074. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3075. if (cacheline_size >= pci_cache_line_size &&
  3076. (cacheline_size % pci_cache_line_size) == 0)
  3077. return 0;
  3078. /* Write the correct value. */
  3079. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3080. /* Read it back. */
  3081. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3082. if (cacheline_size == pci_cache_line_size)
  3083. return 0;
  3084. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
  3085. pci_cache_line_size << 2);
  3086. return -EINVAL;
  3087. }
  3088. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3089. /**
  3090. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3091. * @dev: the PCI device for which MWI is enabled
  3092. *
  3093. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3094. *
  3095. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3096. */
  3097. int pci_set_mwi(struct pci_dev *dev)
  3098. {
  3099. #ifdef PCI_DISABLE_MWI
  3100. return 0;
  3101. #else
  3102. int rc;
  3103. u16 cmd;
  3104. rc = pci_set_cacheline_size(dev);
  3105. if (rc)
  3106. return rc;
  3107. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3108. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3109. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  3110. cmd |= PCI_COMMAND_INVALIDATE;
  3111. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3112. }
  3113. return 0;
  3114. #endif
  3115. }
  3116. EXPORT_SYMBOL(pci_set_mwi);
  3117. /**
  3118. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3119. * @dev: the PCI device for which MWI is enabled
  3120. *
  3121. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3122. * Callers are not required to check the return value.
  3123. *
  3124. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3125. */
  3126. int pci_try_set_mwi(struct pci_dev *dev)
  3127. {
  3128. #ifdef PCI_DISABLE_MWI
  3129. return 0;
  3130. #else
  3131. return pci_set_mwi(dev);
  3132. #endif
  3133. }
  3134. EXPORT_SYMBOL(pci_try_set_mwi);
  3135. /**
  3136. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3137. * @dev: the PCI device to disable
  3138. *
  3139. * Disables PCI Memory-Write-Invalidate transaction on the device
  3140. */
  3141. void pci_clear_mwi(struct pci_dev *dev)
  3142. {
  3143. #ifndef PCI_DISABLE_MWI
  3144. u16 cmd;
  3145. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3146. if (cmd & PCI_COMMAND_INVALIDATE) {
  3147. cmd &= ~PCI_COMMAND_INVALIDATE;
  3148. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3149. }
  3150. #endif
  3151. }
  3152. EXPORT_SYMBOL(pci_clear_mwi);
  3153. /**
  3154. * pci_intx - enables/disables PCI INTx for device dev
  3155. * @pdev: the PCI device to operate on
  3156. * @enable: boolean: whether to enable or disable PCI INTx
  3157. *
  3158. * Enables/disables PCI INTx for device dev
  3159. */
  3160. void pci_intx(struct pci_dev *pdev, int enable)
  3161. {
  3162. u16 pci_command, new;
  3163. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3164. if (enable)
  3165. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3166. else
  3167. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3168. if (new != pci_command) {
  3169. struct pci_devres *dr;
  3170. pci_write_config_word(pdev, PCI_COMMAND, new);
  3171. dr = find_pci_dr(pdev);
  3172. if (dr && !dr->restore_intx) {
  3173. dr->restore_intx = 1;
  3174. dr->orig_intx = !enable;
  3175. }
  3176. }
  3177. }
  3178. EXPORT_SYMBOL_GPL(pci_intx);
  3179. /**
  3180. * pci_intx_mask_supported - probe for INTx masking support
  3181. * @dev: the PCI device to operate on
  3182. *
  3183. * Check if the device dev support INTx masking via the config space
  3184. * command word.
  3185. */
  3186. bool pci_intx_mask_supported(struct pci_dev *dev)
  3187. {
  3188. bool mask_supported = false;
  3189. u16 orig, new;
  3190. if (dev->broken_intx_masking)
  3191. return false;
  3192. pci_cfg_access_lock(dev);
  3193. pci_read_config_word(dev, PCI_COMMAND, &orig);
  3194. pci_write_config_word(dev, PCI_COMMAND,
  3195. orig ^ PCI_COMMAND_INTX_DISABLE);
  3196. pci_read_config_word(dev, PCI_COMMAND, &new);
  3197. /*
  3198. * There's no way to protect against hardware bugs or detect them
  3199. * reliably, but as long as we know what the value should be, let's
  3200. * go ahead and check it.
  3201. */
  3202. if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
  3203. dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
  3204. orig, new);
  3205. } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
  3206. mask_supported = true;
  3207. pci_write_config_word(dev, PCI_COMMAND, orig);
  3208. }
  3209. pci_cfg_access_unlock(dev);
  3210. return mask_supported;
  3211. }
  3212. EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
  3213. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3214. {
  3215. struct pci_bus *bus = dev->bus;
  3216. bool mask_updated = true;
  3217. u32 cmd_status_dword;
  3218. u16 origcmd, newcmd;
  3219. unsigned long flags;
  3220. bool irq_pending;
  3221. /*
  3222. * We do a single dword read to retrieve both command and status.
  3223. * Document assumptions that make this possible.
  3224. */
  3225. BUILD_BUG_ON(PCI_COMMAND % 4);
  3226. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3227. raw_spin_lock_irqsave(&pci_lock, flags);
  3228. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3229. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3230. /*
  3231. * Check interrupt status register to see whether our device
  3232. * triggered the interrupt (when masking) or the next IRQ is
  3233. * already pending (when unmasking).
  3234. */
  3235. if (mask != irq_pending) {
  3236. mask_updated = false;
  3237. goto done;
  3238. }
  3239. origcmd = cmd_status_dword;
  3240. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3241. if (mask)
  3242. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3243. if (newcmd != origcmd)
  3244. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3245. done:
  3246. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3247. return mask_updated;
  3248. }
  3249. /**
  3250. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3251. * @dev: the PCI device to operate on
  3252. *
  3253. * Check if the device dev has its INTx line asserted, mask it and
  3254. * return true in that case. False is returned if not interrupt was
  3255. * pending.
  3256. */
  3257. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3258. {
  3259. return pci_check_and_set_intx_mask(dev, true);
  3260. }
  3261. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3262. /**
  3263. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3264. * @dev: the PCI device to operate on
  3265. *
  3266. * Check if the device dev has its INTx line asserted, unmask it if not
  3267. * and return true. False is returned and the mask remains active if
  3268. * there was still an interrupt pending.
  3269. */
  3270. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3271. {
  3272. return pci_check_and_set_intx_mask(dev, false);
  3273. }
  3274. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3275. /**
  3276. * pci_wait_for_pending_transaction - waits for pending transaction
  3277. * @dev: the PCI device to operate on
  3278. *
  3279. * Return 0 if transaction is pending 1 otherwise.
  3280. */
  3281. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3282. {
  3283. if (!pci_is_pcie(dev))
  3284. return 1;
  3285. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3286. PCI_EXP_DEVSTA_TRPND);
  3287. }
  3288. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3289. /*
  3290. * We should only need to wait 100ms after FLR, but some devices take longer.
  3291. * Wait for up to 1000ms for config space to return something other than -1.
  3292. * Intel IGD requires this when an LCD panel is attached. We read the 2nd
  3293. * dword because VFs don't implement the 1st dword.
  3294. */
  3295. static void pci_flr_wait(struct pci_dev *dev)
  3296. {
  3297. int i = 0;
  3298. u32 id;
  3299. do {
  3300. msleep(100);
  3301. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3302. } while (i++ < 10 && id == ~0);
  3303. if (id == ~0)
  3304. dev_warn(&dev->dev, "Failed to return from FLR\n");
  3305. else if (i > 1)
  3306. dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
  3307. (i - 1) * 100);
  3308. }
  3309. /**
  3310. * pcie_has_flr - check if a device supports function level resets
  3311. * @dev: device to check
  3312. *
  3313. * Returns true if the device advertises support for PCIe function level
  3314. * resets.
  3315. */
  3316. static bool pcie_has_flr(struct pci_dev *dev)
  3317. {
  3318. u32 cap;
  3319. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3320. return false;
  3321. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3322. return cap & PCI_EXP_DEVCAP_FLR;
  3323. }
  3324. /**
  3325. * pcie_flr - initiate a PCIe function level reset
  3326. * @dev: device to reset
  3327. *
  3328. * Initiate a function level reset on @dev. The caller should ensure the
  3329. * device supports FLR before calling this function, e.g. by using the
  3330. * pcie_has_flr() helper.
  3331. */
  3332. void pcie_flr(struct pci_dev *dev)
  3333. {
  3334. if (!pci_wait_for_pending_transaction(dev))
  3335. dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3336. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3337. pci_flr_wait(dev);
  3338. }
  3339. EXPORT_SYMBOL_GPL(pcie_flr);
  3340. static int pci_af_flr(struct pci_dev *dev, int probe)
  3341. {
  3342. int pos;
  3343. u8 cap;
  3344. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3345. if (!pos)
  3346. return -ENOTTY;
  3347. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3348. return -ENOTTY;
  3349. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3350. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3351. return -ENOTTY;
  3352. if (probe)
  3353. return 0;
  3354. /*
  3355. * Wait for Transaction Pending bit to clear. A word-aligned test
  3356. * is used, so we use the conrol offset rather than status and shift
  3357. * the test bit to match.
  3358. */
  3359. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3360. PCI_AF_STATUS_TP << 8))
  3361. dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3362. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3363. pci_flr_wait(dev);
  3364. return 0;
  3365. }
  3366. /**
  3367. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3368. * @dev: Device to reset.
  3369. * @probe: If set, only check if the device can be reset this way.
  3370. *
  3371. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3372. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3373. * PCI_D0. If that's the case and the device is not in a low-power state
  3374. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3375. *
  3376. * NOTE: This causes the caller to sleep for twice the device power transition
  3377. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3378. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3379. * Moreover, only devices in D0 can be reset by this function.
  3380. */
  3381. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3382. {
  3383. u16 csr;
  3384. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3385. return -ENOTTY;
  3386. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3387. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3388. return -ENOTTY;
  3389. if (probe)
  3390. return 0;
  3391. if (dev->current_state != PCI_D0)
  3392. return -EINVAL;
  3393. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3394. csr |= PCI_D3hot;
  3395. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3396. pci_dev_d3_sleep(dev);
  3397. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3398. csr |= PCI_D0;
  3399. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3400. pci_dev_d3_sleep(dev);
  3401. return 0;
  3402. }
  3403. void pci_reset_secondary_bus(struct pci_dev *dev)
  3404. {
  3405. u16 ctrl;
  3406. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3407. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3408. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3409. /*
  3410. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3411. * this to 2ms to ensure that we meet the minimum requirement.
  3412. */
  3413. msleep(2);
  3414. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3415. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3416. /*
  3417. * Trhfa for conventional PCI is 2^25 clock cycles.
  3418. * Assuming a minimum 33MHz clock this results in a 1s
  3419. * delay before we can consider subordinate devices to
  3420. * be re-initialized. PCIe has some ways to shorten this,
  3421. * but we don't make use of them yet.
  3422. */
  3423. ssleep(1);
  3424. }
  3425. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3426. {
  3427. pci_reset_secondary_bus(dev);
  3428. }
  3429. /**
  3430. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3431. * @dev: Bridge device
  3432. *
  3433. * Use the bridge control register to assert reset on the secondary bus.
  3434. * Devices on the secondary bus are left in power-on state.
  3435. */
  3436. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3437. {
  3438. pcibios_reset_secondary_bus(dev);
  3439. }
  3440. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3441. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3442. {
  3443. struct pci_dev *pdev;
  3444. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3445. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3446. return -ENOTTY;
  3447. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3448. if (pdev != dev)
  3449. return -ENOTTY;
  3450. if (probe)
  3451. return 0;
  3452. pci_reset_bridge_secondary_bus(dev->bus->self);
  3453. return 0;
  3454. }
  3455. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3456. {
  3457. int rc = -ENOTTY;
  3458. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3459. return rc;
  3460. if (hotplug->ops->reset_slot)
  3461. rc = hotplug->ops->reset_slot(hotplug, probe);
  3462. module_put(hotplug->ops->owner);
  3463. return rc;
  3464. }
  3465. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3466. {
  3467. struct pci_dev *pdev;
  3468. if (dev->subordinate || !dev->slot ||
  3469. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3470. return -ENOTTY;
  3471. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3472. if (pdev != dev && pdev->slot == dev->slot)
  3473. return -ENOTTY;
  3474. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3475. }
  3476. static int __pci_dev_reset(struct pci_dev *dev, int probe)
  3477. {
  3478. int rc;
  3479. might_sleep();
  3480. rc = pci_dev_specific_reset(dev, probe);
  3481. if (rc != -ENOTTY)
  3482. goto done;
  3483. if (pcie_has_flr(dev)) {
  3484. if (!probe)
  3485. pcie_flr(dev);
  3486. rc = 0;
  3487. goto done;
  3488. }
  3489. rc = pci_af_flr(dev, probe);
  3490. if (rc != -ENOTTY)
  3491. goto done;
  3492. rc = pci_pm_reset(dev, probe);
  3493. if (rc != -ENOTTY)
  3494. goto done;
  3495. rc = pci_dev_reset_slot_function(dev, probe);
  3496. if (rc != -ENOTTY)
  3497. goto done;
  3498. rc = pci_parent_bus_reset(dev, probe);
  3499. done:
  3500. return rc;
  3501. }
  3502. static void pci_dev_lock(struct pci_dev *dev)
  3503. {
  3504. pci_cfg_access_lock(dev);
  3505. /* block PM suspend, driver probe, etc. */
  3506. device_lock(&dev->dev);
  3507. }
  3508. /* Return 1 on successful lock, 0 on contention */
  3509. static int pci_dev_trylock(struct pci_dev *dev)
  3510. {
  3511. if (pci_cfg_access_trylock(dev)) {
  3512. if (device_trylock(&dev->dev))
  3513. return 1;
  3514. pci_cfg_access_unlock(dev);
  3515. }
  3516. return 0;
  3517. }
  3518. static void pci_dev_unlock(struct pci_dev *dev)
  3519. {
  3520. device_unlock(&dev->dev);
  3521. pci_cfg_access_unlock(dev);
  3522. }
  3523. /**
  3524. * pci_reset_notify - notify device driver of reset
  3525. * @dev: device to be notified of reset
  3526. * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
  3527. * completed
  3528. *
  3529. * Must be called prior to device access being disabled and after device
  3530. * access is restored.
  3531. */
  3532. static void pci_reset_notify(struct pci_dev *dev, bool prepare)
  3533. {
  3534. const struct pci_error_handlers *err_handler =
  3535. dev->driver ? dev->driver->err_handler : NULL;
  3536. if (err_handler && err_handler->reset_notify)
  3537. err_handler->reset_notify(dev, prepare);
  3538. }
  3539. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3540. {
  3541. pci_reset_notify(dev, true);
  3542. /*
  3543. * Wake-up device prior to save. PM registers default to D0 after
  3544. * reset and a simple register restore doesn't reliably return
  3545. * to a non-D0 state anyway.
  3546. */
  3547. pci_set_power_state(dev, PCI_D0);
  3548. pci_save_state(dev);
  3549. /*
  3550. * Disable the device by clearing the Command register, except for
  3551. * INTx-disable which is set. This not only disables MMIO and I/O port
  3552. * BARs, but also prevents the device from being Bus Master, preventing
  3553. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3554. * compliant devices, INTx-disable prevents legacy interrupts.
  3555. */
  3556. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3557. }
  3558. static void pci_dev_restore(struct pci_dev *dev)
  3559. {
  3560. pci_restore_state(dev);
  3561. pci_reset_notify(dev, false);
  3562. }
  3563. static int pci_dev_reset(struct pci_dev *dev, int probe)
  3564. {
  3565. int rc;
  3566. if (!probe)
  3567. pci_dev_lock(dev);
  3568. rc = __pci_dev_reset(dev, probe);
  3569. if (!probe)
  3570. pci_dev_unlock(dev);
  3571. return rc;
  3572. }
  3573. /**
  3574. * __pci_reset_function - reset a PCI device function
  3575. * @dev: PCI device to reset
  3576. *
  3577. * Some devices allow an individual function to be reset without affecting
  3578. * other functions in the same device. The PCI device must be responsive
  3579. * to PCI config space in order to use this function.
  3580. *
  3581. * The device function is presumed to be unused when this function is called.
  3582. * Resetting the device will make the contents of PCI configuration space
  3583. * random, so any caller of this must be prepared to reinitialise the
  3584. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3585. * etc.
  3586. *
  3587. * Returns 0 if the device function was successfully reset or negative if the
  3588. * device doesn't support resetting a single function.
  3589. */
  3590. int __pci_reset_function(struct pci_dev *dev)
  3591. {
  3592. return pci_dev_reset(dev, 0);
  3593. }
  3594. EXPORT_SYMBOL_GPL(__pci_reset_function);
  3595. /**
  3596. * __pci_reset_function_locked - reset a PCI device function while holding
  3597. * the @dev mutex lock.
  3598. * @dev: PCI device to reset
  3599. *
  3600. * Some devices allow an individual function to be reset without affecting
  3601. * other functions in the same device. The PCI device must be responsive
  3602. * to PCI config space in order to use this function.
  3603. *
  3604. * The device function is presumed to be unused and the caller is holding
  3605. * the device mutex lock when this function is called.
  3606. * Resetting the device will make the contents of PCI configuration space
  3607. * random, so any caller of this must be prepared to reinitialise the
  3608. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3609. * etc.
  3610. *
  3611. * Returns 0 if the device function was successfully reset or negative if the
  3612. * device doesn't support resetting a single function.
  3613. */
  3614. int __pci_reset_function_locked(struct pci_dev *dev)
  3615. {
  3616. return __pci_dev_reset(dev, 0);
  3617. }
  3618. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3619. /**
  3620. * pci_probe_reset_function - check whether the device can be safely reset
  3621. * @dev: PCI device to reset
  3622. *
  3623. * Some devices allow an individual function to be reset without affecting
  3624. * other functions in the same device. The PCI device must be responsive
  3625. * to PCI config space in order to use this function.
  3626. *
  3627. * Returns 0 if the device function can be reset or negative if the
  3628. * device doesn't support resetting a single function.
  3629. */
  3630. int pci_probe_reset_function(struct pci_dev *dev)
  3631. {
  3632. return pci_dev_reset(dev, 1);
  3633. }
  3634. /**
  3635. * pci_reset_function - quiesce and reset a PCI device function
  3636. * @dev: PCI device to reset
  3637. *
  3638. * Some devices allow an individual function to be reset without affecting
  3639. * other functions in the same device. The PCI device must be responsive
  3640. * to PCI config space in order to use this function.
  3641. *
  3642. * This function does not just reset the PCI portion of a device, but
  3643. * clears all the state associated with the device. This function differs
  3644. * from __pci_reset_function in that it saves and restores device state
  3645. * over the reset.
  3646. *
  3647. * Returns 0 if the device function was successfully reset or negative if the
  3648. * device doesn't support resetting a single function.
  3649. */
  3650. int pci_reset_function(struct pci_dev *dev)
  3651. {
  3652. int rc;
  3653. rc = pci_dev_reset(dev, 1);
  3654. if (rc)
  3655. return rc;
  3656. pci_dev_save_and_disable(dev);
  3657. rc = pci_dev_reset(dev, 0);
  3658. pci_dev_restore(dev);
  3659. return rc;
  3660. }
  3661. EXPORT_SYMBOL_GPL(pci_reset_function);
  3662. /**
  3663. * pci_try_reset_function - quiesce and reset a PCI device function
  3664. * @dev: PCI device to reset
  3665. *
  3666. * Same as above, except return -EAGAIN if unable to lock device.
  3667. */
  3668. int pci_try_reset_function(struct pci_dev *dev)
  3669. {
  3670. int rc;
  3671. rc = pci_dev_reset(dev, 1);
  3672. if (rc)
  3673. return rc;
  3674. pci_dev_save_and_disable(dev);
  3675. if (pci_dev_trylock(dev)) {
  3676. rc = __pci_dev_reset(dev, 0);
  3677. pci_dev_unlock(dev);
  3678. } else
  3679. rc = -EAGAIN;
  3680. pci_dev_restore(dev);
  3681. return rc;
  3682. }
  3683. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3684. /* Do any devices on or below this bus prevent a bus reset? */
  3685. static bool pci_bus_resetable(struct pci_bus *bus)
  3686. {
  3687. struct pci_dev *dev;
  3688. list_for_each_entry(dev, &bus->devices, bus_list) {
  3689. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3690. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3691. return false;
  3692. }
  3693. return true;
  3694. }
  3695. /* Lock devices from the top of the tree down */
  3696. static void pci_bus_lock(struct pci_bus *bus)
  3697. {
  3698. struct pci_dev *dev;
  3699. list_for_each_entry(dev, &bus->devices, bus_list) {
  3700. pci_dev_lock(dev);
  3701. if (dev->subordinate)
  3702. pci_bus_lock(dev->subordinate);
  3703. }
  3704. }
  3705. /* Unlock devices from the bottom of the tree up */
  3706. static void pci_bus_unlock(struct pci_bus *bus)
  3707. {
  3708. struct pci_dev *dev;
  3709. list_for_each_entry(dev, &bus->devices, bus_list) {
  3710. if (dev->subordinate)
  3711. pci_bus_unlock(dev->subordinate);
  3712. pci_dev_unlock(dev);
  3713. }
  3714. }
  3715. /* Return 1 on successful lock, 0 on contention */
  3716. static int pci_bus_trylock(struct pci_bus *bus)
  3717. {
  3718. struct pci_dev *dev;
  3719. list_for_each_entry(dev, &bus->devices, bus_list) {
  3720. if (!pci_dev_trylock(dev))
  3721. goto unlock;
  3722. if (dev->subordinate) {
  3723. if (!pci_bus_trylock(dev->subordinate)) {
  3724. pci_dev_unlock(dev);
  3725. goto unlock;
  3726. }
  3727. }
  3728. }
  3729. return 1;
  3730. unlock:
  3731. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3732. if (dev->subordinate)
  3733. pci_bus_unlock(dev->subordinate);
  3734. pci_dev_unlock(dev);
  3735. }
  3736. return 0;
  3737. }
  3738. /* Do any devices on or below this slot prevent a bus reset? */
  3739. static bool pci_slot_resetable(struct pci_slot *slot)
  3740. {
  3741. struct pci_dev *dev;
  3742. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3743. if (!dev->slot || dev->slot != slot)
  3744. continue;
  3745. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3746. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3747. return false;
  3748. }
  3749. return true;
  3750. }
  3751. /* Lock devices from the top of the tree down */
  3752. static void pci_slot_lock(struct pci_slot *slot)
  3753. {
  3754. struct pci_dev *dev;
  3755. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3756. if (!dev->slot || dev->slot != slot)
  3757. continue;
  3758. pci_dev_lock(dev);
  3759. if (dev->subordinate)
  3760. pci_bus_lock(dev->subordinate);
  3761. }
  3762. }
  3763. /* Unlock devices from the bottom of the tree up */
  3764. static void pci_slot_unlock(struct pci_slot *slot)
  3765. {
  3766. struct pci_dev *dev;
  3767. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3768. if (!dev->slot || dev->slot != slot)
  3769. continue;
  3770. if (dev->subordinate)
  3771. pci_bus_unlock(dev->subordinate);
  3772. pci_dev_unlock(dev);
  3773. }
  3774. }
  3775. /* Return 1 on successful lock, 0 on contention */
  3776. static int pci_slot_trylock(struct pci_slot *slot)
  3777. {
  3778. struct pci_dev *dev;
  3779. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3780. if (!dev->slot || dev->slot != slot)
  3781. continue;
  3782. if (!pci_dev_trylock(dev))
  3783. goto unlock;
  3784. if (dev->subordinate) {
  3785. if (!pci_bus_trylock(dev->subordinate)) {
  3786. pci_dev_unlock(dev);
  3787. goto unlock;
  3788. }
  3789. }
  3790. }
  3791. return 1;
  3792. unlock:
  3793. list_for_each_entry_continue_reverse(dev,
  3794. &slot->bus->devices, bus_list) {
  3795. if (!dev->slot || dev->slot != slot)
  3796. continue;
  3797. if (dev->subordinate)
  3798. pci_bus_unlock(dev->subordinate);
  3799. pci_dev_unlock(dev);
  3800. }
  3801. return 0;
  3802. }
  3803. /* Save and disable devices from the top of the tree down */
  3804. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3805. {
  3806. struct pci_dev *dev;
  3807. list_for_each_entry(dev, &bus->devices, bus_list) {
  3808. pci_dev_save_and_disable(dev);
  3809. if (dev->subordinate)
  3810. pci_bus_save_and_disable(dev->subordinate);
  3811. }
  3812. }
  3813. /*
  3814. * Restore devices from top of the tree down - parent bridges need to be
  3815. * restored before we can get to subordinate devices.
  3816. */
  3817. static void pci_bus_restore(struct pci_bus *bus)
  3818. {
  3819. struct pci_dev *dev;
  3820. list_for_each_entry(dev, &bus->devices, bus_list) {
  3821. pci_dev_restore(dev);
  3822. if (dev->subordinate)
  3823. pci_bus_restore(dev->subordinate);
  3824. }
  3825. }
  3826. /* Save and disable devices from the top of the tree down */
  3827. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3828. {
  3829. struct pci_dev *dev;
  3830. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3831. if (!dev->slot || dev->slot != slot)
  3832. continue;
  3833. pci_dev_save_and_disable(dev);
  3834. if (dev->subordinate)
  3835. pci_bus_save_and_disable(dev->subordinate);
  3836. }
  3837. }
  3838. /*
  3839. * Restore devices from top of the tree down - parent bridges need to be
  3840. * restored before we can get to subordinate devices.
  3841. */
  3842. static void pci_slot_restore(struct pci_slot *slot)
  3843. {
  3844. struct pci_dev *dev;
  3845. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3846. if (!dev->slot || dev->slot != slot)
  3847. continue;
  3848. pci_dev_restore(dev);
  3849. if (dev->subordinate)
  3850. pci_bus_restore(dev->subordinate);
  3851. }
  3852. }
  3853. static int pci_slot_reset(struct pci_slot *slot, int probe)
  3854. {
  3855. int rc;
  3856. if (!slot || !pci_slot_resetable(slot))
  3857. return -ENOTTY;
  3858. if (!probe)
  3859. pci_slot_lock(slot);
  3860. might_sleep();
  3861. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  3862. if (!probe)
  3863. pci_slot_unlock(slot);
  3864. return rc;
  3865. }
  3866. /**
  3867. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  3868. * @slot: PCI slot to probe
  3869. *
  3870. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  3871. */
  3872. int pci_probe_reset_slot(struct pci_slot *slot)
  3873. {
  3874. return pci_slot_reset(slot, 1);
  3875. }
  3876. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  3877. /**
  3878. * pci_reset_slot - reset a PCI slot
  3879. * @slot: PCI slot to reset
  3880. *
  3881. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  3882. * independent of other slots. For instance, some slots may support slot power
  3883. * control. In the case of a 1:1 bus to slot architecture, this function may
  3884. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  3885. * Generally a slot reset should be attempted before a bus reset. All of the
  3886. * function of the slot and any subordinate buses behind the slot are reset
  3887. * through this function. PCI config space of all devices in the slot and
  3888. * behind the slot is saved before and restored after reset.
  3889. *
  3890. * Return 0 on success, non-zero on error.
  3891. */
  3892. int pci_reset_slot(struct pci_slot *slot)
  3893. {
  3894. int rc;
  3895. rc = pci_slot_reset(slot, 1);
  3896. if (rc)
  3897. return rc;
  3898. pci_slot_save_and_disable(slot);
  3899. rc = pci_slot_reset(slot, 0);
  3900. pci_slot_restore(slot);
  3901. return rc;
  3902. }
  3903. EXPORT_SYMBOL_GPL(pci_reset_slot);
  3904. /**
  3905. * pci_try_reset_slot - Try to reset a PCI slot
  3906. * @slot: PCI slot to reset
  3907. *
  3908. * Same as above except return -EAGAIN if the slot cannot be locked
  3909. */
  3910. int pci_try_reset_slot(struct pci_slot *slot)
  3911. {
  3912. int rc;
  3913. rc = pci_slot_reset(slot, 1);
  3914. if (rc)
  3915. return rc;
  3916. pci_slot_save_and_disable(slot);
  3917. if (pci_slot_trylock(slot)) {
  3918. might_sleep();
  3919. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  3920. pci_slot_unlock(slot);
  3921. } else
  3922. rc = -EAGAIN;
  3923. pci_slot_restore(slot);
  3924. return rc;
  3925. }
  3926. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  3927. static int pci_bus_reset(struct pci_bus *bus, int probe)
  3928. {
  3929. if (!bus->self || !pci_bus_resetable(bus))
  3930. return -ENOTTY;
  3931. if (probe)
  3932. return 0;
  3933. pci_bus_lock(bus);
  3934. might_sleep();
  3935. pci_reset_bridge_secondary_bus(bus->self);
  3936. pci_bus_unlock(bus);
  3937. return 0;
  3938. }
  3939. /**
  3940. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  3941. * @bus: PCI bus to probe
  3942. *
  3943. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  3944. */
  3945. int pci_probe_reset_bus(struct pci_bus *bus)
  3946. {
  3947. return pci_bus_reset(bus, 1);
  3948. }
  3949. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  3950. /**
  3951. * pci_reset_bus - reset a PCI bus
  3952. * @bus: top level PCI bus to reset
  3953. *
  3954. * Do a bus reset on the given bus and any subordinate buses, saving
  3955. * and restoring state of all devices.
  3956. *
  3957. * Return 0 on success, non-zero on error.
  3958. */
  3959. int pci_reset_bus(struct pci_bus *bus)
  3960. {
  3961. int rc;
  3962. rc = pci_bus_reset(bus, 1);
  3963. if (rc)
  3964. return rc;
  3965. pci_bus_save_and_disable(bus);
  3966. rc = pci_bus_reset(bus, 0);
  3967. pci_bus_restore(bus);
  3968. return rc;
  3969. }
  3970. EXPORT_SYMBOL_GPL(pci_reset_bus);
  3971. /**
  3972. * pci_try_reset_bus - Try to reset a PCI bus
  3973. * @bus: top level PCI bus to reset
  3974. *
  3975. * Same as above except return -EAGAIN if the bus cannot be locked
  3976. */
  3977. int pci_try_reset_bus(struct pci_bus *bus)
  3978. {
  3979. int rc;
  3980. rc = pci_bus_reset(bus, 1);
  3981. if (rc)
  3982. return rc;
  3983. pci_bus_save_and_disable(bus);
  3984. if (pci_bus_trylock(bus)) {
  3985. might_sleep();
  3986. pci_reset_bridge_secondary_bus(bus->self);
  3987. pci_bus_unlock(bus);
  3988. } else
  3989. rc = -EAGAIN;
  3990. pci_bus_restore(bus);
  3991. return rc;
  3992. }
  3993. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  3994. /**
  3995. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  3996. * @dev: PCI device to query
  3997. *
  3998. * Returns mmrbc: maximum designed memory read count in bytes
  3999. * or appropriate error value.
  4000. */
  4001. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4002. {
  4003. int cap;
  4004. u32 stat;
  4005. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4006. if (!cap)
  4007. return -EINVAL;
  4008. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4009. return -EINVAL;
  4010. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4011. }
  4012. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4013. /**
  4014. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4015. * @dev: PCI device to query
  4016. *
  4017. * Returns mmrbc: maximum memory read count in bytes
  4018. * or appropriate error value.
  4019. */
  4020. int pcix_get_mmrbc(struct pci_dev *dev)
  4021. {
  4022. int cap;
  4023. u16 cmd;
  4024. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4025. if (!cap)
  4026. return -EINVAL;
  4027. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4028. return -EINVAL;
  4029. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4030. }
  4031. EXPORT_SYMBOL(pcix_get_mmrbc);
  4032. /**
  4033. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4034. * @dev: PCI device to query
  4035. * @mmrbc: maximum memory read count in bytes
  4036. * valid values are 512, 1024, 2048, 4096
  4037. *
  4038. * If possible sets maximum memory read byte count, some bridges have erratas
  4039. * that prevent this.
  4040. */
  4041. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4042. {
  4043. int cap;
  4044. u32 stat, v, o;
  4045. u16 cmd;
  4046. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4047. return -EINVAL;
  4048. v = ffs(mmrbc) - 10;
  4049. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4050. if (!cap)
  4051. return -EINVAL;
  4052. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4053. return -EINVAL;
  4054. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4055. return -E2BIG;
  4056. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4057. return -EINVAL;
  4058. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4059. if (o != v) {
  4060. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4061. return -EIO;
  4062. cmd &= ~PCI_X_CMD_MAX_READ;
  4063. cmd |= v << 2;
  4064. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4065. return -EIO;
  4066. }
  4067. return 0;
  4068. }
  4069. EXPORT_SYMBOL(pcix_set_mmrbc);
  4070. /**
  4071. * pcie_get_readrq - get PCI Express read request size
  4072. * @dev: PCI device to query
  4073. *
  4074. * Returns maximum memory read request in bytes
  4075. * or appropriate error value.
  4076. */
  4077. int pcie_get_readrq(struct pci_dev *dev)
  4078. {
  4079. u16 ctl;
  4080. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4081. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4082. }
  4083. EXPORT_SYMBOL(pcie_get_readrq);
  4084. /**
  4085. * pcie_set_readrq - set PCI Express maximum memory read request
  4086. * @dev: PCI device to query
  4087. * @rq: maximum memory read count in bytes
  4088. * valid values are 128, 256, 512, 1024, 2048, 4096
  4089. *
  4090. * If possible sets maximum memory read request in bytes
  4091. */
  4092. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4093. {
  4094. u16 v;
  4095. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4096. return -EINVAL;
  4097. /*
  4098. * If using the "performance" PCIe config, we clamp the
  4099. * read rq size to the max packet size to prevent the
  4100. * host bridge generating requests larger than we can
  4101. * cope with
  4102. */
  4103. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4104. int mps = pcie_get_mps(dev);
  4105. if (mps < rq)
  4106. rq = mps;
  4107. }
  4108. v = (ffs(rq) - 8) << 12;
  4109. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4110. PCI_EXP_DEVCTL_READRQ, v);
  4111. }
  4112. EXPORT_SYMBOL(pcie_set_readrq);
  4113. /**
  4114. * pcie_get_mps - get PCI Express maximum payload size
  4115. * @dev: PCI device to query
  4116. *
  4117. * Returns maximum payload size in bytes
  4118. */
  4119. int pcie_get_mps(struct pci_dev *dev)
  4120. {
  4121. u16 ctl;
  4122. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4123. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4124. }
  4125. EXPORT_SYMBOL(pcie_get_mps);
  4126. /**
  4127. * pcie_set_mps - set PCI Express maximum payload size
  4128. * @dev: PCI device to query
  4129. * @mps: maximum payload size in bytes
  4130. * valid values are 128, 256, 512, 1024, 2048, 4096
  4131. *
  4132. * If possible sets maximum payload size
  4133. */
  4134. int pcie_set_mps(struct pci_dev *dev, int mps)
  4135. {
  4136. u16 v;
  4137. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4138. return -EINVAL;
  4139. v = ffs(mps) - 8;
  4140. if (v > dev->pcie_mpss)
  4141. return -EINVAL;
  4142. v <<= 5;
  4143. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4144. PCI_EXP_DEVCTL_PAYLOAD, v);
  4145. }
  4146. EXPORT_SYMBOL(pcie_set_mps);
  4147. /**
  4148. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4149. * @dev: PCI device to query
  4150. * @speed: storage for minimum speed
  4151. * @width: storage for minimum width
  4152. *
  4153. * This function will walk up the PCI device chain and determine the minimum
  4154. * link width and speed of the device.
  4155. */
  4156. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4157. enum pcie_link_width *width)
  4158. {
  4159. int ret;
  4160. *speed = PCI_SPEED_UNKNOWN;
  4161. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4162. while (dev) {
  4163. u16 lnksta;
  4164. enum pci_bus_speed next_speed;
  4165. enum pcie_link_width next_width;
  4166. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4167. if (ret)
  4168. return ret;
  4169. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4170. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4171. PCI_EXP_LNKSTA_NLW_SHIFT;
  4172. if (next_speed < *speed)
  4173. *speed = next_speed;
  4174. if (next_width < *width)
  4175. *width = next_width;
  4176. dev = dev->bus->self;
  4177. }
  4178. return 0;
  4179. }
  4180. EXPORT_SYMBOL(pcie_get_minimum_link);
  4181. /**
  4182. * pci_select_bars - Make BAR mask from the type of resource
  4183. * @dev: the PCI device for which BAR mask is made
  4184. * @flags: resource type mask to be selected
  4185. *
  4186. * This helper routine makes bar mask from the type of resource.
  4187. */
  4188. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4189. {
  4190. int i, bars = 0;
  4191. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4192. if (pci_resource_flags(dev, i) & flags)
  4193. bars |= (1 << i);
  4194. return bars;
  4195. }
  4196. EXPORT_SYMBOL(pci_select_bars);
  4197. /* Some architectures require additional programming to enable VGA */
  4198. static arch_set_vga_state_t arch_set_vga_state;
  4199. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4200. {
  4201. arch_set_vga_state = func; /* NULL disables */
  4202. }
  4203. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4204. unsigned int command_bits, u32 flags)
  4205. {
  4206. if (arch_set_vga_state)
  4207. return arch_set_vga_state(dev, decode, command_bits,
  4208. flags);
  4209. return 0;
  4210. }
  4211. /**
  4212. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4213. * @dev: the PCI device
  4214. * @decode: true = enable decoding, false = disable decoding
  4215. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4216. * @flags: traverse ancestors and change bridges
  4217. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4218. */
  4219. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4220. unsigned int command_bits, u32 flags)
  4221. {
  4222. struct pci_bus *bus;
  4223. struct pci_dev *bridge;
  4224. u16 cmd;
  4225. int rc;
  4226. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4227. /* ARCH specific VGA enables */
  4228. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4229. if (rc)
  4230. return rc;
  4231. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4232. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4233. if (decode == true)
  4234. cmd |= command_bits;
  4235. else
  4236. cmd &= ~command_bits;
  4237. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4238. }
  4239. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4240. return 0;
  4241. bus = dev->bus;
  4242. while (bus) {
  4243. bridge = bus->self;
  4244. if (bridge) {
  4245. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4246. &cmd);
  4247. if (decode == true)
  4248. cmd |= PCI_BRIDGE_CTL_VGA;
  4249. else
  4250. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4251. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4252. cmd);
  4253. }
  4254. bus = bus->parent;
  4255. }
  4256. return 0;
  4257. }
  4258. /**
  4259. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4260. * @dev: the PCI device for which alias is added
  4261. * @devfn: alias slot and function
  4262. *
  4263. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4264. * It should be called early, preferably as PCI fixup header quirk.
  4265. */
  4266. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4267. {
  4268. if (!dev->dma_alias_mask)
  4269. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4270. sizeof(long), GFP_KERNEL);
  4271. if (!dev->dma_alias_mask) {
  4272. dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
  4273. return;
  4274. }
  4275. set_bit(devfn, dev->dma_alias_mask);
  4276. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  4277. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4278. }
  4279. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4280. {
  4281. return (dev1->dma_alias_mask &&
  4282. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4283. (dev2->dma_alias_mask &&
  4284. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4285. }
  4286. bool pci_device_is_present(struct pci_dev *pdev)
  4287. {
  4288. u32 v;
  4289. if (pci_dev_is_disconnected(pdev))
  4290. return false;
  4291. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4292. }
  4293. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4294. void pci_ignore_hotplug(struct pci_dev *dev)
  4295. {
  4296. struct pci_dev *bridge = dev->bus->self;
  4297. dev->ignore_hotplug = 1;
  4298. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4299. if (bridge)
  4300. bridge->ignore_hotplug = 1;
  4301. }
  4302. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4303. resource_size_t __weak pcibios_default_alignment(void)
  4304. {
  4305. return 0;
  4306. }
  4307. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4308. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4309. static DEFINE_SPINLOCK(resource_alignment_lock);
  4310. /**
  4311. * pci_specified_resource_alignment - get resource alignment specified by user.
  4312. * @dev: the PCI device to get
  4313. * @resize: whether or not to change resources' size when reassigning alignment
  4314. *
  4315. * RETURNS: Resource alignment if it is specified.
  4316. * Zero if it is not specified.
  4317. */
  4318. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4319. bool *resize)
  4320. {
  4321. int seg, bus, slot, func, align_order, count;
  4322. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4323. resource_size_t align = pcibios_default_alignment();
  4324. char *p;
  4325. spin_lock(&resource_alignment_lock);
  4326. p = resource_alignment_param;
  4327. if (!*p && !align)
  4328. goto out;
  4329. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4330. align = 0;
  4331. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4332. goto out;
  4333. }
  4334. while (*p) {
  4335. count = 0;
  4336. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4337. p[count] == '@') {
  4338. p += count + 1;
  4339. } else {
  4340. align_order = -1;
  4341. }
  4342. if (strncmp(p, "pci:", 4) == 0) {
  4343. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4344. p += 4;
  4345. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4346. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4347. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4348. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4349. p);
  4350. break;
  4351. }
  4352. subsystem_vendor = subsystem_device = 0;
  4353. }
  4354. p += count;
  4355. if ((!vendor || (vendor == dev->vendor)) &&
  4356. (!device || (device == dev->device)) &&
  4357. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4358. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4359. *resize = true;
  4360. if (align_order == -1)
  4361. align = PAGE_SIZE;
  4362. else
  4363. align = 1 << align_order;
  4364. /* Found */
  4365. break;
  4366. }
  4367. }
  4368. else {
  4369. if (sscanf(p, "%x:%x:%x.%x%n",
  4370. &seg, &bus, &slot, &func, &count) != 4) {
  4371. seg = 0;
  4372. if (sscanf(p, "%x:%x.%x%n",
  4373. &bus, &slot, &func, &count) != 3) {
  4374. /* Invalid format */
  4375. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4376. p);
  4377. break;
  4378. }
  4379. }
  4380. p += count;
  4381. if (seg == pci_domain_nr(dev->bus) &&
  4382. bus == dev->bus->number &&
  4383. slot == PCI_SLOT(dev->devfn) &&
  4384. func == PCI_FUNC(dev->devfn)) {
  4385. *resize = true;
  4386. if (align_order == -1)
  4387. align = PAGE_SIZE;
  4388. else
  4389. align = 1 << align_order;
  4390. /* Found */
  4391. break;
  4392. }
  4393. }
  4394. if (*p != ';' && *p != ',') {
  4395. /* End of param or invalid format */
  4396. break;
  4397. }
  4398. p++;
  4399. }
  4400. out:
  4401. spin_unlock(&resource_alignment_lock);
  4402. return align;
  4403. }
  4404. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4405. resource_size_t align, bool resize)
  4406. {
  4407. struct resource *r = &dev->resource[bar];
  4408. resource_size_t size;
  4409. if (!(r->flags & IORESOURCE_MEM))
  4410. return;
  4411. if (r->flags & IORESOURCE_PCI_FIXED) {
  4412. dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4413. bar, r, (unsigned long long)align);
  4414. return;
  4415. }
  4416. size = resource_size(r);
  4417. if (size >= align)
  4418. return;
  4419. /*
  4420. * Increase the alignment of the resource. There are two ways we
  4421. * can do this:
  4422. *
  4423. * 1) Increase the size of the resource. BARs are aligned on their
  4424. * size, so when we reallocate space for this resource, we'll
  4425. * allocate it with the larger alignment. This also prevents
  4426. * assignment of any other BARs inside the alignment region, so
  4427. * if we're requesting page alignment, this means no other BARs
  4428. * will share the page.
  4429. *
  4430. * The disadvantage is that this makes the resource larger than
  4431. * the hardware BAR, which may break drivers that compute things
  4432. * based on the resource size, e.g., to find registers at a
  4433. * fixed offset before the end of the BAR.
  4434. *
  4435. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4436. * set r->start to the desired alignment. By itself this
  4437. * doesn't prevent other BARs being put inside the alignment
  4438. * region, but if we realign *every* resource of every device in
  4439. * the system, none of them will share an alignment region.
  4440. *
  4441. * When the user has requested alignment for only some devices via
  4442. * the "pci=resource_alignment" argument, "resize" is true and we
  4443. * use the first method. Otherwise we assume we're aligning all
  4444. * devices and we use the second.
  4445. */
  4446. dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4447. bar, r, (unsigned long long)align);
  4448. if (resize) {
  4449. r->start = 0;
  4450. r->end = align - 1;
  4451. } else {
  4452. r->flags &= ~IORESOURCE_SIZEALIGN;
  4453. r->flags |= IORESOURCE_STARTALIGN;
  4454. r->start = align;
  4455. r->end = r->start + size - 1;
  4456. }
  4457. r->flags |= IORESOURCE_UNSET;
  4458. }
  4459. /*
  4460. * This function disables memory decoding and releases memory resources
  4461. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4462. * It also rounds up size to specified alignment.
  4463. * Later on, the kernel will assign page-aligned memory resource back
  4464. * to the device.
  4465. */
  4466. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4467. {
  4468. int i;
  4469. struct resource *r;
  4470. resource_size_t align;
  4471. u16 command;
  4472. bool resize = false;
  4473. /*
  4474. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4475. * 3.4.1.11. Their resources are allocated from the space
  4476. * described by the VF BARx register in the PF's SR-IOV capability.
  4477. * We can't influence their alignment here.
  4478. */
  4479. if (dev->is_virtfn)
  4480. return;
  4481. /* check if specified PCI is target device to reassign */
  4482. align = pci_specified_resource_alignment(dev, &resize);
  4483. if (!align)
  4484. return;
  4485. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4486. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4487. dev_warn(&dev->dev,
  4488. "Can't reassign resources to host bridge.\n");
  4489. return;
  4490. }
  4491. dev_info(&dev->dev,
  4492. "Disabling memory decoding and releasing memory resources.\n");
  4493. pci_read_config_word(dev, PCI_COMMAND, &command);
  4494. command &= ~PCI_COMMAND_MEMORY;
  4495. pci_write_config_word(dev, PCI_COMMAND, command);
  4496. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4497. pci_request_resource_alignment(dev, i, align, resize);
  4498. /*
  4499. * Need to disable bridge's resource window,
  4500. * to enable the kernel to reassign new resource
  4501. * window later on.
  4502. */
  4503. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4504. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4505. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4506. r = &dev->resource[i];
  4507. if (!(r->flags & IORESOURCE_MEM))
  4508. continue;
  4509. r->flags |= IORESOURCE_UNSET;
  4510. r->end = resource_size(r) - 1;
  4511. r->start = 0;
  4512. }
  4513. pci_disable_bridge_window(dev);
  4514. }
  4515. }
  4516. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4517. {
  4518. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4519. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4520. spin_lock(&resource_alignment_lock);
  4521. strncpy(resource_alignment_param, buf, count);
  4522. resource_alignment_param[count] = '\0';
  4523. spin_unlock(&resource_alignment_lock);
  4524. return count;
  4525. }
  4526. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4527. {
  4528. size_t count;
  4529. spin_lock(&resource_alignment_lock);
  4530. count = snprintf(buf, size, "%s", resource_alignment_param);
  4531. spin_unlock(&resource_alignment_lock);
  4532. return count;
  4533. }
  4534. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4535. {
  4536. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4537. }
  4538. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4539. const char *buf, size_t count)
  4540. {
  4541. return pci_set_resource_alignment_param(buf, count);
  4542. }
  4543. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4544. pci_resource_alignment_store);
  4545. static int __init pci_resource_alignment_sysfs_init(void)
  4546. {
  4547. return bus_create_file(&pci_bus_type,
  4548. &bus_attr_resource_alignment);
  4549. }
  4550. late_initcall(pci_resource_alignment_sysfs_init);
  4551. static void pci_no_domains(void)
  4552. {
  4553. #ifdef CONFIG_PCI_DOMAINS
  4554. pci_domains_supported = 0;
  4555. #endif
  4556. }
  4557. #ifdef CONFIG_PCI_DOMAINS
  4558. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4559. int pci_get_new_domain_nr(void)
  4560. {
  4561. return atomic_inc_return(&__domain_nr);
  4562. }
  4563. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4564. static int of_pci_bus_find_domain_nr(struct device *parent)
  4565. {
  4566. static int use_dt_domains = -1;
  4567. int domain = -1;
  4568. if (parent)
  4569. domain = of_get_pci_domain_nr(parent->of_node);
  4570. /*
  4571. * Check DT domain and use_dt_domains values.
  4572. *
  4573. * If DT domain property is valid (domain >= 0) and
  4574. * use_dt_domains != 0, the DT assignment is valid since this means
  4575. * we have not previously allocated a domain number by using
  4576. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4577. * 1, to indicate that we have just assigned a domain number from
  4578. * DT.
  4579. *
  4580. * If DT domain property value is not valid (ie domain < 0), and we
  4581. * have not previously assigned a domain number from DT
  4582. * (use_dt_domains != 1) we should assign a domain number by
  4583. * using the:
  4584. *
  4585. * pci_get_new_domain_nr()
  4586. *
  4587. * API and update the use_dt_domains value to keep track of method we
  4588. * are using to assign domain numbers (use_dt_domains = 0).
  4589. *
  4590. * All other combinations imply we have a platform that is trying
  4591. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4592. * which is a recipe for domain mishandling and it is prevented by
  4593. * invalidating the domain value (domain = -1) and printing a
  4594. * corresponding error.
  4595. */
  4596. if (domain >= 0 && use_dt_domains) {
  4597. use_dt_domains = 1;
  4598. } else if (domain < 0 && use_dt_domains != 1) {
  4599. use_dt_domains = 0;
  4600. domain = pci_get_new_domain_nr();
  4601. } else {
  4602. dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
  4603. parent->of_node->full_name);
  4604. domain = -1;
  4605. }
  4606. return domain;
  4607. }
  4608. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4609. {
  4610. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4611. acpi_pci_bus_find_domain_nr(bus);
  4612. }
  4613. #endif
  4614. #endif
  4615. /**
  4616. * pci_ext_cfg_avail - can we access extended PCI config space?
  4617. *
  4618. * Returns 1 if we can access PCI extended config space (offsets
  4619. * greater than 0xff). This is the default implementation. Architecture
  4620. * implementations can override this.
  4621. */
  4622. int __weak pci_ext_cfg_avail(void)
  4623. {
  4624. return 1;
  4625. }
  4626. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4627. {
  4628. }
  4629. EXPORT_SYMBOL(pci_fixup_cardbus);
  4630. static int __init pci_setup(char *str)
  4631. {
  4632. while (str) {
  4633. char *k = strchr(str, ',');
  4634. if (k)
  4635. *k++ = 0;
  4636. if (*str && (str = pcibios_setup(str)) && *str) {
  4637. if (!strcmp(str, "nomsi")) {
  4638. pci_no_msi();
  4639. } else if (!strcmp(str, "noaer")) {
  4640. pci_no_aer();
  4641. } else if (!strncmp(str, "realloc=", 8)) {
  4642. pci_realloc_get_opt(str + 8);
  4643. } else if (!strncmp(str, "realloc", 7)) {
  4644. pci_realloc_get_opt("on");
  4645. } else if (!strcmp(str, "nodomains")) {
  4646. pci_no_domains();
  4647. } else if (!strncmp(str, "noari", 5)) {
  4648. pcie_ari_disabled = true;
  4649. } else if (!strncmp(str, "cbiosize=", 9)) {
  4650. pci_cardbus_io_size = memparse(str + 9, &str);
  4651. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4652. pci_cardbus_mem_size = memparse(str + 10, &str);
  4653. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4654. pci_set_resource_alignment_param(str + 19,
  4655. strlen(str + 19));
  4656. } else if (!strncmp(str, "ecrc=", 5)) {
  4657. pcie_ecrc_get_policy(str + 5);
  4658. } else if (!strncmp(str, "hpiosize=", 9)) {
  4659. pci_hotplug_io_size = memparse(str + 9, &str);
  4660. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4661. pci_hotplug_mem_size = memparse(str + 10, &str);
  4662. } else if (!strncmp(str, "hpbussize=", 10)) {
  4663. pci_hotplug_bus_size =
  4664. simple_strtoul(str + 10, &str, 0);
  4665. if (pci_hotplug_bus_size > 0xff)
  4666. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4667. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4668. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4669. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4670. pcie_bus_config = PCIE_BUS_SAFE;
  4671. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4672. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4673. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4674. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4675. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4676. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4677. } else {
  4678. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4679. str);
  4680. }
  4681. }
  4682. str = k;
  4683. }
  4684. return 0;
  4685. }
  4686. early_param("pci", pci_setup);