device.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/if_ether.h>
  35. #include <linux/pci.h>
  36. #include <linux/completion.h>
  37. #include <linux/radix-tree.h>
  38. #include <linux/cpu_rmap.h>
  39. #include <linux/atomic.h>
  40. #include <linux/clocksource.h>
  41. #define MAX_MSIX_P_PORT 17
  42. #define MAX_MSIX 64
  43. #define MSIX_LEGACY_SZ 4
  44. #define MIN_MSIX_P_PORT 5
  45. enum {
  46. MLX4_FLAG_MSI_X = 1 << 0,
  47. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  48. MLX4_FLAG_MASTER = 1 << 2,
  49. MLX4_FLAG_SLAVE = 1 << 3,
  50. MLX4_FLAG_SRIOV = 1 << 4,
  51. MLX4_FLAG_OLD_REG_MAC = 1 << 6,
  52. };
  53. enum {
  54. MLX4_PORT_CAP_IS_SM = 1 << 1,
  55. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  56. };
  57. enum {
  58. MLX4_MAX_PORTS = 2,
  59. MLX4_MAX_PORT_PKEYS = 128
  60. };
  61. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  62. * These qkeys must not be allowed for general use. This is a 64k range,
  63. * and to test for violation, we use the mask (protect against future chg).
  64. */
  65. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  66. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  67. enum {
  68. MLX4_BOARD_ID_LEN = 64
  69. };
  70. enum {
  71. MLX4_MAX_NUM_PF = 16,
  72. MLX4_MAX_NUM_VF = 64,
  73. MLX4_MFUNC_MAX = 80,
  74. MLX4_MAX_EQ_NUM = 1024,
  75. MLX4_MFUNC_EQ_NUM = 4,
  76. MLX4_MFUNC_MAX_EQES = 8,
  77. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  78. };
  79. /* Driver supports 3 diffrent device methods to manage traffic steering:
  80. * -device managed - High level API for ib and eth flow steering. FW is
  81. * managing flow steering tables.
  82. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  83. * - A0 steering mode - Limited low level API for eth. In case of IB,
  84. * B0 mode is in use.
  85. */
  86. enum {
  87. MLX4_STEERING_MODE_A0,
  88. MLX4_STEERING_MODE_B0,
  89. MLX4_STEERING_MODE_DEVICE_MANAGED
  90. };
  91. static inline const char *mlx4_steering_mode_str(int steering_mode)
  92. {
  93. switch (steering_mode) {
  94. case MLX4_STEERING_MODE_A0:
  95. return "A0 steering";
  96. case MLX4_STEERING_MODE_B0:
  97. return "B0 steering";
  98. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  99. return "Device managed flow steering";
  100. default:
  101. return "Unrecognize steering mode";
  102. }
  103. }
  104. enum {
  105. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  106. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  107. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  108. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  109. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  110. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  111. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  112. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  113. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  114. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  115. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  116. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  117. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  118. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  119. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  120. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  121. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  122. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  123. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  124. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  125. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  126. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  127. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  128. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  129. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  130. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  131. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  132. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  133. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  134. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  135. };
  136. enum {
  137. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  138. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  139. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  140. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  141. MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
  142. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
  143. MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
  144. MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
  145. MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8
  146. };
  147. enum {
  148. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  149. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
  150. };
  151. enum {
  152. MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
  153. };
  154. enum {
  155. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
  156. };
  157. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  158. enum {
  159. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  160. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  161. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  162. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  163. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  164. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  165. };
  166. enum mlx4_event {
  167. MLX4_EVENT_TYPE_COMP = 0x00,
  168. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  169. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  170. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  171. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  172. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  173. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  174. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  175. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  176. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  177. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  178. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  179. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  180. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  181. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  182. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  183. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  184. MLX4_EVENT_TYPE_CMD = 0x0a,
  185. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  186. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  187. MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
  188. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  189. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  190. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  191. MLX4_EVENT_TYPE_NONE = 0xff,
  192. };
  193. enum {
  194. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  195. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  196. };
  197. enum {
  198. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  199. };
  200. enum slave_port_state {
  201. SLAVE_PORT_DOWN = 0,
  202. SLAVE_PENDING_UP,
  203. SLAVE_PORT_UP,
  204. };
  205. enum slave_port_gen_event {
  206. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  207. SLAVE_PORT_GEN_EVENT_UP,
  208. SLAVE_PORT_GEN_EVENT_NONE,
  209. };
  210. enum slave_port_state_event {
  211. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  212. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  213. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  214. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  215. };
  216. enum {
  217. MLX4_PERM_LOCAL_READ = 1 << 10,
  218. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  219. MLX4_PERM_REMOTE_READ = 1 << 12,
  220. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  221. MLX4_PERM_ATOMIC = 1 << 14,
  222. MLX4_PERM_BIND_MW = 1 << 15,
  223. };
  224. enum {
  225. MLX4_OPCODE_NOP = 0x00,
  226. MLX4_OPCODE_SEND_INVAL = 0x01,
  227. MLX4_OPCODE_RDMA_WRITE = 0x08,
  228. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  229. MLX4_OPCODE_SEND = 0x0a,
  230. MLX4_OPCODE_SEND_IMM = 0x0b,
  231. MLX4_OPCODE_LSO = 0x0e,
  232. MLX4_OPCODE_RDMA_READ = 0x10,
  233. MLX4_OPCODE_ATOMIC_CS = 0x11,
  234. MLX4_OPCODE_ATOMIC_FA = 0x12,
  235. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  236. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  237. MLX4_OPCODE_BIND_MW = 0x18,
  238. MLX4_OPCODE_FMR = 0x19,
  239. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  240. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  241. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  242. MLX4_RECV_OPCODE_SEND = 0x01,
  243. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  244. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  245. MLX4_CQE_OPCODE_ERROR = 0x1e,
  246. MLX4_CQE_OPCODE_RESIZE = 0x16,
  247. };
  248. enum {
  249. MLX4_STAT_RATE_OFFSET = 5
  250. };
  251. enum mlx4_protocol {
  252. MLX4_PROT_IB_IPV6 = 0,
  253. MLX4_PROT_ETH,
  254. MLX4_PROT_IB_IPV4,
  255. MLX4_PROT_FCOE
  256. };
  257. enum {
  258. MLX4_MTT_FLAG_PRESENT = 1
  259. };
  260. enum mlx4_qp_region {
  261. MLX4_QP_REGION_FW = 0,
  262. MLX4_QP_REGION_ETH_ADDR,
  263. MLX4_QP_REGION_FC_ADDR,
  264. MLX4_QP_REGION_FC_EXCH,
  265. MLX4_NUM_QP_REGION
  266. };
  267. enum mlx4_port_type {
  268. MLX4_PORT_TYPE_NONE = 0,
  269. MLX4_PORT_TYPE_IB = 1,
  270. MLX4_PORT_TYPE_ETH = 2,
  271. MLX4_PORT_TYPE_AUTO = 3
  272. };
  273. enum mlx4_special_vlan_idx {
  274. MLX4_NO_VLAN_IDX = 0,
  275. MLX4_VLAN_MISS_IDX,
  276. MLX4_VLAN_REGULAR
  277. };
  278. enum mlx4_steer_type {
  279. MLX4_MC_STEER = 0,
  280. MLX4_UC_STEER,
  281. MLX4_NUM_STEERS
  282. };
  283. enum {
  284. MLX4_NUM_FEXCH = 64 * 1024,
  285. };
  286. enum {
  287. MLX4_MAX_FAST_REG_PAGES = 511,
  288. };
  289. enum {
  290. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  291. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  292. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  293. };
  294. /* Port mgmt change event handling */
  295. enum {
  296. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  297. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  298. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  299. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  300. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  301. };
  302. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  303. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  304. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  305. {
  306. return (major << 32) | (minor << 16) | subminor;
  307. }
  308. struct mlx4_phys_caps {
  309. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  310. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  311. u32 num_phys_eqs;
  312. u32 base_sqpn;
  313. u32 base_proxy_sqpn;
  314. u32 base_tunnel_sqpn;
  315. };
  316. struct mlx4_caps {
  317. u64 fw_ver;
  318. u32 function;
  319. int num_ports;
  320. int vl_cap[MLX4_MAX_PORTS + 1];
  321. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  322. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  323. u64 def_mac[MLX4_MAX_PORTS + 1];
  324. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  325. int gid_table_len[MLX4_MAX_PORTS + 1];
  326. int pkey_table_len[MLX4_MAX_PORTS + 1];
  327. int trans_type[MLX4_MAX_PORTS + 1];
  328. int vendor_oui[MLX4_MAX_PORTS + 1];
  329. int wavelength[MLX4_MAX_PORTS + 1];
  330. u64 trans_code[MLX4_MAX_PORTS + 1];
  331. int local_ca_ack_delay;
  332. int num_uars;
  333. u32 uar_page_size;
  334. int bf_reg_size;
  335. int bf_regs_per_page;
  336. int max_sq_sg;
  337. int max_rq_sg;
  338. int num_qps;
  339. int max_wqes;
  340. int max_sq_desc_sz;
  341. int max_rq_desc_sz;
  342. int max_qp_init_rdma;
  343. int max_qp_dest_rdma;
  344. u32 *qp0_proxy;
  345. u32 *qp1_proxy;
  346. u32 *qp0_tunnel;
  347. u32 *qp1_tunnel;
  348. int num_srqs;
  349. int max_srq_wqes;
  350. int max_srq_sge;
  351. int reserved_srqs;
  352. int num_cqs;
  353. int max_cqes;
  354. int reserved_cqs;
  355. int num_eqs;
  356. int reserved_eqs;
  357. int num_comp_vectors;
  358. int comp_pool;
  359. int num_mpts;
  360. int max_fmr_maps;
  361. int num_mtts;
  362. int fmr_reserved_mtts;
  363. int reserved_mtts;
  364. int reserved_mrws;
  365. int reserved_uars;
  366. int num_mgms;
  367. int num_amgms;
  368. int reserved_mcgs;
  369. int num_qp_per_mgm;
  370. int steering_mode;
  371. int fs_log_max_ucast_qp_range_size;
  372. int num_pds;
  373. int reserved_pds;
  374. int max_xrcds;
  375. int reserved_xrcds;
  376. int mtt_entry_sz;
  377. u32 max_msg_sz;
  378. u32 page_size_cap;
  379. u64 flags;
  380. u64 flags2;
  381. u32 bmme_flags;
  382. u32 reserved_lkey;
  383. u16 stat_rate_support;
  384. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  385. int max_gso_sz;
  386. int max_rss_tbl_sz;
  387. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  388. int reserved_qps;
  389. int reserved_qps_base[MLX4_NUM_QP_REGION];
  390. int log_num_macs;
  391. int log_num_vlans;
  392. int log_num_prios;
  393. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  394. u8 supported_type[MLX4_MAX_PORTS + 1];
  395. u8 suggested_type[MLX4_MAX_PORTS + 1];
  396. u8 default_sense[MLX4_MAX_PORTS + 1];
  397. u32 port_mask[MLX4_MAX_PORTS + 1];
  398. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  399. u32 max_counters;
  400. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  401. u16 sqp_demux;
  402. u32 eqe_size;
  403. u32 cqe_size;
  404. u8 eqe_factor;
  405. u32 userspace_caps; /* userspace must be aware of these */
  406. u32 function_caps; /* VFs must be aware of these */
  407. u16 hca_core_clock;
  408. };
  409. struct mlx4_buf_list {
  410. void *buf;
  411. dma_addr_t map;
  412. };
  413. struct mlx4_buf {
  414. struct mlx4_buf_list direct;
  415. struct mlx4_buf_list *page_list;
  416. int nbufs;
  417. int npages;
  418. int page_shift;
  419. };
  420. struct mlx4_mtt {
  421. u32 offset;
  422. int order;
  423. int page_shift;
  424. };
  425. enum {
  426. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  427. };
  428. struct mlx4_db_pgdir {
  429. struct list_head list;
  430. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  431. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  432. unsigned long *bits[2];
  433. __be32 *db_page;
  434. dma_addr_t db_dma;
  435. };
  436. struct mlx4_ib_user_db_page;
  437. struct mlx4_db {
  438. __be32 *db;
  439. union {
  440. struct mlx4_db_pgdir *pgdir;
  441. struct mlx4_ib_user_db_page *user_page;
  442. } u;
  443. dma_addr_t dma;
  444. int index;
  445. int order;
  446. };
  447. struct mlx4_hwq_resources {
  448. struct mlx4_db db;
  449. struct mlx4_mtt mtt;
  450. struct mlx4_buf buf;
  451. };
  452. struct mlx4_mr {
  453. struct mlx4_mtt mtt;
  454. u64 iova;
  455. u64 size;
  456. u32 key;
  457. u32 pd;
  458. u32 access;
  459. int enabled;
  460. };
  461. enum mlx4_mw_type {
  462. MLX4_MW_TYPE_1 = 1,
  463. MLX4_MW_TYPE_2 = 2,
  464. };
  465. struct mlx4_mw {
  466. u32 key;
  467. u32 pd;
  468. enum mlx4_mw_type type;
  469. int enabled;
  470. };
  471. struct mlx4_fmr {
  472. struct mlx4_mr mr;
  473. struct mlx4_mpt_entry *mpt;
  474. __be64 *mtts;
  475. dma_addr_t dma_handle;
  476. int max_pages;
  477. int max_maps;
  478. int maps;
  479. u8 page_shift;
  480. };
  481. struct mlx4_uar {
  482. unsigned long pfn;
  483. int index;
  484. struct list_head bf_list;
  485. unsigned free_bf_bmap;
  486. void __iomem *map;
  487. void __iomem *bf_map;
  488. };
  489. struct mlx4_bf {
  490. unsigned long offset;
  491. int buf_size;
  492. struct mlx4_uar *uar;
  493. void __iomem *reg;
  494. };
  495. struct mlx4_cq {
  496. void (*comp) (struct mlx4_cq *);
  497. void (*event) (struct mlx4_cq *, enum mlx4_event);
  498. struct mlx4_uar *uar;
  499. u32 cons_index;
  500. __be32 *set_ci_db;
  501. __be32 *arm_db;
  502. int arm_sn;
  503. int cqn;
  504. unsigned vector;
  505. atomic_t refcount;
  506. struct completion free;
  507. };
  508. struct mlx4_qp {
  509. void (*event) (struct mlx4_qp *, enum mlx4_event);
  510. int qpn;
  511. atomic_t refcount;
  512. struct completion free;
  513. };
  514. struct mlx4_srq {
  515. void (*event) (struct mlx4_srq *, enum mlx4_event);
  516. int srqn;
  517. int max;
  518. int max_gs;
  519. int wqe_shift;
  520. atomic_t refcount;
  521. struct completion free;
  522. };
  523. struct mlx4_av {
  524. __be32 port_pd;
  525. u8 reserved1;
  526. u8 g_slid;
  527. __be16 dlid;
  528. u8 reserved2;
  529. u8 gid_index;
  530. u8 stat_rate;
  531. u8 hop_limit;
  532. __be32 sl_tclass_flowlabel;
  533. u8 dgid[16];
  534. };
  535. struct mlx4_eth_av {
  536. __be32 port_pd;
  537. u8 reserved1;
  538. u8 smac_idx;
  539. u16 reserved2;
  540. u8 reserved3;
  541. u8 gid_index;
  542. u8 stat_rate;
  543. u8 hop_limit;
  544. __be32 sl_tclass_flowlabel;
  545. u8 dgid[16];
  546. u32 reserved4[2];
  547. __be16 vlan;
  548. u8 mac[ETH_ALEN];
  549. };
  550. union mlx4_ext_av {
  551. struct mlx4_av ib;
  552. struct mlx4_eth_av eth;
  553. };
  554. struct mlx4_counter {
  555. u8 reserved1[3];
  556. u8 counter_mode;
  557. __be32 num_ifc;
  558. u32 reserved2[2];
  559. __be64 rx_frames;
  560. __be64 rx_bytes;
  561. __be64 tx_frames;
  562. __be64 tx_bytes;
  563. };
  564. struct mlx4_quotas {
  565. int qp;
  566. int cq;
  567. int srq;
  568. int mpt;
  569. int mtt;
  570. int counter;
  571. int xrcd;
  572. };
  573. struct mlx4_dev {
  574. struct pci_dev *pdev;
  575. unsigned long flags;
  576. unsigned long num_slaves;
  577. struct mlx4_caps caps;
  578. struct mlx4_phys_caps phys_caps;
  579. struct mlx4_quotas quotas;
  580. struct radix_tree_root qp_table_tree;
  581. u8 rev_id;
  582. char board_id[MLX4_BOARD_ID_LEN];
  583. int num_vfs;
  584. int numa_node;
  585. int oper_log_mgm_entry_size;
  586. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  587. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  588. };
  589. struct mlx4_eqe {
  590. u8 reserved1;
  591. u8 type;
  592. u8 reserved2;
  593. u8 subtype;
  594. union {
  595. u32 raw[6];
  596. struct {
  597. __be32 cqn;
  598. } __packed comp;
  599. struct {
  600. u16 reserved1;
  601. __be16 token;
  602. u32 reserved2;
  603. u8 reserved3[3];
  604. u8 status;
  605. __be64 out_param;
  606. } __packed cmd;
  607. struct {
  608. __be32 qpn;
  609. } __packed qp;
  610. struct {
  611. __be32 srqn;
  612. } __packed srq;
  613. struct {
  614. __be32 cqn;
  615. u32 reserved1;
  616. u8 reserved2[3];
  617. u8 syndrome;
  618. } __packed cq_err;
  619. struct {
  620. u32 reserved1[2];
  621. __be32 port;
  622. } __packed port_change;
  623. struct {
  624. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  625. u32 reserved;
  626. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  627. } __packed comm_channel_arm;
  628. struct {
  629. u8 port;
  630. u8 reserved[3];
  631. __be64 mac;
  632. } __packed mac_update;
  633. struct {
  634. __be32 slave_id;
  635. } __packed flr_event;
  636. struct {
  637. __be16 current_temperature;
  638. __be16 warning_threshold;
  639. } __packed warming;
  640. struct {
  641. u8 reserved[3];
  642. u8 port;
  643. union {
  644. struct {
  645. __be16 mstr_sm_lid;
  646. __be16 port_lid;
  647. __be32 changed_attr;
  648. u8 reserved[3];
  649. u8 mstr_sm_sl;
  650. __be64 gid_prefix;
  651. } __packed port_info;
  652. struct {
  653. __be32 block_ptr;
  654. __be32 tbl_entries_mask;
  655. } __packed tbl_change_info;
  656. } params;
  657. } __packed port_mgmt_change;
  658. } event;
  659. u8 slave_id;
  660. u8 reserved3[2];
  661. u8 owner;
  662. } __packed;
  663. struct mlx4_init_port_param {
  664. int set_guid0;
  665. int set_node_guid;
  666. int set_si_guid;
  667. u16 mtu;
  668. int port_width_cap;
  669. u16 vl_cap;
  670. u16 max_gid;
  671. u16 max_pkey;
  672. u64 guid0;
  673. u64 node_guid;
  674. u64 si_guid;
  675. };
  676. #define mlx4_foreach_port(port, dev, type) \
  677. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  678. if ((type) == (dev)->caps.port_mask[(port)])
  679. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  680. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  681. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  682. #define mlx4_foreach_ib_transport_port(port, dev) \
  683. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  684. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  685. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  686. #define MLX4_INVALID_SLAVE_ID 0xFF
  687. void handle_port_mgmt_change_event(struct work_struct *work);
  688. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  689. {
  690. return dev->caps.function;
  691. }
  692. static inline int mlx4_is_master(struct mlx4_dev *dev)
  693. {
  694. return dev->flags & MLX4_FLAG_MASTER;
  695. }
  696. static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
  697. {
  698. return dev->phys_caps.base_sqpn + 8 +
  699. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
  700. }
  701. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  702. {
  703. return (qpn < dev->phys_caps.base_sqpn + 8 +
  704. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  705. }
  706. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  707. {
  708. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  709. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  710. return 1;
  711. return 0;
  712. }
  713. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  714. {
  715. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  716. }
  717. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  718. {
  719. return dev->flags & MLX4_FLAG_SLAVE;
  720. }
  721. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  722. struct mlx4_buf *buf);
  723. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  724. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  725. {
  726. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  727. return buf->direct.buf + offset;
  728. else
  729. return buf->page_list[offset >> PAGE_SHIFT].buf +
  730. (offset & (PAGE_SIZE - 1));
  731. }
  732. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  733. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  734. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  735. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  736. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  737. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  738. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
  739. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  740. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  741. struct mlx4_mtt *mtt);
  742. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  743. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  744. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  745. int npages, int page_shift, struct mlx4_mr *mr);
  746. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  747. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  748. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  749. struct mlx4_mw *mw);
  750. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  751. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  752. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  753. int start_index, int npages, u64 *page_list);
  754. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  755. struct mlx4_buf *buf);
  756. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  757. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  758. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  759. int size, int max_direct);
  760. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  761. int size);
  762. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  763. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  764. unsigned vector, int collapsed, int timestamp_en);
  765. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  766. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  767. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  768. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  769. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  770. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  771. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  772. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  773. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  774. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  775. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  776. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  777. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  778. int block_mcast_loopback, enum mlx4_protocol prot);
  779. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  780. enum mlx4_protocol prot);
  781. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  782. u8 port, int block_mcast_loopback,
  783. enum mlx4_protocol protocol, u64 *reg_id);
  784. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  785. enum mlx4_protocol protocol, u64 reg_id);
  786. enum {
  787. MLX4_DOMAIN_UVERBS = 0x1000,
  788. MLX4_DOMAIN_ETHTOOL = 0x2000,
  789. MLX4_DOMAIN_RFS = 0x3000,
  790. MLX4_DOMAIN_NIC = 0x5000,
  791. };
  792. enum mlx4_net_trans_rule_id {
  793. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  794. MLX4_NET_TRANS_RULE_ID_IB,
  795. MLX4_NET_TRANS_RULE_ID_IPV6,
  796. MLX4_NET_TRANS_RULE_ID_IPV4,
  797. MLX4_NET_TRANS_RULE_ID_TCP,
  798. MLX4_NET_TRANS_RULE_ID_UDP,
  799. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  800. };
  801. extern const u16 __sw_id_hw[];
  802. static inline int map_hw_to_sw_id(u16 header_id)
  803. {
  804. int i;
  805. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  806. if (header_id == __sw_id_hw[i])
  807. return i;
  808. }
  809. return -EINVAL;
  810. }
  811. enum mlx4_net_trans_promisc_mode {
  812. MLX4_FS_REGULAR = 1,
  813. MLX4_FS_ALL_DEFAULT,
  814. MLX4_FS_MC_DEFAULT,
  815. MLX4_FS_UC_SNIFFER,
  816. MLX4_FS_MC_SNIFFER,
  817. MLX4_FS_MODE_NUM, /* should be last */
  818. };
  819. struct mlx4_spec_eth {
  820. u8 dst_mac[ETH_ALEN];
  821. u8 dst_mac_msk[ETH_ALEN];
  822. u8 src_mac[ETH_ALEN];
  823. u8 src_mac_msk[ETH_ALEN];
  824. u8 ether_type_enable;
  825. __be16 ether_type;
  826. __be16 vlan_id_msk;
  827. __be16 vlan_id;
  828. };
  829. struct mlx4_spec_tcp_udp {
  830. __be16 dst_port;
  831. __be16 dst_port_msk;
  832. __be16 src_port;
  833. __be16 src_port_msk;
  834. };
  835. struct mlx4_spec_ipv4 {
  836. __be32 dst_ip;
  837. __be32 dst_ip_msk;
  838. __be32 src_ip;
  839. __be32 src_ip_msk;
  840. };
  841. struct mlx4_spec_ib {
  842. __be32 l3_qpn;
  843. __be32 qpn_msk;
  844. u8 dst_gid[16];
  845. u8 dst_gid_msk[16];
  846. };
  847. struct mlx4_spec_list {
  848. struct list_head list;
  849. enum mlx4_net_trans_rule_id id;
  850. union {
  851. struct mlx4_spec_eth eth;
  852. struct mlx4_spec_ib ib;
  853. struct mlx4_spec_ipv4 ipv4;
  854. struct mlx4_spec_tcp_udp tcp_udp;
  855. };
  856. };
  857. enum mlx4_net_trans_hw_rule_queue {
  858. MLX4_NET_TRANS_Q_FIFO,
  859. MLX4_NET_TRANS_Q_LIFO,
  860. };
  861. struct mlx4_net_trans_rule {
  862. struct list_head list;
  863. enum mlx4_net_trans_hw_rule_queue queue_mode;
  864. bool exclusive;
  865. bool allow_loopback;
  866. enum mlx4_net_trans_promisc_mode promisc_mode;
  867. u8 port;
  868. u16 priority;
  869. u32 qpn;
  870. };
  871. struct mlx4_net_trans_rule_hw_ctrl {
  872. __be16 prio;
  873. u8 type;
  874. u8 flags;
  875. u8 rsvd1;
  876. u8 funcid;
  877. u8 vep;
  878. u8 port;
  879. __be32 qpn;
  880. __be32 rsvd2;
  881. };
  882. struct mlx4_net_trans_rule_hw_ib {
  883. u8 size;
  884. u8 rsvd1;
  885. __be16 id;
  886. u32 rsvd2;
  887. __be32 l3_qpn;
  888. __be32 qpn_mask;
  889. u8 dst_gid[16];
  890. u8 dst_gid_msk[16];
  891. } __packed;
  892. struct mlx4_net_trans_rule_hw_eth {
  893. u8 size;
  894. u8 rsvd;
  895. __be16 id;
  896. u8 rsvd1[6];
  897. u8 dst_mac[6];
  898. u16 rsvd2;
  899. u8 dst_mac_msk[6];
  900. u16 rsvd3;
  901. u8 src_mac[6];
  902. u16 rsvd4;
  903. u8 src_mac_msk[6];
  904. u8 rsvd5;
  905. u8 ether_type_enable;
  906. __be16 ether_type;
  907. __be16 vlan_tag_msk;
  908. __be16 vlan_tag;
  909. } __packed;
  910. struct mlx4_net_trans_rule_hw_tcp_udp {
  911. u8 size;
  912. u8 rsvd;
  913. __be16 id;
  914. __be16 rsvd1[3];
  915. __be16 dst_port;
  916. __be16 rsvd2;
  917. __be16 dst_port_msk;
  918. __be16 rsvd3;
  919. __be16 src_port;
  920. __be16 rsvd4;
  921. __be16 src_port_msk;
  922. } __packed;
  923. struct mlx4_net_trans_rule_hw_ipv4 {
  924. u8 size;
  925. u8 rsvd;
  926. __be16 id;
  927. __be32 rsvd1;
  928. __be32 dst_ip;
  929. __be32 dst_ip_msk;
  930. __be32 src_ip;
  931. __be32 src_ip_msk;
  932. } __packed;
  933. struct _rule_hw {
  934. union {
  935. struct {
  936. u8 size;
  937. u8 rsvd;
  938. __be16 id;
  939. };
  940. struct mlx4_net_trans_rule_hw_eth eth;
  941. struct mlx4_net_trans_rule_hw_ib ib;
  942. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  943. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  944. };
  945. };
  946. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  947. enum mlx4_net_trans_promisc_mode mode);
  948. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  949. enum mlx4_net_trans_promisc_mode mode);
  950. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  951. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  952. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  953. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  954. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  955. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  956. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  957. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  958. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  959. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  960. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  961. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  962. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  963. u8 promisc);
  964. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  965. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  966. u8 *pg, u16 *ratelimit);
  967. int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
  968. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  969. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  970. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
  971. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  972. int npages, u64 iova, u32 *lkey, u32 *rkey);
  973. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  974. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  975. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  976. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  977. u32 *lkey, u32 *rkey);
  978. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  979. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  980. int mlx4_test_interrupts(struct mlx4_dev *dev);
  981. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  982. int *vector);
  983. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  984. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  985. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  986. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  987. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  988. int mlx4_flow_attach(struct mlx4_dev *dev,
  989. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  990. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  991. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  992. enum mlx4_net_trans_promisc_mode flow_type);
  993. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  994. enum mlx4_net_trans_rule_id id);
  995. int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
  996. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  997. int i, int val);
  998. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  999. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  1000. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1001. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1002. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  1003. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  1004. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  1005. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  1006. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  1007. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  1008. cycle_t mlx4_read_clock(struct mlx4_dev *dev);
  1009. #endif /* MLX4_DEVICE_H */