quirks.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  31. * conflict. But doing so may cause problems on host bridge and perhaps other
  32. * key system devices. For devices that need to have mmio decoding always-on,
  33. * we need to set the dev->mmio_always_on bit.
  34. */
  35. static void quirk_mmio_always_on(struct pci_dev *dev)
  36. {
  37. dev->mmio_always_on = 1;
  38. }
  39. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  40. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  41. /* The Mellanox Tavor device gives false positive parity errors
  42. * Mark this device with a broken_parity_status, to allow
  43. * PCI scanning code to "skip" this now blacklisted device.
  44. */
  45. static void quirk_mellanox_tavor(struct pci_dev *dev)
  46. {
  47. dev->broken_parity_status = 1; /* This device gives false positives */
  48. }
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  50. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  51. /* Deal with broken BIOSes that neglect to enable passive release,
  52. which can cause problems in combination with the 82441FX/PPro MTRRs */
  53. static void quirk_passive_release(struct pci_dev *dev)
  54. {
  55. struct pci_dev *d = NULL;
  56. unsigned char dlc;
  57. /* We have to make sure a particular bit is set in the PIIX3
  58. ISA bridge, so we have to go out and find it. */
  59. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  60. pci_read_config_byte(d, 0x82, &dlc);
  61. if (!(dlc & 1<<1)) {
  62. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  63. dlc |= 1<<1;
  64. pci_write_config_byte(d, 0x82, dlc);
  65. }
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  70. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  71. but VIA don't answer queries. If you happen to have good contacts at VIA
  72. ask them for me please -- Alan
  73. This appears to be BIOS not version dependent. So presumably there is a
  74. chipset level fix */
  75. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  76. {
  77. if (!isa_dma_bridge_buggy) {
  78. isa_dma_bridge_buggy = 1;
  79. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  80. }
  81. }
  82. /*
  83. * Its not totally clear which chipsets are the problematic ones
  84. * We know 82C586 and 82C596 variants are affected.
  85. */
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  93. /*
  94. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  95. * for some HT machines to use C4 w/o hanging.
  96. */
  97. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  98. {
  99. u32 pmbase;
  100. u16 pm1a;
  101. pci_read_config_dword(dev, 0x40, &pmbase);
  102. pmbase = pmbase & 0xff80;
  103. pm1a = inw(pmbase);
  104. if (pm1a & 0x10) {
  105. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  106. outw(0x10, pmbase);
  107. }
  108. }
  109. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  110. /*
  111. * Chipsets where PCI->PCI transfers vanish or hang
  112. */
  113. static void quirk_nopcipci(struct pci_dev *dev)
  114. {
  115. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  116. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  117. pci_pci_problems |= PCIPCI_FAIL;
  118. }
  119. }
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  122. static void quirk_nopciamd(struct pci_dev *dev)
  123. {
  124. u8 rev;
  125. pci_read_config_byte(dev, 0x08, &rev);
  126. if (rev == 0x13) {
  127. /* Erratum 24 */
  128. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  129. pci_pci_problems |= PCIAGP_FAIL;
  130. }
  131. }
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  133. /*
  134. * Triton requires workarounds to be used by the drivers
  135. */
  136. static void quirk_triton(struct pci_dev *dev)
  137. {
  138. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  139. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  140. pci_pci_problems |= PCIPCI_TRITON;
  141. }
  142. }
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  147. /*
  148. * VIA Apollo KT133 needs PCI latency patch
  149. * Made according to a windows driver based patch by George E. Breese
  150. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  151. * and http://www.georgebreese.com/net/software/#PCI
  152. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  153. * the info on which Mr Breese based his work.
  154. *
  155. * Updated based on further information from the site and also on
  156. * information provided by VIA
  157. */
  158. static void quirk_vialatency(struct pci_dev *dev)
  159. {
  160. struct pci_dev *p;
  161. u8 busarb;
  162. /* Ok we have a potential problem chipset here. Now see if we have
  163. a buggy southbridge */
  164. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  165. if (p != NULL) {
  166. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  167. /* Check for buggy part revisions */
  168. if (p->revision < 0x40 || p->revision > 0x42)
  169. goto exit;
  170. } else {
  171. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  172. if (p == NULL) /* No problem parts */
  173. goto exit;
  174. /* Check for buggy part revisions */
  175. if (p->revision < 0x10 || p->revision > 0x12)
  176. goto exit;
  177. }
  178. /*
  179. * Ok we have the problem. Now set the PCI master grant to
  180. * occur every master grant. The apparent bug is that under high
  181. * PCI load (quite common in Linux of course) you can get data
  182. * loss when the CPU is held off the bus for 3 bus master requests
  183. * This happens to include the IDE controllers....
  184. *
  185. * VIA only apply this fix when an SB Live! is present but under
  186. * both Linux and Windows this isn't enough, and we have seen
  187. * corruption without SB Live! but with things like 3 UDMA IDE
  188. * controllers. So we ignore that bit of the VIA recommendation..
  189. */
  190. pci_read_config_byte(dev, 0x76, &busarb);
  191. /* Set bit 4 and bi 5 of byte 76 to 0x01
  192. "Master priority rotation on every PCI master grant */
  193. busarb &= ~(1<<5);
  194. busarb |= (1<<4);
  195. pci_write_config_byte(dev, 0x76, busarb);
  196. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  197. exit:
  198. pci_dev_put(p);
  199. }
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  203. /* Must restore this on a resume from RAM */
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  207. /*
  208. * VIA Apollo VP3 needs ETBF on BT848/878
  209. */
  210. static void quirk_viaetbf(struct pci_dev *dev)
  211. {
  212. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  213. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  214. pci_pci_problems |= PCIPCI_VIAETBF;
  215. }
  216. }
  217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  218. static void quirk_vsfx(struct pci_dev *dev)
  219. {
  220. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  221. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  222. pci_pci_problems |= PCIPCI_VSFX;
  223. }
  224. }
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  226. /*
  227. * Ali Magik requires workarounds to be used by the drivers
  228. * that DMA to AGP space. Latency must be set to 0xA and triton
  229. * workaround applied too
  230. * [Info kindly provided by ALi]
  231. */
  232. static void quirk_alimagik(struct pci_dev *dev)
  233. {
  234. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  235. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  236. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  237. }
  238. }
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  241. /*
  242. * Natoma has some interesting boundary conditions with Zoran stuff
  243. * at least
  244. */
  245. static void quirk_natoma(struct pci_dev *dev)
  246. {
  247. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  248. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  249. pci_pci_problems |= PCIPCI_NATOMA;
  250. }
  251. }
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  258. /*
  259. * This chip can cause PCI parity errors if config register 0xA0 is read
  260. * while DMAs are occurring.
  261. */
  262. static void quirk_citrine(struct pci_dev *dev)
  263. {
  264. dev->cfg_size = 0xA0;
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  267. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  268. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  269. {
  270. int i;
  271. for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
  272. struct resource *r = &dev->resource[i];
  273. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  274. r->end = PAGE_SIZE - 1;
  275. r->start = 0;
  276. r->flags |= IORESOURCE_UNSET;
  277. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  278. i, r);
  279. }
  280. }
  281. }
  282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  283. /*
  284. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  285. * If it's needed, re-allocate the region.
  286. */
  287. static void quirk_s3_64M(struct pci_dev *dev)
  288. {
  289. struct resource *r = &dev->resource[0];
  290. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  291. r->flags |= IORESOURCE_UNSET;
  292. r->start = 0;
  293. r->end = 0x3ffffff;
  294. }
  295. }
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  298. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  299. const char *name)
  300. {
  301. u32 region;
  302. struct pci_bus_region bus_region;
  303. struct resource *res = dev->resource + pos;
  304. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  305. if (!region)
  306. return;
  307. res->name = pci_name(dev);
  308. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  309. res->flags |=
  310. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  311. region &= ~(size - 1);
  312. /* Convert from PCI bus to resource space */
  313. bus_region.start = region;
  314. bus_region.end = region + size - 1;
  315. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  316. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  317. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  318. }
  319. /*
  320. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  321. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  322. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  323. * (which conflicts w/ BAR1's memory range).
  324. *
  325. * CS553x's ISA PCI BARs may also be read-only (ref:
  326. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  327. */
  328. static void quirk_cs5536_vsa(struct pci_dev *dev)
  329. {
  330. static char *name = "CS5536 ISA bridge";
  331. if (pci_resource_len(dev, 0) != 8) {
  332. quirk_io(dev, 0, 8, name); /* SMB */
  333. quirk_io(dev, 1, 256, name); /* GPIO */
  334. quirk_io(dev, 2, 64, name); /* MFGPT */
  335. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  336. name);
  337. }
  338. }
  339. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  340. static void quirk_io_region(struct pci_dev *dev, int port,
  341. unsigned size, int nr, const char *name)
  342. {
  343. u16 region;
  344. struct pci_bus_region bus_region;
  345. struct resource *res = dev->resource + nr;
  346. pci_read_config_word(dev, port, &region);
  347. region &= ~(size - 1);
  348. if (!region)
  349. return;
  350. res->name = pci_name(dev);
  351. res->flags = IORESOURCE_IO;
  352. /* Convert from PCI bus to resource space */
  353. bus_region.start = region;
  354. bus_region.end = region + size - 1;
  355. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  356. if (!pci_claim_resource(dev, nr))
  357. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  358. }
  359. /*
  360. * ATI Northbridge setups MCE the processor if you even
  361. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  362. */
  363. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  364. {
  365. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  366. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  367. request_region(0x3b0, 0x0C, "RadeonIGP");
  368. request_region(0x3d3, 0x01, "RadeonIGP");
  369. }
  370. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  371. /*
  372. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  373. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  374. * claim it.
  375. * But the dwc3 driver is a more specific driver for this device, and we'd
  376. * prefer to use it instead of xhci. To prevent xhci from claiming the
  377. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  378. * defines as "USB device (not host controller)". The dwc3 driver can then
  379. * claim it based on its Vendor and Device ID.
  380. */
  381. static void quirk_amd_nl_class(struct pci_dev *pdev)
  382. {
  383. /*
  384. * Use 'USB Device' (0x0c03fe) instead of PCI header provided
  385. */
  386. pdev->class = 0x0c03fe;
  387. }
  388. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  389. quirk_amd_nl_class);
  390. /*
  391. * Let's make the southbridge information explicit instead
  392. * of having to worry about people probing the ACPI areas,
  393. * for example.. (Yes, it happens, and if you read the wrong
  394. * ACPI register it will put the machine to sleep with no
  395. * way of waking it up again. Bummer).
  396. *
  397. * ALI M7101: Two IO regions pointed to by words at
  398. * 0xE0 (64 bytes of ACPI registers)
  399. * 0xE2 (32 bytes of SMB registers)
  400. */
  401. static void quirk_ali7101_acpi(struct pci_dev *dev)
  402. {
  403. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  404. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  405. }
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  407. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  408. {
  409. u32 devres;
  410. u32 mask, size, base;
  411. pci_read_config_dword(dev, port, &devres);
  412. if ((devres & enable) != enable)
  413. return;
  414. mask = (devres >> 16) & 15;
  415. base = devres & 0xffff;
  416. size = 16;
  417. for (;;) {
  418. unsigned bit = size >> 1;
  419. if ((bit & mask) == bit)
  420. break;
  421. size = bit;
  422. }
  423. /*
  424. * For now we only print it out. Eventually we'll want to
  425. * reserve it (at least if it's in the 0x1000+ range), but
  426. * let's get enough confirmation reports first.
  427. */
  428. base &= -size;
  429. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  430. base + size - 1);
  431. }
  432. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  433. {
  434. u32 devres;
  435. u32 mask, size, base;
  436. pci_read_config_dword(dev, port, &devres);
  437. if ((devres & enable) != enable)
  438. return;
  439. base = devres & 0xffff0000;
  440. mask = (devres & 0x3f) << 16;
  441. size = 128 << 16;
  442. for (;;) {
  443. unsigned bit = size >> 1;
  444. if ((bit & mask) == bit)
  445. break;
  446. size = bit;
  447. }
  448. /*
  449. * For now we only print it out. Eventually we'll want to
  450. * reserve it, but let's get enough confirmation reports first.
  451. */
  452. base &= -size;
  453. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  454. base + size - 1);
  455. }
  456. /*
  457. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  458. * 0x40 (64 bytes of ACPI registers)
  459. * 0x90 (16 bytes of SMB registers)
  460. * and a few strange programmable PIIX4 device resources.
  461. */
  462. static void quirk_piix4_acpi(struct pci_dev *dev)
  463. {
  464. u32 res_a;
  465. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  466. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  467. /* Device resource A has enables for some of the other ones */
  468. pci_read_config_dword(dev, 0x5c, &res_a);
  469. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  470. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  471. /* Device resource D is just bitfields for static resources */
  472. /* Device 12 enabled? */
  473. if (res_a & (1 << 29)) {
  474. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  475. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  476. }
  477. /* Device 13 enabled? */
  478. if (res_a & (1 << 30)) {
  479. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  480. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  481. }
  482. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  483. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  484. }
  485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  486. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  487. #define ICH_PMBASE 0x40
  488. #define ICH_ACPI_CNTL 0x44
  489. #define ICH4_ACPI_EN 0x10
  490. #define ICH6_ACPI_EN 0x80
  491. #define ICH4_GPIOBASE 0x58
  492. #define ICH4_GPIO_CNTL 0x5c
  493. #define ICH4_GPIO_EN 0x10
  494. #define ICH6_GPIOBASE 0x48
  495. #define ICH6_GPIO_CNTL 0x4c
  496. #define ICH6_GPIO_EN 0x10
  497. /*
  498. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  499. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  500. * 0x58 (64 bytes of GPIO I/O space)
  501. */
  502. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  503. {
  504. u8 enable;
  505. /*
  506. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  507. * with low legacy (and fixed) ports. We don't know the decoding
  508. * priority and can't tell whether the legacy device or the one created
  509. * here is really at that address. This happens on boards with broken
  510. * BIOSes.
  511. */
  512. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  513. if (enable & ICH4_ACPI_EN)
  514. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  515. "ICH4 ACPI/GPIO/TCO");
  516. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  517. if (enable & ICH4_GPIO_EN)
  518. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  519. "ICH4 GPIO");
  520. }
  521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  528. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  529. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  531. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  532. {
  533. u8 enable;
  534. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  535. if (enable & ICH6_ACPI_EN)
  536. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  537. "ICH6 ACPI/GPIO/TCO");
  538. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  539. if (enable & ICH6_GPIO_EN)
  540. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  541. "ICH6 GPIO");
  542. }
  543. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  544. {
  545. u32 val;
  546. u32 size, base;
  547. pci_read_config_dword(dev, reg, &val);
  548. /* Enabled? */
  549. if (!(val & 1))
  550. return;
  551. base = val & 0xfffc;
  552. if (dynsize) {
  553. /*
  554. * This is not correct. It is 16, 32 or 64 bytes depending on
  555. * register D31:F0:ADh bits 5:4.
  556. *
  557. * But this gets us at least _part_ of it.
  558. */
  559. size = 16;
  560. } else {
  561. size = 128;
  562. }
  563. base &= ~(size-1);
  564. /* Just print it out for now. We should reserve it after more debugging */
  565. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  566. }
  567. static void quirk_ich6_lpc(struct pci_dev *dev)
  568. {
  569. /* Shared ACPI/GPIO decode with all ICH6+ */
  570. ich6_lpc_acpi_gpio(dev);
  571. /* ICH6-specific generic IO decode */
  572. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  573. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  574. }
  575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  577. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  578. {
  579. u32 val;
  580. u32 mask, base;
  581. pci_read_config_dword(dev, reg, &val);
  582. /* Enabled? */
  583. if (!(val & 1))
  584. return;
  585. /*
  586. * IO base in bits 15:2, mask in bits 23:18, both
  587. * are dword-based
  588. */
  589. base = val & 0xfffc;
  590. mask = (val >> 16) & 0xfc;
  591. mask |= 3;
  592. /* Just print it out for now. We should reserve it after more debugging */
  593. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  594. }
  595. /* ICH7-10 has the same common LPC generic IO decode registers */
  596. static void quirk_ich7_lpc(struct pci_dev *dev)
  597. {
  598. /* We share the common ACPI/GPIO decode with ICH6 */
  599. ich6_lpc_acpi_gpio(dev);
  600. /* And have 4 ICH7+ generic decodes */
  601. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  602. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  603. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  604. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  605. }
  606. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  610. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  613. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  615. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  616. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  619. /*
  620. * VIA ACPI: One IO region pointed to by longword at
  621. * 0x48 or 0x20 (256 bytes of ACPI registers)
  622. */
  623. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  624. {
  625. if (dev->revision & 0x10)
  626. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  627. "vt82c586 ACPI");
  628. }
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  630. /*
  631. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  632. * 0x48 (256 bytes of ACPI registers)
  633. * 0x70 (128 bytes of hardware monitoring register)
  634. * 0x90 (16 bytes of SMB registers)
  635. */
  636. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  637. {
  638. quirk_vt82c586_acpi(dev);
  639. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  640. "vt82c686 HW-mon");
  641. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  642. }
  643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  644. /*
  645. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  646. * 0x88 (128 bytes of power management registers)
  647. * 0xd0 (16 bytes of SMB registers)
  648. */
  649. static void quirk_vt8235_acpi(struct pci_dev *dev)
  650. {
  651. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  652. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  653. }
  654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  655. /*
  656. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  657. * Disable fast back-to-back on the secondary bus segment
  658. */
  659. static void quirk_xio2000a(struct pci_dev *dev)
  660. {
  661. struct pci_dev *pdev;
  662. u16 command;
  663. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  664. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  665. pci_read_config_word(pdev, PCI_COMMAND, &command);
  666. if (command & PCI_COMMAND_FAST_BACK)
  667. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  668. }
  669. }
  670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  671. quirk_xio2000a);
  672. #ifdef CONFIG_X86_IO_APIC
  673. #include <asm/io_apic.h>
  674. /*
  675. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  676. * devices to the external APIC.
  677. *
  678. * TODO: When we have device-specific interrupt routers,
  679. * this code will go away from quirks.
  680. */
  681. static void quirk_via_ioapic(struct pci_dev *dev)
  682. {
  683. u8 tmp;
  684. if (nr_ioapics < 1)
  685. tmp = 0; /* nothing routed to external APIC */
  686. else
  687. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  688. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  689. tmp == 0 ? "Disa" : "Ena");
  690. /* Offset 0x58: External APIC IRQ output control */
  691. pci_write_config_byte(dev, 0x58, tmp);
  692. }
  693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  694. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  695. /*
  696. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  697. * This leads to doubled level interrupt rates.
  698. * Set this bit to get rid of cycle wastage.
  699. * Otherwise uncritical.
  700. */
  701. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  702. {
  703. u8 misc_control2;
  704. #define BYPASS_APIC_DEASSERT 8
  705. pci_read_config_byte(dev, 0x5B, &misc_control2);
  706. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  707. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  708. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  709. }
  710. }
  711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  712. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  713. /*
  714. * The AMD io apic can hang the box when an apic irq is masked.
  715. * We check all revs >= B0 (yet not in the pre production!) as the bug
  716. * is currently marked NoFix
  717. *
  718. * We have multiple reports of hangs with this chipset that went away with
  719. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  720. * of course. However the advice is demonstrably good even if so..
  721. */
  722. static void quirk_amd_ioapic(struct pci_dev *dev)
  723. {
  724. if (dev->revision >= 0x02) {
  725. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  726. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  727. }
  728. }
  729. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  730. static void quirk_ioapic_rmw(struct pci_dev *dev)
  731. {
  732. if (dev->devfn == 0 && dev->bus->number == 0)
  733. sis_apic_bug = 1;
  734. }
  735. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  736. #endif /* CONFIG_X86_IO_APIC */
  737. /*
  738. * Some settings of MMRBC can lead to data corruption so block changes.
  739. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  740. */
  741. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  742. {
  743. if (dev->subordinate && dev->revision <= 0x12) {
  744. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  745. dev->revision);
  746. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  747. }
  748. }
  749. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  750. /*
  751. * FIXME: it is questionable that quirk_via_acpi
  752. * is needed. It shows up as an ISA bridge, and does not
  753. * support the PCI_INTERRUPT_LINE register at all. Therefore
  754. * it seems like setting the pci_dev's 'irq' to the
  755. * value of the ACPI SCI interrupt is only done for convenience.
  756. * -jgarzik
  757. */
  758. static void quirk_via_acpi(struct pci_dev *d)
  759. {
  760. /*
  761. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  762. */
  763. u8 irq;
  764. pci_read_config_byte(d, 0x42, &irq);
  765. irq &= 0xf;
  766. if (irq && (irq != 2))
  767. d->irq = irq;
  768. }
  769. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  771. /*
  772. * VIA bridges which have VLink
  773. */
  774. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  775. static void quirk_via_bridge(struct pci_dev *dev)
  776. {
  777. /* See what bridge we have and find the device ranges */
  778. switch (dev->device) {
  779. case PCI_DEVICE_ID_VIA_82C686:
  780. /* The VT82C686 is special, it attaches to PCI and can have
  781. any device number. All its subdevices are functions of
  782. that single device. */
  783. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  784. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  785. break;
  786. case PCI_DEVICE_ID_VIA_8237:
  787. case PCI_DEVICE_ID_VIA_8237A:
  788. via_vlink_dev_lo = 15;
  789. break;
  790. case PCI_DEVICE_ID_VIA_8235:
  791. via_vlink_dev_lo = 16;
  792. break;
  793. case PCI_DEVICE_ID_VIA_8231:
  794. case PCI_DEVICE_ID_VIA_8233_0:
  795. case PCI_DEVICE_ID_VIA_8233A:
  796. case PCI_DEVICE_ID_VIA_8233C_0:
  797. via_vlink_dev_lo = 17;
  798. break;
  799. }
  800. }
  801. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  802. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  803. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  804. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  805. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  806. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  807. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  808. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  809. /**
  810. * quirk_via_vlink - VIA VLink IRQ number update
  811. * @dev: PCI device
  812. *
  813. * If the device we are dealing with is on a PIC IRQ we need to
  814. * ensure that the IRQ line register which usually is not relevant
  815. * for PCI cards, is actually written so that interrupts get sent
  816. * to the right place.
  817. * We only do this on systems where a VIA south bridge was detected,
  818. * and only for VIA devices on the motherboard (see quirk_via_bridge
  819. * above).
  820. */
  821. static void quirk_via_vlink(struct pci_dev *dev)
  822. {
  823. u8 irq, new_irq;
  824. /* Check if we have VLink at all */
  825. if (via_vlink_dev_lo == -1)
  826. return;
  827. new_irq = dev->irq;
  828. /* Don't quirk interrupts outside the legacy IRQ range */
  829. if (!new_irq || new_irq > 15)
  830. return;
  831. /* Internal device ? */
  832. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  833. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  834. return;
  835. /* This is an internal VLink device on a PIC interrupt. The BIOS
  836. ought to have set this but may not have, so we redo it */
  837. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  838. if (new_irq != irq) {
  839. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  840. irq, new_irq);
  841. udelay(15); /* unknown if delay really needed */
  842. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  843. }
  844. }
  845. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  846. /*
  847. * VIA VT82C598 has its device ID settable and many BIOSes
  848. * set it to the ID of VT82C597 for backward compatibility.
  849. * We need to switch it off to be able to recognize the real
  850. * type of the chip.
  851. */
  852. static void quirk_vt82c598_id(struct pci_dev *dev)
  853. {
  854. pci_write_config_byte(dev, 0xfc, 0);
  855. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  856. }
  857. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  858. /*
  859. * CardBus controllers have a legacy base address that enables them
  860. * to respond as i82365 pcmcia controllers. We don't want them to
  861. * do this even if the Linux CardBus driver is not loaded, because
  862. * the Linux i82365 driver does not (and should not) handle CardBus.
  863. */
  864. static void quirk_cardbus_legacy(struct pci_dev *dev)
  865. {
  866. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  867. }
  868. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  869. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  870. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  871. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  872. /*
  873. * Following the PCI ordering rules is optional on the AMD762. I'm not
  874. * sure what the designers were smoking but let's not inhale...
  875. *
  876. * To be fair to AMD, it follows the spec by default, its BIOS people
  877. * who turn it off!
  878. */
  879. static void quirk_amd_ordering(struct pci_dev *dev)
  880. {
  881. u32 pcic;
  882. pci_read_config_dword(dev, 0x4C, &pcic);
  883. if ((pcic & 6) != 6) {
  884. pcic |= 6;
  885. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  886. pci_write_config_dword(dev, 0x4C, pcic);
  887. pci_read_config_dword(dev, 0x84, &pcic);
  888. pcic |= (1 << 23); /* Required in this mode */
  889. pci_write_config_dword(dev, 0x84, pcic);
  890. }
  891. }
  892. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  893. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  894. /*
  895. * DreamWorks provided workaround for Dunord I-3000 problem
  896. *
  897. * This card decodes and responds to addresses not apparently
  898. * assigned to it. We force a larger allocation to ensure that
  899. * nothing gets put too close to it.
  900. */
  901. static void quirk_dunord(struct pci_dev *dev)
  902. {
  903. struct resource *r = &dev->resource[1];
  904. r->flags |= IORESOURCE_UNSET;
  905. r->start = 0;
  906. r->end = 0xffffff;
  907. }
  908. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  909. /*
  910. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  911. * is subtractive decoding (transparent), and does indicate this
  912. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  913. * instead of 0x01.
  914. */
  915. static void quirk_transparent_bridge(struct pci_dev *dev)
  916. {
  917. dev->transparent = 1;
  918. }
  919. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  920. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  921. /*
  922. * Common misconfiguration of the MediaGX/Geode PCI master that will
  923. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  924. * datasheets found at http://www.national.com/analog for info on what
  925. * these bits do. <christer@weinigel.se>
  926. */
  927. static void quirk_mediagx_master(struct pci_dev *dev)
  928. {
  929. u8 reg;
  930. pci_read_config_byte(dev, 0x41, &reg);
  931. if (reg & 2) {
  932. reg &= ~2;
  933. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  934. reg);
  935. pci_write_config_byte(dev, 0x41, reg);
  936. }
  937. }
  938. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  939. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  940. /*
  941. * Ensure C0 rev restreaming is off. This is normally done by
  942. * the BIOS but in the odd case it is not the results are corruption
  943. * hence the presence of a Linux check
  944. */
  945. static void quirk_disable_pxb(struct pci_dev *pdev)
  946. {
  947. u16 config;
  948. if (pdev->revision != 0x04) /* Only C0 requires this */
  949. return;
  950. pci_read_config_word(pdev, 0x40, &config);
  951. if (config & (1<<6)) {
  952. config &= ~(1<<6);
  953. pci_write_config_word(pdev, 0x40, config);
  954. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  955. }
  956. }
  957. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  958. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  959. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  960. {
  961. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  962. u8 tmp;
  963. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  964. if (tmp == 0x01) {
  965. pci_read_config_byte(pdev, 0x40, &tmp);
  966. pci_write_config_byte(pdev, 0x40, tmp|1);
  967. pci_write_config_byte(pdev, 0x9, 1);
  968. pci_write_config_byte(pdev, 0xa, 6);
  969. pci_write_config_byte(pdev, 0x40, tmp);
  970. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  971. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  972. }
  973. }
  974. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  975. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  977. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  979. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  981. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  982. /*
  983. * Serverworks CSB5 IDE does not fully support native mode
  984. */
  985. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  986. {
  987. u8 prog;
  988. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  989. if (prog & 5) {
  990. prog &= ~5;
  991. pdev->class &= ~5;
  992. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  993. /* PCI layer will sort out resources */
  994. }
  995. }
  996. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  997. /*
  998. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  999. */
  1000. static void quirk_ide_samemode(struct pci_dev *pdev)
  1001. {
  1002. u8 prog;
  1003. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1004. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1005. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1006. prog &= ~5;
  1007. pdev->class &= ~5;
  1008. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1009. }
  1010. }
  1011. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1012. /*
  1013. * Some ATA devices break if put into D3
  1014. */
  1015. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1016. {
  1017. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1018. }
  1019. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1020. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1021. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1022. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1023. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1024. /* ALi loses some register settings that we cannot then restore */
  1025. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1026. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1027. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1028. occur when mode detecting */
  1029. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1030. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1031. /* This was originally an Alpha specific thing, but it really fits here.
  1032. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1033. */
  1034. static void quirk_eisa_bridge(struct pci_dev *dev)
  1035. {
  1036. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1037. }
  1038. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1039. /*
  1040. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1041. * is not activated. The myth is that Asus said that they do not want the
  1042. * users to be irritated by just another PCI Device in the Win98 device
  1043. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1044. * package 2.7.0 for details)
  1045. *
  1046. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1047. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1048. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1049. * is either the Host bridge (preferred) or on-board VGA controller.
  1050. *
  1051. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1052. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1053. * was done by SMM code, which could cause unsynchronized concurrent
  1054. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1055. * should be very careful when adding new entries: if SMM is accessing the
  1056. * Intel SMBus, this is a very good reason to leave it hidden.
  1057. *
  1058. * Likewise, many recent laptops use ACPI for thermal management. If the
  1059. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1060. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1061. * are about to add an entry in the table below, please first disassemble
  1062. * the DSDT and double-check that there is no code accessing the SMBus.
  1063. */
  1064. static int asus_hides_smbus;
  1065. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1066. {
  1067. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1068. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1069. switch (dev->subsystem_device) {
  1070. case 0x8025: /* P4B-LX */
  1071. case 0x8070: /* P4B */
  1072. case 0x8088: /* P4B533 */
  1073. case 0x1626: /* L3C notebook */
  1074. asus_hides_smbus = 1;
  1075. }
  1076. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1077. switch (dev->subsystem_device) {
  1078. case 0x80b1: /* P4GE-V */
  1079. case 0x80b2: /* P4PE */
  1080. case 0x8093: /* P4B533-V */
  1081. asus_hides_smbus = 1;
  1082. }
  1083. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1084. switch (dev->subsystem_device) {
  1085. case 0x8030: /* P4T533 */
  1086. asus_hides_smbus = 1;
  1087. }
  1088. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1089. switch (dev->subsystem_device) {
  1090. case 0x8070: /* P4G8X Deluxe */
  1091. asus_hides_smbus = 1;
  1092. }
  1093. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1094. switch (dev->subsystem_device) {
  1095. case 0x80c9: /* PU-DLS */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1099. switch (dev->subsystem_device) {
  1100. case 0x1751: /* M2N notebook */
  1101. case 0x1821: /* M5N notebook */
  1102. case 0x1897: /* A6L notebook */
  1103. asus_hides_smbus = 1;
  1104. }
  1105. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1106. switch (dev->subsystem_device) {
  1107. case 0x184b: /* W1N notebook */
  1108. case 0x186a: /* M6Ne notebook */
  1109. asus_hides_smbus = 1;
  1110. }
  1111. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1112. switch (dev->subsystem_device) {
  1113. case 0x80f2: /* P4P800-X */
  1114. asus_hides_smbus = 1;
  1115. }
  1116. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1117. switch (dev->subsystem_device) {
  1118. case 0x1882: /* M6V notebook */
  1119. case 0x1977: /* A6VA notebook */
  1120. asus_hides_smbus = 1;
  1121. }
  1122. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1123. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1124. switch (dev->subsystem_device) {
  1125. case 0x088C: /* HP Compaq nc8000 */
  1126. case 0x0890: /* HP Compaq nc6000 */
  1127. asus_hides_smbus = 1;
  1128. }
  1129. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1130. switch (dev->subsystem_device) {
  1131. case 0x12bc: /* HP D330L */
  1132. case 0x12bd: /* HP D530 */
  1133. case 0x006a: /* HP Compaq nx9500 */
  1134. asus_hides_smbus = 1;
  1135. }
  1136. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1137. switch (dev->subsystem_device) {
  1138. case 0x12bf: /* HP xw4100 */
  1139. asus_hides_smbus = 1;
  1140. }
  1141. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1142. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1143. switch (dev->subsystem_device) {
  1144. case 0xC00C: /* Samsung P35 notebook */
  1145. asus_hides_smbus = 1;
  1146. }
  1147. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1148. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1149. switch (dev->subsystem_device) {
  1150. case 0x0058: /* Compaq Evo N620c */
  1151. asus_hides_smbus = 1;
  1152. }
  1153. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1154. switch (dev->subsystem_device) {
  1155. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1156. /* Motherboard doesn't have Host bridge
  1157. * subvendor/subdevice IDs, therefore checking
  1158. * its on-board VGA controller */
  1159. asus_hides_smbus = 1;
  1160. }
  1161. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1162. switch (dev->subsystem_device) {
  1163. case 0x00b8: /* Compaq Evo D510 CMT */
  1164. case 0x00b9: /* Compaq Evo D510 SFF */
  1165. case 0x00ba: /* Compaq Evo D510 USDT */
  1166. /* Motherboard doesn't have Host bridge
  1167. * subvendor/subdevice IDs and on-board VGA
  1168. * controller is disabled if an AGP card is
  1169. * inserted, therefore checking USB UHCI
  1170. * Controller #1 */
  1171. asus_hides_smbus = 1;
  1172. }
  1173. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1174. switch (dev->subsystem_device) {
  1175. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1176. /* Motherboard doesn't have host bridge
  1177. * subvendor/subdevice IDs, therefore checking
  1178. * its on-board VGA controller */
  1179. asus_hides_smbus = 1;
  1180. }
  1181. }
  1182. }
  1183. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1184. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1185. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1186. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1187. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1189. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1190. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1191. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1192. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1193. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1194. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1196. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1197. {
  1198. u16 val;
  1199. if (likely(!asus_hides_smbus))
  1200. return;
  1201. pci_read_config_word(dev, 0xF2, &val);
  1202. if (val & 0x8) {
  1203. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1204. pci_read_config_word(dev, 0xF2, &val);
  1205. if (val & 0x8)
  1206. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1207. val);
  1208. else
  1209. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1210. }
  1211. }
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1219. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1220. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1221. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1222. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1223. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1224. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1225. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1226. /* It appears we just have one such device. If not, we have a warning */
  1227. static void __iomem *asus_rcba_base;
  1228. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1229. {
  1230. u32 rcba;
  1231. if (likely(!asus_hides_smbus))
  1232. return;
  1233. WARN_ON(asus_rcba_base);
  1234. pci_read_config_dword(dev, 0xF0, &rcba);
  1235. /* use bits 31:14, 16 kB aligned */
  1236. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1237. if (asus_rcba_base == NULL)
  1238. return;
  1239. }
  1240. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1241. {
  1242. u32 val;
  1243. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1244. return;
  1245. /* read the Function Disable register, dword mode only */
  1246. val = readl(asus_rcba_base + 0x3418);
  1247. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1248. }
  1249. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1250. {
  1251. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1252. return;
  1253. iounmap(asus_rcba_base);
  1254. asus_rcba_base = NULL;
  1255. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1256. }
  1257. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1258. {
  1259. asus_hides_smbus_lpc_ich6_suspend(dev);
  1260. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1261. asus_hides_smbus_lpc_ich6_resume(dev);
  1262. }
  1263. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1264. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1265. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1266. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1267. /*
  1268. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1269. */
  1270. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1271. {
  1272. u8 val = 0;
  1273. pci_read_config_byte(dev, 0x77, &val);
  1274. if (val & 0x10) {
  1275. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1276. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1277. }
  1278. }
  1279. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1281. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1283. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1284. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1285. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1286. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1287. /*
  1288. * ... This is further complicated by the fact that some SiS96x south
  1289. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1290. * spotted a compatible north bridge to make sure.
  1291. * (pci_find_device doesn't work yet)
  1292. *
  1293. * We can also enable the sis96x bit in the discovery register..
  1294. */
  1295. #define SIS_DETECT_REGISTER 0x40
  1296. static void quirk_sis_503(struct pci_dev *dev)
  1297. {
  1298. u8 reg;
  1299. u16 devid;
  1300. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1301. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1302. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1303. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1304. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1305. return;
  1306. }
  1307. /*
  1308. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1309. * hand in case it has already been processed.
  1310. * (depends on link order, which is apparently not guaranteed)
  1311. */
  1312. dev->device = devid;
  1313. quirk_sis_96x_smbus(dev);
  1314. }
  1315. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1316. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1317. /*
  1318. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1319. * and MC97 modem controller are disabled when a second PCI soundcard is
  1320. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1321. * -- bjd
  1322. */
  1323. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1324. {
  1325. u8 val;
  1326. int asus_hides_ac97 = 0;
  1327. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1328. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1329. asus_hides_ac97 = 1;
  1330. }
  1331. if (!asus_hides_ac97)
  1332. return;
  1333. pci_read_config_byte(dev, 0x50, &val);
  1334. if (val & 0xc0) {
  1335. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1336. pci_read_config_byte(dev, 0x50, &val);
  1337. if (val & 0xc0)
  1338. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1339. val);
  1340. else
  1341. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1342. }
  1343. }
  1344. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1345. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1346. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1347. /*
  1348. * If we are using libata we can drive this chip properly but must
  1349. * do this early on to make the additional device appear during
  1350. * the PCI scanning.
  1351. */
  1352. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1353. {
  1354. u32 conf1, conf5, class;
  1355. u8 hdr;
  1356. /* Only poke fn 0 */
  1357. if (PCI_FUNC(pdev->devfn))
  1358. return;
  1359. pci_read_config_dword(pdev, 0x40, &conf1);
  1360. pci_read_config_dword(pdev, 0x80, &conf5);
  1361. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1362. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1363. switch (pdev->device) {
  1364. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1365. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1366. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1367. /* The controller should be in single function ahci mode */
  1368. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1369. break;
  1370. case PCI_DEVICE_ID_JMICRON_JMB365:
  1371. case PCI_DEVICE_ID_JMICRON_JMB366:
  1372. /* Redirect IDE second PATA port to the right spot */
  1373. conf5 |= (1 << 24);
  1374. /* Fall through */
  1375. case PCI_DEVICE_ID_JMICRON_JMB361:
  1376. case PCI_DEVICE_ID_JMICRON_JMB363:
  1377. case PCI_DEVICE_ID_JMICRON_JMB369:
  1378. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1379. /* Set the class codes correctly and then direct IDE 0 */
  1380. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1381. break;
  1382. case PCI_DEVICE_ID_JMICRON_JMB368:
  1383. /* The controller should be in single function IDE mode */
  1384. conf1 |= 0x00C00000; /* Set 22, 23 */
  1385. break;
  1386. }
  1387. pci_write_config_dword(pdev, 0x40, conf1);
  1388. pci_write_config_dword(pdev, 0x80, conf5);
  1389. /* Update pdev accordingly */
  1390. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1391. pdev->hdr_type = hdr & 0x7f;
  1392. pdev->multifunction = !!(hdr & 0x80);
  1393. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1394. pdev->class = class >> 8;
  1395. }
  1396. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1397. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1398. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1399. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1400. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1401. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1402. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1403. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1404. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1405. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1406. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1407. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1408. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1409. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1410. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1411. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1412. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1414. #endif
  1415. #ifdef CONFIG_X86_IO_APIC
  1416. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1417. {
  1418. int i;
  1419. if ((pdev->class >> 8) != 0xff00)
  1420. return;
  1421. /* the first BAR is the location of the IO APIC...we must
  1422. * not touch this (and it's already covered by the fixmap), so
  1423. * forcibly insert it into the resource tree */
  1424. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1425. insert_resource(&iomem_resource, &pdev->resource[0]);
  1426. /* The next five BARs all seem to be rubbish, so just clean
  1427. * them out */
  1428. for (i = 1; i < 6; i++)
  1429. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1430. }
  1431. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1432. #endif
  1433. static void quirk_pcie_mch(struct pci_dev *pdev)
  1434. {
  1435. pci_msi_off(pdev);
  1436. pdev->no_msi = 1;
  1437. }
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1441. /*
  1442. * It's possible for the MSI to get corrupted if shpc and acpi
  1443. * are used together on certain PXH-based systems.
  1444. */
  1445. static void quirk_pcie_pxh(struct pci_dev *dev)
  1446. {
  1447. pci_msi_off(dev);
  1448. dev->no_msi = 1;
  1449. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1450. }
  1451. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1452. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1453. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1454. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1455. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1456. /*
  1457. * Some Intel PCI Express chipsets have trouble with downstream
  1458. * device power management.
  1459. */
  1460. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1461. {
  1462. pci_pm_d3_delay = 120;
  1463. dev->no_d1d2 = 1;
  1464. }
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1468. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1469. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1470. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1472. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1473. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1474. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1476. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1477. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1478. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1480. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1481. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1486. #ifdef CONFIG_X86_IO_APIC
  1487. /*
  1488. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1489. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1490. * that a PCI device's interrupt handler is installed on the boot interrupt
  1491. * line instead.
  1492. */
  1493. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1494. {
  1495. if (noioapicquirk || noioapicreroute)
  1496. return;
  1497. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1498. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1499. dev->vendor, dev->device);
  1500. }
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1509. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1510. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1511. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1512. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1513. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1514. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1515. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1516. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1517. /*
  1518. * On some chipsets we can disable the generation of legacy INTx boot
  1519. * interrupts.
  1520. */
  1521. /*
  1522. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1523. * 300641-004US, section 5.7.3.
  1524. */
  1525. #define INTEL_6300_IOAPIC_ABAR 0x40
  1526. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1527. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1528. {
  1529. u16 pci_config_word;
  1530. if (noioapicquirk)
  1531. return;
  1532. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1533. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1534. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1535. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1536. dev->vendor, dev->device);
  1537. }
  1538. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1539. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1540. /*
  1541. * disable boot interrupts on HT-1000
  1542. */
  1543. #define BC_HT1000_FEATURE_REG 0x64
  1544. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1545. #define BC_HT1000_MAP_IDX 0xC00
  1546. #define BC_HT1000_MAP_DATA 0xC01
  1547. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1548. {
  1549. u32 pci_config_dword;
  1550. u8 irq;
  1551. if (noioapicquirk)
  1552. return;
  1553. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1554. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1555. BC_HT1000_PIC_REGS_ENABLE);
  1556. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1557. outb(irq, BC_HT1000_MAP_IDX);
  1558. outb(0x00, BC_HT1000_MAP_DATA);
  1559. }
  1560. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1561. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1562. dev->vendor, dev->device);
  1563. }
  1564. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1565. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1566. /*
  1567. * disable boot interrupts on AMD and ATI chipsets
  1568. */
  1569. /*
  1570. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1571. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1572. * (due to an erratum).
  1573. */
  1574. #define AMD_813X_MISC 0x40
  1575. #define AMD_813X_NOIOAMODE (1<<0)
  1576. #define AMD_813X_REV_B1 0x12
  1577. #define AMD_813X_REV_B2 0x13
  1578. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1579. {
  1580. u32 pci_config_dword;
  1581. if (noioapicquirk)
  1582. return;
  1583. if ((dev->revision == AMD_813X_REV_B1) ||
  1584. (dev->revision == AMD_813X_REV_B2))
  1585. return;
  1586. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1587. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1588. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1589. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1590. dev->vendor, dev->device);
  1591. }
  1592. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1593. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1594. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1595. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1596. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1597. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1598. {
  1599. u16 pci_config_word;
  1600. if (noioapicquirk)
  1601. return;
  1602. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1603. if (!pci_config_word) {
  1604. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1605. dev->vendor, dev->device);
  1606. return;
  1607. }
  1608. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1609. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1610. dev->vendor, dev->device);
  1611. }
  1612. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1613. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1614. #endif /* CONFIG_X86_IO_APIC */
  1615. /*
  1616. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1617. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1618. * Re-allocate the region if needed...
  1619. */
  1620. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1621. {
  1622. struct resource *r = &dev->resource[0];
  1623. if (r->start & 0x8) {
  1624. r->flags |= IORESOURCE_UNSET;
  1625. r->start = 0;
  1626. r->end = 0xf;
  1627. }
  1628. }
  1629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1630. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1631. quirk_tc86c001_ide);
  1632. /*
  1633. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1634. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1635. * being read correctly if bit 7 of the base address is set.
  1636. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1637. * Re-allocate the regions to a 256-byte boundary if necessary.
  1638. */
  1639. static void quirk_plx_pci9050(struct pci_dev *dev)
  1640. {
  1641. unsigned int bar;
  1642. /* Fixed in revision 2 (PCI 9052). */
  1643. if (dev->revision >= 2)
  1644. return;
  1645. for (bar = 0; bar <= 1; bar++)
  1646. if (pci_resource_len(dev, bar) == 0x80 &&
  1647. (pci_resource_start(dev, bar) & 0x80)) {
  1648. struct resource *r = &dev->resource[bar];
  1649. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1650. bar);
  1651. r->flags |= IORESOURCE_UNSET;
  1652. r->start = 0;
  1653. r->end = 0xff;
  1654. }
  1655. }
  1656. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1657. quirk_plx_pci9050);
  1658. /*
  1659. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1660. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1661. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1662. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1663. *
  1664. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1665. * driver.
  1666. */
  1667. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1668. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1669. static void quirk_netmos(struct pci_dev *dev)
  1670. {
  1671. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1672. unsigned int num_serial = dev->subsystem_device & 0xf;
  1673. /*
  1674. * These Netmos parts are multiport serial devices with optional
  1675. * parallel ports. Even when parallel ports are present, they
  1676. * are identified as class SERIAL, which means the serial driver
  1677. * will claim them. To prevent this, mark them as class OTHER.
  1678. * These combo devices should be claimed by parport_serial.
  1679. *
  1680. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1681. * of parallel ports and <S> is the number of serial ports.
  1682. */
  1683. switch (dev->device) {
  1684. case PCI_DEVICE_ID_NETMOS_9835:
  1685. /* Well, this rule doesn't hold for the following 9835 device */
  1686. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1687. dev->subsystem_device == 0x0299)
  1688. return;
  1689. case PCI_DEVICE_ID_NETMOS_9735:
  1690. case PCI_DEVICE_ID_NETMOS_9745:
  1691. case PCI_DEVICE_ID_NETMOS_9845:
  1692. case PCI_DEVICE_ID_NETMOS_9855:
  1693. if (num_parallel) {
  1694. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1695. dev->device, num_parallel, num_serial);
  1696. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1697. (dev->class & 0xff);
  1698. }
  1699. }
  1700. }
  1701. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1702. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1703. static void quirk_e100_interrupt(struct pci_dev *dev)
  1704. {
  1705. u16 command, pmcsr;
  1706. u8 __iomem *csr;
  1707. u8 cmd_hi;
  1708. switch (dev->device) {
  1709. /* PCI IDs taken from drivers/net/e100.c */
  1710. case 0x1029:
  1711. case 0x1030 ... 0x1034:
  1712. case 0x1038 ... 0x103E:
  1713. case 0x1050 ... 0x1057:
  1714. case 0x1059:
  1715. case 0x1064 ... 0x106B:
  1716. case 0x1091 ... 0x1095:
  1717. case 0x1209:
  1718. case 0x1229:
  1719. case 0x2449:
  1720. case 0x2459:
  1721. case 0x245D:
  1722. case 0x27DC:
  1723. break;
  1724. default:
  1725. return;
  1726. }
  1727. /*
  1728. * Some firmware hands off the e100 with interrupts enabled,
  1729. * which can cause a flood of interrupts if packets are
  1730. * received before the driver attaches to the device. So
  1731. * disable all e100 interrupts here. The driver will
  1732. * re-enable them when it's ready.
  1733. */
  1734. pci_read_config_word(dev, PCI_COMMAND, &command);
  1735. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1736. return;
  1737. /*
  1738. * Check that the device is in the D0 power state. If it's not,
  1739. * there is no point to look any further.
  1740. */
  1741. if (dev->pm_cap) {
  1742. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1743. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1744. return;
  1745. }
  1746. /* Convert from PCI bus to resource space. */
  1747. csr = ioremap(pci_resource_start(dev, 0), 8);
  1748. if (!csr) {
  1749. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1750. return;
  1751. }
  1752. cmd_hi = readb(csr + 3);
  1753. if (cmd_hi == 0) {
  1754. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1755. writeb(1, csr + 3);
  1756. }
  1757. iounmap(csr);
  1758. }
  1759. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1760. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1761. /*
  1762. * The 82575 and 82598 may experience data corruption issues when transitioning
  1763. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1764. */
  1765. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1766. {
  1767. dev_info(&dev->dev, "Disabling L0s\n");
  1768. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1769. }
  1770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1771. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1772. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1774. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1775. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1776. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1777. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1778. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1779. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1780. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1781. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1782. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1783. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1784. static void fixup_rev1_53c810(struct pci_dev *dev)
  1785. {
  1786. /* rev 1 ncr53c810 chips don't set the class at all which means
  1787. * they don't get their resources remapped. Fix that here.
  1788. */
  1789. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1790. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1791. dev->class = PCI_CLASS_STORAGE_SCSI;
  1792. }
  1793. }
  1794. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1795. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1796. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1797. {
  1798. u16 en1k;
  1799. pci_read_config_word(dev, 0x40, &en1k);
  1800. if (en1k & 0x200) {
  1801. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1802. dev->io_window_1k = 1;
  1803. }
  1804. }
  1805. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1806. /* Under some circumstances, AER is not linked with extended capabilities.
  1807. * Force it to be linked by setting the corresponding control bit in the
  1808. * config space.
  1809. */
  1810. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1811. {
  1812. uint8_t b;
  1813. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1814. if (!(b & 0x20)) {
  1815. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1816. dev_info(&dev->dev, "Linking AER extended capability\n");
  1817. }
  1818. }
  1819. }
  1820. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1821. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1822. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1823. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1824. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1825. {
  1826. /*
  1827. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1828. * which causes unspecified timing errors with a VT6212L on the PCI
  1829. * bus leading to USB2.0 packet loss.
  1830. *
  1831. * This quirk is only enabled if a second (on the external PCI bus)
  1832. * VT6212L is found -- the CX700 core itself also contains a USB
  1833. * host controller with the same PCI ID as the VT6212L.
  1834. */
  1835. /* Count VT6212L instances */
  1836. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1837. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1838. uint8_t b;
  1839. /* p should contain the first (internal) VT6212L -- see if we have
  1840. an external one by searching again */
  1841. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1842. if (!p)
  1843. return;
  1844. pci_dev_put(p);
  1845. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1846. if (b & 0x40) {
  1847. /* Turn off PCI Bus Parking */
  1848. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1849. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1850. }
  1851. }
  1852. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1853. if (b != 0) {
  1854. /* Turn off PCI Master read caching */
  1855. pci_write_config_byte(dev, 0x72, 0x0);
  1856. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1857. pci_write_config_byte(dev, 0x75, 0x1);
  1858. /* Disable "Read FIFO Timer" */
  1859. pci_write_config_byte(dev, 0x77, 0x0);
  1860. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1861. }
  1862. }
  1863. }
  1864. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1865. /*
  1866. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1867. * VPD end tag will hang the device. This problem was initially
  1868. * observed when a vpd entry was created in sysfs
  1869. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1870. * will dump 32k of data. Reading a full 32k will cause an access
  1871. * beyond the VPD end tag causing the device to hang. Once the device
  1872. * is hung, the bnx2 driver will not be able to reset the device.
  1873. * We believe that it is legal to read beyond the end tag and
  1874. * therefore the solution is to limit the read/write length.
  1875. */
  1876. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1877. {
  1878. /*
  1879. * Only disable the VPD capability for 5706, 5706S, 5708,
  1880. * 5708S and 5709 rev. A
  1881. */
  1882. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1883. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1884. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1885. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1886. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1887. (dev->revision & 0xf0) == 0x0)) {
  1888. if (dev->vpd)
  1889. dev->vpd->len = 0x80;
  1890. }
  1891. }
  1892. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1893. PCI_DEVICE_ID_NX2_5706,
  1894. quirk_brcm_570x_limit_vpd);
  1895. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1896. PCI_DEVICE_ID_NX2_5706S,
  1897. quirk_brcm_570x_limit_vpd);
  1898. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1899. PCI_DEVICE_ID_NX2_5708,
  1900. quirk_brcm_570x_limit_vpd);
  1901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1902. PCI_DEVICE_ID_NX2_5708S,
  1903. quirk_brcm_570x_limit_vpd);
  1904. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1905. PCI_DEVICE_ID_NX2_5709,
  1906. quirk_brcm_570x_limit_vpd);
  1907. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1908. PCI_DEVICE_ID_NX2_5709S,
  1909. quirk_brcm_570x_limit_vpd);
  1910. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1911. {
  1912. u32 rev;
  1913. pci_read_config_dword(dev, 0xf4, &rev);
  1914. /* Only CAP the MRRS if the device is a 5719 A0 */
  1915. if (rev == 0x05719000) {
  1916. int readrq = pcie_get_readrq(dev);
  1917. if (readrq > 2048)
  1918. pcie_set_readrq(dev, 2048);
  1919. }
  1920. }
  1921. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1922. PCI_DEVICE_ID_TIGON3_5719,
  1923. quirk_brcm_5719_limit_mrrs);
  1924. /* Originally in EDAC sources for i82875P:
  1925. * Intel tells BIOS developers to hide device 6 which
  1926. * configures the overflow device access containing
  1927. * the DRBs - this is where we expose device 6.
  1928. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1929. */
  1930. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1931. {
  1932. u8 reg;
  1933. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1934. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1935. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1936. }
  1937. }
  1938. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1939. quirk_unhide_mch_dev6);
  1940. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1941. quirk_unhide_mch_dev6);
  1942. #ifdef CONFIG_TILEPRO
  1943. /*
  1944. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1945. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1946. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1947. * capability register of the PEX8624 PCIe switch. The switch
  1948. * supports link speed auto negotiation, but falsely sets
  1949. * the link speed to 5GT/s.
  1950. */
  1951. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1952. {
  1953. if (tile_plx_gen1) {
  1954. pci_write_config_dword(dev, 0x98, 0x1);
  1955. mdelay(50);
  1956. }
  1957. }
  1958. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1959. #endif /* CONFIG_TILEPRO */
  1960. #ifdef CONFIG_PCI_MSI
  1961. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1962. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1963. * some other buses controlled by the chipset even if Linux is not
  1964. * aware of it. Instead of setting the flag on all buses in the
  1965. * machine, simply disable MSI globally.
  1966. */
  1967. static void quirk_disable_all_msi(struct pci_dev *dev)
  1968. {
  1969. pci_no_msi();
  1970. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1971. }
  1972. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1974. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1975. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1976. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1977. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1978. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1979. /* Disable MSI on chipsets that are known to not support it */
  1980. static void quirk_disable_msi(struct pci_dev *dev)
  1981. {
  1982. if (dev->subordinate) {
  1983. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1984. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1985. }
  1986. }
  1987. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1988. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1989. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1990. /*
  1991. * The APC bridge device in AMD 780 family northbridges has some random
  1992. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1993. * we use the possible vendor/device IDs of the host bridge for the
  1994. * declared quirk, and search for the APC bridge by slot number.
  1995. */
  1996. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1997. {
  1998. struct pci_dev *apc_bridge;
  1999. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2000. if (apc_bridge) {
  2001. if (apc_bridge->device == 0x9602)
  2002. quirk_disable_msi(apc_bridge);
  2003. pci_dev_put(apc_bridge);
  2004. }
  2005. }
  2006. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2007. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2008. /* Go through the list of Hypertransport capabilities and
  2009. * return 1 if a HT MSI capability is found and enabled */
  2010. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2011. {
  2012. int pos, ttl = 48;
  2013. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2014. while (pos && ttl--) {
  2015. u8 flags;
  2016. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2017. &flags) == 0) {
  2018. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2019. flags & HT_MSI_FLAGS_ENABLE ?
  2020. "enabled" : "disabled");
  2021. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2022. }
  2023. pos = pci_find_next_ht_capability(dev, pos,
  2024. HT_CAPTYPE_MSI_MAPPING);
  2025. }
  2026. return 0;
  2027. }
  2028. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2029. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2030. {
  2031. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2032. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2033. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2034. }
  2035. }
  2036. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2037. quirk_msi_ht_cap);
  2038. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2039. * MSI are supported if the MSI capability set in any of these mappings.
  2040. */
  2041. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2042. {
  2043. struct pci_dev *pdev;
  2044. if (!dev->subordinate)
  2045. return;
  2046. /* check HT MSI cap on this chipset and the root one.
  2047. * a single one having MSI is enough to be sure that MSI are supported.
  2048. */
  2049. pdev = pci_get_slot(dev->bus, 0);
  2050. if (!pdev)
  2051. return;
  2052. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2053. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2054. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2055. }
  2056. pci_dev_put(pdev);
  2057. }
  2058. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2059. quirk_nvidia_ck804_msi_ht_cap);
  2060. /* Force enable MSI mapping capability on HT bridges */
  2061. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2062. {
  2063. int pos, ttl = 48;
  2064. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2065. while (pos && ttl--) {
  2066. u8 flags;
  2067. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2068. &flags) == 0) {
  2069. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2070. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2071. flags | HT_MSI_FLAGS_ENABLE);
  2072. }
  2073. pos = pci_find_next_ht_capability(dev, pos,
  2074. HT_CAPTYPE_MSI_MAPPING);
  2075. }
  2076. }
  2077. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2078. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2079. ht_enable_msi_mapping);
  2080. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2081. ht_enable_msi_mapping);
  2082. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2083. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2084. * also affects other devices. As for now, turn off msi for this device.
  2085. */
  2086. static void nvenet_msi_disable(struct pci_dev *dev)
  2087. {
  2088. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2089. if (board_name &&
  2090. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2091. strstr(board_name, "P5N32-E SLI"))) {
  2092. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2093. dev->no_msi = 1;
  2094. }
  2095. }
  2096. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2097. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2098. nvenet_msi_disable);
  2099. /*
  2100. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2101. * config register. This register controls the routing of legacy
  2102. * interrupts from devices that route through the MCP55. If this register
  2103. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2104. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2105. * having this register set properly prevents kdump from booting up
  2106. * properly, so let's make sure that we have it set correctly.
  2107. * Note that this is an undocumented register.
  2108. */
  2109. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2110. {
  2111. u32 cfg;
  2112. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2113. return;
  2114. pci_read_config_dword(dev, 0x74, &cfg);
  2115. if (cfg & ((1 << 2) | (1 << 15))) {
  2116. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2117. cfg &= ~((1 << 2) | (1 << 15));
  2118. pci_write_config_dword(dev, 0x74, cfg);
  2119. }
  2120. }
  2121. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2122. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2123. nvbridge_check_legacy_irq_routing);
  2124. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2125. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2126. nvbridge_check_legacy_irq_routing);
  2127. static int ht_check_msi_mapping(struct pci_dev *dev)
  2128. {
  2129. int pos, ttl = 48;
  2130. int found = 0;
  2131. /* check if there is HT MSI cap or enabled on this device */
  2132. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2133. while (pos && ttl--) {
  2134. u8 flags;
  2135. if (found < 1)
  2136. found = 1;
  2137. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2138. &flags) == 0) {
  2139. if (flags & HT_MSI_FLAGS_ENABLE) {
  2140. if (found < 2) {
  2141. found = 2;
  2142. break;
  2143. }
  2144. }
  2145. }
  2146. pos = pci_find_next_ht_capability(dev, pos,
  2147. HT_CAPTYPE_MSI_MAPPING);
  2148. }
  2149. return found;
  2150. }
  2151. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2152. {
  2153. struct pci_dev *dev;
  2154. int pos;
  2155. int i, dev_no;
  2156. int found = 0;
  2157. dev_no = host_bridge->devfn >> 3;
  2158. for (i = dev_no + 1; i < 0x20; i++) {
  2159. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2160. if (!dev)
  2161. continue;
  2162. /* found next host bridge ?*/
  2163. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2164. if (pos != 0) {
  2165. pci_dev_put(dev);
  2166. break;
  2167. }
  2168. if (ht_check_msi_mapping(dev)) {
  2169. found = 1;
  2170. pci_dev_put(dev);
  2171. break;
  2172. }
  2173. pci_dev_put(dev);
  2174. }
  2175. return found;
  2176. }
  2177. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2178. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2179. static int is_end_of_ht_chain(struct pci_dev *dev)
  2180. {
  2181. int pos, ctrl_off;
  2182. int end = 0;
  2183. u16 flags, ctrl;
  2184. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2185. if (!pos)
  2186. goto out;
  2187. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2188. ctrl_off = ((flags >> 10) & 1) ?
  2189. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2190. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2191. if (ctrl & (1 << 6))
  2192. end = 1;
  2193. out:
  2194. return end;
  2195. }
  2196. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2197. {
  2198. struct pci_dev *host_bridge;
  2199. int pos;
  2200. int i, dev_no;
  2201. int found = 0;
  2202. dev_no = dev->devfn >> 3;
  2203. for (i = dev_no; i >= 0; i--) {
  2204. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2205. if (!host_bridge)
  2206. continue;
  2207. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2208. if (pos != 0) {
  2209. found = 1;
  2210. break;
  2211. }
  2212. pci_dev_put(host_bridge);
  2213. }
  2214. if (!found)
  2215. return;
  2216. /* don't enable end_device/host_bridge with leaf directly here */
  2217. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2218. host_bridge_with_leaf(host_bridge))
  2219. goto out;
  2220. /* root did that ! */
  2221. if (msi_ht_cap_enabled(host_bridge))
  2222. goto out;
  2223. ht_enable_msi_mapping(dev);
  2224. out:
  2225. pci_dev_put(host_bridge);
  2226. }
  2227. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2228. {
  2229. int pos, ttl = 48;
  2230. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2231. while (pos && ttl--) {
  2232. u8 flags;
  2233. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2234. &flags) == 0) {
  2235. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2236. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2237. flags & ~HT_MSI_FLAGS_ENABLE);
  2238. }
  2239. pos = pci_find_next_ht_capability(dev, pos,
  2240. HT_CAPTYPE_MSI_MAPPING);
  2241. }
  2242. }
  2243. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2244. {
  2245. struct pci_dev *host_bridge;
  2246. int pos;
  2247. int found;
  2248. if (!pci_msi_enabled())
  2249. return;
  2250. /* check if there is HT MSI cap or enabled on this device */
  2251. found = ht_check_msi_mapping(dev);
  2252. /* no HT MSI CAP */
  2253. if (found == 0)
  2254. return;
  2255. /*
  2256. * HT MSI mapping should be disabled on devices that are below
  2257. * a non-Hypertransport host bridge. Locate the host bridge...
  2258. */
  2259. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2260. if (host_bridge == NULL) {
  2261. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2262. return;
  2263. }
  2264. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2265. if (pos != 0) {
  2266. /* Host bridge is to HT */
  2267. if (found == 1) {
  2268. /* it is not enabled, try to enable it */
  2269. if (all)
  2270. ht_enable_msi_mapping(dev);
  2271. else
  2272. nv_ht_enable_msi_mapping(dev);
  2273. }
  2274. goto out;
  2275. }
  2276. /* HT MSI is not enabled */
  2277. if (found == 1)
  2278. goto out;
  2279. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2280. ht_disable_msi_mapping(dev);
  2281. out:
  2282. pci_dev_put(host_bridge);
  2283. }
  2284. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2285. {
  2286. return __nv_msi_ht_cap_quirk(dev, 1);
  2287. }
  2288. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2289. {
  2290. return __nv_msi_ht_cap_quirk(dev, 0);
  2291. }
  2292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2293. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2294. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2295. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2296. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2297. {
  2298. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2299. }
  2300. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2301. {
  2302. struct pci_dev *p;
  2303. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2304. * we need check PCI REVISION ID of SMBus controller to get SB700
  2305. * revision.
  2306. */
  2307. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2308. NULL);
  2309. if (!p)
  2310. return;
  2311. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2312. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2313. pci_dev_put(p);
  2314. }
  2315. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2316. {
  2317. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2318. if (dev->revision < 0x18) {
  2319. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2320. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2321. }
  2322. }
  2323. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2324. PCI_DEVICE_ID_TIGON3_5780,
  2325. quirk_msi_intx_disable_bug);
  2326. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2327. PCI_DEVICE_ID_TIGON3_5780S,
  2328. quirk_msi_intx_disable_bug);
  2329. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2330. PCI_DEVICE_ID_TIGON3_5714,
  2331. quirk_msi_intx_disable_bug);
  2332. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2333. PCI_DEVICE_ID_TIGON3_5714S,
  2334. quirk_msi_intx_disable_bug);
  2335. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2336. PCI_DEVICE_ID_TIGON3_5715,
  2337. quirk_msi_intx_disable_bug);
  2338. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2339. PCI_DEVICE_ID_TIGON3_5715S,
  2340. quirk_msi_intx_disable_bug);
  2341. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2342. quirk_msi_intx_disable_ati_bug);
  2343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2344. quirk_msi_intx_disable_ati_bug);
  2345. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2346. quirk_msi_intx_disable_ati_bug);
  2347. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2348. quirk_msi_intx_disable_ati_bug);
  2349. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2350. quirk_msi_intx_disable_ati_bug);
  2351. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2352. quirk_msi_intx_disable_bug);
  2353. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2354. quirk_msi_intx_disable_bug);
  2355. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2356. quirk_msi_intx_disable_bug);
  2357. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2358. quirk_msi_intx_disable_bug);
  2359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2360. quirk_msi_intx_disable_bug);
  2361. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2362. quirk_msi_intx_disable_bug);
  2363. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2364. quirk_msi_intx_disable_bug);
  2365. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2366. quirk_msi_intx_disable_bug);
  2367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2368. quirk_msi_intx_disable_bug);
  2369. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2370. quirk_msi_intx_disable_qca_bug);
  2371. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2372. quirk_msi_intx_disable_qca_bug);
  2373. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2374. quirk_msi_intx_disable_qca_bug);
  2375. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2376. quirk_msi_intx_disable_qca_bug);
  2377. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2378. quirk_msi_intx_disable_qca_bug);
  2379. #endif /* CONFIG_PCI_MSI */
  2380. /* Allow manual resource allocation for PCI hotplug bridges
  2381. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2382. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2383. * kernel fails to allocate resources when hotplug device is
  2384. * inserted and PCI bus is rescanned.
  2385. */
  2386. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2387. {
  2388. dev->is_hotplug_bridge = 1;
  2389. }
  2390. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2391. /*
  2392. * This is a quirk for the Ricoh MMC controller found as a part of
  2393. * some mulifunction chips.
  2394. * This is very similar and based on the ricoh_mmc driver written by
  2395. * Philip Langdale. Thank you for these magic sequences.
  2396. *
  2397. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2398. * and one or both of cardbus or firewire.
  2399. *
  2400. * It happens that they implement SD and MMC
  2401. * support as separate controllers (and PCI functions). The linux SDHCI
  2402. * driver supports MMC cards but the chip detects MMC cards in hardware
  2403. * and directs them to the MMC controller - so the SDHCI driver never sees
  2404. * them.
  2405. *
  2406. * To get around this, we must disable the useless MMC controller.
  2407. * At that point, the SDHCI controller will start seeing them
  2408. * It seems to be the case that the relevant PCI registers to deactivate the
  2409. * MMC controller live on PCI function 0, which might be the cardbus controller
  2410. * or the firewire controller, depending on the particular chip in question
  2411. *
  2412. * This has to be done early, because as soon as we disable the MMC controller
  2413. * other pci functions shift up one level, e.g. function #2 becomes function
  2414. * #1, and this will confuse the pci core.
  2415. */
  2416. #ifdef CONFIG_MMC_RICOH_MMC
  2417. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2418. {
  2419. /* disable via cardbus interface */
  2420. u8 write_enable;
  2421. u8 write_target;
  2422. u8 disable;
  2423. /* disable must be done via function #0 */
  2424. if (PCI_FUNC(dev->devfn))
  2425. return;
  2426. pci_read_config_byte(dev, 0xB7, &disable);
  2427. if (disable & 0x02)
  2428. return;
  2429. pci_read_config_byte(dev, 0x8E, &write_enable);
  2430. pci_write_config_byte(dev, 0x8E, 0xAA);
  2431. pci_read_config_byte(dev, 0x8D, &write_target);
  2432. pci_write_config_byte(dev, 0x8D, 0xB7);
  2433. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2434. pci_write_config_byte(dev, 0x8E, write_enable);
  2435. pci_write_config_byte(dev, 0x8D, write_target);
  2436. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2437. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2438. }
  2439. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2440. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2441. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2442. {
  2443. /* disable via firewire interface */
  2444. u8 write_enable;
  2445. u8 disable;
  2446. /* disable must be done via function #0 */
  2447. if (PCI_FUNC(dev->devfn))
  2448. return;
  2449. /*
  2450. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2451. * certain types of SD/MMC cards. Lowering the SD base
  2452. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2453. *
  2454. * 0x150 - SD2.0 mode enable for changing base clock
  2455. * frequency to 50Mhz
  2456. * 0xe1 - Base clock frequency
  2457. * 0x32 - 50Mhz new clock frequency
  2458. * 0xf9 - Key register for 0x150
  2459. * 0xfc - key register for 0xe1
  2460. */
  2461. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2462. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2463. pci_write_config_byte(dev, 0xf9, 0xfc);
  2464. pci_write_config_byte(dev, 0x150, 0x10);
  2465. pci_write_config_byte(dev, 0xf9, 0x00);
  2466. pci_write_config_byte(dev, 0xfc, 0x01);
  2467. pci_write_config_byte(dev, 0xe1, 0x32);
  2468. pci_write_config_byte(dev, 0xfc, 0x00);
  2469. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2470. }
  2471. pci_read_config_byte(dev, 0xCB, &disable);
  2472. if (disable & 0x02)
  2473. return;
  2474. pci_read_config_byte(dev, 0xCA, &write_enable);
  2475. pci_write_config_byte(dev, 0xCA, 0x57);
  2476. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2477. pci_write_config_byte(dev, 0xCA, write_enable);
  2478. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2479. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2480. }
  2481. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2482. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2483. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2484. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2485. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2486. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2487. #endif /*CONFIG_MMC_RICOH_MMC*/
  2488. #ifdef CONFIG_DMAR_TABLE
  2489. #define VTUNCERRMSK_REG 0x1ac
  2490. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2491. /*
  2492. * This is a quirk for masking vt-d spec defined errors to platform error
  2493. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2494. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2495. * on the RAS config settings of the platform) when a vt-d fault happens.
  2496. * The resulting SMI caused the system to hang.
  2497. *
  2498. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2499. * need to report the same error through other channels.
  2500. */
  2501. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2502. {
  2503. u32 word;
  2504. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2505. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2506. }
  2507. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2508. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2509. #endif
  2510. static void fixup_ti816x_class(struct pci_dev *dev)
  2511. {
  2512. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2513. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2514. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2515. }
  2516. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2517. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2518. /* Some PCIe devices do not work reliably with the claimed maximum
  2519. * payload size supported.
  2520. */
  2521. static void fixup_mpss_256(struct pci_dev *dev)
  2522. {
  2523. dev->pcie_mpss = 1; /* 256 bytes */
  2524. }
  2525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2526. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2528. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2529. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2530. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2531. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2532. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2533. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2534. * until all of the devices are discovered and buses walked, read completion
  2535. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2536. * it is possible to hotplug a device with MPS of 256B.
  2537. */
  2538. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2539. {
  2540. int err;
  2541. u16 rcc;
  2542. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2543. return;
  2544. /* Intel errata specifies bits to change but does not say what they are.
  2545. * Keeping them magical until such time as the registers and values can
  2546. * be explained.
  2547. */
  2548. err = pci_read_config_word(dev, 0x48, &rcc);
  2549. if (err) {
  2550. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2551. return;
  2552. }
  2553. if (!(rcc & (1 << 10)))
  2554. return;
  2555. rcc &= ~(1 << 10);
  2556. err = pci_write_config_word(dev, 0x48, rcc);
  2557. if (err) {
  2558. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2559. return;
  2560. }
  2561. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2562. }
  2563. /* Intel 5000 series memory controllers and ports 2-7 */
  2564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2567. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2574. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2578. /* Intel 5100 series memory controllers and ports 2-7 */
  2579. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2580. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2582. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2584. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2585. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2590. /*
  2591. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2592. * work around this, query the size it should be configured to by the device and
  2593. * modify the resource end to correspond to this new size.
  2594. */
  2595. static void quirk_intel_ntb(struct pci_dev *dev)
  2596. {
  2597. int rc;
  2598. u8 val;
  2599. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2600. if (rc)
  2601. return;
  2602. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2603. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2604. if (rc)
  2605. return;
  2606. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2607. }
  2608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2610. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2611. void (*fn)(struct pci_dev *dev))
  2612. {
  2613. ktime_t calltime = ktime_set(0, 0);
  2614. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2615. if (initcall_debug) {
  2616. pr_debug("calling %pF @ %i for %s\n",
  2617. fn, task_pid_nr(current), dev_name(&dev->dev));
  2618. calltime = ktime_get();
  2619. }
  2620. return calltime;
  2621. }
  2622. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2623. void (*fn)(struct pci_dev *dev))
  2624. {
  2625. ktime_t delta, rettime;
  2626. unsigned long long duration;
  2627. if (initcall_debug) {
  2628. rettime = ktime_get();
  2629. delta = ktime_sub(rettime, calltime);
  2630. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2631. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2632. fn, duration, dev_name(&dev->dev));
  2633. }
  2634. }
  2635. /*
  2636. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2637. * even though no one is handling them (f.e. i915 driver is never loaded).
  2638. * Additionally the interrupt destination is not set up properly
  2639. * and the interrupt ends up -somewhere-.
  2640. *
  2641. * These spurious interrupts are "sticky" and the kernel disables
  2642. * the (shared) interrupt line after 100.000+ generated interrupts.
  2643. *
  2644. * Fix it by disabling the still enabled interrupts.
  2645. * This resolves crashes often seen on monitor unplug.
  2646. */
  2647. #define I915_DEIER_REG 0x4400c
  2648. static void disable_igfx_irq(struct pci_dev *dev)
  2649. {
  2650. void __iomem *regs = pci_iomap(dev, 0, 0);
  2651. if (regs == NULL) {
  2652. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2653. return;
  2654. }
  2655. /* Check if any interrupt line is still enabled */
  2656. if (readl(regs + I915_DEIER_REG) != 0) {
  2657. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2658. writel(0, regs + I915_DEIER_REG);
  2659. }
  2660. pci_iounmap(dev, regs);
  2661. }
  2662. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2663. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2664. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2665. /*
  2666. * PCI devices which are on Intel chips can skip the 10ms delay
  2667. * before entering D3 mode.
  2668. */
  2669. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2670. {
  2671. dev->d3_delay = 0;
  2672. }
  2673. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2674. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2675. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2676. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2677. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2678. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2679. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2680. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2682. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2683. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2684. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2685. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2686. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2687. /*
  2688. * Some devices may pass our check in pci_intx_mask_supported if
  2689. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2690. * support this feature.
  2691. */
  2692. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2693. {
  2694. dev->broken_intx_masking = 1;
  2695. }
  2696. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2697. quirk_broken_intx_masking);
  2698. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2699. quirk_broken_intx_masking);
  2700. /*
  2701. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2702. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2703. *
  2704. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2705. */
  2706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
  2707. quirk_broken_intx_masking);
  2708. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2709. quirk_broken_intx_masking);
  2710. static void quirk_no_bus_reset(struct pci_dev *dev)
  2711. {
  2712. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2713. }
  2714. /*
  2715. * Atheros AR93xx chips do not behave after a bus reset. The device will
  2716. * throw a Link Down error on AER-capable systems and regardless of AER,
  2717. * config space of the device is never accessible again and typically
  2718. * causes the system to hang or reset when access is attempted.
  2719. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2720. */
  2721. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2722. static void quirk_no_pm_reset(struct pci_dev *dev)
  2723. {
  2724. /*
  2725. * We can't do a bus reset on root bus devices, but an ineffective
  2726. * PM reset may be better than nothing.
  2727. */
  2728. if (!pci_is_root_bus(dev->bus))
  2729. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2730. }
  2731. /*
  2732. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2733. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2734. * to have no effect on the device: it retains the framebuffer contents and
  2735. * monitor sync. Advertising this support makes other layers, like VFIO,
  2736. * assume pci_reset_function() is viable for this device. Mark it as
  2737. * unavailable to skip it when testing reset methods.
  2738. */
  2739. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  2740. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  2741. #ifdef CONFIG_ACPI
  2742. /*
  2743. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  2744. *
  2745. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  2746. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  2747. * be present after resume if a device was plugged in before suspend.
  2748. *
  2749. * The thunderbolt controller consists of a pcie switch with downstream
  2750. * bridges leading to the NHI and to the tunnel pci bridges.
  2751. *
  2752. * This quirk cuts power to the whole chip. Therefore we have to apply it
  2753. * during suspend_noirq of the upstream bridge.
  2754. *
  2755. * Power is automagically restored before resume. No action is needed.
  2756. */
  2757. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  2758. {
  2759. acpi_handle bridge, SXIO, SXFP, SXLV;
  2760. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2761. return;
  2762. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  2763. return;
  2764. bridge = ACPI_HANDLE(&dev->dev);
  2765. if (!bridge)
  2766. return;
  2767. /*
  2768. * SXIO and SXLV are present only on machines requiring this quirk.
  2769. * TB bridges in external devices might have the same device id as those
  2770. * on the host, but they will not have the associated ACPI methods. This
  2771. * implicitly checks that we are at the right bridge.
  2772. */
  2773. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  2774. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  2775. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  2776. return;
  2777. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  2778. /* magic sequence */
  2779. acpi_execute_simple_method(SXIO, NULL, 1);
  2780. acpi_execute_simple_method(SXFP, NULL, 0);
  2781. msleep(300);
  2782. acpi_execute_simple_method(SXLV, NULL, 0);
  2783. acpi_execute_simple_method(SXIO, NULL, 0);
  2784. acpi_execute_simple_method(SXLV, NULL, 0);
  2785. }
  2786. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
  2787. quirk_apple_poweroff_thunderbolt);
  2788. /*
  2789. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  2790. *
  2791. * During suspend the thunderbolt controller is reset and all pci
  2792. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  2793. * during resume. We have to manually wait for the NHI since there is
  2794. * no parent child relationship between the NHI and the tunneled
  2795. * bridges.
  2796. */
  2797. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  2798. {
  2799. struct pci_dev *sibling = NULL;
  2800. struct pci_dev *nhi = NULL;
  2801. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2802. return;
  2803. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  2804. return;
  2805. /*
  2806. * Find the NHI and confirm that we are a bridge on the tb host
  2807. * controller and not on a tb endpoint.
  2808. */
  2809. sibling = pci_get_slot(dev->bus, 0x0);
  2810. if (sibling == dev)
  2811. goto out; /* we are the downstream bridge to the NHI */
  2812. if (!sibling || !sibling->subordinate)
  2813. goto out;
  2814. nhi = pci_get_slot(sibling->subordinate, 0x0);
  2815. if (!nhi)
  2816. goto out;
  2817. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  2818. || (nhi->device != 0x1547 && nhi->device != 0x156c)
  2819. || nhi->subsystem_vendor != 0x2222
  2820. || nhi->subsystem_device != 0x1111)
  2821. goto out;
  2822. dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  2823. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  2824. out:
  2825. pci_dev_put(nhi);
  2826. pci_dev_put(sibling);
  2827. }
  2828. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
  2829. quirk_apple_wait_for_thunderbolt);
  2830. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
  2831. quirk_apple_wait_for_thunderbolt);
  2832. #endif
  2833. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2834. struct pci_fixup *end)
  2835. {
  2836. ktime_t calltime;
  2837. for (; f < end; f++)
  2838. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2839. f->class == (u32) PCI_ANY_ID) &&
  2840. (f->vendor == dev->vendor ||
  2841. f->vendor == (u16) PCI_ANY_ID) &&
  2842. (f->device == dev->device ||
  2843. f->device == (u16) PCI_ANY_ID)) {
  2844. calltime = fixup_debug_start(dev, f->hook);
  2845. f->hook(dev);
  2846. fixup_debug_report(dev, calltime, f->hook);
  2847. }
  2848. }
  2849. extern struct pci_fixup __start_pci_fixups_early[];
  2850. extern struct pci_fixup __end_pci_fixups_early[];
  2851. extern struct pci_fixup __start_pci_fixups_header[];
  2852. extern struct pci_fixup __end_pci_fixups_header[];
  2853. extern struct pci_fixup __start_pci_fixups_final[];
  2854. extern struct pci_fixup __end_pci_fixups_final[];
  2855. extern struct pci_fixup __start_pci_fixups_enable[];
  2856. extern struct pci_fixup __end_pci_fixups_enable[];
  2857. extern struct pci_fixup __start_pci_fixups_resume[];
  2858. extern struct pci_fixup __end_pci_fixups_resume[];
  2859. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2860. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2861. extern struct pci_fixup __start_pci_fixups_suspend[];
  2862. extern struct pci_fixup __end_pci_fixups_suspend[];
  2863. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  2864. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  2865. static bool pci_apply_fixup_final_quirks;
  2866. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2867. {
  2868. struct pci_fixup *start, *end;
  2869. switch (pass) {
  2870. case pci_fixup_early:
  2871. start = __start_pci_fixups_early;
  2872. end = __end_pci_fixups_early;
  2873. break;
  2874. case pci_fixup_header:
  2875. start = __start_pci_fixups_header;
  2876. end = __end_pci_fixups_header;
  2877. break;
  2878. case pci_fixup_final:
  2879. if (!pci_apply_fixup_final_quirks)
  2880. return;
  2881. start = __start_pci_fixups_final;
  2882. end = __end_pci_fixups_final;
  2883. break;
  2884. case pci_fixup_enable:
  2885. start = __start_pci_fixups_enable;
  2886. end = __end_pci_fixups_enable;
  2887. break;
  2888. case pci_fixup_resume:
  2889. start = __start_pci_fixups_resume;
  2890. end = __end_pci_fixups_resume;
  2891. break;
  2892. case pci_fixup_resume_early:
  2893. start = __start_pci_fixups_resume_early;
  2894. end = __end_pci_fixups_resume_early;
  2895. break;
  2896. case pci_fixup_suspend:
  2897. start = __start_pci_fixups_suspend;
  2898. end = __end_pci_fixups_suspend;
  2899. break;
  2900. case pci_fixup_suspend_late:
  2901. start = __start_pci_fixups_suspend_late;
  2902. end = __end_pci_fixups_suspend_late;
  2903. break;
  2904. default:
  2905. /* stupid compiler warning, you would think with an enum... */
  2906. return;
  2907. }
  2908. pci_do_fixups(dev, start, end);
  2909. }
  2910. EXPORT_SYMBOL(pci_fixup_device);
  2911. static int __init pci_apply_final_quirks(void)
  2912. {
  2913. struct pci_dev *dev = NULL;
  2914. u8 cls = 0;
  2915. u8 tmp;
  2916. if (pci_cache_line_size)
  2917. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2918. pci_cache_line_size << 2);
  2919. pci_apply_fixup_final_quirks = true;
  2920. for_each_pci_dev(dev) {
  2921. pci_fixup_device(pci_fixup_final, dev);
  2922. /*
  2923. * If arch hasn't set it explicitly yet, use the CLS
  2924. * value shared by all PCI devices. If there's a
  2925. * mismatch, fall back to the default value.
  2926. */
  2927. if (!pci_cache_line_size) {
  2928. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2929. if (!cls)
  2930. cls = tmp;
  2931. if (!tmp || cls == tmp)
  2932. continue;
  2933. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  2934. cls << 2, tmp << 2,
  2935. pci_dfl_cache_line_size << 2);
  2936. pci_cache_line_size = pci_dfl_cache_line_size;
  2937. }
  2938. }
  2939. if (!pci_cache_line_size) {
  2940. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2941. cls << 2, pci_dfl_cache_line_size << 2);
  2942. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2943. }
  2944. return 0;
  2945. }
  2946. fs_initcall_sync(pci_apply_final_quirks);
  2947. /*
  2948. * Followings are device-specific reset methods which can be used to
  2949. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2950. * not available.
  2951. */
  2952. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2953. {
  2954. int pos;
  2955. /* only implement PCI_CLASS_SERIAL_USB at present */
  2956. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2957. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2958. if (!pos)
  2959. return -ENOTTY;
  2960. if (probe)
  2961. return 0;
  2962. pci_write_config_byte(dev, pos + 0x4, 1);
  2963. msleep(100);
  2964. return 0;
  2965. } else {
  2966. return -ENOTTY;
  2967. }
  2968. }
  2969. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2970. {
  2971. /*
  2972. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2973. *
  2974. * The 82599 supports FLR on VFs, but FLR support is reported only
  2975. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2976. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2977. */
  2978. if (probe)
  2979. return 0;
  2980. if (!pci_wait_for_pending_transaction(dev))
  2981. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2982. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2983. msleep(100);
  2984. return 0;
  2985. }
  2986. #include "../gpu/drm/i915/i915_reg.h"
  2987. #define MSG_CTL 0x45010
  2988. #define NSDE_PWR_STATE 0xd0100
  2989. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2990. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2991. {
  2992. void __iomem *mmio_base;
  2993. unsigned long timeout;
  2994. u32 val;
  2995. if (probe)
  2996. return 0;
  2997. mmio_base = pci_iomap(dev, 0, 0);
  2998. if (!mmio_base)
  2999. return -ENOMEM;
  3000. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3001. /*
  3002. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3003. * driver loaded sets the right bits. However, this's a reset and
  3004. * the bits have been set by i915 previously, so we clobber
  3005. * SOUTH_CHICKEN2 register directly here.
  3006. */
  3007. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3008. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3009. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3010. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3011. do {
  3012. val = ioread32(mmio_base + PCH_PP_STATUS);
  3013. if ((val & 0xb0000000) == 0)
  3014. goto reset_complete;
  3015. msleep(10);
  3016. } while (time_before(jiffies, timeout));
  3017. dev_warn(&dev->dev, "timeout during reset\n");
  3018. reset_complete:
  3019. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3020. pci_iounmap(dev, mmio_base);
  3021. return 0;
  3022. }
  3023. /*
  3024. * Device-specific reset method for Chelsio T4-based adapters.
  3025. */
  3026. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3027. {
  3028. u16 old_command;
  3029. u16 msix_flags;
  3030. /*
  3031. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3032. * that we have no device-specific reset method.
  3033. */
  3034. if ((dev->device & 0xf000) != 0x4000)
  3035. return -ENOTTY;
  3036. /*
  3037. * If this is the "probe" phase, return 0 indicating that we can
  3038. * reset this device.
  3039. */
  3040. if (probe)
  3041. return 0;
  3042. /*
  3043. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3044. * Master has been disabled. We need to have it on till the Function
  3045. * Level Reset completes. (BUS_MASTER is disabled in
  3046. * pci_reset_function()).
  3047. */
  3048. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3049. pci_write_config_word(dev, PCI_COMMAND,
  3050. old_command | PCI_COMMAND_MASTER);
  3051. /*
  3052. * Perform the actual device function reset, saving and restoring
  3053. * configuration information around the reset.
  3054. */
  3055. pci_save_state(dev);
  3056. /*
  3057. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3058. * are disabled when an MSI-X interrupt message needs to be delivered.
  3059. * So we briefly re-enable MSI-X interrupts for the duration of the
  3060. * FLR. The pci_restore_state() below will restore the original
  3061. * MSI-X state.
  3062. */
  3063. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3064. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3065. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3066. msix_flags |
  3067. PCI_MSIX_FLAGS_ENABLE |
  3068. PCI_MSIX_FLAGS_MASKALL);
  3069. /*
  3070. * Start of pcie_flr() code sequence. This reset code is a copy of
  3071. * the guts of pcie_flr() because that's not an exported function.
  3072. */
  3073. if (!pci_wait_for_pending_transaction(dev))
  3074. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  3075. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3076. msleep(100);
  3077. /*
  3078. * End of pcie_flr() code sequence.
  3079. */
  3080. /*
  3081. * Restore the configuration information (BAR values, etc.) including
  3082. * the original PCI Configuration Space Command word, and return
  3083. * success.
  3084. */
  3085. pci_restore_state(dev);
  3086. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3087. return 0;
  3088. }
  3089. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3090. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3091. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3092. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3093. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3094. reset_intel_82599_sfp_virtfn },
  3095. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3096. reset_ivb_igd },
  3097. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3098. reset_ivb_igd },
  3099. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  3100. reset_intel_generic_dev },
  3101. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3102. reset_chelsio_generic_dev },
  3103. { 0 }
  3104. };
  3105. /*
  3106. * These device-specific reset methods are here rather than in a driver
  3107. * because when a host assigns a device to a guest VM, the host may need
  3108. * to reset the device but probably doesn't have a driver for it.
  3109. */
  3110. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3111. {
  3112. const struct pci_dev_reset_methods *i;
  3113. for (i = pci_dev_reset_methods; i->reset; i++) {
  3114. if ((i->vendor == dev->vendor ||
  3115. i->vendor == (u16)PCI_ANY_ID) &&
  3116. (i->device == dev->device ||
  3117. i->device == (u16)PCI_ANY_ID))
  3118. return i->reset(dev, probe);
  3119. }
  3120. return -ENOTTY;
  3121. }
  3122. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3123. {
  3124. if (PCI_FUNC(dev->devfn) != 0) {
  3125. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
  3126. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3127. }
  3128. }
  3129. /*
  3130. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3131. *
  3132. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3133. */
  3134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3136. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3137. {
  3138. if (PCI_FUNC(dev->devfn) != 1) {
  3139. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
  3140. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3141. }
  3142. }
  3143. /*
  3144. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3145. * SKUs function 1 is present and is a legacy IDE controller, in other
  3146. * SKUs this function is not present, making this a ghost requester.
  3147. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3148. */
  3149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3150. quirk_dma_func1_alias);
  3151. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3153. quirk_dma_func1_alias);
  3154. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3156. quirk_dma_func1_alias);
  3157. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3158. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3159. quirk_dma_func1_alias);
  3160. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3161. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3162. quirk_dma_func1_alias);
  3163. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3164. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3165. quirk_dma_func1_alias);
  3166. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3167. quirk_dma_func1_alias);
  3168. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3169. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3170. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3171. quirk_dma_func1_alias);
  3172. /*
  3173. * Some devices DMA with the wrong devfn, not just the wrong function.
  3174. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3175. * the alias is "fixed" and independent of the device devfn.
  3176. *
  3177. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3178. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3179. * single device on the secondary bus. In reality, the single exposed
  3180. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3181. * that provides a bridge to the internal bus of the I/O processor. The
  3182. * controller supports private devices, which can be hidden from PCI config
  3183. * space. In the case of the Adaptec 3405, a private device at 01.0
  3184. * appears to be the DMA engine, which therefore needs to become a DMA
  3185. * alias for the device.
  3186. */
  3187. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3188. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3189. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3190. .driver_data = PCI_DEVFN(1, 0) },
  3191. { 0 }
  3192. };
  3193. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3194. {
  3195. const struct pci_device_id *id;
  3196. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3197. if (id) {
  3198. dev->dma_alias_devfn = id->driver_data;
  3199. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3200. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  3201. PCI_SLOT(dev->dma_alias_devfn),
  3202. PCI_FUNC(dev->dma_alias_devfn));
  3203. }
  3204. }
  3205. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3206. /*
  3207. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3208. * using the wrong DMA alias for the device. Some of these devices can be
  3209. * used as either forward or reverse bridges, so we need to test whether the
  3210. * device is operating in the correct mode. We could probably apply this
  3211. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3212. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3213. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3214. */
  3215. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3216. {
  3217. if (!pci_is_root_bus(pdev->bus) &&
  3218. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3219. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3220. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3221. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3222. }
  3223. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3224. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3225. quirk_use_pcie_bridge_dma_alias);
  3226. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3227. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3228. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3229. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3230. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3231. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3232. /*
  3233. * AMD has indicated that the devices below do not support peer-to-peer
  3234. * in any system where they are found in the southbridge with an AMD
  3235. * IOMMU in the system. Multifunction devices that do not support
  3236. * peer-to-peer between functions can claim to support a subset of ACS.
  3237. * Such devices effectively enable request redirect (RR) and completion
  3238. * redirect (CR) since all transactions are redirected to the upstream
  3239. * root complex.
  3240. *
  3241. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3242. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3243. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3244. *
  3245. * 1002:4385 SBx00 SMBus Controller
  3246. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3247. * 1002:4383 SBx00 Azalia (Intel HDA)
  3248. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3249. * 1002:4384 SBx00 PCI to PCI Bridge
  3250. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3251. *
  3252. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3253. *
  3254. * 1022:780f [AMD] FCH PCI Bridge
  3255. * 1022:7809 [AMD] FCH USB OHCI Controller
  3256. */
  3257. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3258. {
  3259. #ifdef CONFIG_ACPI
  3260. struct acpi_table_header *header = NULL;
  3261. acpi_status status;
  3262. /* Targeting multifunction devices on the SB (appears on root bus) */
  3263. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3264. return -ENODEV;
  3265. /* The IVRS table describes the AMD IOMMU */
  3266. status = acpi_get_table("IVRS", 0, &header);
  3267. if (ACPI_FAILURE(status))
  3268. return -ENODEV;
  3269. /* Filter out flags not applicable to multifunction */
  3270. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3271. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3272. #else
  3273. return -ENODEV;
  3274. #endif
  3275. }
  3276. /*
  3277. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3278. * transactions and validate bus numbers in requests, but do not provide an
  3279. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3280. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3281. */
  3282. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3283. /* Ibexpeak PCH */
  3284. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3285. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3286. /* Cougarpoint PCH */
  3287. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3288. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3289. /* Pantherpoint PCH */
  3290. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3291. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3292. /* Lynxpoint-H PCH */
  3293. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3294. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3295. /* Lynxpoint-LP PCH */
  3296. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3297. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3298. /* Wildcat PCH */
  3299. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3300. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3301. /* Patsburg (X79) PCH */
  3302. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3303. /* Wellsburg (X99) PCH */
  3304. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3305. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3306. /* Lynx Point (9 series) PCH */
  3307. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3308. };
  3309. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3310. {
  3311. int i;
  3312. /* Filter out a few obvious non-matches first */
  3313. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3314. return false;
  3315. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3316. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3317. return true;
  3318. return false;
  3319. }
  3320. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3321. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3322. {
  3323. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3324. INTEL_PCH_ACS_FLAGS : 0;
  3325. if (!pci_quirk_intel_pch_acs_match(dev))
  3326. return -ENOTTY;
  3327. return acs_flags & ~flags ? 0 : 1;
  3328. }
  3329. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3330. {
  3331. /*
  3332. * SV, TB, and UF are not relevant to multifunction endpoints.
  3333. *
  3334. * Multifunction devices are only required to implement RR, CR, and DT
  3335. * in their ACS capability if they support peer-to-peer transactions.
  3336. * Devices matching this quirk have been verified by the vendor to not
  3337. * perform peer-to-peer with other functions, allowing us to mask out
  3338. * these bits as if they were unimplemented in the ACS capability.
  3339. */
  3340. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3341. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3342. return acs_flags ? 0 : 1;
  3343. }
  3344. static const struct pci_dev_acs_enabled {
  3345. u16 vendor;
  3346. u16 device;
  3347. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3348. } pci_dev_acs_enabled[] = {
  3349. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3350. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3351. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3352. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3353. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3354. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3355. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3356. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3357. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3358. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3359. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3360. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3361. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3362. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3363. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3364. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3365. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3366. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3367. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3368. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3369. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3370. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3371. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3372. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3373. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3374. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3375. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3376. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3377. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3378. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3379. /* 82580 */
  3380. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3381. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3382. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3383. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3384. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3385. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3386. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3387. /* 82576 */
  3388. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3389. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3390. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3391. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3392. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3393. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3394. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3395. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3396. /* 82575 */
  3397. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3398. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3399. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3400. /* I350 */
  3401. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3402. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3403. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3404. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3405. /* 82571 (Quads omitted due to non-ACS switch) */
  3406. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3407. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3408. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3409. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3410. /* Intel PCH root ports */
  3411. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3412. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3413. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3414. { 0 }
  3415. };
  3416. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3417. {
  3418. const struct pci_dev_acs_enabled *i;
  3419. int ret;
  3420. /*
  3421. * Allow devices that do not expose standard PCIe ACS capabilities
  3422. * or control to indicate their support here. Multi-function express
  3423. * devices which do not allow internal peer-to-peer between functions,
  3424. * but do not implement PCIe ACS may wish to return true here.
  3425. */
  3426. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3427. if ((i->vendor == dev->vendor ||
  3428. i->vendor == (u16)PCI_ANY_ID) &&
  3429. (i->device == dev->device ||
  3430. i->device == (u16)PCI_ANY_ID)) {
  3431. ret = i->acs_enabled(dev, acs_flags);
  3432. if (ret >= 0)
  3433. return ret;
  3434. }
  3435. }
  3436. return -ENOTTY;
  3437. }
  3438. /* Config space offset of Root Complex Base Address register */
  3439. #define INTEL_LPC_RCBA_REG 0xf0
  3440. /* 31:14 RCBA address */
  3441. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3442. /* RCBA Enable */
  3443. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3444. /* Backbone Scratch Pad Register */
  3445. #define INTEL_BSPR_REG 0x1104
  3446. /* Backbone Peer Non-Posted Disable */
  3447. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3448. /* Backbone Peer Posted Disable */
  3449. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3450. /* Upstream Peer Decode Configuration Register */
  3451. #define INTEL_UPDCR_REG 0x1114
  3452. /* 5:0 Peer Decode Enable bits */
  3453. #define INTEL_UPDCR_REG_MASK 0x3f
  3454. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3455. {
  3456. u32 rcba, bspr, updcr;
  3457. void __iomem *rcba_mem;
  3458. /*
  3459. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3460. * are D28:F* and therefore get probed before LPC, thus we can't
  3461. * use pci_get_slot/pci_read_config_dword here.
  3462. */
  3463. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3464. INTEL_LPC_RCBA_REG, &rcba);
  3465. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3466. return -EINVAL;
  3467. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3468. PAGE_ALIGN(INTEL_UPDCR_REG));
  3469. if (!rcba_mem)
  3470. return -ENOMEM;
  3471. /*
  3472. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3473. * therefore read-only. If both posted and non-posted peer cycles are
  3474. * disallowed, we're ok. If either are allowed, then we need to use
  3475. * the UPDCR to disable peer decodes for each port. This provides the
  3476. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3477. */
  3478. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3479. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3480. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3481. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3482. if (updcr & INTEL_UPDCR_REG_MASK) {
  3483. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  3484. updcr &= ~INTEL_UPDCR_REG_MASK;
  3485. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3486. }
  3487. }
  3488. iounmap(rcba_mem);
  3489. return 0;
  3490. }
  3491. /* Miscellaneous Port Configuration register */
  3492. #define INTEL_MPC_REG 0xd8
  3493. /* MPC: Invalid Receive Bus Number Check Enable */
  3494. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3495. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3496. {
  3497. u32 mpc;
  3498. /*
  3499. * When enabled, the IRBNCE bit of the MPC register enables the
  3500. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3501. * ensures that requester IDs fall within the bus number range
  3502. * of the bridge. Enable if not already.
  3503. */
  3504. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3505. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3506. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  3507. mpc |= INTEL_MPC_REG_IRBNCE;
  3508. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3509. }
  3510. }
  3511. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3512. {
  3513. if (!pci_quirk_intel_pch_acs_match(dev))
  3514. return -ENOTTY;
  3515. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3516. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  3517. return 0;
  3518. }
  3519. pci_quirk_enable_intel_rp_mpc_acs(dev);
  3520. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  3521. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  3522. return 0;
  3523. }
  3524. static const struct pci_dev_enable_acs {
  3525. u16 vendor;
  3526. u16 device;
  3527. int (*enable_acs)(struct pci_dev *dev);
  3528. } pci_dev_enable_acs[] = {
  3529. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  3530. { 0 }
  3531. };
  3532. void pci_dev_specific_enable_acs(struct pci_dev *dev)
  3533. {
  3534. const struct pci_dev_enable_acs *i;
  3535. int ret;
  3536. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  3537. if ((i->vendor == dev->vendor ||
  3538. i->vendor == (u16)PCI_ANY_ID) &&
  3539. (i->device == dev->device ||
  3540. i->device == (u16)PCI_ANY_ID)) {
  3541. ret = i->enable_acs(dev);
  3542. if (ret >= 0)
  3543. return;
  3544. }
  3545. }
  3546. }