max310x.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
  3. *
  4. * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
  7. * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
  8. * Based on max3107.c, by Aavamobile
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/bitops.h>
  19. #include <linux/clk.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial.h>
  22. #include <linux/tty.h>
  23. #include <linux/tty_flip.h>
  24. #include <linux/regmap.h>
  25. #include <linux/gpio.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/platform_data/max310x.h>
  28. #define MAX310X_NAME "max310x"
  29. #define MAX310X_MAJOR 204
  30. #define MAX310X_MINOR 209
  31. /* MAX310X register definitions */
  32. #define MAX310X_RHR_REG (0x00) /* RX FIFO */
  33. #define MAX310X_THR_REG (0x00) /* TX FIFO */
  34. #define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
  35. #define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
  36. #define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
  37. #define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
  38. #define MAX310X_REG_05 (0x05)
  39. #define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
  40. #define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
  41. #define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
  42. #define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
  43. #define MAX310X_MODE1_REG (0x09) /* MODE1 */
  44. #define MAX310X_MODE2_REG (0x0a) /* MODE2 */
  45. #define MAX310X_LCR_REG (0x0b) /* LCR */
  46. #define MAX310X_RXTO_REG (0x0c) /* RX timeout */
  47. #define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
  48. #define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
  49. #define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
  50. #define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
  51. #define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
  52. #define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
  53. #define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
  54. #define MAX310X_XON1_REG (0x14) /* XON1 character */
  55. #define MAX310X_XON2_REG (0x15) /* XON2 character */
  56. #define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
  57. #define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
  58. #define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
  59. #define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
  60. #define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
  61. #define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
  62. #define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
  63. #define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
  64. #define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
  65. #define MAX310X_REG_1F (0x1f)
  66. #define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
  67. #define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
  68. #define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
  69. /* Extended registers */
  70. #define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
  71. /* IRQ register bits */
  72. #define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
  73. #define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
  74. #define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
  75. #define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
  76. #define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
  77. #define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
  78. #define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
  79. #define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
  80. /* LSR register bits */
  81. #define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
  82. #define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
  83. #define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
  84. #define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
  85. #define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
  86. #define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
  87. #define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
  88. /* Special character register bits */
  89. #define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
  90. #define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
  91. #define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
  92. #define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
  93. #define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
  94. #define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
  95. /* Status register bits */
  96. #define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
  97. #define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
  98. #define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
  99. #define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
  100. #define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
  101. #define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
  102. /* MODE1 register bits */
  103. #define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
  104. #define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
  105. #define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
  106. #define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
  107. #define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
  108. #define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
  109. #define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
  110. #define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
  111. /* MODE2 register bits */
  112. #define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
  113. #define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
  114. #define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
  115. #define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
  116. #define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
  117. #define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
  118. #define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
  119. #define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
  120. /* LCR register bits */
  121. #define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
  122. #define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
  123. *
  124. * Word length bits table:
  125. * 00 -> 5 bit words
  126. * 01 -> 6 bit words
  127. * 10 -> 7 bit words
  128. * 11 -> 8 bit words
  129. */
  130. #define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
  131. *
  132. * STOP length bit table:
  133. * 0 -> 1 stop bit
  134. * 1 -> 1-1.5 stop bits if
  135. * word length is 5,
  136. * 2 stop bits otherwise
  137. */
  138. #define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
  139. #define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
  140. #define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
  141. #define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
  142. #define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
  143. #define MAX310X_LCR_WORD_LEN_5 (0x00)
  144. #define MAX310X_LCR_WORD_LEN_6 (0x01)
  145. #define MAX310X_LCR_WORD_LEN_7 (0x02)
  146. #define MAX310X_LCR_WORD_LEN_8 (0x03)
  147. /* IRDA register bits */
  148. #define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
  149. #define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
  150. #define MAX310X_IRDA_SHORTIR_BIT (1 << 2) /* Short SIR mode enable */
  151. #define MAX310X_IRDA_MIR_BIT (1 << 3) /* MIR mode enable */
  152. #define MAX310X_IRDA_RXINV_BIT (1 << 4) /* RX logic inversion enable */
  153. #define MAX310X_IRDA_TXINV_BIT (1 << 5) /* TX logic inversion enable */
  154. /* Flow control trigger level register masks */
  155. #define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
  156. #define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
  157. #define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
  158. #define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
  159. /* FIFO interrupt trigger level register masks */
  160. #define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
  161. #define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
  162. #define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
  163. #define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
  164. /* Flow control register bits */
  165. #define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
  166. #define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
  167. #define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
  168. * are used in conjunction with
  169. * XOFF2 for definition of
  170. * special character */
  171. #define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
  172. #define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
  173. #define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
  174. *
  175. * SWFLOW bits 1 & 0 table:
  176. * 00 -> no transmitter flow
  177. * control
  178. * 01 -> receiver compares
  179. * XON2 and XOFF2
  180. * and controls
  181. * transmitter
  182. * 10 -> receiver compares
  183. * XON1 and XOFF1
  184. * and controls
  185. * transmitter
  186. * 11 -> receiver compares
  187. * XON1, XON2, XOFF1 and
  188. * XOFF2 and controls
  189. * transmitter
  190. */
  191. #define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
  192. #define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
  193. *
  194. * SWFLOW bits 3 & 2 table:
  195. * 00 -> no received flow
  196. * control
  197. * 01 -> transmitter generates
  198. * XON2 and XOFF2
  199. * 10 -> transmitter generates
  200. * XON1 and XOFF1
  201. * 11 -> transmitter generates
  202. * XON1, XON2, XOFF1 and
  203. * XOFF2
  204. */
  205. /* GPIO configuration register bits */
  206. #define MAX310X_GPIOCFG_GP0OUT_BIT (1 << 0) /* GPIO 0 output enable */
  207. #define MAX310X_GPIOCFG_GP1OUT_BIT (1 << 1) /* GPIO 1 output enable */
  208. #define MAX310X_GPIOCFG_GP2OUT_BIT (1 << 2) /* GPIO 2 output enable */
  209. #define MAX310X_GPIOCFG_GP3OUT_BIT (1 << 3) /* GPIO 3 output enable */
  210. #define MAX310X_GPIOCFG_GP0OD_BIT (1 << 4) /* GPIO 0 open-drain enable */
  211. #define MAX310X_GPIOCFG_GP1OD_BIT (1 << 5) /* GPIO 1 open-drain enable */
  212. #define MAX310X_GPIOCFG_GP2OD_BIT (1 << 6) /* GPIO 2 open-drain enable */
  213. #define MAX310X_GPIOCFG_GP3OD_BIT (1 << 7) /* GPIO 3 open-drain enable */
  214. /* GPIO DATA register bits */
  215. #define MAX310X_GPIODATA_GP0OUT_BIT (1 << 0) /* GPIO 0 output value */
  216. #define MAX310X_GPIODATA_GP1OUT_BIT (1 << 1) /* GPIO 1 output value */
  217. #define MAX310X_GPIODATA_GP2OUT_BIT (1 << 2) /* GPIO 2 output value */
  218. #define MAX310X_GPIODATA_GP3OUT_BIT (1 << 3) /* GPIO 3 output value */
  219. #define MAX310X_GPIODATA_GP0IN_BIT (1 << 4) /* GPIO 0 input value */
  220. #define MAX310X_GPIODATA_GP1IN_BIT (1 << 5) /* GPIO 1 input value */
  221. #define MAX310X_GPIODATA_GP2IN_BIT (1 << 6) /* GPIO 2 input value */
  222. #define MAX310X_GPIODATA_GP3IN_BIT (1 << 7) /* GPIO 3 input value */
  223. /* PLL configuration register masks */
  224. #define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
  225. #define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
  226. /* Baud rate generator configuration register bits */
  227. #define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
  228. #define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
  229. /* Clock source register bits */
  230. #define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
  231. #define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
  232. #define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
  233. #define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
  234. #define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
  235. /* Global commands */
  236. #define MAX310X_EXTREG_ENBL (0xce)
  237. #define MAX310X_EXTREG_DSBL (0xcd)
  238. /* Misc definitions */
  239. #define MAX310X_FIFO_SIZE (128)
  240. #define MAX310x_REV_MASK (0xfc)
  241. /* MAX3107 specific */
  242. #define MAX3107_REV_ID (0xa0)
  243. /* MAX3109 specific */
  244. #define MAX3109_REV_ID (0xc0)
  245. /* MAX14830 specific */
  246. #define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
  247. #define MAX14830_REV_ID (0xb0)
  248. struct max310x_devtype {
  249. char name[9];
  250. int nr;
  251. int (*detect)(struct device *);
  252. void (*power)(struct uart_port *, int);
  253. };
  254. struct max310x_one {
  255. struct uart_port port;
  256. struct work_struct tx_work;
  257. struct work_struct md_work;
  258. };
  259. struct max310x_port {
  260. struct uart_driver uart;
  261. struct max310x_devtype *devtype;
  262. struct regmap *regmap;
  263. struct mutex mutex;
  264. struct clk *clk;
  265. struct max310x_pdata *pdata;
  266. #ifdef CONFIG_GPIOLIB
  267. struct gpio_chip gpio;
  268. #endif
  269. struct max310x_one p[0];
  270. };
  271. static u8 max310x_port_read(struct uart_port *port, u8 reg)
  272. {
  273. struct max310x_port *s = dev_get_drvdata(port->dev);
  274. unsigned int val = 0;
  275. regmap_read(s->regmap, port->iobase + reg, &val);
  276. return val;
  277. }
  278. static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
  279. {
  280. struct max310x_port *s = dev_get_drvdata(port->dev);
  281. regmap_write(s->regmap, port->iobase + reg, val);
  282. }
  283. static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
  284. {
  285. struct max310x_port *s = dev_get_drvdata(port->dev);
  286. regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
  287. }
  288. static int max3107_detect(struct device *dev)
  289. {
  290. struct max310x_port *s = dev_get_drvdata(dev);
  291. unsigned int val = 0;
  292. int ret;
  293. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  294. if (ret)
  295. return ret;
  296. if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
  297. dev_err(dev,
  298. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  299. return -ENODEV;
  300. }
  301. return 0;
  302. }
  303. static int max3108_detect(struct device *dev)
  304. {
  305. struct max310x_port *s = dev_get_drvdata(dev);
  306. unsigned int val = 0;
  307. int ret;
  308. /* MAX3108 have not REV ID register, we just check default value
  309. * from clocksource register to make sure everything works.
  310. */
  311. ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
  312. if (ret)
  313. return ret;
  314. if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
  315. dev_err(dev, "%s not present\n", s->devtype->name);
  316. return -ENODEV;
  317. }
  318. return 0;
  319. }
  320. static int max3109_detect(struct device *dev)
  321. {
  322. struct max310x_port *s = dev_get_drvdata(dev);
  323. unsigned int val = 0;
  324. int ret;
  325. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  326. if (ret)
  327. return ret;
  328. if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
  329. dev_err(dev,
  330. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  331. return -ENODEV;
  332. }
  333. return 0;
  334. }
  335. static void max310x_power(struct uart_port *port, int on)
  336. {
  337. max310x_port_update(port, MAX310X_MODE1_REG,
  338. MAX310X_MODE1_FORCESLEEP_BIT,
  339. on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
  340. if (on)
  341. msleep(50);
  342. }
  343. static int max14830_detect(struct device *dev)
  344. {
  345. struct max310x_port *s = dev_get_drvdata(dev);
  346. unsigned int val = 0;
  347. int ret;
  348. ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
  349. MAX310X_EXTREG_ENBL);
  350. if (ret)
  351. return ret;
  352. regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
  353. regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
  354. if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
  355. dev_err(dev,
  356. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  357. return -ENODEV;
  358. }
  359. return 0;
  360. }
  361. static void max14830_power(struct uart_port *port, int on)
  362. {
  363. max310x_port_update(port, MAX310X_BRGCFG_REG,
  364. MAX14830_BRGCFG_CLKDIS_BIT,
  365. on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
  366. if (on)
  367. msleep(50);
  368. }
  369. static const struct max310x_devtype max3107_devtype = {
  370. .name = "MAX3107",
  371. .nr = 1,
  372. .detect = max3107_detect,
  373. .power = max310x_power,
  374. };
  375. static const struct max310x_devtype max3108_devtype = {
  376. .name = "MAX3108",
  377. .nr = 1,
  378. .detect = max3108_detect,
  379. .power = max310x_power,
  380. };
  381. static const struct max310x_devtype max3109_devtype = {
  382. .name = "MAX3109",
  383. .nr = 2,
  384. .detect = max3109_detect,
  385. .power = max310x_power,
  386. };
  387. static const struct max310x_devtype max14830_devtype = {
  388. .name = "MAX14830",
  389. .nr = 4,
  390. .detect = max14830_detect,
  391. .power = max14830_power,
  392. };
  393. static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
  394. {
  395. switch (reg & 0x1f) {
  396. case MAX310X_IRQSTS_REG:
  397. case MAX310X_LSR_IRQSTS_REG:
  398. case MAX310X_SPCHR_IRQSTS_REG:
  399. case MAX310X_STS_IRQSTS_REG:
  400. case MAX310X_TXFIFOLVL_REG:
  401. case MAX310X_RXFIFOLVL_REG:
  402. return false;
  403. default:
  404. break;
  405. }
  406. return true;
  407. }
  408. static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
  409. {
  410. switch (reg & 0x1f) {
  411. case MAX310X_RHR_REG:
  412. case MAX310X_IRQSTS_REG:
  413. case MAX310X_LSR_IRQSTS_REG:
  414. case MAX310X_SPCHR_IRQSTS_REG:
  415. case MAX310X_STS_IRQSTS_REG:
  416. case MAX310X_TXFIFOLVL_REG:
  417. case MAX310X_RXFIFOLVL_REG:
  418. case MAX310X_GPIODATA_REG:
  419. case MAX310X_BRGDIVLSB_REG:
  420. case MAX310X_REG_05:
  421. case MAX310X_REG_1F:
  422. return true;
  423. default:
  424. break;
  425. }
  426. return false;
  427. }
  428. static bool max310x_reg_precious(struct device *dev, unsigned int reg)
  429. {
  430. switch (reg & 0x1f) {
  431. case MAX310X_RHR_REG:
  432. case MAX310X_IRQSTS_REG:
  433. case MAX310X_SPCHR_IRQSTS_REG:
  434. case MAX310X_STS_IRQSTS_REG:
  435. return true;
  436. default:
  437. break;
  438. }
  439. return false;
  440. }
  441. static int max310x_set_baud(struct uart_port *port, int baud)
  442. {
  443. unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
  444. /* Check for minimal value for divider */
  445. if (div < 16)
  446. div = 16;
  447. if (clk % baud && (div / 16) < 0x8000) {
  448. /* Mode x2 */
  449. mode = MAX310X_BRGCFG_2XMODE_BIT;
  450. clk = port->uartclk * 2;
  451. div = clk / baud;
  452. if (clk % baud && (div / 16) < 0x8000) {
  453. /* Mode x4 */
  454. mode = MAX310X_BRGCFG_4XMODE_BIT;
  455. clk = port->uartclk * 4;
  456. div = clk / baud;
  457. }
  458. }
  459. max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
  460. max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
  461. max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
  462. return DIV_ROUND_CLOSEST(clk, div);
  463. }
  464. static int max310x_update_best_err(unsigned long f, long *besterr)
  465. {
  466. /* Use baudrate 115200 for calculate error */
  467. long err = f % (115200 * 16);
  468. if ((*besterr < 0) || (*besterr > err)) {
  469. *besterr = err;
  470. return 0;
  471. }
  472. return 1;
  473. }
  474. static int max310x_set_ref_clk(struct max310x_port *s, unsigned long freq,
  475. bool xtal)
  476. {
  477. unsigned int div, clksrc, pllcfg = 0;
  478. long besterr = -1;
  479. unsigned long fdiv, fmul, bestfreq = freq;
  480. /* First, update error without PLL */
  481. max310x_update_best_err(freq, &besterr);
  482. /* Try all possible PLL dividers */
  483. for (div = 1; (div <= 63) && besterr; div++) {
  484. fdiv = DIV_ROUND_CLOSEST(freq, div);
  485. /* Try multiplier 6 */
  486. fmul = fdiv * 6;
  487. if ((fdiv >= 500000) && (fdiv <= 800000))
  488. if (!max310x_update_best_err(fmul, &besterr)) {
  489. pllcfg = (0 << 6) | div;
  490. bestfreq = fmul;
  491. }
  492. /* Try multiplier 48 */
  493. fmul = fdiv * 48;
  494. if ((fdiv >= 850000) && (fdiv <= 1200000))
  495. if (!max310x_update_best_err(fmul, &besterr)) {
  496. pllcfg = (1 << 6) | div;
  497. bestfreq = fmul;
  498. }
  499. /* Try multiplier 96 */
  500. fmul = fdiv * 96;
  501. if ((fdiv >= 425000) && (fdiv <= 1000000))
  502. if (!max310x_update_best_err(fmul, &besterr)) {
  503. pllcfg = (2 << 6) | div;
  504. bestfreq = fmul;
  505. }
  506. /* Try multiplier 144 */
  507. fmul = fdiv * 144;
  508. if ((fdiv >= 390000) && (fdiv <= 667000))
  509. if (!max310x_update_best_err(fmul, &besterr)) {
  510. pllcfg = (3 << 6) | div;
  511. bestfreq = fmul;
  512. }
  513. }
  514. /* Configure clock source */
  515. clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
  516. /* Configure PLL */
  517. if (pllcfg) {
  518. clksrc |= MAX310X_CLKSRC_PLL_BIT;
  519. regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
  520. } else
  521. clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
  522. regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
  523. /* Wait for crystal */
  524. if (pllcfg && xtal)
  525. msleep(10);
  526. return (int)bestfreq;
  527. }
  528. static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
  529. {
  530. unsigned int sts, ch, flag;
  531. if (unlikely(rxlen >= port->fifosize)) {
  532. dev_warn_ratelimited(port->dev,
  533. "Port %i: Possible RX FIFO overrun\n",
  534. port->line);
  535. port->icount.buf_overrun++;
  536. /* Ensure sanity of RX level */
  537. rxlen = port->fifosize;
  538. }
  539. while (rxlen--) {
  540. ch = max310x_port_read(port, MAX310X_RHR_REG);
  541. sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  542. sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
  543. MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
  544. port->icount.rx++;
  545. flag = TTY_NORMAL;
  546. if (unlikely(sts)) {
  547. if (sts & MAX310X_LSR_RXBRK_BIT) {
  548. port->icount.brk++;
  549. if (uart_handle_break(port))
  550. continue;
  551. } else if (sts & MAX310X_LSR_RXPAR_BIT)
  552. port->icount.parity++;
  553. else if (sts & MAX310X_LSR_FRERR_BIT)
  554. port->icount.frame++;
  555. else if (sts & MAX310X_LSR_RXOVR_BIT)
  556. port->icount.overrun++;
  557. sts &= port->read_status_mask;
  558. if (sts & MAX310X_LSR_RXBRK_BIT)
  559. flag = TTY_BREAK;
  560. else if (sts & MAX310X_LSR_RXPAR_BIT)
  561. flag = TTY_PARITY;
  562. else if (sts & MAX310X_LSR_FRERR_BIT)
  563. flag = TTY_FRAME;
  564. else if (sts & MAX310X_LSR_RXOVR_BIT)
  565. flag = TTY_OVERRUN;
  566. }
  567. if (uart_handle_sysrq_char(port, ch))
  568. continue;
  569. if (sts & port->ignore_status_mask)
  570. continue;
  571. uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
  572. }
  573. tty_flip_buffer_push(&port->state->port);
  574. }
  575. static void max310x_handle_tx(struct uart_port *port)
  576. {
  577. struct circ_buf *xmit = &port->state->xmit;
  578. unsigned int txlen, to_send;
  579. if (unlikely(port->x_char)) {
  580. max310x_port_write(port, MAX310X_THR_REG, port->x_char);
  581. port->icount.tx++;
  582. port->x_char = 0;
  583. return;
  584. }
  585. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  586. return;
  587. /* Get length of data pending in circular buffer */
  588. to_send = uart_circ_chars_pending(xmit);
  589. if (likely(to_send)) {
  590. /* Limit to size of TX FIFO */
  591. txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  592. txlen = port->fifosize - txlen;
  593. to_send = (to_send > txlen) ? txlen : to_send;
  594. /* Add data to send */
  595. port->icount.tx += to_send;
  596. while (to_send--) {
  597. max310x_port_write(port, MAX310X_THR_REG,
  598. xmit->buf[xmit->tail]);
  599. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  600. }
  601. }
  602. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  603. uart_write_wakeup(port);
  604. }
  605. static void max310x_port_irq(struct max310x_port *s, int portno)
  606. {
  607. struct uart_port *port = &s->p[portno].port;
  608. do {
  609. unsigned int ists, lsr, rxlen;
  610. /* Read IRQ status & RX FIFO level */
  611. ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
  612. rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
  613. if (!ists && !rxlen)
  614. break;
  615. if (ists & MAX310X_IRQ_CTS_BIT) {
  616. lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  617. uart_handle_cts_change(port,
  618. !!(lsr & MAX310X_LSR_CTS_BIT));
  619. }
  620. if (rxlen)
  621. max310x_handle_rx(port, rxlen);
  622. if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
  623. mutex_lock(&s->mutex);
  624. max310x_handle_tx(port);
  625. mutex_unlock(&s->mutex);
  626. }
  627. } while (1);
  628. }
  629. static irqreturn_t max310x_ist(int irq, void *dev_id)
  630. {
  631. struct max310x_port *s = (struct max310x_port *)dev_id;
  632. if (s->uart.nr > 1) {
  633. do {
  634. unsigned int val = ~0;
  635. WARN_ON_ONCE(regmap_read(s->regmap,
  636. MAX310X_GLOBALIRQ_REG, &val));
  637. val = ((1 << s->uart.nr) - 1) & ~val;
  638. if (!val)
  639. break;
  640. max310x_port_irq(s, fls(val) - 1);
  641. } while (1);
  642. } else
  643. max310x_port_irq(s, 0);
  644. return IRQ_HANDLED;
  645. }
  646. static void max310x_wq_proc(struct work_struct *ws)
  647. {
  648. struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
  649. struct max310x_port *s = dev_get_drvdata(one->port.dev);
  650. mutex_lock(&s->mutex);
  651. max310x_handle_tx(&one->port);
  652. mutex_unlock(&s->mutex);
  653. }
  654. static void max310x_start_tx(struct uart_port *port)
  655. {
  656. struct max310x_one *one = container_of(port, struct max310x_one, port);
  657. if (!work_pending(&one->tx_work))
  658. schedule_work(&one->tx_work);
  659. }
  660. static unsigned int max310x_tx_empty(struct uart_port *port)
  661. {
  662. unsigned int lvl, sts;
  663. lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  664. sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
  665. return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
  666. }
  667. static unsigned int max310x_get_mctrl(struct uart_port *port)
  668. {
  669. /* DCD and DSR are not wired and CTS/RTS is handled automatically
  670. * so just indicate DSR and CAR asserted
  671. */
  672. return TIOCM_DSR | TIOCM_CAR;
  673. }
  674. static void max310x_md_proc(struct work_struct *ws)
  675. {
  676. struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
  677. max310x_port_update(&one->port, MAX310X_MODE2_REG,
  678. MAX310X_MODE2_LOOPBACK_BIT,
  679. (one->port.mctrl & TIOCM_LOOP) ?
  680. MAX310X_MODE2_LOOPBACK_BIT : 0);
  681. }
  682. static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
  683. {
  684. struct max310x_one *one = container_of(port, struct max310x_one, port);
  685. schedule_work(&one->md_work);
  686. }
  687. static void max310x_break_ctl(struct uart_port *port, int break_state)
  688. {
  689. max310x_port_update(port, MAX310X_LCR_REG,
  690. MAX310X_LCR_TXBREAK_BIT,
  691. break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
  692. }
  693. static void max310x_set_termios(struct uart_port *port,
  694. struct ktermios *termios,
  695. struct ktermios *old)
  696. {
  697. unsigned int lcr, flow = 0;
  698. int baud;
  699. /* Mask termios capabilities we don't support */
  700. termios->c_cflag &= ~CMSPAR;
  701. /* Word size */
  702. switch (termios->c_cflag & CSIZE) {
  703. case CS5:
  704. lcr = MAX310X_LCR_WORD_LEN_5;
  705. break;
  706. case CS6:
  707. lcr = MAX310X_LCR_WORD_LEN_6;
  708. break;
  709. case CS7:
  710. lcr = MAX310X_LCR_WORD_LEN_7;
  711. break;
  712. case CS8:
  713. default:
  714. lcr = MAX310X_LCR_WORD_LEN_8;
  715. break;
  716. }
  717. /* Parity */
  718. if (termios->c_cflag & PARENB) {
  719. lcr |= MAX310X_LCR_PARITY_BIT;
  720. if (!(termios->c_cflag & PARODD))
  721. lcr |= MAX310X_LCR_EVENPARITY_BIT;
  722. }
  723. /* Stop bits */
  724. if (termios->c_cflag & CSTOPB)
  725. lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
  726. /* Update LCR register */
  727. max310x_port_write(port, MAX310X_LCR_REG, lcr);
  728. /* Set read status mask */
  729. port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
  730. if (termios->c_iflag & INPCK)
  731. port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
  732. MAX310X_LSR_FRERR_BIT;
  733. if (termios->c_iflag & (BRKINT | PARMRK))
  734. port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
  735. /* Set status ignore mask */
  736. port->ignore_status_mask = 0;
  737. if (termios->c_iflag & IGNBRK)
  738. port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
  739. if (!(termios->c_cflag & CREAD))
  740. port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
  741. MAX310X_LSR_RXOVR_BIT |
  742. MAX310X_LSR_FRERR_BIT |
  743. MAX310X_LSR_RXBRK_BIT;
  744. /* Configure flow control */
  745. max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
  746. max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
  747. if (termios->c_cflag & CRTSCTS)
  748. flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
  749. MAX310X_FLOWCTRL_AUTORTS_BIT;
  750. if (termios->c_iflag & IXON)
  751. flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
  752. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  753. if (termios->c_iflag & IXOFF)
  754. flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
  755. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  756. max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
  757. /* Get baud rate generator configuration */
  758. baud = uart_get_baud_rate(port, termios, old,
  759. port->uartclk / 16 / 0xffff,
  760. port->uartclk / 4);
  761. /* Setup baudrate generator */
  762. baud = max310x_set_baud(port, baud);
  763. /* Update timeout according to new baud rate */
  764. uart_update_timeout(port, termios->c_cflag, baud);
  765. }
  766. static int max310x_startup(struct uart_port *port)
  767. {
  768. unsigned int val, line = port->line;
  769. struct max310x_port *s = dev_get_drvdata(port->dev);
  770. s->devtype->power(port, 1);
  771. /* Configure MODE1 register */
  772. max310x_port_update(port, MAX310X_MODE1_REG,
  773. MAX310X_MODE1_TRNSCVCTRL_BIT,
  774. (s->pdata->uart_flags[line] & MAX310X_AUTO_DIR_CTRL)
  775. ? MAX310X_MODE1_TRNSCVCTRL_BIT : 0);
  776. /* Configure MODE2 register */
  777. val = MAX310X_MODE2_RXEMPTINV_BIT;
  778. if (s->pdata->uart_flags[line] & MAX310X_ECHO_SUPRESS)
  779. val |= MAX310X_MODE2_ECHOSUPR_BIT;
  780. /* Reset FIFOs */
  781. val |= MAX310X_MODE2_FIFORST_BIT;
  782. max310x_port_write(port, MAX310X_MODE2_REG, val);
  783. max310x_port_update(port, MAX310X_MODE2_REG,
  784. MAX310X_MODE2_FIFORST_BIT, 0);
  785. /* Configure flow control levels */
  786. /* Flow control halt level 96, resume level 48 */
  787. max310x_port_write(port, MAX310X_FLOWLVL_REG,
  788. MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
  789. /* Clear IRQ status register */
  790. max310x_port_read(port, MAX310X_IRQSTS_REG);
  791. /* Enable RX, TX, CTS change interrupts */
  792. val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
  793. max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
  794. return 0;
  795. }
  796. static void max310x_shutdown(struct uart_port *port)
  797. {
  798. struct max310x_port *s = dev_get_drvdata(port->dev);
  799. /* Disable all interrupts */
  800. max310x_port_write(port, MAX310X_IRQEN_REG, 0);
  801. s->devtype->power(port, 0);
  802. }
  803. static const char *max310x_type(struct uart_port *port)
  804. {
  805. struct max310x_port *s = dev_get_drvdata(port->dev);
  806. return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
  807. }
  808. static int max310x_request_port(struct uart_port *port)
  809. {
  810. /* Do nothing */
  811. return 0;
  812. }
  813. static void max310x_config_port(struct uart_port *port, int flags)
  814. {
  815. if (flags & UART_CONFIG_TYPE)
  816. port->type = PORT_MAX310X;
  817. }
  818. static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
  819. {
  820. if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
  821. return -EINVAL;
  822. if (s->irq != port->irq)
  823. return -EINVAL;
  824. return 0;
  825. }
  826. static void max310x_null_void(struct uart_port *port)
  827. {
  828. /* Do nothing */
  829. }
  830. static const struct uart_ops max310x_ops = {
  831. .tx_empty = max310x_tx_empty,
  832. .set_mctrl = max310x_set_mctrl,
  833. .get_mctrl = max310x_get_mctrl,
  834. .stop_tx = max310x_null_void,
  835. .start_tx = max310x_start_tx,
  836. .stop_rx = max310x_null_void,
  837. .enable_ms = max310x_null_void,
  838. .break_ctl = max310x_break_ctl,
  839. .startup = max310x_startup,
  840. .shutdown = max310x_shutdown,
  841. .set_termios = max310x_set_termios,
  842. .type = max310x_type,
  843. .request_port = max310x_request_port,
  844. .release_port = max310x_null_void,
  845. .config_port = max310x_config_port,
  846. .verify_port = max310x_verify_port,
  847. };
  848. static int __maybe_unused max310x_suspend(struct device *dev)
  849. {
  850. struct max310x_port *s = dev_get_drvdata(dev);
  851. int i;
  852. for (i = 0; i < s->uart.nr; i++) {
  853. uart_suspend_port(&s->uart, &s->p[i].port);
  854. s->devtype->power(&s->p[i].port, 0);
  855. }
  856. return 0;
  857. }
  858. static int __maybe_unused max310x_resume(struct device *dev)
  859. {
  860. struct max310x_port *s = dev_get_drvdata(dev);
  861. int i;
  862. for (i = 0; i < s->uart.nr; i++) {
  863. s->devtype->power(&s->p[i].port, 1);
  864. uart_resume_port(&s->uart, &s->p[i].port);
  865. }
  866. return 0;
  867. }
  868. static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
  869. #ifdef CONFIG_GPIOLIB
  870. static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
  871. {
  872. unsigned int val;
  873. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  874. struct uart_port *port = &s->p[offset / 4].port;
  875. val = max310x_port_read(port, MAX310X_GPIODATA_REG);
  876. return !!((val >> 4) & (1 << (offset % 4)));
  877. }
  878. static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  879. {
  880. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  881. struct uart_port *port = &s->p[offset / 4].port;
  882. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  883. value ? 1 << (offset % 4) : 0);
  884. }
  885. static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  886. {
  887. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  888. struct uart_port *port = &s->p[offset / 4].port;
  889. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
  890. return 0;
  891. }
  892. static int max310x_gpio_direction_output(struct gpio_chip *chip,
  893. unsigned offset, int value)
  894. {
  895. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  896. struct uart_port *port = &s->p[offset / 4].port;
  897. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  898. value ? 1 << (offset % 4) : 0);
  899. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
  900. 1 << (offset % 4));
  901. return 0;
  902. }
  903. #endif
  904. static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
  905. struct regmap *regmap, int irq)
  906. {
  907. struct max310x_pdata *pdata = dev_get_platdata(dev);
  908. int i, ret, fmin, fmax, freq, uartclk;
  909. struct clk *clk_osc, *clk_xtal;
  910. struct max310x_port *s;
  911. bool xtal = false;
  912. if (IS_ERR(regmap))
  913. return PTR_ERR(regmap);
  914. if (!pdata) {
  915. dev_err(dev, "No platform data supplied\n");
  916. return -EINVAL;
  917. }
  918. /* Alloc port structure */
  919. s = devm_kzalloc(dev, sizeof(*s) +
  920. sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
  921. if (!s) {
  922. dev_err(dev, "Error allocating port structure\n");
  923. return -ENOMEM;
  924. }
  925. clk_osc = devm_clk_get(dev, "osc");
  926. clk_xtal = devm_clk_get(dev, "xtal");
  927. if (!IS_ERR(clk_osc)) {
  928. s->clk = clk_osc;
  929. fmin = 500000;
  930. fmax = 35000000;
  931. } else if (!IS_ERR(clk_xtal)) {
  932. s->clk = clk_xtal;
  933. fmin = 1000000;
  934. fmax = 4000000;
  935. xtal = true;
  936. } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
  937. PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
  938. return -EPROBE_DEFER;
  939. } else {
  940. dev_err(dev, "Cannot get clock\n");
  941. return -EINVAL;
  942. }
  943. ret = clk_prepare_enable(s->clk);
  944. if (ret)
  945. return ret;
  946. freq = clk_get_rate(s->clk);
  947. /* Check frequency limits */
  948. if (freq < fmin || freq > fmax) {
  949. ret = -ERANGE;
  950. goto out_clk;
  951. }
  952. s->pdata = pdata;
  953. s->regmap = regmap;
  954. s->devtype = devtype;
  955. dev_set_drvdata(dev, s);
  956. mutex_init(&s->mutex);
  957. /* Check device to ensure we are talking to what we expect */
  958. ret = devtype->detect(dev);
  959. if (ret)
  960. goto out_clk;
  961. for (i = 0; i < devtype->nr; i++) {
  962. unsigned int offs = i << 5;
  963. /* Reset port */
  964. regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
  965. MAX310X_MODE2_RST_BIT);
  966. /* Clear port reset */
  967. regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
  968. /* Wait for port startup */
  969. do {
  970. regmap_read(s->regmap,
  971. MAX310X_BRGDIVLSB_REG + offs, &ret);
  972. } while (ret != 0x01);
  973. regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
  974. MAX310X_MODE1_AUTOSLEEP_BIT,
  975. MAX310X_MODE1_AUTOSLEEP_BIT);
  976. }
  977. uartclk = max310x_set_ref_clk(s, freq, xtal);
  978. dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
  979. /* Register UART driver */
  980. s->uart.owner = THIS_MODULE;
  981. s->uart.dev_name = "ttyMAX";
  982. s->uart.major = MAX310X_MAJOR;
  983. s->uart.minor = MAX310X_MINOR;
  984. s->uart.nr = devtype->nr;
  985. ret = uart_register_driver(&s->uart);
  986. if (ret) {
  987. dev_err(dev, "Registering UART driver failed\n");
  988. goto out_clk;
  989. }
  990. #ifdef CONFIG_GPIOLIB
  991. /* Setup GPIO cotroller */
  992. s->gpio.owner = THIS_MODULE;
  993. s->gpio.dev = dev;
  994. s->gpio.label = dev_name(dev);
  995. s->gpio.direction_input = max310x_gpio_direction_input;
  996. s->gpio.get = max310x_gpio_get;
  997. s->gpio.direction_output= max310x_gpio_direction_output;
  998. s->gpio.set = max310x_gpio_set;
  999. s->gpio.base = -1;
  1000. s->gpio.ngpio = devtype->nr * 4;
  1001. s->gpio.can_sleep = 1;
  1002. ret = gpiochip_add(&s->gpio);
  1003. if (ret)
  1004. goto out_uart;
  1005. #endif
  1006. for (i = 0; i < devtype->nr; i++) {
  1007. /* Initialize port data */
  1008. s->p[i].port.line = i;
  1009. s->p[i].port.dev = dev;
  1010. s->p[i].port.irq = irq;
  1011. s->p[i].port.type = PORT_MAX310X;
  1012. s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
  1013. s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
  1014. s->p[i].port.iotype = UPIO_PORT;
  1015. s->p[i].port.iobase = i * 0x20;
  1016. s->p[i].port.membase = (void __iomem *)~0;
  1017. s->p[i].port.uartclk = uartclk;
  1018. s->p[i].port.ops = &max310x_ops;
  1019. /* Disable all interrupts */
  1020. max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
  1021. /* Clear IRQ status register */
  1022. max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
  1023. /* Enable IRQ pin */
  1024. max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
  1025. MAX310X_MODE1_IRQSEL_BIT,
  1026. MAX310X_MODE1_IRQSEL_BIT);
  1027. /* Initialize queue for start TX */
  1028. INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
  1029. /* Initialize queue for changing mode */
  1030. INIT_WORK(&s->p[i].md_work, max310x_md_proc);
  1031. /* Register port */
  1032. uart_add_one_port(&s->uart, &s->p[i].port);
  1033. /* Go to suspend mode */
  1034. devtype->power(&s->p[i].port, 0);
  1035. }
  1036. /* Setup interrupt */
  1037. ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
  1038. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  1039. dev_name(dev), s);
  1040. if (!ret)
  1041. return 0;
  1042. dev_err(dev, "Unable to reguest IRQ %i\n", irq);
  1043. #ifdef CONFIG_GPIOLIB
  1044. WARN_ON(gpiochip_remove(&s->gpio));
  1045. #endif
  1046. out_uart:
  1047. uart_unregister_driver(&s->uart);
  1048. out_clk:
  1049. clk_disable_unprepare(s->clk);
  1050. return ret;
  1051. }
  1052. static int max310x_remove(struct device *dev)
  1053. {
  1054. struct max310x_port *s = dev_get_drvdata(dev);
  1055. int i, ret = 0;
  1056. #ifdef CONFIG_GPIOLIB
  1057. ret = gpiochip_remove(&s->gpio);
  1058. if (ret)
  1059. return ret;
  1060. #endif
  1061. for (i = 0; i < s->uart.nr; i++) {
  1062. cancel_work_sync(&s->p[i].tx_work);
  1063. cancel_work_sync(&s->p[i].md_work);
  1064. uart_remove_one_port(&s->uart, &s->p[i].port);
  1065. s->devtype->power(&s->p[i].port, 0);
  1066. }
  1067. uart_unregister_driver(&s->uart);
  1068. clk_disable_unprepare(s->clk);
  1069. return ret;
  1070. }
  1071. static struct regmap_config regcfg = {
  1072. .reg_bits = 8,
  1073. .val_bits = 8,
  1074. .write_flag_mask = 0x80,
  1075. .cache_type = REGCACHE_RBTREE,
  1076. .writeable_reg = max310x_reg_writeable,
  1077. .volatile_reg = max310x_reg_volatile,
  1078. .precious_reg = max310x_reg_precious,
  1079. };
  1080. #ifdef CONFIG_SPI_MASTER
  1081. static int max310x_spi_probe(struct spi_device *spi)
  1082. {
  1083. struct max310x_devtype *devtype =
  1084. (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
  1085. struct regmap *regmap;
  1086. int ret;
  1087. /* Setup SPI bus */
  1088. spi->bits_per_word = 8;
  1089. spi->mode = spi->mode ? : SPI_MODE_0;
  1090. spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
  1091. ret = spi_setup(spi);
  1092. if (ret)
  1093. return ret;
  1094. regcfg.max_register = devtype->nr * 0x20 - 1;
  1095. regmap = devm_regmap_init_spi(spi, &regcfg);
  1096. return max310x_probe(&spi->dev, devtype, regmap, spi->irq);
  1097. }
  1098. static int max310x_spi_remove(struct spi_device *spi)
  1099. {
  1100. return max310x_remove(&spi->dev);
  1101. }
  1102. static const struct spi_device_id max310x_id_table[] = {
  1103. { "max3107", (kernel_ulong_t)&max3107_devtype, },
  1104. { "max3108", (kernel_ulong_t)&max3108_devtype, },
  1105. { "max3109", (kernel_ulong_t)&max3109_devtype, },
  1106. { "max14830", (kernel_ulong_t)&max14830_devtype, },
  1107. { }
  1108. };
  1109. MODULE_DEVICE_TABLE(spi, max310x_id_table);
  1110. static struct spi_driver max310x_uart_driver = {
  1111. .driver = {
  1112. .name = MAX310X_NAME,
  1113. .owner = THIS_MODULE,
  1114. .pm = &max310x_pm_ops,
  1115. },
  1116. .probe = max310x_spi_probe,
  1117. .remove = max310x_spi_remove,
  1118. .id_table = max310x_id_table,
  1119. };
  1120. module_spi_driver(max310x_uart_driver);
  1121. #endif
  1122. MODULE_LICENSE("GPL");
  1123. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  1124. MODULE_DESCRIPTION("MAX310X serial driver");