extcon-intel-cht-wc.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Extcon charger detection driver for Intel Cherrytrail Whiskey Cove PMIC
  3. * Copyright (C) 2017 Hans de Goede <hdegoede@redhat.com>
  4. *
  5. * Based on various non upstream patches to support the CHT Whiskey Cove PMIC:
  6. * Copyright (C) 2013-2015 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. */
  17. #include <linux/extcon.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/kernel.h>
  20. #include <linux/mfd/intel_soc_pmic.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regmap.h>
  24. #include <linux/slab.h>
  25. #define CHT_WC_PHYCTRL 0x5e07
  26. #define CHT_WC_CHGRCTRL0 0x5e16
  27. #define CHT_WC_CHGRCTRL0_CHGRRESET BIT(0)
  28. #define CHT_WC_CHGRCTRL0_EMRGCHREN BIT(1)
  29. #define CHT_WC_CHGRCTRL0_EXTCHRDIS BIT(2)
  30. #define CHT_WC_CHGRCTRL0_SWCONTROL BIT(3)
  31. #define CHT_WC_CHGRCTRL0_TTLCK_MASK BIT(4)
  32. #define CHT_WC_CHGRCTRL0_CCSM_OFF_MASK BIT(5)
  33. #define CHT_WC_CHGRCTRL0_DBPOFF_MASK BIT(6)
  34. #define CHT_WC_CHGRCTRL0_WDT_NOKICK BIT(7)
  35. #define CHT_WC_CHGRCTRL1 0x5e17
  36. #define CHT_WC_USBSRC 0x5e29
  37. #define CHT_WC_USBSRC_STS_MASK GENMASK(1, 0)
  38. #define CHT_WC_USBSRC_STS_SUCCESS 2
  39. #define CHT_WC_USBSRC_STS_FAIL 3
  40. #define CHT_WC_USBSRC_TYPE_SHIFT 2
  41. #define CHT_WC_USBSRC_TYPE_MASK GENMASK(5, 2)
  42. #define CHT_WC_USBSRC_TYPE_NONE 0
  43. #define CHT_WC_USBSRC_TYPE_SDP 1
  44. #define CHT_WC_USBSRC_TYPE_DCP 2
  45. #define CHT_WC_USBSRC_TYPE_CDP 3
  46. #define CHT_WC_USBSRC_TYPE_ACA 4
  47. #define CHT_WC_USBSRC_TYPE_SE1 5
  48. #define CHT_WC_USBSRC_TYPE_MHL 6
  49. #define CHT_WC_USBSRC_TYPE_FLOAT_DP_DN 7
  50. #define CHT_WC_USBSRC_TYPE_OTHER 8
  51. #define CHT_WC_USBSRC_TYPE_DCP_EXTPHY 9
  52. #define CHT_WC_PWRSRC_IRQ 0x6e03
  53. #define CHT_WC_PWRSRC_IRQ_MASK 0x6e0f
  54. #define CHT_WC_PWRSRC_STS 0x6e1e
  55. #define CHT_WC_PWRSRC_VBUS BIT(0)
  56. #define CHT_WC_PWRSRC_DC BIT(1)
  57. #define CHT_WC_PWRSRC_BAT BIT(2)
  58. #define CHT_WC_PWRSRC_ID_GND BIT(3)
  59. #define CHT_WC_PWRSRC_ID_FLOAT BIT(4)
  60. enum cht_wc_usb_id {
  61. USB_ID_OTG,
  62. USB_ID_GND,
  63. USB_ID_FLOAT,
  64. USB_RID_A,
  65. USB_RID_B,
  66. USB_RID_C,
  67. };
  68. enum cht_wc_mux_select {
  69. MUX_SEL_PMIC = 0,
  70. MUX_SEL_SOC,
  71. };
  72. static const unsigned int cht_wc_extcon_cables[] = {
  73. EXTCON_USB,
  74. EXTCON_USB_HOST,
  75. EXTCON_CHG_USB_SDP,
  76. EXTCON_CHG_USB_CDP,
  77. EXTCON_CHG_USB_DCP,
  78. EXTCON_CHG_USB_ACA,
  79. EXTCON_NONE,
  80. };
  81. struct cht_wc_extcon_data {
  82. struct device *dev;
  83. struct regmap *regmap;
  84. struct extcon_dev *edev;
  85. unsigned int previous_cable;
  86. };
  87. static int cht_wc_extcon_get_id(struct cht_wc_extcon_data *ext, int pwrsrc_sts)
  88. {
  89. if (pwrsrc_sts & CHT_WC_PWRSRC_ID_GND)
  90. return USB_ID_GND;
  91. if (pwrsrc_sts & CHT_WC_PWRSRC_ID_FLOAT)
  92. return USB_ID_FLOAT;
  93. /*
  94. * Once we have iio support for the gpadc we should read the USBID
  95. * gpadc channel here and determine ACA role based on that.
  96. */
  97. return USB_ID_FLOAT;
  98. }
  99. static int cht_wc_extcon_get_charger(struct cht_wc_extcon_data *ext)
  100. {
  101. int ret, usbsrc, status;
  102. unsigned long timeout;
  103. /* Charger detection can take upto 600ms, wait 800ms max. */
  104. timeout = jiffies + msecs_to_jiffies(800);
  105. do {
  106. ret = regmap_read(ext->regmap, CHT_WC_USBSRC, &usbsrc);
  107. if (ret) {
  108. dev_err(ext->dev, "Error reading usbsrc: %d\n", ret);
  109. return ret;
  110. }
  111. status = usbsrc & CHT_WC_USBSRC_STS_MASK;
  112. if (status == CHT_WC_USBSRC_STS_SUCCESS ||
  113. status == CHT_WC_USBSRC_STS_FAIL)
  114. break;
  115. msleep(50); /* Wait a bit before retrying */
  116. } while (time_before(jiffies, timeout));
  117. if (status != CHT_WC_USBSRC_STS_SUCCESS) {
  118. if (status == CHT_WC_USBSRC_STS_FAIL)
  119. dev_warn(ext->dev, "Could not detect charger type\n");
  120. else
  121. dev_warn(ext->dev, "Timeout detecting charger type\n");
  122. return EXTCON_CHG_USB_SDP; /* Save fallback */
  123. }
  124. usbsrc = (usbsrc & CHT_WC_USBSRC_TYPE_MASK) >> CHT_WC_USBSRC_TYPE_SHIFT;
  125. switch (usbsrc) {
  126. default:
  127. dev_warn(ext->dev,
  128. "Unhandled charger type %d, defaulting to SDP\n",
  129. ret);
  130. /* Fall through, treat as SDP */
  131. case CHT_WC_USBSRC_TYPE_SDP:
  132. case CHT_WC_USBSRC_TYPE_FLOAT_DP_DN:
  133. case CHT_WC_USBSRC_TYPE_OTHER:
  134. return EXTCON_CHG_USB_SDP;
  135. case CHT_WC_USBSRC_TYPE_CDP:
  136. return EXTCON_CHG_USB_CDP;
  137. case CHT_WC_USBSRC_TYPE_DCP:
  138. case CHT_WC_USBSRC_TYPE_DCP_EXTPHY:
  139. case CHT_WC_USBSRC_TYPE_MHL: /* MHL2+ delivers upto 2A, treat as DCP */
  140. return EXTCON_CHG_USB_DCP;
  141. case CHT_WC_USBSRC_TYPE_ACA:
  142. return EXTCON_CHG_USB_ACA;
  143. }
  144. }
  145. static void cht_wc_extcon_set_phymux(struct cht_wc_extcon_data *ext, u8 state)
  146. {
  147. int ret;
  148. ret = regmap_write(ext->regmap, CHT_WC_PHYCTRL, state);
  149. if (ret)
  150. dev_err(ext->dev, "Error writing phyctrl: %d\n", ret);
  151. }
  152. /* Small helper to sync EXTCON_CHG_USB_SDP and EXTCON_USB state */
  153. static void cht_wc_extcon_set_state(struct cht_wc_extcon_data *ext,
  154. unsigned int cable, bool state)
  155. {
  156. extcon_set_state_sync(ext->edev, cable, state);
  157. if (cable == EXTCON_CHG_USB_SDP)
  158. extcon_set_state_sync(ext->edev, EXTCON_USB, state);
  159. }
  160. static void cht_wc_extcon_pwrsrc_event(struct cht_wc_extcon_data *ext)
  161. {
  162. int ret, pwrsrc_sts, id;
  163. unsigned int cable = EXTCON_NONE;
  164. ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_STS, &pwrsrc_sts);
  165. if (ret) {
  166. dev_err(ext->dev, "Error reading pwrsrc status: %d\n", ret);
  167. return;
  168. }
  169. id = cht_wc_extcon_get_id(ext, pwrsrc_sts);
  170. if (id == USB_ID_GND) {
  171. /* The 5v boost causes a false VBUS / SDP detect, skip */
  172. goto charger_det_done;
  173. }
  174. /* Plugged into a host/charger or not connected? */
  175. if (!(pwrsrc_sts & CHT_WC_PWRSRC_VBUS)) {
  176. /* Route D+ and D- to PMIC for future charger detection */
  177. cht_wc_extcon_set_phymux(ext, MUX_SEL_PMIC);
  178. goto set_state;
  179. }
  180. ret = cht_wc_extcon_get_charger(ext);
  181. if (ret >= 0)
  182. cable = ret;
  183. charger_det_done:
  184. /* Route D+ and D- to SoC for the host or gadget controller */
  185. cht_wc_extcon_set_phymux(ext, MUX_SEL_SOC);
  186. set_state:
  187. if (cable != ext->previous_cable) {
  188. cht_wc_extcon_set_state(ext, cable, true);
  189. cht_wc_extcon_set_state(ext, ext->previous_cable, false);
  190. ext->previous_cable = cable;
  191. }
  192. extcon_set_state_sync(ext->edev, EXTCON_USB_HOST,
  193. id == USB_ID_GND || id == USB_RID_A);
  194. }
  195. static irqreturn_t cht_wc_extcon_isr(int irq, void *data)
  196. {
  197. struct cht_wc_extcon_data *ext = data;
  198. int ret, irqs;
  199. ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_IRQ, &irqs);
  200. if (ret) {
  201. dev_err(ext->dev, "Error reading irqs: %d\n", ret);
  202. return IRQ_NONE;
  203. }
  204. cht_wc_extcon_pwrsrc_event(ext);
  205. ret = regmap_write(ext->regmap, CHT_WC_PWRSRC_IRQ, irqs);
  206. if (ret) {
  207. dev_err(ext->dev, "Error writing irqs: %d\n", ret);
  208. return IRQ_NONE;
  209. }
  210. return IRQ_HANDLED;
  211. }
  212. static int cht_wc_extcon_sw_control(struct cht_wc_extcon_data *ext, bool enable)
  213. {
  214. int ret, mask, val;
  215. mask = CHT_WC_CHGRCTRL0_SWCONTROL | CHT_WC_CHGRCTRL0_CCSM_OFF_MASK;
  216. val = enable ? mask : 0;
  217. ret = regmap_update_bits(ext->regmap, CHT_WC_CHGRCTRL0, mask, val);
  218. if (ret)
  219. dev_err(ext->dev, "Error setting sw control: %d\n", ret);
  220. return ret;
  221. }
  222. static int cht_wc_extcon_probe(struct platform_device *pdev)
  223. {
  224. struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
  225. struct cht_wc_extcon_data *ext;
  226. int irq, ret;
  227. irq = platform_get_irq(pdev, 0);
  228. if (irq < 0)
  229. return irq;
  230. ext = devm_kzalloc(&pdev->dev, sizeof(*ext), GFP_KERNEL);
  231. if (!ext)
  232. return -ENOMEM;
  233. ext->dev = &pdev->dev;
  234. ext->regmap = pmic->regmap;
  235. ext->previous_cable = EXTCON_NONE;
  236. /* Initialize extcon device */
  237. ext->edev = devm_extcon_dev_allocate(ext->dev, cht_wc_extcon_cables);
  238. if (IS_ERR(ext->edev))
  239. return PTR_ERR(ext->edev);
  240. /* Enable sw control */
  241. ret = cht_wc_extcon_sw_control(ext, true);
  242. if (ret)
  243. return ret;
  244. /* Register extcon device */
  245. ret = devm_extcon_dev_register(ext->dev, ext->edev);
  246. if (ret) {
  247. dev_err(ext->dev, "Error registering extcon device: %d\n", ret);
  248. goto disable_sw_control;
  249. }
  250. /* Route D+ and D- to PMIC for initial charger detection */
  251. cht_wc_extcon_set_phymux(ext, MUX_SEL_PMIC);
  252. /* Get initial state */
  253. cht_wc_extcon_pwrsrc_event(ext);
  254. ret = devm_request_threaded_irq(ext->dev, irq, NULL, cht_wc_extcon_isr,
  255. IRQF_ONESHOT, pdev->name, ext);
  256. if (ret) {
  257. dev_err(ext->dev, "Error requesting interrupt: %d\n", ret);
  258. goto disable_sw_control;
  259. }
  260. /* Unmask irqs */
  261. ret = regmap_write(ext->regmap, CHT_WC_PWRSRC_IRQ_MASK,
  262. (int)~(CHT_WC_PWRSRC_VBUS | CHT_WC_PWRSRC_ID_GND |
  263. CHT_WC_PWRSRC_ID_FLOAT));
  264. if (ret) {
  265. dev_err(ext->dev, "Error writing irq-mask: %d\n", ret);
  266. goto disable_sw_control;
  267. }
  268. platform_set_drvdata(pdev, ext);
  269. return 0;
  270. disable_sw_control:
  271. cht_wc_extcon_sw_control(ext, false);
  272. return ret;
  273. }
  274. static int cht_wc_extcon_remove(struct platform_device *pdev)
  275. {
  276. struct cht_wc_extcon_data *ext = platform_get_drvdata(pdev);
  277. cht_wc_extcon_sw_control(ext, false);
  278. return 0;
  279. }
  280. static const struct platform_device_id cht_wc_extcon_table[] = {
  281. { .name = "cht_wcove_pwrsrc" },
  282. {},
  283. };
  284. MODULE_DEVICE_TABLE(platform, cht_wc_extcon_table);
  285. static struct platform_driver cht_wc_extcon_driver = {
  286. .probe = cht_wc_extcon_probe,
  287. .remove = cht_wc_extcon_remove,
  288. .id_table = cht_wc_extcon_table,
  289. .driver = {
  290. .name = "cht_wcove_pwrsrc",
  291. },
  292. };
  293. module_platform_driver(cht_wc_extcon_driver);
  294. MODULE_DESCRIPTION("Intel Cherrytrail Whiskey Cove PMIC extcon driver");
  295. MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
  296. MODULE_LICENSE("GPL v2");