main.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/list.h>
  55. #include <rdma/ib_smi.h>
  56. #include <rdma/ib_umem.h>
  57. #include <linux/in.h>
  58. #include <linux/etherdevice.h>
  59. #include "mlx5_ib.h"
  60. #include "ib_rep.h"
  61. #include "cmd.h"
  62. #include <linux/mlx5/fs_helpers.h>
  63. #include <linux/mlx5/accel.h>
  64. #include <rdma/uverbs_std_types.h>
  65. #include <rdma/mlx5_user_ioctl_verbs.h>
  66. #include <rdma/mlx5_user_ioctl_cmds.h>
  67. #define UVERBS_MODULE_NAME mlx5_ib
  68. #include <rdma/uverbs_named_ioctl.h>
  69. #define DRIVER_NAME "mlx5_ib"
  70. #define DRIVER_VERSION "5.0-0"
  71. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  72. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. static char mlx5_version[] =
  75. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  76. DRIVER_VERSION "\n";
  77. struct mlx5_ib_event_work {
  78. struct work_struct work;
  79. struct mlx5_core_dev *dev;
  80. void *context;
  81. enum mlx5_dev_event event;
  82. unsigned long param;
  83. };
  84. enum {
  85. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  86. };
  87. static struct workqueue_struct *mlx5_ib_event_wq;
  88. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  89. static LIST_HEAD(mlx5_ib_dev_list);
  90. /*
  91. * This mutex should be held when accessing either of the above lists
  92. */
  93. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  94. /* We can't use an array for xlt_emergency_page because dma_map_single
  95. * doesn't work on kernel modules memory
  96. */
  97. static unsigned long xlt_emergency_page;
  98. static struct mutex xlt_emergency_page_mutex;
  99. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  100. {
  101. struct mlx5_ib_dev *dev;
  102. mutex_lock(&mlx5_ib_multiport_mutex);
  103. dev = mpi->ibdev;
  104. mutex_unlock(&mlx5_ib_multiport_mutex);
  105. return dev;
  106. }
  107. static enum rdma_link_layer
  108. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  109. {
  110. switch (port_type_cap) {
  111. case MLX5_CAP_PORT_TYPE_IB:
  112. return IB_LINK_LAYER_INFINIBAND;
  113. case MLX5_CAP_PORT_TYPE_ETH:
  114. return IB_LINK_LAYER_ETHERNET;
  115. default:
  116. return IB_LINK_LAYER_UNSPECIFIED;
  117. }
  118. }
  119. static enum rdma_link_layer
  120. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  124. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  125. }
  126. static int get_port_state(struct ib_device *ibdev,
  127. u8 port_num,
  128. enum ib_port_state *state)
  129. {
  130. struct ib_port_attr attr;
  131. int ret;
  132. memset(&attr, 0, sizeof(attr));
  133. ret = ibdev->query_port(ibdev, port_num, &attr);
  134. if (!ret)
  135. *state = attr.state;
  136. return ret;
  137. }
  138. static int mlx5_netdev_event(struct notifier_block *this,
  139. unsigned long event, void *ptr)
  140. {
  141. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  142. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  143. u8 port_num = roce->native_port_num;
  144. struct mlx5_core_dev *mdev;
  145. struct mlx5_ib_dev *ibdev;
  146. ibdev = roce->dev;
  147. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  148. if (!mdev)
  149. return NOTIFY_DONE;
  150. switch (event) {
  151. case NETDEV_REGISTER:
  152. case NETDEV_UNREGISTER:
  153. write_lock(&roce->netdev_lock);
  154. if (ibdev->rep) {
  155. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  156. struct net_device *rep_ndev;
  157. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  158. ibdev->rep->vport);
  159. if (rep_ndev == ndev)
  160. roce->netdev = (event == NETDEV_UNREGISTER) ?
  161. NULL : ndev;
  162. } else if (ndev->dev.parent == &mdev->pdev->dev) {
  163. roce->netdev = (event == NETDEV_UNREGISTER) ?
  164. NULL : ndev;
  165. }
  166. write_unlock(&roce->netdev_lock);
  167. break;
  168. case NETDEV_CHANGE:
  169. case NETDEV_UP:
  170. case NETDEV_DOWN: {
  171. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  172. struct net_device *upper = NULL;
  173. if (lag_ndev) {
  174. upper = netdev_master_upper_dev_get(lag_ndev);
  175. dev_put(lag_ndev);
  176. }
  177. if ((upper == ndev || (!upper && ndev == roce->netdev))
  178. && ibdev->ib_active) {
  179. struct ib_event ibev = { };
  180. enum ib_port_state port_state;
  181. if (get_port_state(&ibdev->ib_dev, port_num,
  182. &port_state))
  183. goto done;
  184. if (roce->last_port_state == port_state)
  185. goto done;
  186. roce->last_port_state = port_state;
  187. ibev.device = &ibdev->ib_dev;
  188. if (port_state == IB_PORT_DOWN)
  189. ibev.event = IB_EVENT_PORT_ERR;
  190. else if (port_state == IB_PORT_ACTIVE)
  191. ibev.event = IB_EVENT_PORT_ACTIVE;
  192. else
  193. goto done;
  194. ibev.element.port_num = port_num;
  195. ib_dispatch_event(&ibev);
  196. }
  197. break;
  198. }
  199. default:
  200. break;
  201. }
  202. done:
  203. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  204. return NOTIFY_DONE;
  205. }
  206. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  207. u8 port_num)
  208. {
  209. struct mlx5_ib_dev *ibdev = to_mdev(device);
  210. struct net_device *ndev;
  211. struct mlx5_core_dev *mdev;
  212. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  213. if (!mdev)
  214. return NULL;
  215. ndev = mlx5_lag_get_roce_netdev(mdev);
  216. if (ndev)
  217. goto out;
  218. /* Ensure ndev does not disappear before we invoke dev_hold()
  219. */
  220. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  221. ndev = ibdev->roce[port_num - 1].netdev;
  222. if (ndev)
  223. dev_hold(ndev);
  224. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  225. out:
  226. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  227. return ndev;
  228. }
  229. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  230. u8 ib_port_num,
  231. u8 *native_port_num)
  232. {
  233. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  234. ib_port_num);
  235. struct mlx5_core_dev *mdev = NULL;
  236. struct mlx5_ib_multiport_info *mpi;
  237. struct mlx5_ib_port *port;
  238. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  239. ll != IB_LINK_LAYER_ETHERNET) {
  240. if (native_port_num)
  241. *native_port_num = ib_port_num;
  242. return ibdev->mdev;
  243. }
  244. if (native_port_num)
  245. *native_port_num = 1;
  246. port = &ibdev->port[ib_port_num - 1];
  247. if (!port)
  248. return NULL;
  249. spin_lock(&port->mp.mpi_lock);
  250. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  251. if (mpi && !mpi->unaffiliate) {
  252. mdev = mpi->mdev;
  253. /* If it's the master no need to refcount, it'll exist
  254. * as long as the ib_dev exists.
  255. */
  256. if (!mpi->is_master)
  257. mpi->mdev_refcnt++;
  258. }
  259. spin_unlock(&port->mp.mpi_lock);
  260. return mdev;
  261. }
  262. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  263. {
  264. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  265. port_num);
  266. struct mlx5_ib_multiport_info *mpi;
  267. struct mlx5_ib_port *port;
  268. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  269. return;
  270. port = &ibdev->port[port_num - 1];
  271. spin_lock(&port->mp.mpi_lock);
  272. mpi = ibdev->port[port_num - 1].mp.mpi;
  273. if (mpi->is_master)
  274. goto out;
  275. mpi->mdev_refcnt--;
  276. if (mpi->unaffiliate)
  277. complete(&mpi->unref_comp);
  278. out:
  279. spin_unlock(&port->mp.mpi_lock);
  280. }
  281. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  282. u8 *active_width)
  283. {
  284. switch (eth_proto_oper) {
  285. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  287. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  288. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  289. *active_width = IB_WIDTH_1X;
  290. *active_speed = IB_SPEED_SDR;
  291. break;
  292. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  299. *active_width = IB_WIDTH_1X;
  300. *active_speed = IB_SPEED_QDR;
  301. break;
  302. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  305. *active_width = IB_WIDTH_1X;
  306. *active_speed = IB_SPEED_EDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  312. *active_width = IB_WIDTH_4X;
  313. *active_speed = IB_SPEED_QDR;
  314. break;
  315. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  318. *active_width = IB_WIDTH_1X;
  319. *active_speed = IB_SPEED_HDR;
  320. break;
  321. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_FDR;
  324. break;
  325. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  329. *active_width = IB_WIDTH_4X;
  330. *active_speed = IB_SPEED_EDR;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  338. struct ib_port_attr *props)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(device);
  341. struct mlx5_core_dev *mdev;
  342. struct net_device *ndev, *upper;
  343. enum ib_mtu ndev_ib_mtu;
  344. bool put_mdev = true;
  345. u16 qkey_viol_cntr;
  346. u32 eth_prot_oper;
  347. u8 mdev_port_num;
  348. int err;
  349. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  350. if (!mdev) {
  351. /* This means the port isn't affiliated yet. Get the
  352. * info for the master port instead.
  353. */
  354. put_mdev = false;
  355. mdev = dev->mdev;
  356. mdev_port_num = 1;
  357. port_num = 1;
  358. }
  359. /* Possible bad flows are checked before filling out props so in case
  360. * of an error it will still be zeroed out.
  361. */
  362. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  363. mdev_port_num);
  364. if (err)
  365. goto out;
  366. props->active_width = IB_WIDTH_4X;
  367. props->active_speed = IB_SPEED_QDR;
  368. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  369. &props->active_width);
  370. props->port_cap_flags |= IB_PORT_CM_SUP;
  371. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  372. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  373. roce_address_table_size);
  374. props->max_mtu = IB_MTU_4096;
  375. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  376. props->pkey_tbl_len = 1;
  377. props->state = IB_PORT_DOWN;
  378. props->phys_state = 3;
  379. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  380. props->qkey_viol_cntr = qkey_viol_cntr;
  381. /* If this is a stub query for an unaffiliated port stop here */
  382. if (!put_mdev)
  383. goto out;
  384. ndev = mlx5_ib_get_netdev(device, port_num);
  385. if (!ndev)
  386. goto out;
  387. if (mlx5_lag_is_active(dev->mdev)) {
  388. rcu_read_lock();
  389. upper = netdev_master_upper_dev_get_rcu(ndev);
  390. if (upper) {
  391. dev_put(ndev);
  392. ndev = upper;
  393. dev_hold(ndev);
  394. }
  395. rcu_read_unlock();
  396. }
  397. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  398. props->state = IB_PORT_ACTIVE;
  399. props->phys_state = 5;
  400. }
  401. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  402. dev_put(ndev);
  403. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  404. out:
  405. if (put_mdev)
  406. mlx5_ib_put_native_port_mdev(dev, port_num);
  407. return err;
  408. }
  409. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  410. unsigned int index, const union ib_gid *gid,
  411. const struct ib_gid_attr *attr)
  412. {
  413. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  414. u8 roce_version = 0;
  415. u8 roce_l3_type = 0;
  416. bool vlan = false;
  417. u8 mac[ETH_ALEN];
  418. u16 vlan_id = 0;
  419. if (gid) {
  420. gid_type = attr->gid_type;
  421. ether_addr_copy(mac, attr->ndev->dev_addr);
  422. if (is_vlan_dev(attr->ndev)) {
  423. vlan = true;
  424. vlan_id = vlan_dev_vlan_id(attr->ndev);
  425. }
  426. }
  427. switch (gid_type) {
  428. case IB_GID_TYPE_IB:
  429. roce_version = MLX5_ROCE_VERSION_1;
  430. break;
  431. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  432. roce_version = MLX5_ROCE_VERSION_2;
  433. if (ipv6_addr_v4mapped((void *)gid))
  434. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  435. else
  436. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  437. break;
  438. default:
  439. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  440. }
  441. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  442. roce_l3_type, gid->raw, mac, vlan,
  443. vlan_id, port_num);
  444. }
  445. static int mlx5_ib_add_gid(const union ib_gid *gid,
  446. const struct ib_gid_attr *attr,
  447. __always_unused void **context)
  448. {
  449. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  450. attr->index, gid, attr);
  451. }
  452. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  453. __always_unused void **context)
  454. {
  455. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  456. attr->index, NULL, NULL);
  457. }
  458. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  459. int index)
  460. {
  461. struct ib_gid_attr attr;
  462. union ib_gid gid;
  463. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  464. return 0;
  465. dev_put(attr.ndev);
  466. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  467. return 0;
  468. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  469. }
  470. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  471. int index, enum ib_gid_type *gid_type)
  472. {
  473. struct ib_gid_attr attr;
  474. union ib_gid gid;
  475. int ret;
  476. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  477. if (ret)
  478. return ret;
  479. dev_put(attr.ndev);
  480. *gid_type = attr.gid_type;
  481. return 0;
  482. }
  483. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  484. {
  485. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  486. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  487. return 0;
  488. }
  489. enum {
  490. MLX5_VPORT_ACCESS_METHOD_MAD,
  491. MLX5_VPORT_ACCESS_METHOD_HCA,
  492. MLX5_VPORT_ACCESS_METHOD_NIC,
  493. };
  494. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  495. {
  496. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  497. return MLX5_VPORT_ACCESS_METHOD_MAD;
  498. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  499. IB_LINK_LAYER_ETHERNET)
  500. return MLX5_VPORT_ACCESS_METHOD_NIC;
  501. return MLX5_VPORT_ACCESS_METHOD_HCA;
  502. }
  503. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  504. u8 atomic_size_qp,
  505. struct ib_device_attr *props)
  506. {
  507. u8 tmp;
  508. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  509. u8 atomic_req_8B_endianness_mode =
  510. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  511. /* Check if HW supports 8 bytes standard atomic operations and capable
  512. * of host endianness respond
  513. */
  514. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  515. if (((atomic_operations & tmp) == tmp) &&
  516. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  517. (atomic_req_8B_endianness_mode)) {
  518. props->atomic_cap = IB_ATOMIC_HCA;
  519. } else {
  520. props->atomic_cap = IB_ATOMIC_NONE;
  521. }
  522. }
  523. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  524. struct ib_device_attr *props)
  525. {
  526. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  527. get_atomic_caps(dev, atomic_size_qp, props);
  528. }
  529. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  530. struct ib_device_attr *props)
  531. {
  532. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  533. get_atomic_caps(dev, atomic_size_qp, props);
  534. }
  535. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  536. {
  537. struct ib_device_attr props = {};
  538. get_atomic_caps_dc(dev, &props);
  539. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  540. }
  541. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  542. __be64 *sys_image_guid)
  543. {
  544. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  545. struct mlx5_core_dev *mdev = dev->mdev;
  546. u64 tmp;
  547. int err;
  548. switch (mlx5_get_vport_access_method(ibdev)) {
  549. case MLX5_VPORT_ACCESS_METHOD_MAD:
  550. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  551. sys_image_guid);
  552. case MLX5_VPORT_ACCESS_METHOD_HCA:
  553. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  554. break;
  555. case MLX5_VPORT_ACCESS_METHOD_NIC:
  556. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. if (!err)
  562. *sys_image_guid = cpu_to_be64(tmp);
  563. return err;
  564. }
  565. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  566. u16 *max_pkeys)
  567. {
  568. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  569. struct mlx5_core_dev *mdev = dev->mdev;
  570. switch (mlx5_get_vport_access_method(ibdev)) {
  571. case MLX5_VPORT_ACCESS_METHOD_MAD:
  572. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  573. case MLX5_VPORT_ACCESS_METHOD_HCA:
  574. case MLX5_VPORT_ACCESS_METHOD_NIC:
  575. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  576. pkey_table_size));
  577. return 0;
  578. default:
  579. return -EINVAL;
  580. }
  581. }
  582. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  583. u32 *vendor_id)
  584. {
  585. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  586. switch (mlx5_get_vport_access_method(ibdev)) {
  587. case MLX5_VPORT_ACCESS_METHOD_MAD:
  588. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  589. case MLX5_VPORT_ACCESS_METHOD_HCA:
  590. case MLX5_VPORT_ACCESS_METHOD_NIC:
  591. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  592. default:
  593. return -EINVAL;
  594. }
  595. }
  596. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  597. __be64 *node_guid)
  598. {
  599. u64 tmp;
  600. int err;
  601. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  602. case MLX5_VPORT_ACCESS_METHOD_MAD:
  603. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  604. case MLX5_VPORT_ACCESS_METHOD_HCA:
  605. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  606. break;
  607. case MLX5_VPORT_ACCESS_METHOD_NIC:
  608. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  609. break;
  610. default:
  611. return -EINVAL;
  612. }
  613. if (!err)
  614. *node_guid = cpu_to_be64(tmp);
  615. return err;
  616. }
  617. struct mlx5_reg_node_desc {
  618. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  619. };
  620. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  621. {
  622. struct mlx5_reg_node_desc in;
  623. if (mlx5_use_mad_ifc(dev))
  624. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  625. memset(&in, 0, sizeof(in));
  626. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  627. sizeof(struct mlx5_reg_node_desc),
  628. MLX5_REG_NODE_DESC, 0, 0);
  629. }
  630. static int mlx5_ib_query_device(struct ib_device *ibdev,
  631. struct ib_device_attr *props,
  632. struct ib_udata *uhw)
  633. {
  634. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  635. struct mlx5_core_dev *mdev = dev->mdev;
  636. int err = -ENOMEM;
  637. int max_sq_desc;
  638. int max_rq_sg;
  639. int max_sq_sg;
  640. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  641. bool raw_support = !mlx5_core_mp_enabled(mdev);
  642. struct mlx5_ib_query_device_resp resp = {};
  643. size_t resp_len;
  644. u64 max_tso;
  645. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  646. if (uhw->outlen && uhw->outlen < resp_len)
  647. return -EINVAL;
  648. else
  649. resp.response_length = resp_len;
  650. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  651. return -EINVAL;
  652. memset(props, 0, sizeof(*props));
  653. err = mlx5_query_system_image_guid(ibdev,
  654. &props->sys_image_guid);
  655. if (err)
  656. return err;
  657. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  658. if (err)
  659. return err;
  660. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  661. if (err)
  662. return err;
  663. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  664. (fw_rev_min(dev->mdev) << 16) |
  665. fw_rev_sub(dev->mdev);
  666. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  667. IB_DEVICE_PORT_ACTIVE_EVENT |
  668. IB_DEVICE_SYS_IMAGE_GUID |
  669. IB_DEVICE_RC_RNR_NAK_GEN;
  670. if (MLX5_CAP_GEN(mdev, pkv))
  671. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  672. if (MLX5_CAP_GEN(mdev, qkv))
  673. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  674. if (MLX5_CAP_GEN(mdev, apm))
  675. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  676. if (MLX5_CAP_GEN(mdev, xrc))
  677. props->device_cap_flags |= IB_DEVICE_XRC;
  678. if (MLX5_CAP_GEN(mdev, imaicl)) {
  679. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  680. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  681. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  682. /* We support 'Gappy' memory registration too */
  683. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  684. }
  685. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  686. if (MLX5_CAP_GEN(mdev, sho)) {
  687. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  688. /* At this stage no support for signature handover */
  689. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  690. IB_PROT_T10DIF_TYPE_2 |
  691. IB_PROT_T10DIF_TYPE_3;
  692. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  693. IB_GUARD_T10DIF_CSUM;
  694. }
  695. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  696. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  697. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  698. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  699. /* Legacy bit to support old userspace libraries */
  700. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  701. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  702. }
  703. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  704. props->raw_packet_caps |=
  705. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  706. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  707. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  708. if (max_tso) {
  709. resp.tso_caps.max_tso = 1 << max_tso;
  710. resp.tso_caps.supported_qpts |=
  711. 1 << IB_QPT_RAW_PACKET;
  712. resp.response_length += sizeof(resp.tso_caps);
  713. }
  714. }
  715. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  716. resp.rss_caps.rx_hash_function =
  717. MLX5_RX_HASH_FUNC_TOEPLITZ;
  718. resp.rss_caps.rx_hash_fields_mask =
  719. MLX5_RX_HASH_SRC_IPV4 |
  720. MLX5_RX_HASH_DST_IPV4 |
  721. MLX5_RX_HASH_SRC_IPV6 |
  722. MLX5_RX_HASH_DST_IPV6 |
  723. MLX5_RX_HASH_SRC_PORT_TCP |
  724. MLX5_RX_HASH_DST_PORT_TCP |
  725. MLX5_RX_HASH_SRC_PORT_UDP |
  726. MLX5_RX_HASH_DST_PORT_UDP |
  727. MLX5_RX_HASH_INNER;
  728. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  729. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  730. resp.rss_caps.rx_hash_fields_mask |=
  731. MLX5_RX_HASH_IPSEC_SPI;
  732. resp.response_length += sizeof(resp.rss_caps);
  733. }
  734. } else {
  735. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  736. resp.response_length += sizeof(resp.tso_caps);
  737. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  738. resp.response_length += sizeof(resp.rss_caps);
  739. }
  740. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  741. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  742. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  743. }
  744. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  745. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  746. raw_support)
  747. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  748. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  749. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  750. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  751. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  752. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  753. raw_support) {
  754. /* Legacy bit to support old userspace libraries */
  755. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  756. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  757. }
  758. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  759. props->max_dm_size =
  760. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  761. }
  762. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  763. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  764. if (MLX5_CAP_GEN(mdev, end_pad))
  765. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  766. props->vendor_part_id = mdev->pdev->device;
  767. props->hw_ver = mdev->pdev->revision;
  768. props->max_mr_size = ~0ull;
  769. props->page_size_cap = ~(min_page_size - 1);
  770. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  771. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  772. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  773. sizeof(struct mlx5_wqe_data_seg);
  774. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  775. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  776. sizeof(struct mlx5_wqe_raddr_seg)) /
  777. sizeof(struct mlx5_wqe_data_seg);
  778. props->max_sge = min(max_rq_sg, max_sq_sg);
  779. props->max_sge_rd = MLX5_MAX_SGE_RD;
  780. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  781. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  782. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  783. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  784. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  785. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  786. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  787. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  788. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  789. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  790. props->max_srq_sge = max_rq_sg - 1;
  791. props->max_fast_reg_page_list_len =
  792. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  793. get_atomic_caps_qp(dev, props);
  794. props->masked_atomic_cap = IB_ATOMIC_NONE;
  795. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  796. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  797. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  798. props->max_mcast_grp;
  799. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  800. props->max_ah = INT_MAX;
  801. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  802. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  803. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  804. if (MLX5_CAP_GEN(mdev, pg))
  805. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  806. props->odp_caps = dev->odp_caps;
  807. #endif
  808. if (MLX5_CAP_GEN(mdev, cd))
  809. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  810. if (!mlx5_core_is_pf(mdev))
  811. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  812. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  813. IB_LINK_LAYER_ETHERNET && raw_support) {
  814. props->rss_caps.max_rwq_indirection_tables =
  815. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  816. props->rss_caps.max_rwq_indirection_table_size =
  817. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  818. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  819. props->max_wq_type_rq =
  820. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  821. }
  822. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  823. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  824. props->tm_caps.max_num_tags =
  825. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  826. props->tm_caps.flags = IB_TM_CAP_RC;
  827. props->tm_caps.max_ops =
  828. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  829. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  830. }
  831. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  832. props->cq_caps.max_cq_moderation_count =
  833. MLX5_MAX_CQ_COUNT;
  834. props->cq_caps.max_cq_moderation_period =
  835. MLX5_MAX_CQ_PERIOD;
  836. }
  837. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  838. resp.cqe_comp_caps.max_num =
  839. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  840. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  841. resp.cqe_comp_caps.supported_format =
  842. MLX5_IB_CQE_RES_FORMAT_HASH |
  843. MLX5_IB_CQE_RES_FORMAT_CSUM;
  844. resp.response_length += sizeof(resp.cqe_comp_caps);
  845. }
  846. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  847. raw_support) {
  848. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  849. MLX5_CAP_GEN(mdev, qos)) {
  850. resp.packet_pacing_caps.qp_rate_limit_max =
  851. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  852. resp.packet_pacing_caps.qp_rate_limit_min =
  853. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  854. resp.packet_pacing_caps.supported_qpts |=
  855. 1 << IB_QPT_RAW_PACKET;
  856. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  857. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  858. resp.packet_pacing_caps.cap_flags |=
  859. MLX5_IB_PP_SUPPORT_BURST;
  860. }
  861. resp.response_length += sizeof(resp.packet_pacing_caps);
  862. }
  863. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  864. uhw->outlen)) {
  865. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  866. resp.mlx5_ib_support_multi_pkt_send_wqes =
  867. MLX5_IB_ALLOW_MPW;
  868. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  869. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  870. MLX5_IB_SUPPORT_EMPW;
  871. resp.response_length +=
  872. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  873. }
  874. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  875. resp.response_length += sizeof(resp.flags);
  876. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  877. resp.flags |=
  878. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  879. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  880. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  881. }
  882. if (field_avail(typeof(resp), sw_parsing_caps,
  883. uhw->outlen)) {
  884. resp.response_length += sizeof(resp.sw_parsing_caps);
  885. if (MLX5_CAP_ETH(mdev, swp)) {
  886. resp.sw_parsing_caps.sw_parsing_offloads |=
  887. MLX5_IB_SW_PARSING;
  888. if (MLX5_CAP_ETH(mdev, swp_csum))
  889. resp.sw_parsing_caps.sw_parsing_offloads |=
  890. MLX5_IB_SW_PARSING_CSUM;
  891. if (MLX5_CAP_ETH(mdev, swp_lso))
  892. resp.sw_parsing_caps.sw_parsing_offloads |=
  893. MLX5_IB_SW_PARSING_LSO;
  894. if (resp.sw_parsing_caps.sw_parsing_offloads)
  895. resp.sw_parsing_caps.supported_qpts =
  896. BIT(IB_QPT_RAW_PACKET);
  897. }
  898. }
  899. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  900. raw_support) {
  901. resp.response_length += sizeof(resp.striding_rq_caps);
  902. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  903. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  904. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  905. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  906. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  907. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  908. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  909. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  910. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  911. resp.striding_rq_caps.supported_qpts =
  912. BIT(IB_QPT_RAW_PACKET);
  913. }
  914. }
  915. if (field_avail(typeof(resp), tunnel_offloads_caps,
  916. uhw->outlen)) {
  917. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  918. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  919. resp.tunnel_offloads_caps |=
  920. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  921. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  922. resp.tunnel_offloads_caps |=
  923. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  924. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  925. resp.tunnel_offloads_caps |=
  926. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  927. }
  928. if (uhw->outlen) {
  929. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  930. if (err)
  931. return err;
  932. }
  933. return 0;
  934. }
  935. enum mlx5_ib_width {
  936. MLX5_IB_WIDTH_1X = 1 << 0,
  937. MLX5_IB_WIDTH_2X = 1 << 1,
  938. MLX5_IB_WIDTH_4X = 1 << 2,
  939. MLX5_IB_WIDTH_8X = 1 << 3,
  940. MLX5_IB_WIDTH_12X = 1 << 4
  941. };
  942. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  943. u8 *ib_width)
  944. {
  945. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  946. int err = 0;
  947. if (active_width & MLX5_IB_WIDTH_1X) {
  948. *ib_width = IB_WIDTH_1X;
  949. } else if (active_width & MLX5_IB_WIDTH_2X) {
  950. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  951. (int)active_width);
  952. err = -EINVAL;
  953. } else if (active_width & MLX5_IB_WIDTH_4X) {
  954. *ib_width = IB_WIDTH_4X;
  955. } else if (active_width & MLX5_IB_WIDTH_8X) {
  956. *ib_width = IB_WIDTH_8X;
  957. } else if (active_width & MLX5_IB_WIDTH_12X) {
  958. *ib_width = IB_WIDTH_12X;
  959. } else {
  960. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  961. (int)active_width);
  962. err = -EINVAL;
  963. }
  964. return err;
  965. }
  966. static int mlx5_mtu_to_ib_mtu(int mtu)
  967. {
  968. switch (mtu) {
  969. case 256: return 1;
  970. case 512: return 2;
  971. case 1024: return 3;
  972. case 2048: return 4;
  973. case 4096: return 5;
  974. default:
  975. pr_warn("invalid mtu\n");
  976. return -1;
  977. }
  978. }
  979. enum ib_max_vl_num {
  980. __IB_MAX_VL_0 = 1,
  981. __IB_MAX_VL_0_1 = 2,
  982. __IB_MAX_VL_0_3 = 3,
  983. __IB_MAX_VL_0_7 = 4,
  984. __IB_MAX_VL_0_14 = 5,
  985. };
  986. enum mlx5_vl_hw_cap {
  987. MLX5_VL_HW_0 = 1,
  988. MLX5_VL_HW_0_1 = 2,
  989. MLX5_VL_HW_0_2 = 3,
  990. MLX5_VL_HW_0_3 = 4,
  991. MLX5_VL_HW_0_4 = 5,
  992. MLX5_VL_HW_0_5 = 6,
  993. MLX5_VL_HW_0_6 = 7,
  994. MLX5_VL_HW_0_7 = 8,
  995. MLX5_VL_HW_0_14 = 15
  996. };
  997. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  998. u8 *max_vl_num)
  999. {
  1000. switch (vl_hw_cap) {
  1001. case MLX5_VL_HW_0:
  1002. *max_vl_num = __IB_MAX_VL_0;
  1003. break;
  1004. case MLX5_VL_HW_0_1:
  1005. *max_vl_num = __IB_MAX_VL_0_1;
  1006. break;
  1007. case MLX5_VL_HW_0_3:
  1008. *max_vl_num = __IB_MAX_VL_0_3;
  1009. break;
  1010. case MLX5_VL_HW_0_7:
  1011. *max_vl_num = __IB_MAX_VL_0_7;
  1012. break;
  1013. case MLX5_VL_HW_0_14:
  1014. *max_vl_num = __IB_MAX_VL_0_14;
  1015. break;
  1016. default:
  1017. return -EINVAL;
  1018. }
  1019. return 0;
  1020. }
  1021. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1022. struct ib_port_attr *props)
  1023. {
  1024. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1025. struct mlx5_core_dev *mdev = dev->mdev;
  1026. struct mlx5_hca_vport_context *rep;
  1027. u16 max_mtu;
  1028. u16 oper_mtu;
  1029. int err;
  1030. u8 ib_link_width_oper;
  1031. u8 vl_hw_cap;
  1032. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1033. if (!rep) {
  1034. err = -ENOMEM;
  1035. goto out;
  1036. }
  1037. /* props being zeroed by the caller, avoid zeroing it here */
  1038. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1039. if (err)
  1040. goto out;
  1041. props->lid = rep->lid;
  1042. props->lmc = rep->lmc;
  1043. props->sm_lid = rep->sm_lid;
  1044. props->sm_sl = rep->sm_sl;
  1045. props->state = rep->vport_state;
  1046. props->phys_state = rep->port_physical_state;
  1047. props->port_cap_flags = rep->cap_mask1;
  1048. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1049. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1050. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1051. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1052. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1053. props->subnet_timeout = rep->subnet_timeout;
  1054. props->init_type_reply = rep->init_type_reply;
  1055. props->grh_required = rep->grh_required;
  1056. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1057. if (err)
  1058. goto out;
  1059. err = translate_active_width(ibdev, ib_link_width_oper,
  1060. &props->active_width);
  1061. if (err)
  1062. goto out;
  1063. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1064. if (err)
  1065. goto out;
  1066. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1067. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1068. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1069. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1070. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1071. if (err)
  1072. goto out;
  1073. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1074. &props->max_vl_num);
  1075. out:
  1076. kfree(rep);
  1077. return err;
  1078. }
  1079. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1080. struct ib_port_attr *props)
  1081. {
  1082. unsigned int count;
  1083. int ret;
  1084. switch (mlx5_get_vport_access_method(ibdev)) {
  1085. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1086. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1087. break;
  1088. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1089. ret = mlx5_query_hca_port(ibdev, port, props);
  1090. break;
  1091. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1092. ret = mlx5_query_port_roce(ibdev, port, props);
  1093. break;
  1094. default:
  1095. ret = -EINVAL;
  1096. }
  1097. if (!ret && props) {
  1098. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1099. struct mlx5_core_dev *mdev;
  1100. bool put_mdev = true;
  1101. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1102. if (!mdev) {
  1103. /* If the port isn't affiliated yet query the master.
  1104. * The master and slave will have the same values.
  1105. */
  1106. mdev = dev->mdev;
  1107. port = 1;
  1108. put_mdev = false;
  1109. }
  1110. count = mlx5_core_reserved_gids_count(mdev);
  1111. if (put_mdev)
  1112. mlx5_ib_put_native_port_mdev(dev, port);
  1113. props->gid_tbl_len -= count;
  1114. }
  1115. return ret;
  1116. }
  1117. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1118. struct ib_port_attr *props)
  1119. {
  1120. int ret;
  1121. /* Only link layer == ethernet is valid for representors */
  1122. ret = mlx5_query_port_roce(ibdev, port, props);
  1123. if (ret || !props)
  1124. return ret;
  1125. /* We don't support GIDS */
  1126. props->gid_tbl_len = 0;
  1127. return ret;
  1128. }
  1129. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1130. union ib_gid *gid)
  1131. {
  1132. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1133. struct mlx5_core_dev *mdev = dev->mdev;
  1134. switch (mlx5_get_vport_access_method(ibdev)) {
  1135. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1136. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1137. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1138. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1139. default:
  1140. return -EINVAL;
  1141. }
  1142. }
  1143. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1144. u16 index, u16 *pkey)
  1145. {
  1146. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1147. struct mlx5_core_dev *mdev;
  1148. bool put_mdev = true;
  1149. u8 mdev_port_num;
  1150. int err;
  1151. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1152. if (!mdev) {
  1153. /* The port isn't affiliated yet, get the PKey from the master
  1154. * port. For RoCE the PKey tables will be the same.
  1155. */
  1156. put_mdev = false;
  1157. mdev = dev->mdev;
  1158. mdev_port_num = 1;
  1159. }
  1160. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1161. index, pkey);
  1162. if (put_mdev)
  1163. mlx5_ib_put_native_port_mdev(dev, port);
  1164. return err;
  1165. }
  1166. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1167. u16 *pkey)
  1168. {
  1169. switch (mlx5_get_vport_access_method(ibdev)) {
  1170. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1171. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1172. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1173. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1174. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1175. default:
  1176. return -EINVAL;
  1177. }
  1178. }
  1179. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1180. struct ib_device_modify *props)
  1181. {
  1182. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1183. struct mlx5_reg_node_desc in;
  1184. struct mlx5_reg_node_desc out;
  1185. int err;
  1186. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1187. return -EOPNOTSUPP;
  1188. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1189. return 0;
  1190. /*
  1191. * If possible, pass node desc to FW, so it can generate
  1192. * a 144 trap. If cmd fails, just ignore.
  1193. */
  1194. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1195. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1196. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1197. if (err)
  1198. return err;
  1199. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1200. return err;
  1201. }
  1202. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1203. u32 value)
  1204. {
  1205. struct mlx5_hca_vport_context ctx = {};
  1206. struct mlx5_core_dev *mdev;
  1207. u8 mdev_port_num;
  1208. int err;
  1209. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1210. if (!mdev)
  1211. return -ENODEV;
  1212. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1213. if (err)
  1214. goto out;
  1215. if (~ctx.cap_mask1_perm & mask) {
  1216. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1217. mask, ctx.cap_mask1_perm);
  1218. err = -EINVAL;
  1219. goto out;
  1220. }
  1221. ctx.cap_mask1 = value;
  1222. ctx.cap_mask1_perm = mask;
  1223. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1224. 0, &ctx);
  1225. out:
  1226. mlx5_ib_put_native_port_mdev(dev, port_num);
  1227. return err;
  1228. }
  1229. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1230. struct ib_port_modify *props)
  1231. {
  1232. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1233. struct ib_port_attr attr;
  1234. u32 tmp;
  1235. int err;
  1236. u32 change_mask;
  1237. u32 value;
  1238. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1239. IB_LINK_LAYER_INFINIBAND);
  1240. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1241. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1242. */
  1243. if (!is_ib)
  1244. return 0;
  1245. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1246. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1247. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1248. return set_port_caps_atomic(dev, port, change_mask, value);
  1249. }
  1250. mutex_lock(&dev->cap_mask_mutex);
  1251. err = ib_query_port(ibdev, port, &attr);
  1252. if (err)
  1253. goto out;
  1254. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1255. ~props->clr_port_cap_mask;
  1256. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1257. out:
  1258. mutex_unlock(&dev->cap_mask_mutex);
  1259. return err;
  1260. }
  1261. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1262. {
  1263. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1264. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1265. }
  1266. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1267. {
  1268. /* Large page with non 4k uar support might limit the dynamic size */
  1269. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1270. return MLX5_MIN_DYN_BFREGS;
  1271. return MLX5_MAX_DYN_BFREGS;
  1272. }
  1273. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1274. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1275. struct mlx5_bfreg_info *bfregi)
  1276. {
  1277. int uars_per_sys_page;
  1278. int bfregs_per_sys_page;
  1279. int ref_bfregs = req->total_num_bfregs;
  1280. if (req->total_num_bfregs == 0)
  1281. return -EINVAL;
  1282. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1283. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1284. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1285. return -ENOMEM;
  1286. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1287. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1288. /* This holds the required static allocation asked by the user */
  1289. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1290. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1291. return -EINVAL;
  1292. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1293. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1294. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1295. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1296. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1297. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1298. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1299. req->total_num_bfregs, bfregi->total_num_bfregs,
  1300. bfregi->num_sys_pages);
  1301. return 0;
  1302. }
  1303. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1304. {
  1305. struct mlx5_bfreg_info *bfregi;
  1306. int err;
  1307. int i;
  1308. bfregi = &context->bfregi;
  1309. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1310. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1311. if (err)
  1312. goto error;
  1313. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1314. }
  1315. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1316. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1317. return 0;
  1318. error:
  1319. for (--i; i >= 0; i--)
  1320. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1321. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1322. return err;
  1323. }
  1324. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1325. {
  1326. struct mlx5_bfreg_info *bfregi;
  1327. int err;
  1328. int i;
  1329. bfregi = &context->bfregi;
  1330. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1331. if (i < bfregi->num_static_sys_pages ||
  1332. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
  1333. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1334. if (err) {
  1335. mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
  1336. return err;
  1337. }
  1338. }
  1339. }
  1340. return 0;
  1341. }
  1342. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1343. {
  1344. int err;
  1345. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1346. if (err)
  1347. return err;
  1348. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1349. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1350. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1351. return err;
  1352. mutex_lock(&dev->lb_mutex);
  1353. dev->user_td++;
  1354. if (dev->user_td == 2)
  1355. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1356. mutex_unlock(&dev->lb_mutex);
  1357. return err;
  1358. }
  1359. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1360. {
  1361. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1362. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1363. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1364. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1365. return;
  1366. mutex_lock(&dev->lb_mutex);
  1367. dev->user_td--;
  1368. if (dev->user_td < 2)
  1369. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1370. mutex_unlock(&dev->lb_mutex);
  1371. }
  1372. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1373. struct ib_udata *udata)
  1374. {
  1375. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1376. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1377. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1378. struct mlx5_core_dev *mdev = dev->mdev;
  1379. struct mlx5_ib_ucontext *context;
  1380. struct mlx5_bfreg_info *bfregi;
  1381. int ver;
  1382. int err;
  1383. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1384. max_cqe_version);
  1385. bool lib_uar_4k;
  1386. if (!dev->ib_active)
  1387. return ERR_PTR(-EAGAIN);
  1388. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1389. ver = 0;
  1390. else if (udata->inlen >= min_req_v2)
  1391. ver = 2;
  1392. else
  1393. return ERR_PTR(-EINVAL);
  1394. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1395. if (err)
  1396. return ERR_PTR(err);
  1397. if (req.flags)
  1398. return ERR_PTR(-EINVAL);
  1399. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1400. return ERR_PTR(-EOPNOTSUPP);
  1401. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1402. MLX5_NON_FP_BFREGS_PER_UAR);
  1403. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1404. return ERR_PTR(-EINVAL);
  1405. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1406. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1407. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1408. resp.cache_line_size = cache_line_size();
  1409. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1410. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1411. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1412. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1413. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1414. resp.cqe_version = min_t(__u8,
  1415. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1416. req.max_cqe_version);
  1417. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1418. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1419. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1420. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1421. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1422. sizeof(resp.response_length), udata->outlen);
  1423. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1424. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1425. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1426. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1427. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1428. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1429. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1430. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1431. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1432. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1433. }
  1434. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1435. if (!context)
  1436. return ERR_PTR(-ENOMEM);
  1437. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1438. bfregi = &context->bfregi;
  1439. /* updates req->total_num_bfregs */
  1440. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1441. if (err)
  1442. goto out_ctx;
  1443. mutex_init(&bfregi->lock);
  1444. bfregi->lib_uar_4k = lib_uar_4k;
  1445. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1446. GFP_KERNEL);
  1447. if (!bfregi->count) {
  1448. err = -ENOMEM;
  1449. goto out_ctx;
  1450. }
  1451. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1452. sizeof(*bfregi->sys_pages),
  1453. GFP_KERNEL);
  1454. if (!bfregi->sys_pages) {
  1455. err = -ENOMEM;
  1456. goto out_count;
  1457. }
  1458. err = allocate_uars(dev, context);
  1459. if (err)
  1460. goto out_sys_pages;
  1461. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1462. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1463. #endif
  1464. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1465. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1466. if (err)
  1467. goto out_uars;
  1468. }
  1469. INIT_LIST_HEAD(&context->vma_private_list);
  1470. mutex_init(&context->vma_private_list_mutex);
  1471. INIT_LIST_HEAD(&context->db_page_list);
  1472. mutex_init(&context->db_page_mutex);
  1473. resp.tot_bfregs = req.total_num_bfregs;
  1474. resp.num_ports = dev->num_ports;
  1475. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1476. resp.response_length += sizeof(resp.cqe_version);
  1477. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1478. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1479. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1480. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1481. }
  1482. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1483. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1484. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1485. resp.eth_min_inline++;
  1486. }
  1487. resp.response_length += sizeof(resp.eth_min_inline);
  1488. }
  1489. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1490. if (mdev->clock_info)
  1491. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1492. resp.response_length += sizeof(resp.clock_info_versions);
  1493. }
  1494. /*
  1495. * We don't want to expose information from the PCI bar that is located
  1496. * after 4096 bytes, so if the arch only supports larger pages, let's
  1497. * pretend we don't support reading the HCA's core clock. This is also
  1498. * forced by mmap function.
  1499. */
  1500. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1501. if (PAGE_SIZE <= 4096) {
  1502. resp.comp_mask |=
  1503. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1504. resp.hca_core_clock_offset =
  1505. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1506. }
  1507. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1508. }
  1509. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1510. resp.response_length += sizeof(resp.log_uar_size);
  1511. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1512. resp.response_length += sizeof(resp.num_uars_per_page);
  1513. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1514. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1515. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1516. }
  1517. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1518. if (err)
  1519. goto out_td;
  1520. bfregi->ver = ver;
  1521. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1522. context->cqe_version = resp.cqe_version;
  1523. context->lib_caps = req.lib_caps;
  1524. print_lib_caps(dev, context->lib_caps);
  1525. return &context->ibucontext;
  1526. out_td:
  1527. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1528. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1529. out_uars:
  1530. deallocate_uars(dev, context);
  1531. out_sys_pages:
  1532. kfree(bfregi->sys_pages);
  1533. out_count:
  1534. kfree(bfregi->count);
  1535. out_ctx:
  1536. kfree(context);
  1537. return ERR_PTR(err);
  1538. }
  1539. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1540. {
  1541. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1542. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1543. struct mlx5_bfreg_info *bfregi;
  1544. bfregi = &context->bfregi;
  1545. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1546. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1547. deallocate_uars(dev, context);
  1548. kfree(bfregi->sys_pages);
  1549. kfree(bfregi->count);
  1550. kfree(context);
  1551. return 0;
  1552. }
  1553. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1554. int uar_idx)
  1555. {
  1556. int fw_uars_per_page;
  1557. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1558. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1559. }
  1560. static int get_command(unsigned long offset)
  1561. {
  1562. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1563. }
  1564. static int get_arg(unsigned long offset)
  1565. {
  1566. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1567. }
  1568. static int get_index(unsigned long offset)
  1569. {
  1570. return get_arg(offset);
  1571. }
  1572. /* Index resides in an extra byte to enable larger values than 255 */
  1573. static int get_extended_index(unsigned long offset)
  1574. {
  1575. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1576. }
  1577. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1578. {
  1579. /* vma_open is called when a new VMA is created on top of our VMA. This
  1580. * is done through either mremap flow or split_vma (usually due to
  1581. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1582. * as this VMA is strongly hardware related. Therefore we set the
  1583. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1584. * calling us again and trying to do incorrect actions. We assume that
  1585. * the original VMA size is exactly a single page, and therefore all
  1586. * "splitting" operation will not happen to it.
  1587. */
  1588. area->vm_ops = NULL;
  1589. }
  1590. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1591. {
  1592. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1593. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1594. * file itself is closed, therefore no sync is needed with the regular
  1595. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1596. * However need a sync with accessing the vma as part of
  1597. * mlx5_ib_disassociate_ucontext.
  1598. * The close operation is usually called under mm->mmap_sem except when
  1599. * process is exiting.
  1600. * The exiting case is handled explicitly as part of
  1601. * mlx5_ib_disassociate_ucontext.
  1602. */
  1603. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1604. /* setting the vma context pointer to null in the mlx5_ib driver's
  1605. * private data, to protect a race condition in
  1606. * mlx5_ib_disassociate_ucontext().
  1607. */
  1608. mlx5_ib_vma_priv_data->vma = NULL;
  1609. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1610. list_del(&mlx5_ib_vma_priv_data->list);
  1611. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1612. kfree(mlx5_ib_vma_priv_data);
  1613. }
  1614. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1615. .open = mlx5_ib_vma_open,
  1616. .close = mlx5_ib_vma_close
  1617. };
  1618. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1619. struct mlx5_ib_ucontext *ctx)
  1620. {
  1621. struct mlx5_ib_vma_private_data *vma_prv;
  1622. struct list_head *vma_head = &ctx->vma_private_list;
  1623. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1624. if (!vma_prv)
  1625. return -ENOMEM;
  1626. vma_prv->vma = vma;
  1627. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1628. vma->vm_private_data = vma_prv;
  1629. vma->vm_ops = &mlx5_ib_vm_ops;
  1630. mutex_lock(&ctx->vma_private_list_mutex);
  1631. list_add(&vma_prv->list, vma_head);
  1632. mutex_unlock(&ctx->vma_private_list_mutex);
  1633. return 0;
  1634. }
  1635. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1636. {
  1637. int ret;
  1638. struct vm_area_struct *vma;
  1639. struct mlx5_ib_vma_private_data *vma_private, *n;
  1640. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1641. struct task_struct *owning_process = NULL;
  1642. struct mm_struct *owning_mm = NULL;
  1643. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1644. if (!owning_process)
  1645. return;
  1646. owning_mm = get_task_mm(owning_process);
  1647. if (!owning_mm) {
  1648. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1649. while (1) {
  1650. put_task_struct(owning_process);
  1651. usleep_range(1000, 2000);
  1652. owning_process = get_pid_task(ibcontext->tgid,
  1653. PIDTYPE_PID);
  1654. if (!owning_process ||
  1655. owning_process->state == TASK_DEAD) {
  1656. pr_info("disassociate ucontext done, task was terminated\n");
  1657. /* in case task was dead need to release the
  1658. * task struct.
  1659. */
  1660. if (owning_process)
  1661. put_task_struct(owning_process);
  1662. return;
  1663. }
  1664. }
  1665. }
  1666. /* need to protect from a race on closing the vma as part of
  1667. * mlx5_ib_vma_close.
  1668. */
  1669. down_write(&owning_mm->mmap_sem);
  1670. mutex_lock(&context->vma_private_list_mutex);
  1671. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1672. list) {
  1673. vma = vma_private->vma;
  1674. ret = zap_vma_ptes(vma, vma->vm_start,
  1675. PAGE_SIZE);
  1676. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1677. /* context going to be destroyed, should
  1678. * not access ops any more.
  1679. */
  1680. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1681. vma->vm_ops = NULL;
  1682. list_del(&vma_private->list);
  1683. kfree(vma_private);
  1684. }
  1685. mutex_unlock(&context->vma_private_list_mutex);
  1686. up_write(&owning_mm->mmap_sem);
  1687. mmput(owning_mm);
  1688. put_task_struct(owning_process);
  1689. }
  1690. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1691. {
  1692. switch (cmd) {
  1693. case MLX5_IB_MMAP_WC_PAGE:
  1694. return "WC";
  1695. case MLX5_IB_MMAP_REGULAR_PAGE:
  1696. return "best effort WC";
  1697. case MLX5_IB_MMAP_NC_PAGE:
  1698. return "NC";
  1699. case MLX5_IB_MMAP_DEVICE_MEM:
  1700. return "Device Memory";
  1701. default:
  1702. return NULL;
  1703. }
  1704. }
  1705. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1706. struct vm_area_struct *vma,
  1707. struct mlx5_ib_ucontext *context)
  1708. {
  1709. phys_addr_t pfn;
  1710. int err;
  1711. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1712. return -EINVAL;
  1713. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1714. return -EOPNOTSUPP;
  1715. if (vma->vm_flags & VM_WRITE)
  1716. return -EPERM;
  1717. if (!dev->mdev->clock_info_page)
  1718. return -EOPNOTSUPP;
  1719. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1720. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1721. vma->vm_page_prot);
  1722. if (err)
  1723. return err;
  1724. mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
  1725. vma->vm_start,
  1726. (unsigned long long)pfn << PAGE_SHIFT);
  1727. return mlx5_ib_set_vma_data(vma, context);
  1728. }
  1729. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1730. struct vm_area_struct *vma,
  1731. struct mlx5_ib_ucontext *context)
  1732. {
  1733. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1734. int err;
  1735. unsigned long idx;
  1736. phys_addr_t pfn, pa;
  1737. pgprot_t prot;
  1738. u32 bfreg_dyn_idx = 0;
  1739. u32 uar_index;
  1740. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1741. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1742. bfregi->num_static_sys_pages;
  1743. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1744. return -EINVAL;
  1745. if (dyn_uar)
  1746. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1747. else
  1748. idx = get_index(vma->vm_pgoff);
  1749. if (idx >= max_valid_idx) {
  1750. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1751. idx, max_valid_idx);
  1752. return -EINVAL;
  1753. }
  1754. switch (cmd) {
  1755. case MLX5_IB_MMAP_WC_PAGE:
  1756. case MLX5_IB_MMAP_ALLOC_WC:
  1757. /* Some architectures don't support WC memory */
  1758. #if defined(CONFIG_X86)
  1759. if (!pat_enabled())
  1760. return -EPERM;
  1761. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1762. return -EPERM;
  1763. #endif
  1764. /* fall through */
  1765. case MLX5_IB_MMAP_REGULAR_PAGE:
  1766. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1767. prot = pgprot_writecombine(vma->vm_page_prot);
  1768. break;
  1769. case MLX5_IB_MMAP_NC_PAGE:
  1770. prot = pgprot_noncached(vma->vm_page_prot);
  1771. break;
  1772. default:
  1773. return -EINVAL;
  1774. }
  1775. if (dyn_uar) {
  1776. int uars_per_page;
  1777. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1778. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1779. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1780. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1781. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1782. return -EINVAL;
  1783. }
  1784. mutex_lock(&bfregi->lock);
  1785. /* Fail if uar already allocated, first bfreg index of each
  1786. * page holds its count.
  1787. */
  1788. if (bfregi->count[bfreg_dyn_idx]) {
  1789. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1790. mutex_unlock(&bfregi->lock);
  1791. return -EINVAL;
  1792. }
  1793. bfregi->count[bfreg_dyn_idx]++;
  1794. mutex_unlock(&bfregi->lock);
  1795. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1796. if (err) {
  1797. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1798. goto free_bfreg;
  1799. }
  1800. } else {
  1801. uar_index = bfregi->sys_pages[idx];
  1802. }
  1803. pfn = uar_index2pfn(dev, uar_index);
  1804. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1805. vma->vm_page_prot = prot;
  1806. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1807. PAGE_SIZE, vma->vm_page_prot);
  1808. if (err) {
  1809. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1810. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1811. err = -EAGAIN;
  1812. goto err;
  1813. }
  1814. pa = pfn << PAGE_SHIFT;
  1815. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1816. vma->vm_start, &pa);
  1817. err = mlx5_ib_set_vma_data(vma, context);
  1818. if (err)
  1819. goto err;
  1820. if (dyn_uar)
  1821. bfregi->sys_pages[idx] = uar_index;
  1822. return 0;
  1823. err:
  1824. if (!dyn_uar)
  1825. return err;
  1826. mlx5_cmd_free_uar(dev->mdev, idx);
  1827. free_bfreg:
  1828. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1829. return err;
  1830. }
  1831. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1832. {
  1833. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1834. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1835. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1836. size_t map_size = vma->vm_end - vma->vm_start;
  1837. u32 npages = map_size >> PAGE_SHIFT;
  1838. phys_addr_t pfn;
  1839. pgprot_t prot;
  1840. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1841. page_idx + npages)
  1842. return -EINVAL;
  1843. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1844. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1845. PAGE_SHIFT) +
  1846. page_idx;
  1847. prot = pgprot_writecombine(vma->vm_page_prot);
  1848. vma->vm_page_prot = prot;
  1849. if (io_remap_pfn_range(vma, vma->vm_start, pfn, map_size,
  1850. vma->vm_page_prot))
  1851. return -EAGAIN;
  1852. return mlx5_ib_set_vma_data(vma, mctx);
  1853. }
  1854. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1855. {
  1856. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1857. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1858. unsigned long command;
  1859. phys_addr_t pfn;
  1860. command = get_command(vma->vm_pgoff);
  1861. switch (command) {
  1862. case MLX5_IB_MMAP_WC_PAGE:
  1863. case MLX5_IB_MMAP_NC_PAGE:
  1864. case MLX5_IB_MMAP_REGULAR_PAGE:
  1865. case MLX5_IB_MMAP_ALLOC_WC:
  1866. return uar_mmap(dev, command, vma, context);
  1867. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1868. return -ENOSYS;
  1869. case MLX5_IB_MMAP_CORE_CLOCK:
  1870. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1871. return -EINVAL;
  1872. if (vma->vm_flags & VM_WRITE)
  1873. return -EPERM;
  1874. /* Don't expose to user-space information it shouldn't have */
  1875. if (PAGE_SIZE > 4096)
  1876. return -EOPNOTSUPP;
  1877. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1878. pfn = (dev->mdev->iseg_base +
  1879. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1880. PAGE_SHIFT;
  1881. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1882. PAGE_SIZE, vma->vm_page_prot))
  1883. return -EAGAIN;
  1884. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1885. vma->vm_start,
  1886. (unsigned long long)pfn << PAGE_SHIFT);
  1887. break;
  1888. case MLX5_IB_MMAP_CLOCK_INFO:
  1889. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1890. case MLX5_IB_MMAP_DEVICE_MEM:
  1891. return dm_mmap(ibcontext, vma);
  1892. default:
  1893. return -EINVAL;
  1894. }
  1895. return 0;
  1896. }
  1897. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1898. struct ib_ucontext *context,
  1899. struct ib_dm_alloc_attr *attr,
  1900. struct uverbs_attr_bundle *attrs)
  1901. {
  1902. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1903. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1904. phys_addr_t memic_addr;
  1905. struct mlx5_ib_dm *dm;
  1906. u64 start_offset;
  1907. u32 page_idx;
  1908. int err;
  1909. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1910. if (!dm)
  1911. return ERR_PTR(-ENOMEM);
  1912. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1913. attr->length, act_size, attr->alignment);
  1914. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1915. act_size, attr->alignment);
  1916. if (err)
  1917. goto err_free;
  1918. start_offset = memic_addr & ~PAGE_MASK;
  1919. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1920. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1921. PAGE_SHIFT;
  1922. err = uverbs_copy_to(attrs,
  1923. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1924. &start_offset, sizeof(start_offset));
  1925. if (err)
  1926. goto err_dealloc;
  1927. err = uverbs_copy_to(attrs,
  1928. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1929. &page_idx, sizeof(page_idx));
  1930. if (err)
  1931. goto err_dealloc;
  1932. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1933. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1934. dm->dev_addr = memic_addr;
  1935. return &dm->ibdm;
  1936. err_dealloc:
  1937. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1938. act_size);
  1939. err_free:
  1940. kfree(dm);
  1941. return ERR_PTR(err);
  1942. }
  1943. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1944. {
  1945. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1946. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1947. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1948. u32 page_idx;
  1949. int ret;
  1950. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1951. if (ret)
  1952. return ret;
  1953. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1954. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1955. PAGE_SHIFT;
  1956. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1957. page_idx,
  1958. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1959. kfree(dm);
  1960. return 0;
  1961. }
  1962. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1963. struct ib_ucontext *context,
  1964. struct ib_udata *udata)
  1965. {
  1966. struct mlx5_ib_alloc_pd_resp resp;
  1967. struct mlx5_ib_pd *pd;
  1968. int err;
  1969. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1970. if (!pd)
  1971. return ERR_PTR(-ENOMEM);
  1972. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1973. if (err) {
  1974. kfree(pd);
  1975. return ERR_PTR(err);
  1976. }
  1977. if (context) {
  1978. resp.pdn = pd->pdn;
  1979. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1980. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1981. kfree(pd);
  1982. return ERR_PTR(-EFAULT);
  1983. }
  1984. }
  1985. return &pd->ibpd;
  1986. }
  1987. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1988. {
  1989. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1990. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1991. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1992. kfree(mpd);
  1993. return 0;
  1994. }
  1995. enum {
  1996. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1997. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1998. MATCH_CRITERIA_ENABLE_INNER_BIT
  1999. };
  2000. #define HEADER_IS_ZERO(match_criteria, headers) \
  2001. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  2002. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  2003. static u8 get_match_criteria_enable(u32 *match_criteria)
  2004. {
  2005. u8 match_criteria_enable;
  2006. match_criteria_enable =
  2007. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  2008. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  2009. match_criteria_enable |=
  2010. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  2011. MATCH_CRITERIA_ENABLE_MISC_BIT;
  2012. match_criteria_enable |=
  2013. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  2014. MATCH_CRITERIA_ENABLE_INNER_BIT;
  2015. return match_criteria_enable;
  2016. }
  2017. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  2018. {
  2019. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  2020. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  2021. }
  2022. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  2023. bool inner)
  2024. {
  2025. if (inner) {
  2026. MLX5_SET(fte_match_set_misc,
  2027. misc_c, inner_ipv6_flow_label, mask);
  2028. MLX5_SET(fte_match_set_misc,
  2029. misc_v, inner_ipv6_flow_label, val);
  2030. } else {
  2031. MLX5_SET(fte_match_set_misc,
  2032. misc_c, outer_ipv6_flow_label, mask);
  2033. MLX5_SET(fte_match_set_misc,
  2034. misc_v, outer_ipv6_flow_label, val);
  2035. }
  2036. }
  2037. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  2038. {
  2039. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  2040. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  2041. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  2042. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  2043. }
  2044. #define LAST_ETH_FIELD vlan_tag
  2045. #define LAST_IB_FIELD sl
  2046. #define LAST_IPV4_FIELD tos
  2047. #define LAST_IPV6_FIELD traffic_class
  2048. #define LAST_TCP_UDP_FIELD src_port
  2049. #define LAST_TUNNEL_FIELD tunnel_id
  2050. #define LAST_FLOW_TAG_FIELD tag_id
  2051. #define LAST_DROP_FIELD size
  2052. #define LAST_DROP_FIELD size
  2053. /* Field is the last supported field */
  2054. #define FIELDS_NOT_SUPPORTED(filter, field)\
  2055. memchr_inv((void *)&filter.field +\
  2056. sizeof(filter.field), 0,\
  2057. sizeof(filter) -\
  2058. offsetof(typeof(filter), field) -\
  2059. sizeof(filter.field))
  2060. static int parse_flow_flow_action(const union ib_flow_spec *ib_spec,
  2061. const struct ib_flow_attr *flow_attr,
  2062. struct mlx5_flow_act *action)
  2063. {
  2064. struct mlx5_ib_flow_action *maction = to_mflow_act(ib_spec->action.act);
  2065. switch (maction->ib_action.type) {
  2066. case IB_FLOW_ACTION_ESP:
  2067. /* Currently only AES_GCM keymat is supported by the driver */
  2068. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  2069. action->action |= flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS ?
  2070. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  2071. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  2072. return 0;
  2073. default:
  2074. return -EOPNOTSUPP;
  2075. }
  2076. }
  2077. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2078. u32 *match_v, const union ib_flow_spec *ib_spec,
  2079. const struct ib_flow_attr *flow_attr,
  2080. struct mlx5_flow_act *action)
  2081. {
  2082. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2083. misc_parameters);
  2084. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2085. misc_parameters);
  2086. void *headers_c;
  2087. void *headers_v;
  2088. int match_ipv;
  2089. int ret;
  2090. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2091. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2092. inner_headers);
  2093. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2094. inner_headers);
  2095. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2096. ft_field_support.inner_ip_version);
  2097. } else {
  2098. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2099. outer_headers);
  2100. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2101. outer_headers);
  2102. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2103. ft_field_support.outer_ip_version);
  2104. }
  2105. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2106. case IB_FLOW_SPEC_ETH:
  2107. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2108. return -EOPNOTSUPP;
  2109. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2110. dmac_47_16),
  2111. ib_spec->eth.mask.dst_mac);
  2112. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2113. dmac_47_16),
  2114. ib_spec->eth.val.dst_mac);
  2115. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2116. smac_47_16),
  2117. ib_spec->eth.mask.src_mac);
  2118. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2119. smac_47_16),
  2120. ib_spec->eth.val.src_mac);
  2121. if (ib_spec->eth.mask.vlan_tag) {
  2122. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2123. cvlan_tag, 1);
  2124. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2125. cvlan_tag, 1);
  2126. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2127. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2128. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2129. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2130. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2131. first_cfi,
  2132. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2133. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2134. first_cfi,
  2135. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2136. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2137. first_prio,
  2138. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2139. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2140. first_prio,
  2141. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2142. }
  2143. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2144. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2145. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2146. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2147. break;
  2148. case IB_FLOW_SPEC_IPV4:
  2149. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2150. return -EOPNOTSUPP;
  2151. if (match_ipv) {
  2152. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2153. ip_version, 0xf);
  2154. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2155. ip_version, MLX5_FS_IPV4_VERSION);
  2156. } else {
  2157. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2158. ethertype, 0xffff);
  2159. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2160. ethertype, ETH_P_IP);
  2161. }
  2162. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2163. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2164. &ib_spec->ipv4.mask.src_ip,
  2165. sizeof(ib_spec->ipv4.mask.src_ip));
  2166. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2167. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2168. &ib_spec->ipv4.val.src_ip,
  2169. sizeof(ib_spec->ipv4.val.src_ip));
  2170. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2171. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2172. &ib_spec->ipv4.mask.dst_ip,
  2173. sizeof(ib_spec->ipv4.mask.dst_ip));
  2174. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2175. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2176. &ib_spec->ipv4.val.dst_ip,
  2177. sizeof(ib_spec->ipv4.val.dst_ip));
  2178. set_tos(headers_c, headers_v,
  2179. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2180. set_proto(headers_c, headers_v,
  2181. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2182. break;
  2183. case IB_FLOW_SPEC_IPV6:
  2184. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2185. return -EOPNOTSUPP;
  2186. if (match_ipv) {
  2187. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2188. ip_version, 0xf);
  2189. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2190. ip_version, MLX5_FS_IPV6_VERSION);
  2191. } else {
  2192. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2193. ethertype, 0xffff);
  2194. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2195. ethertype, ETH_P_IPV6);
  2196. }
  2197. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2198. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2199. &ib_spec->ipv6.mask.src_ip,
  2200. sizeof(ib_spec->ipv6.mask.src_ip));
  2201. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2202. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2203. &ib_spec->ipv6.val.src_ip,
  2204. sizeof(ib_spec->ipv6.val.src_ip));
  2205. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2206. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2207. &ib_spec->ipv6.mask.dst_ip,
  2208. sizeof(ib_spec->ipv6.mask.dst_ip));
  2209. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2210. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2211. &ib_spec->ipv6.val.dst_ip,
  2212. sizeof(ib_spec->ipv6.val.dst_ip));
  2213. set_tos(headers_c, headers_v,
  2214. ib_spec->ipv6.mask.traffic_class,
  2215. ib_spec->ipv6.val.traffic_class);
  2216. set_proto(headers_c, headers_v,
  2217. ib_spec->ipv6.mask.next_hdr,
  2218. ib_spec->ipv6.val.next_hdr);
  2219. set_flow_label(misc_params_c, misc_params_v,
  2220. ntohl(ib_spec->ipv6.mask.flow_label),
  2221. ntohl(ib_spec->ipv6.val.flow_label),
  2222. ib_spec->type & IB_FLOW_SPEC_INNER);
  2223. break;
  2224. case IB_FLOW_SPEC_ESP:
  2225. if (ib_spec->esp.mask.seq)
  2226. return -EOPNOTSUPP;
  2227. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2228. ntohl(ib_spec->esp.mask.spi));
  2229. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2230. ntohl(ib_spec->esp.val.spi));
  2231. break;
  2232. case IB_FLOW_SPEC_TCP:
  2233. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2234. LAST_TCP_UDP_FIELD))
  2235. return -EOPNOTSUPP;
  2236. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2237. 0xff);
  2238. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2239. IPPROTO_TCP);
  2240. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2241. ntohs(ib_spec->tcp_udp.mask.src_port));
  2242. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2243. ntohs(ib_spec->tcp_udp.val.src_port));
  2244. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2245. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2246. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2247. ntohs(ib_spec->tcp_udp.val.dst_port));
  2248. break;
  2249. case IB_FLOW_SPEC_UDP:
  2250. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2251. LAST_TCP_UDP_FIELD))
  2252. return -EOPNOTSUPP;
  2253. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2254. 0xff);
  2255. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2256. IPPROTO_UDP);
  2257. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2258. ntohs(ib_spec->tcp_udp.mask.src_port));
  2259. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2260. ntohs(ib_spec->tcp_udp.val.src_port));
  2261. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2262. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2263. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2264. ntohs(ib_spec->tcp_udp.val.dst_port));
  2265. break;
  2266. case IB_FLOW_SPEC_GRE:
  2267. if (ib_spec->gre.mask.c_ks_res0_ver)
  2268. return -EOPNOTSUPP;
  2269. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2270. 0xff);
  2271. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2272. IPPROTO_GRE);
  2273. MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol,
  2274. 0xffff);
  2275. MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol,
  2276. ntohs(ib_spec->gre.val.protocol));
  2277. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c,
  2278. gre_key_h),
  2279. &ib_spec->gre.mask.key,
  2280. sizeof(ib_spec->gre.mask.key));
  2281. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v,
  2282. gre_key_h),
  2283. &ib_spec->gre.val.key,
  2284. sizeof(ib_spec->gre.val.key));
  2285. break;
  2286. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2287. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2288. LAST_TUNNEL_FIELD))
  2289. return -EOPNOTSUPP;
  2290. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2291. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2292. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2293. ntohl(ib_spec->tunnel.val.tunnel_id));
  2294. break;
  2295. case IB_FLOW_SPEC_ACTION_TAG:
  2296. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2297. LAST_FLOW_TAG_FIELD))
  2298. return -EOPNOTSUPP;
  2299. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2300. return -EINVAL;
  2301. action->flow_tag = ib_spec->flow_tag.tag_id;
  2302. action->has_flow_tag = true;
  2303. break;
  2304. case IB_FLOW_SPEC_ACTION_DROP:
  2305. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2306. LAST_DROP_FIELD))
  2307. return -EOPNOTSUPP;
  2308. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2309. break;
  2310. case IB_FLOW_SPEC_ACTION_HANDLE:
  2311. ret = parse_flow_flow_action(ib_spec, flow_attr, action);
  2312. if (ret)
  2313. return ret;
  2314. break;
  2315. default:
  2316. return -EINVAL;
  2317. }
  2318. return 0;
  2319. }
  2320. /* If a flow could catch both multicast and unicast packets,
  2321. * it won't fall into the multicast flow steering table and this rule
  2322. * could steal other multicast packets.
  2323. */
  2324. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2325. {
  2326. union ib_flow_spec *flow_spec;
  2327. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2328. ib_attr->num_of_specs < 1)
  2329. return false;
  2330. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2331. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2332. struct ib_flow_spec_ipv4 *ipv4_spec;
  2333. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2334. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2335. return true;
  2336. return false;
  2337. }
  2338. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2339. struct ib_flow_spec_eth *eth_spec;
  2340. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2341. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2342. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2343. }
  2344. return false;
  2345. }
  2346. enum valid_spec {
  2347. VALID_SPEC_INVALID,
  2348. VALID_SPEC_VALID,
  2349. VALID_SPEC_NA,
  2350. };
  2351. static enum valid_spec
  2352. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2353. const struct mlx5_flow_spec *spec,
  2354. const struct mlx5_flow_act *flow_act,
  2355. bool egress)
  2356. {
  2357. const u32 *match_c = spec->match_criteria;
  2358. bool is_crypto =
  2359. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2360. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2361. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2362. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2363. /*
  2364. * Currently only crypto is supported in egress, when regular egress
  2365. * rules would be supported, always return VALID_SPEC_NA.
  2366. */
  2367. if (!is_crypto)
  2368. return egress ? VALID_SPEC_INVALID : VALID_SPEC_NA;
  2369. return is_crypto && is_ipsec &&
  2370. (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
  2371. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2372. }
  2373. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2374. const struct mlx5_flow_spec *spec,
  2375. const struct mlx5_flow_act *flow_act,
  2376. bool egress)
  2377. {
  2378. /* We curretly only support ipsec egress flow */
  2379. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2380. }
  2381. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2382. const struct ib_flow_attr *flow_attr,
  2383. bool check_inner)
  2384. {
  2385. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2386. int match_ipv = check_inner ?
  2387. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2388. ft_field_support.inner_ip_version) :
  2389. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2390. ft_field_support.outer_ip_version);
  2391. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2392. bool ipv4_spec_valid, ipv6_spec_valid;
  2393. unsigned int ip_spec_type = 0;
  2394. bool has_ethertype = false;
  2395. unsigned int spec_index;
  2396. bool mask_valid = true;
  2397. u16 eth_type = 0;
  2398. bool type_valid;
  2399. /* Validate that ethertype is correct */
  2400. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2401. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2402. ib_spec->eth.mask.ether_type) {
  2403. mask_valid = (ib_spec->eth.mask.ether_type ==
  2404. htons(0xffff));
  2405. has_ethertype = true;
  2406. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2407. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2408. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2409. ip_spec_type = ib_spec->type;
  2410. }
  2411. ib_spec = (void *)ib_spec + ib_spec->size;
  2412. }
  2413. type_valid = (!has_ethertype) || (!ip_spec_type);
  2414. if (!type_valid && mask_valid) {
  2415. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2416. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2417. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2418. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2419. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2420. (((eth_type == ETH_P_MPLS_UC) ||
  2421. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2422. }
  2423. return type_valid;
  2424. }
  2425. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2426. const struct ib_flow_attr *flow_attr)
  2427. {
  2428. return is_valid_ethertype(mdev, flow_attr, false) &&
  2429. is_valid_ethertype(mdev, flow_attr, true);
  2430. }
  2431. static void put_flow_table(struct mlx5_ib_dev *dev,
  2432. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2433. {
  2434. prio->refcount -= !!ft_added;
  2435. if (!prio->refcount) {
  2436. mlx5_destroy_flow_table(prio->flow_table);
  2437. prio->flow_table = NULL;
  2438. }
  2439. }
  2440. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2441. {
  2442. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  2443. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2444. struct mlx5_ib_flow_handler,
  2445. ibflow);
  2446. struct mlx5_ib_flow_handler *iter, *tmp;
  2447. mutex_lock(&dev->flow_db->lock);
  2448. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2449. mlx5_del_flow_rules(iter->rule);
  2450. put_flow_table(dev, iter->prio, true);
  2451. list_del(&iter->list);
  2452. kfree(iter);
  2453. }
  2454. mlx5_del_flow_rules(handler->rule);
  2455. put_flow_table(dev, handler->prio, true);
  2456. mutex_unlock(&dev->flow_db->lock);
  2457. kfree(handler);
  2458. return 0;
  2459. }
  2460. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2461. {
  2462. priority *= 2;
  2463. if (!dont_trap)
  2464. priority++;
  2465. return priority;
  2466. }
  2467. enum flow_table_type {
  2468. MLX5_IB_FT_RX,
  2469. MLX5_IB_FT_TX
  2470. };
  2471. #define MLX5_FS_MAX_TYPES 6
  2472. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2473. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2474. struct ib_flow_attr *flow_attr,
  2475. enum flow_table_type ft_type)
  2476. {
  2477. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2478. struct mlx5_flow_namespace *ns = NULL;
  2479. struct mlx5_ib_flow_prio *prio;
  2480. struct mlx5_flow_table *ft;
  2481. int max_table_size;
  2482. int num_entries;
  2483. int num_groups;
  2484. int priority;
  2485. int err = 0;
  2486. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2487. log_max_ft_size));
  2488. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2489. if (ft_type == MLX5_IB_FT_TX)
  2490. priority = 0;
  2491. else if (flow_is_multicast_only(flow_attr) &&
  2492. !dont_trap)
  2493. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2494. else
  2495. priority = ib_prio_to_core_prio(flow_attr->priority,
  2496. dont_trap);
  2497. ns = mlx5_get_flow_namespace(dev->mdev,
  2498. ft_type == MLX5_IB_FT_TX ?
  2499. MLX5_FLOW_NAMESPACE_EGRESS :
  2500. MLX5_FLOW_NAMESPACE_BYPASS);
  2501. num_entries = MLX5_FS_MAX_ENTRIES;
  2502. num_groups = MLX5_FS_MAX_TYPES;
  2503. prio = &dev->flow_db->prios[priority];
  2504. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2505. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2506. ns = mlx5_get_flow_namespace(dev->mdev,
  2507. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2508. build_leftovers_ft_param(&priority,
  2509. &num_entries,
  2510. &num_groups);
  2511. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2512. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2513. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2514. allow_sniffer_and_nic_rx_shared_tir))
  2515. return ERR_PTR(-ENOTSUPP);
  2516. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2517. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2518. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2519. prio = &dev->flow_db->sniffer[ft_type];
  2520. priority = 0;
  2521. num_entries = 1;
  2522. num_groups = 1;
  2523. }
  2524. if (!ns)
  2525. return ERR_PTR(-ENOTSUPP);
  2526. if (num_entries > max_table_size)
  2527. return ERR_PTR(-ENOMEM);
  2528. ft = prio->flow_table;
  2529. if (!ft) {
  2530. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2531. num_entries,
  2532. num_groups,
  2533. 0, 0);
  2534. if (!IS_ERR(ft)) {
  2535. prio->refcount = 0;
  2536. prio->flow_table = ft;
  2537. } else {
  2538. err = PTR_ERR(ft);
  2539. }
  2540. }
  2541. return err ? ERR_PTR(err) : prio;
  2542. }
  2543. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2544. struct mlx5_flow_spec *spec,
  2545. u32 underlay_qpn)
  2546. {
  2547. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2548. spec->match_criteria,
  2549. misc_parameters);
  2550. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2551. misc_parameters);
  2552. if (underlay_qpn &&
  2553. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2554. ft_field_support.bth_dst_qp)) {
  2555. MLX5_SET(fte_match_set_misc,
  2556. misc_params_v, bth_dst_qp, underlay_qpn);
  2557. MLX5_SET(fte_match_set_misc,
  2558. misc_params_c, bth_dst_qp, 0xffffff);
  2559. }
  2560. }
  2561. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2562. struct mlx5_ib_flow_prio *ft_prio,
  2563. const struct ib_flow_attr *flow_attr,
  2564. struct mlx5_flow_destination *dst,
  2565. u32 underlay_qpn)
  2566. {
  2567. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2568. struct mlx5_ib_flow_handler *handler;
  2569. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2570. struct mlx5_flow_spec *spec;
  2571. struct mlx5_flow_destination *rule_dst = dst;
  2572. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2573. unsigned int spec_index;
  2574. int err = 0;
  2575. int dest_num = 1;
  2576. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2577. if (!is_valid_attr(dev->mdev, flow_attr))
  2578. return ERR_PTR(-EINVAL);
  2579. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2580. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2581. if (!handler || !spec) {
  2582. err = -ENOMEM;
  2583. goto free;
  2584. }
  2585. INIT_LIST_HEAD(&handler->list);
  2586. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2587. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2588. spec->match_value,
  2589. ib_flow, flow_attr, &flow_act);
  2590. if (err < 0)
  2591. goto free;
  2592. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2593. }
  2594. if (!flow_is_multicast_only(flow_attr))
  2595. set_underlay_qp(dev, spec, underlay_qpn);
  2596. if (dev->rep) {
  2597. void *misc;
  2598. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2599. misc_parameters);
  2600. MLX5_SET(fte_match_set_misc, misc, source_port,
  2601. dev->rep->vport);
  2602. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2603. misc_parameters);
  2604. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2605. }
  2606. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2607. if (is_egress &&
  2608. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2609. err = -EINVAL;
  2610. goto free;
  2611. }
  2612. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2613. rule_dst = NULL;
  2614. dest_num = 0;
  2615. } else {
  2616. if (is_egress)
  2617. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2618. else
  2619. flow_act.action |=
  2620. dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2621. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2622. }
  2623. if (flow_act.has_flow_tag &&
  2624. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2625. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2626. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2627. flow_act.flow_tag, flow_attr->type);
  2628. err = -EINVAL;
  2629. goto free;
  2630. }
  2631. handler->rule = mlx5_add_flow_rules(ft, spec,
  2632. &flow_act,
  2633. rule_dst, dest_num);
  2634. if (IS_ERR(handler->rule)) {
  2635. err = PTR_ERR(handler->rule);
  2636. goto free;
  2637. }
  2638. ft_prio->refcount++;
  2639. handler->prio = ft_prio;
  2640. ft_prio->flow_table = ft;
  2641. free:
  2642. if (err)
  2643. kfree(handler);
  2644. kvfree(spec);
  2645. return err ? ERR_PTR(err) : handler;
  2646. }
  2647. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2648. struct mlx5_ib_flow_prio *ft_prio,
  2649. const struct ib_flow_attr *flow_attr,
  2650. struct mlx5_flow_destination *dst)
  2651. {
  2652. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
  2653. }
  2654. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2655. struct mlx5_ib_flow_prio *ft_prio,
  2656. struct ib_flow_attr *flow_attr,
  2657. struct mlx5_flow_destination *dst)
  2658. {
  2659. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2660. struct mlx5_ib_flow_handler *handler = NULL;
  2661. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2662. if (!IS_ERR(handler)) {
  2663. handler_dst = create_flow_rule(dev, ft_prio,
  2664. flow_attr, dst);
  2665. if (IS_ERR(handler_dst)) {
  2666. mlx5_del_flow_rules(handler->rule);
  2667. ft_prio->refcount--;
  2668. kfree(handler);
  2669. handler = handler_dst;
  2670. } else {
  2671. list_add(&handler_dst->list, &handler->list);
  2672. }
  2673. }
  2674. return handler;
  2675. }
  2676. enum {
  2677. LEFTOVERS_MC,
  2678. LEFTOVERS_UC,
  2679. };
  2680. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2681. struct mlx5_ib_flow_prio *ft_prio,
  2682. struct ib_flow_attr *flow_attr,
  2683. struct mlx5_flow_destination *dst)
  2684. {
  2685. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2686. struct mlx5_ib_flow_handler *handler = NULL;
  2687. static struct {
  2688. struct ib_flow_attr flow_attr;
  2689. struct ib_flow_spec_eth eth_flow;
  2690. } leftovers_specs[] = {
  2691. [LEFTOVERS_MC] = {
  2692. .flow_attr = {
  2693. .num_of_specs = 1,
  2694. .size = sizeof(leftovers_specs[0])
  2695. },
  2696. .eth_flow = {
  2697. .type = IB_FLOW_SPEC_ETH,
  2698. .size = sizeof(struct ib_flow_spec_eth),
  2699. .mask = {.dst_mac = {0x1} },
  2700. .val = {.dst_mac = {0x1} }
  2701. }
  2702. },
  2703. [LEFTOVERS_UC] = {
  2704. .flow_attr = {
  2705. .num_of_specs = 1,
  2706. .size = sizeof(leftovers_specs[0])
  2707. },
  2708. .eth_flow = {
  2709. .type = IB_FLOW_SPEC_ETH,
  2710. .size = sizeof(struct ib_flow_spec_eth),
  2711. .mask = {.dst_mac = {0x1} },
  2712. .val = {.dst_mac = {} }
  2713. }
  2714. }
  2715. };
  2716. handler = create_flow_rule(dev, ft_prio,
  2717. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2718. dst);
  2719. if (!IS_ERR(handler) &&
  2720. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2721. handler_ucast = create_flow_rule(dev, ft_prio,
  2722. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2723. dst);
  2724. if (IS_ERR(handler_ucast)) {
  2725. mlx5_del_flow_rules(handler->rule);
  2726. ft_prio->refcount--;
  2727. kfree(handler);
  2728. handler = handler_ucast;
  2729. } else {
  2730. list_add(&handler_ucast->list, &handler->list);
  2731. }
  2732. }
  2733. return handler;
  2734. }
  2735. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2736. struct mlx5_ib_flow_prio *ft_rx,
  2737. struct mlx5_ib_flow_prio *ft_tx,
  2738. struct mlx5_flow_destination *dst)
  2739. {
  2740. struct mlx5_ib_flow_handler *handler_rx;
  2741. struct mlx5_ib_flow_handler *handler_tx;
  2742. int err;
  2743. static const struct ib_flow_attr flow_attr = {
  2744. .num_of_specs = 0,
  2745. .size = sizeof(flow_attr)
  2746. };
  2747. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2748. if (IS_ERR(handler_rx)) {
  2749. err = PTR_ERR(handler_rx);
  2750. goto err;
  2751. }
  2752. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2753. if (IS_ERR(handler_tx)) {
  2754. err = PTR_ERR(handler_tx);
  2755. goto err_tx;
  2756. }
  2757. list_add(&handler_tx->list, &handler_rx->list);
  2758. return handler_rx;
  2759. err_tx:
  2760. mlx5_del_flow_rules(handler_rx->rule);
  2761. ft_rx->refcount--;
  2762. kfree(handler_rx);
  2763. err:
  2764. return ERR_PTR(err);
  2765. }
  2766. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2767. struct ib_flow_attr *flow_attr,
  2768. int domain)
  2769. {
  2770. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2771. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2772. struct mlx5_ib_flow_handler *handler = NULL;
  2773. struct mlx5_flow_destination *dst = NULL;
  2774. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2775. struct mlx5_ib_flow_prio *ft_prio;
  2776. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2777. int err;
  2778. int underlay_qpn;
  2779. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2780. return ERR_PTR(-ENOMEM);
  2781. if (domain != IB_FLOW_DOMAIN_USER ||
  2782. flow_attr->port > dev->num_ports ||
  2783. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  2784. IB_FLOW_ATTR_FLAGS_EGRESS)))
  2785. return ERR_PTR(-EINVAL);
  2786. if (is_egress &&
  2787. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2788. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT))
  2789. return ERR_PTR(-EINVAL);
  2790. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2791. if (!dst)
  2792. return ERR_PTR(-ENOMEM);
  2793. mutex_lock(&dev->flow_db->lock);
  2794. ft_prio = get_flow_table(dev, flow_attr,
  2795. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  2796. if (IS_ERR(ft_prio)) {
  2797. err = PTR_ERR(ft_prio);
  2798. goto unlock;
  2799. }
  2800. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2801. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2802. if (IS_ERR(ft_prio_tx)) {
  2803. err = PTR_ERR(ft_prio_tx);
  2804. ft_prio_tx = NULL;
  2805. goto destroy_ft;
  2806. }
  2807. }
  2808. if (is_egress) {
  2809. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  2810. } else {
  2811. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2812. if (mqp->flags & MLX5_IB_QP_RSS)
  2813. dst->tir_num = mqp->rss_qp.tirn;
  2814. else
  2815. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2816. }
  2817. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2818. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2819. handler = create_dont_trap_rule(dev, ft_prio,
  2820. flow_attr, dst);
  2821. } else {
  2822. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  2823. mqp->underlay_qpn : 0;
  2824. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  2825. dst, underlay_qpn);
  2826. }
  2827. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2828. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2829. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2830. dst);
  2831. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2832. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2833. } else {
  2834. err = -EINVAL;
  2835. goto destroy_ft;
  2836. }
  2837. if (IS_ERR(handler)) {
  2838. err = PTR_ERR(handler);
  2839. handler = NULL;
  2840. goto destroy_ft;
  2841. }
  2842. mutex_unlock(&dev->flow_db->lock);
  2843. kfree(dst);
  2844. return &handler->ibflow;
  2845. destroy_ft:
  2846. put_flow_table(dev, ft_prio, false);
  2847. if (ft_prio_tx)
  2848. put_flow_table(dev, ft_prio_tx, false);
  2849. unlock:
  2850. mutex_unlock(&dev->flow_db->lock);
  2851. kfree(dst);
  2852. kfree(handler);
  2853. return ERR_PTR(err);
  2854. }
  2855. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  2856. {
  2857. u32 flags = 0;
  2858. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  2859. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  2860. return flags;
  2861. }
  2862. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  2863. static struct ib_flow_action *
  2864. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  2865. const struct ib_flow_action_attrs_esp *attr,
  2866. struct uverbs_attr_bundle *attrs)
  2867. {
  2868. struct mlx5_ib_dev *mdev = to_mdev(device);
  2869. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  2870. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  2871. struct mlx5_ib_flow_action *action;
  2872. u64 action_flags;
  2873. u64 flags;
  2874. int err = 0;
  2875. if (IS_UVERBS_COPY_ERR(uverbs_copy_from(&action_flags, attrs,
  2876. MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS)))
  2877. return ERR_PTR(-EFAULT);
  2878. if (action_flags >= (MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1))
  2879. return ERR_PTR(-EOPNOTSUPP);
  2880. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  2881. /* We current only support a subset of the standard features. Only a
  2882. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  2883. * (with overlap). Full offload mode isn't supported.
  2884. */
  2885. if (!attr->keymat || attr->replay || attr->encap ||
  2886. attr->spi || attr->seq || attr->tfc_pad ||
  2887. attr->hard_limit_pkts ||
  2888. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2889. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  2890. return ERR_PTR(-EOPNOTSUPP);
  2891. if (attr->keymat->protocol !=
  2892. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  2893. return ERR_PTR(-EOPNOTSUPP);
  2894. aes_gcm = &attr->keymat->keymat.aes_gcm;
  2895. if (aes_gcm->icv_len != 16 ||
  2896. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  2897. return ERR_PTR(-EOPNOTSUPP);
  2898. action = kmalloc(sizeof(*action), GFP_KERNEL);
  2899. if (!action)
  2900. return ERR_PTR(-ENOMEM);
  2901. action->esp_aes_gcm.ib_flags = attr->flags;
  2902. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  2903. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  2904. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  2905. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  2906. sizeof(accel_attrs.keymat.aes_gcm.salt));
  2907. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  2908. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  2909. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  2910. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  2911. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  2912. accel_attrs.esn = attr->esn;
  2913. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  2914. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  2915. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  2916. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  2917. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  2918. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  2919. action->esp_aes_gcm.ctx =
  2920. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  2921. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  2922. err = PTR_ERR(action->esp_aes_gcm.ctx);
  2923. goto err_parse;
  2924. }
  2925. action->esp_aes_gcm.ib_flags = attr->flags;
  2926. return &action->ib_action;
  2927. err_parse:
  2928. kfree(action);
  2929. return ERR_PTR(err);
  2930. }
  2931. static int
  2932. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  2933. const struct ib_flow_action_attrs_esp *attr,
  2934. struct uverbs_attr_bundle *attrs)
  2935. {
  2936. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  2937. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  2938. int err = 0;
  2939. if (attr->keymat || attr->replay || attr->encap ||
  2940. attr->spi || attr->seq || attr->tfc_pad ||
  2941. attr->hard_limit_pkts ||
  2942. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2943. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  2944. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  2945. return -EOPNOTSUPP;
  2946. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  2947. * be modified.
  2948. */
  2949. if (!(maction->esp_aes_gcm.ib_flags &
  2950. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  2951. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2952. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  2953. return -EINVAL;
  2954. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  2955. sizeof(accel_attrs));
  2956. accel_attrs.esn = attr->esn;
  2957. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  2958. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  2959. else
  2960. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  2961. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  2962. &accel_attrs);
  2963. if (err)
  2964. return err;
  2965. maction->esp_aes_gcm.ib_flags &=
  2966. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  2967. maction->esp_aes_gcm.ib_flags |=
  2968. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  2969. return 0;
  2970. }
  2971. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  2972. {
  2973. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  2974. switch (action->type) {
  2975. case IB_FLOW_ACTION_ESP:
  2976. /*
  2977. * We only support aes_gcm by now, so we implicitly know this is
  2978. * the underline crypto.
  2979. */
  2980. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  2981. break;
  2982. default:
  2983. WARN_ON(true);
  2984. break;
  2985. }
  2986. kfree(maction);
  2987. return 0;
  2988. }
  2989. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2990. {
  2991. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2992. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  2993. int err;
  2994. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  2995. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  2996. return -EOPNOTSUPP;
  2997. }
  2998. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2999. if (err)
  3000. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  3001. ibqp->qp_num, gid->raw);
  3002. return err;
  3003. }
  3004. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3005. {
  3006. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3007. int err;
  3008. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  3009. if (err)
  3010. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  3011. ibqp->qp_num, gid->raw);
  3012. return err;
  3013. }
  3014. static int init_node_data(struct mlx5_ib_dev *dev)
  3015. {
  3016. int err;
  3017. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  3018. if (err)
  3019. return err;
  3020. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3021. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3022. }
  3023. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  3024. char *buf)
  3025. {
  3026. struct mlx5_ib_dev *dev =
  3027. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3028. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3029. }
  3030. static ssize_t show_reg_pages(struct device *device,
  3031. struct device_attribute *attr, char *buf)
  3032. {
  3033. struct mlx5_ib_dev *dev =
  3034. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3035. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3036. }
  3037. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  3038. char *buf)
  3039. {
  3040. struct mlx5_ib_dev *dev =
  3041. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3042. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3043. }
  3044. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  3045. char *buf)
  3046. {
  3047. struct mlx5_ib_dev *dev =
  3048. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3049. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3050. }
  3051. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  3052. char *buf)
  3053. {
  3054. struct mlx5_ib_dev *dev =
  3055. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3056. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3057. dev->mdev->board_id);
  3058. }
  3059. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  3060. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  3061. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  3062. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  3063. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  3064. static struct device_attribute *mlx5_class_attributes[] = {
  3065. &dev_attr_hw_rev,
  3066. &dev_attr_hca_type,
  3067. &dev_attr_board_id,
  3068. &dev_attr_fw_pages,
  3069. &dev_attr_reg_pages,
  3070. };
  3071. static void pkey_change_handler(struct work_struct *work)
  3072. {
  3073. struct mlx5_ib_port_resources *ports =
  3074. container_of(work, struct mlx5_ib_port_resources,
  3075. pkey_change_work);
  3076. mutex_lock(&ports->devr->mutex);
  3077. mlx5_ib_gsi_pkey_change(ports->gsi);
  3078. mutex_unlock(&ports->devr->mutex);
  3079. }
  3080. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3081. {
  3082. struct mlx5_ib_qp *mqp;
  3083. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3084. struct mlx5_core_cq *mcq;
  3085. struct list_head cq_armed_list;
  3086. unsigned long flags_qp;
  3087. unsigned long flags_cq;
  3088. unsigned long flags;
  3089. INIT_LIST_HEAD(&cq_armed_list);
  3090. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3091. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3092. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3093. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3094. if (mqp->sq.tail != mqp->sq.head) {
  3095. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3096. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3097. if (send_mcq->mcq.comp &&
  3098. mqp->ibqp.send_cq->comp_handler) {
  3099. if (!send_mcq->mcq.reset_notify_added) {
  3100. send_mcq->mcq.reset_notify_added = 1;
  3101. list_add_tail(&send_mcq->mcq.reset_notify,
  3102. &cq_armed_list);
  3103. }
  3104. }
  3105. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3106. }
  3107. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3108. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3109. /* no handling is needed for SRQ */
  3110. if (!mqp->ibqp.srq) {
  3111. if (mqp->rq.tail != mqp->rq.head) {
  3112. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3113. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3114. if (recv_mcq->mcq.comp &&
  3115. mqp->ibqp.recv_cq->comp_handler) {
  3116. if (!recv_mcq->mcq.reset_notify_added) {
  3117. recv_mcq->mcq.reset_notify_added = 1;
  3118. list_add_tail(&recv_mcq->mcq.reset_notify,
  3119. &cq_armed_list);
  3120. }
  3121. }
  3122. spin_unlock_irqrestore(&recv_mcq->lock,
  3123. flags_cq);
  3124. }
  3125. }
  3126. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3127. }
  3128. /*At that point all inflight post send were put to be executed as of we
  3129. * lock/unlock above locks Now need to arm all involved CQs.
  3130. */
  3131. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3132. mcq->comp(mcq);
  3133. }
  3134. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3135. }
  3136. static void delay_drop_handler(struct work_struct *work)
  3137. {
  3138. int err;
  3139. struct mlx5_ib_delay_drop *delay_drop =
  3140. container_of(work, struct mlx5_ib_delay_drop,
  3141. delay_drop_work);
  3142. atomic_inc(&delay_drop->events_cnt);
  3143. mutex_lock(&delay_drop->lock);
  3144. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3145. delay_drop->timeout);
  3146. if (err) {
  3147. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3148. delay_drop->timeout);
  3149. delay_drop->activate = false;
  3150. }
  3151. mutex_unlock(&delay_drop->lock);
  3152. }
  3153. static void mlx5_ib_handle_event(struct work_struct *_work)
  3154. {
  3155. struct mlx5_ib_event_work *work =
  3156. container_of(_work, struct mlx5_ib_event_work, work);
  3157. struct mlx5_ib_dev *ibdev;
  3158. struct ib_event ibev;
  3159. bool fatal = false;
  3160. u8 port = (u8)work->param;
  3161. if (mlx5_core_is_mp_slave(work->dev)) {
  3162. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3163. if (!ibdev)
  3164. goto out;
  3165. } else {
  3166. ibdev = work->context;
  3167. }
  3168. switch (work->event) {
  3169. case MLX5_DEV_EVENT_SYS_ERROR:
  3170. ibev.event = IB_EVENT_DEVICE_FATAL;
  3171. mlx5_ib_handle_internal_error(ibdev);
  3172. fatal = true;
  3173. break;
  3174. case MLX5_DEV_EVENT_PORT_UP:
  3175. case MLX5_DEV_EVENT_PORT_DOWN:
  3176. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3177. /* In RoCE, port up/down events are handled in
  3178. * mlx5_netdev_event().
  3179. */
  3180. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3181. IB_LINK_LAYER_ETHERNET)
  3182. goto out;
  3183. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3184. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3185. break;
  3186. case MLX5_DEV_EVENT_LID_CHANGE:
  3187. ibev.event = IB_EVENT_LID_CHANGE;
  3188. break;
  3189. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3190. ibev.event = IB_EVENT_PKEY_CHANGE;
  3191. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3192. break;
  3193. case MLX5_DEV_EVENT_GUID_CHANGE:
  3194. ibev.event = IB_EVENT_GID_CHANGE;
  3195. break;
  3196. case MLX5_DEV_EVENT_CLIENT_REREG:
  3197. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3198. break;
  3199. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3200. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3201. goto out;
  3202. default:
  3203. goto out;
  3204. }
  3205. ibev.device = &ibdev->ib_dev;
  3206. ibev.element.port_num = port;
  3207. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3208. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3209. goto out;
  3210. }
  3211. if (ibdev->ib_active)
  3212. ib_dispatch_event(&ibev);
  3213. if (fatal)
  3214. ibdev->ib_active = false;
  3215. out:
  3216. kfree(work);
  3217. }
  3218. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3219. enum mlx5_dev_event event, unsigned long param)
  3220. {
  3221. struct mlx5_ib_event_work *work;
  3222. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3223. if (!work)
  3224. return;
  3225. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3226. work->dev = dev;
  3227. work->param = param;
  3228. work->context = context;
  3229. work->event = event;
  3230. queue_work(mlx5_ib_event_wq, &work->work);
  3231. }
  3232. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3233. {
  3234. struct mlx5_hca_vport_context vport_ctx;
  3235. int err;
  3236. int port;
  3237. for (port = 1; port <= dev->num_ports; port++) {
  3238. dev->mdev->port_caps[port - 1].has_smi = false;
  3239. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3240. MLX5_CAP_PORT_TYPE_IB) {
  3241. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3242. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3243. port, 0,
  3244. &vport_ctx);
  3245. if (err) {
  3246. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3247. port, err);
  3248. return err;
  3249. }
  3250. dev->mdev->port_caps[port - 1].has_smi =
  3251. vport_ctx.has_smi;
  3252. } else {
  3253. dev->mdev->port_caps[port - 1].has_smi = true;
  3254. }
  3255. }
  3256. }
  3257. return 0;
  3258. }
  3259. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3260. {
  3261. int port;
  3262. for (port = 1; port <= dev->num_ports; port++)
  3263. mlx5_query_ext_port_caps(dev, port);
  3264. }
  3265. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3266. {
  3267. struct ib_device_attr *dprops = NULL;
  3268. struct ib_port_attr *pprops = NULL;
  3269. int err = -ENOMEM;
  3270. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3271. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3272. if (!pprops)
  3273. goto out;
  3274. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3275. if (!dprops)
  3276. goto out;
  3277. err = set_has_smi_cap(dev);
  3278. if (err)
  3279. goto out;
  3280. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3281. if (err) {
  3282. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3283. goto out;
  3284. }
  3285. memset(pprops, 0, sizeof(*pprops));
  3286. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3287. if (err) {
  3288. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3289. port, err);
  3290. goto out;
  3291. }
  3292. dev->mdev->port_caps[port - 1].pkey_table_len =
  3293. dprops->max_pkeys;
  3294. dev->mdev->port_caps[port - 1].gid_table_len =
  3295. pprops->gid_tbl_len;
  3296. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3297. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3298. out:
  3299. kfree(pprops);
  3300. kfree(dprops);
  3301. return err;
  3302. }
  3303. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3304. {
  3305. int err;
  3306. err = mlx5_mr_cache_cleanup(dev);
  3307. if (err)
  3308. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3309. if (dev->umrc.qp)
  3310. mlx5_ib_destroy_qp(dev->umrc.qp);
  3311. if (dev->umrc.cq)
  3312. ib_free_cq(dev->umrc.cq);
  3313. if (dev->umrc.pd)
  3314. ib_dealloc_pd(dev->umrc.pd);
  3315. }
  3316. enum {
  3317. MAX_UMR_WR = 128,
  3318. };
  3319. static int create_umr_res(struct mlx5_ib_dev *dev)
  3320. {
  3321. struct ib_qp_init_attr *init_attr = NULL;
  3322. struct ib_qp_attr *attr = NULL;
  3323. struct ib_pd *pd;
  3324. struct ib_cq *cq;
  3325. struct ib_qp *qp;
  3326. int ret;
  3327. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3328. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3329. if (!attr || !init_attr) {
  3330. ret = -ENOMEM;
  3331. goto error_0;
  3332. }
  3333. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3334. if (IS_ERR(pd)) {
  3335. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3336. ret = PTR_ERR(pd);
  3337. goto error_0;
  3338. }
  3339. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3340. if (IS_ERR(cq)) {
  3341. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3342. ret = PTR_ERR(cq);
  3343. goto error_2;
  3344. }
  3345. init_attr->send_cq = cq;
  3346. init_attr->recv_cq = cq;
  3347. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3348. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3349. init_attr->cap.max_send_sge = 1;
  3350. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3351. init_attr->port_num = 1;
  3352. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3353. if (IS_ERR(qp)) {
  3354. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3355. ret = PTR_ERR(qp);
  3356. goto error_3;
  3357. }
  3358. qp->device = &dev->ib_dev;
  3359. qp->real_qp = qp;
  3360. qp->uobject = NULL;
  3361. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3362. qp->send_cq = init_attr->send_cq;
  3363. qp->recv_cq = init_attr->recv_cq;
  3364. attr->qp_state = IB_QPS_INIT;
  3365. attr->port_num = 1;
  3366. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3367. IB_QP_PORT, NULL);
  3368. if (ret) {
  3369. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3370. goto error_4;
  3371. }
  3372. memset(attr, 0, sizeof(*attr));
  3373. attr->qp_state = IB_QPS_RTR;
  3374. attr->path_mtu = IB_MTU_256;
  3375. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3376. if (ret) {
  3377. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3378. goto error_4;
  3379. }
  3380. memset(attr, 0, sizeof(*attr));
  3381. attr->qp_state = IB_QPS_RTS;
  3382. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3383. if (ret) {
  3384. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3385. goto error_4;
  3386. }
  3387. dev->umrc.qp = qp;
  3388. dev->umrc.cq = cq;
  3389. dev->umrc.pd = pd;
  3390. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3391. ret = mlx5_mr_cache_init(dev);
  3392. if (ret) {
  3393. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3394. goto error_4;
  3395. }
  3396. kfree(attr);
  3397. kfree(init_attr);
  3398. return 0;
  3399. error_4:
  3400. mlx5_ib_destroy_qp(qp);
  3401. dev->umrc.qp = NULL;
  3402. error_3:
  3403. ib_free_cq(cq);
  3404. dev->umrc.cq = NULL;
  3405. error_2:
  3406. ib_dealloc_pd(pd);
  3407. dev->umrc.pd = NULL;
  3408. error_0:
  3409. kfree(attr);
  3410. kfree(init_attr);
  3411. return ret;
  3412. }
  3413. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3414. {
  3415. switch (umr_fence_cap) {
  3416. case MLX5_CAP_UMR_FENCE_NONE:
  3417. return MLX5_FENCE_MODE_NONE;
  3418. case MLX5_CAP_UMR_FENCE_SMALL:
  3419. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3420. default:
  3421. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3422. }
  3423. }
  3424. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3425. {
  3426. struct ib_srq_init_attr attr;
  3427. struct mlx5_ib_dev *dev;
  3428. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3429. int port;
  3430. int ret = 0;
  3431. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3432. mutex_init(&devr->mutex);
  3433. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3434. if (IS_ERR(devr->p0)) {
  3435. ret = PTR_ERR(devr->p0);
  3436. goto error0;
  3437. }
  3438. devr->p0->device = &dev->ib_dev;
  3439. devr->p0->uobject = NULL;
  3440. atomic_set(&devr->p0->usecnt, 0);
  3441. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3442. if (IS_ERR(devr->c0)) {
  3443. ret = PTR_ERR(devr->c0);
  3444. goto error1;
  3445. }
  3446. devr->c0->device = &dev->ib_dev;
  3447. devr->c0->uobject = NULL;
  3448. devr->c0->comp_handler = NULL;
  3449. devr->c0->event_handler = NULL;
  3450. devr->c0->cq_context = NULL;
  3451. atomic_set(&devr->c0->usecnt, 0);
  3452. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3453. if (IS_ERR(devr->x0)) {
  3454. ret = PTR_ERR(devr->x0);
  3455. goto error2;
  3456. }
  3457. devr->x0->device = &dev->ib_dev;
  3458. devr->x0->inode = NULL;
  3459. atomic_set(&devr->x0->usecnt, 0);
  3460. mutex_init(&devr->x0->tgt_qp_mutex);
  3461. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3462. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3463. if (IS_ERR(devr->x1)) {
  3464. ret = PTR_ERR(devr->x1);
  3465. goto error3;
  3466. }
  3467. devr->x1->device = &dev->ib_dev;
  3468. devr->x1->inode = NULL;
  3469. atomic_set(&devr->x1->usecnt, 0);
  3470. mutex_init(&devr->x1->tgt_qp_mutex);
  3471. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3472. memset(&attr, 0, sizeof(attr));
  3473. attr.attr.max_sge = 1;
  3474. attr.attr.max_wr = 1;
  3475. attr.srq_type = IB_SRQT_XRC;
  3476. attr.ext.cq = devr->c0;
  3477. attr.ext.xrc.xrcd = devr->x0;
  3478. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3479. if (IS_ERR(devr->s0)) {
  3480. ret = PTR_ERR(devr->s0);
  3481. goto error4;
  3482. }
  3483. devr->s0->device = &dev->ib_dev;
  3484. devr->s0->pd = devr->p0;
  3485. devr->s0->uobject = NULL;
  3486. devr->s0->event_handler = NULL;
  3487. devr->s0->srq_context = NULL;
  3488. devr->s0->srq_type = IB_SRQT_XRC;
  3489. devr->s0->ext.xrc.xrcd = devr->x0;
  3490. devr->s0->ext.cq = devr->c0;
  3491. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3492. atomic_inc(&devr->s0->ext.cq->usecnt);
  3493. atomic_inc(&devr->p0->usecnt);
  3494. atomic_set(&devr->s0->usecnt, 0);
  3495. memset(&attr, 0, sizeof(attr));
  3496. attr.attr.max_sge = 1;
  3497. attr.attr.max_wr = 1;
  3498. attr.srq_type = IB_SRQT_BASIC;
  3499. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3500. if (IS_ERR(devr->s1)) {
  3501. ret = PTR_ERR(devr->s1);
  3502. goto error5;
  3503. }
  3504. devr->s1->device = &dev->ib_dev;
  3505. devr->s1->pd = devr->p0;
  3506. devr->s1->uobject = NULL;
  3507. devr->s1->event_handler = NULL;
  3508. devr->s1->srq_context = NULL;
  3509. devr->s1->srq_type = IB_SRQT_BASIC;
  3510. devr->s1->ext.cq = devr->c0;
  3511. atomic_inc(&devr->p0->usecnt);
  3512. atomic_set(&devr->s1->usecnt, 0);
  3513. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3514. INIT_WORK(&devr->ports[port].pkey_change_work,
  3515. pkey_change_handler);
  3516. devr->ports[port].devr = devr;
  3517. }
  3518. return 0;
  3519. error5:
  3520. mlx5_ib_destroy_srq(devr->s0);
  3521. error4:
  3522. mlx5_ib_dealloc_xrcd(devr->x1);
  3523. error3:
  3524. mlx5_ib_dealloc_xrcd(devr->x0);
  3525. error2:
  3526. mlx5_ib_destroy_cq(devr->c0);
  3527. error1:
  3528. mlx5_ib_dealloc_pd(devr->p0);
  3529. error0:
  3530. return ret;
  3531. }
  3532. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3533. {
  3534. struct mlx5_ib_dev *dev =
  3535. container_of(devr, struct mlx5_ib_dev, devr);
  3536. int port;
  3537. mlx5_ib_destroy_srq(devr->s1);
  3538. mlx5_ib_destroy_srq(devr->s0);
  3539. mlx5_ib_dealloc_xrcd(devr->x0);
  3540. mlx5_ib_dealloc_xrcd(devr->x1);
  3541. mlx5_ib_destroy_cq(devr->c0);
  3542. mlx5_ib_dealloc_pd(devr->p0);
  3543. /* Make sure no change P_Key work items are still executing */
  3544. for (port = 0; port < dev->num_ports; ++port)
  3545. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3546. }
  3547. static u32 get_core_cap_flags(struct ib_device *ibdev)
  3548. {
  3549. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3550. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3551. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3552. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3553. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3554. u32 ret = 0;
  3555. if (ll == IB_LINK_LAYER_INFINIBAND)
  3556. return RDMA_CORE_PORT_IBA_IB;
  3557. if (raw_support)
  3558. ret = RDMA_CORE_PORT_RAW_PACKET;
  3559. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3560. return ret;
  3561. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3562. return ret;
  3563. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3564. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3565. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3566. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3567. return ret;
  3568. }
  3569. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3570. struct ib_port_immutable *immutable)
  3571. {
  3572. struct ib_port_attr attr;
  3573. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3574. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3575. int err;
  3576. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3577. err = ib_query_port(ibdev, port_num, &attr);
  3578. if (err)
  3579. return err;
  3580. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3581. immutable->gid_tbl_len = attr.gid_tbl_len;
  3582. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3583. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3584. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3585. return 0;
  3586. }
  3587. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3588. struct ib_port_immutable *immutable)
  3589. {
  3590. struct ib_port_attr attr;
  3591. int err;
  3592. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3593. err = ib_query_port(ibdev, port_num, &attr);
  3594. if (err)
  3595. return err;
  3596. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3597. immutable->gid_tbl_len = attr.gid_tbl_len;
  3598. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3599. return 0;
  3600. }
  3601. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  3602. {
  3603. struct mlx5_ib_dev *dev =
  3604. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  3605. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  3606. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  3607. fw_rev_sub(dev->mdev));
  3608. }
  3609. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  3610. {
  3611. struct mlx5_core_dev *mdev = dev->mdev;
  3612. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  3613. MLX5_FLOW_NAMESPACE_LAG);
  3614. struct mlx5_flow_table *ft;
  3615. int err;
  3616. if (!ns || !mlx5_lag_is_active(mdev))
  3617. return 0;
  3618. err = mlx5_cmd_create_vport_lag(mdev);
  3619. if (err)
  3620. return err;
  3621. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  3622. if (IS_ERR(ft)) {
  3623. err = PTR_ERR(ft);
  3624. goto err_destroy_vport_lag;
  3625. }
  3626. dev->flow_db->lag_demux_ft = ft;
  3627. return 0;
  3628. err_destroy_vport_lag:
  3629. mlx5_cmd_destroy_vport_lag(mdev);
  3630. return err;
  3631. }
  3632. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  3633. {
  3634. struct mlx5_core_dev *mdev = dev->mdev;
  3635. if (dev->flow_db->lag_demux_ft) {
  3636. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  3637. dev->flow_db->lag_demux_ft = NULL;
  3638. mlx5_cmd_destroy_vport_lag(mdev);
  3639. }
  3640. }
  3641. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3642. {
  3643. int err;
  3644. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  3645. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  3646. if (err) {
  3647. dev->roce[port_num].nb.notifier_call = NULL;
  3648. return err;
  3649. }
  3650. return 0;
  3651. }
  3652. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3653. {
  3654. if (dev->roce[port_num].nb.notifier_call) {
  3655. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  3656. dev->roce[port_num].nb.notifier_call = NULL;
  3657. }
  3658. }
  3659. static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
  3660. {
  3661. int err;
  3662. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  3663. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3664. if (err)
  3665. return err;
  3666. }
  3667. err = mlx5_eth_lag_init(dev);
  3668. if (err)
  3669. goto err_disable_roce;
  3670. return 0;
  3671. err_disable_roce:
  3672. if (MLX5_CAP_GEN(dev->mdev, roce))
  3673. mlx5_nic_vport_disable_roce(dev->mdev);
  3674. return err;
  3675. }
  3676. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  3677. {
  3678. mlx5_eth_lag_cleanup(dev);
  3679. if (MLX5_CAP_GEN(dev->mdev, roce))
  3680. mlx5_nic_vport_disable_roce(dev->mdev);
  3681. }
  3682. struct mlx5_ib_counter {
  3683. const char *name;
  3684. size_t offset;
  3685. };
  3686. #define INIT_Q_COUNTER(_name) \
  3687. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  3688. static const struct mlx5_ib_counter basic_q_cnts[] = {
  3689. INIT_Q_COUNTER(rx_write_requests),
  3690. INIT_Q_COUNTER(rx_read_requests),
  3691. INIT_Q_COUNTER(rx_atomic_requests),
  3692. INIT_Q_COUNTER(out_of_buffer),
  3693. };
  3694. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  3695. INIT_Q_COUNTER(out_of_sequence),
  3696. };
  3697. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  3698. INIT_Q_COUNTER(duplicate_request),
  3699. INIT_Q_COUNTER(rnr_nak_retry_err),
  3700. INIT_Q_COUNTER(packet_seq_err),
  3701. INIT_Q_COUNTER(implied_nak_seq_err),
  3702. INIT_Q_COUNTER(local_ack_timeout_err),
  3703. };
  3704. #define INIT_CONG_COUNTER(_name) \
  3705. { .name = #_name, .offset = \
  3706. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  3707. static const struct mlx5_ib_counter cong_cnts[] = {
  3708. INIT_CONG_COUNTER(rp_cnp_ignored),
  3709. INIT_CONG_COUNTER(rp_cnp_handled),
  3710. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  3711. INIT_CONG_COUNTER(np_cnp_sent),
  3712. };
  3713. static const struct mlx5_ib_counter extended_err_cnts[] = {
  3714. INIT_Q_COUNTER(resp_local_length_error),
  3715. INIT_Q_COUNTER(resp_cqe_error),
  3716. INIT_Q_COUNTER(req_cqe_error),
  3717. INIT_Q_COUNTER(req_remote_invalid_request),
  3718. INIT_Q_COUNTER(req_remote_access_errors),
  3719. INIT_Q_COUNTER(resp_remote_access_errors),
  3720. INIT_Q_COUNTER(resp_cqe_flush_error),
  3721. INIT_Q_COUNTER(req_cqe_flush_error),
  3722. };
  3723. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  3724. {
  3725. int i;
  3726. for (i = 0; i < dev->num_ports; i++) {
  3727. if (dev->port[i].cnts.set_id)
  3728. mlx5_core_dealloc_q_counter(dev->mdev,
  3729. dev->port[i].cnts.set_id);
  3730. kfree(dev->port[i].cnts.names);
  3731. kfree(dev->port[i].cnts.offsets);
  3732. }
  3733. }
  3734. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  3735. struct mlx5_ib_counters *cnts)
  3736. {
  3737. u32 num_counters;
  3738. num_counters = ARRAY_SIZE(basic_q_cnts);
  3739. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  3740. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  3741. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  3742. num_counters += ARRAY_SIZE(retrans_q_cnts);
  3743. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  3744. num_counters += ARRAY_SIZE(extended_err_cnts);
  3745. cnts->num_q_counters = num_counters;
  3746. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3747. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  3748. num_counters += ARRAY_SIZE(cong_cnts);
  3749. }
  3750. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  3751. if (!cnts->names)
  3752. return -ENOMEM;
  3753. cnts->offsets = kcalloc(num_counters,
  3754. sizeof(cnts->offsets), GFP_KERNEL);
  3755. if (!cnts->offsets)
  3756. goto err_names;
  3757. return 0;
  3758. err_names:
  3759. kfree(cnts->names);
  3760. cnts->names = NULL;
  3761. return -ENOMEM;
  3762. }
  3763. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  3764. const char **names,
  3765. size_t *offsets)
  3766. {
  3767. int i;
  3768. int j = 0;
  3769. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  3770. names[j] = basic_q_cnts[i].name;
  3771. offsets[j] = basic_q_cnts[i].offset;
  3772. }
  3773. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  3774. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  3775. names[j] = out_of_seq_q_cnts[i].name;
  3776. offsets[j] = out_of_seq_q_cnts[i].offset;
  3777. }
  3778. }
  3779. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  3780. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  3781. names[j] = retrans_q_cnts[i].name;
  3782. offsets[j] = retrans_q_cnts[i].offset;
  3783. }
  3784. }
  3785. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  3786. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  3787. names[j] = extended_err_cnts[i].name;
  3788. offsets[j] = extended_err_cnts[i].offset;
  3789. }
  3790. }
  3791. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3792. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  3793. names[j] = cong_cnts[i].name;
  3794. offsets[j] = cong_cnts[i].offset;
  3795. }
  3796. }
  3797. }
  3798. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  3799. {
  3800. int err = 0;
  3801. int i;
  3802. for (i = 0; i < dev->num_ports; i++) {
  3803. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  3804. if (err)
  3805. goto err_alloc;
  3806. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  3807. dev->port[i].cnts.offsets);
  3808. err = mlx5_core_alloc_q_counter(dev->mdev,
  3809. &dev->port[i].cnts.set_id);
  3810. if (err) {
  3811. mlx5_ib_warn(dev,
  3812. "couldn't allocate queue counter for port %d, err %d\n",
  3813. i + 1, err);
  3814. goto err_alloc;
  3815. }
  3816. dev->port[i].cnts.set_id_valid = true;
  3817. }
  3818. return 0;
  3819. err_alloc:
  3820. mlx5_ib_dealloc_counters(dev);
  3821. return err;
  3822. }
  3823. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  3824. u8 port_num)
  3825. {
  3826. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3827. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3828. /* We support only per port stats */
  3829. if (port_num == 0)
  3830. return NULL;
  3831. return rdma_alloc_hw_stats_struct(port->cnts.names,
  3832. port->cnts.num_q_counters +
  3833. port->cnts.num_cong_counters,
  3834. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  3835. }
  3836. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  3837. struct mlx5_ib_port *port,
  3838. struct rdma_hw_stats *stats)
  3839. {
  3840. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  3841. void *out;
  3842. __be32 val;
  3843. int ret, i;
  3844. out = kvzalloc(outlen, GFP_KERNEL);
  3845. if (!out)
  3846. return -ENOMEM;
  3847. ret = mlx5_core_query_q_counter(mdev,
  3848. port->cnts.set_id, 0,
  3849. out, outlen);
  3850. if (ret)
  3851. goto free;
  3852. for (i = 0; i < port->cnts.num_q_counters; i++) {
  3853. val = *(__be32 *)(out + port->cnts.offsets[i]);
  3854. stats->value[i] = (u64)be32_to_cpu(val);
  3855. }
  3856. free:
  3857. kvfree(out);
  3858. return ret;
  3859. }
  3860. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  3861. struct rdma_hw_stats *stats,
  3862. u8 port_num, int index)
  3863. {
  3864. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3865. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3866. struct mlx5_core_dev *mdev;
  3867. int ret, num_counters;
  3868. u8 mdev_port_num;
  3869. if (!stats)
  3870. return -EINVAL;
  3871. num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  3872. /* q_counters are per IB device, query the master mdev */
  3873. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  3874. if (ret)
  3875. return ret;
  3876. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3877. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  3878. &mdev_port_num);
  3879. if (!mdev) {
  3880. /* If port is not affiliated yet, its in down state
  3881. * which doesn't have any counters yet, so it would be
  3882. * zero. So no need to read from the HCA.
  3883. */
  3884. goto done;
  3885. }
  3886. ret = mlx5_lag_query_cong_counters(dev->mdev,
  3887. stats->value +
  3888. port->cnts.num_q_counters,
  3889. port->cnts.num_cong_counters,
  3890. port->cnts.offsets +
  3891. port->cnts.num_q_counters);
  3892. mlx5_ib_put_native_port_mdev(dev, port_num);
  3893. if (ret)
  3894. return ret;
  3895. }
  3896. done:
  3897. return num_counters;
  3898. }
  3899. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3900. {
  3901. return mlx5_rdma_netdev_free(netdev);
  3902. }
  3903. static struct net_device*
  3904. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  3905. u8 port_num,
  3906. enum rdma_netdev_t type,
  3907. const char *name,
  3908. unsigned char name_assign_type,
  3909. void (*setup)(struct net_device *))
  3910. {
  3911. struct net_device *netdev;
  3912. struct rdma_netdev *rn;
  3913. if (type != RDMA_NETDEV_IPOIB)
  3914. return ERR_PTR(-EOPNOTSUPP);
  3915. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  3916. name, setup);
  3917. if (likely(!IS_ERR_OR_NULL(netdev))) {
  3918. rn = netdev_priv(netdev);
  3919. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3920. }
  3921. return netdev;
  3922. }
  3923. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  3924. {
  3925. if (!dev->delay_drop.dbg)
  3926. return;
  3927. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  3928. kfree(dev->delay_drop.dbg);
  3929. dev->delay_drop.dbg = NULL;
  3930. }
  3931. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  3932. {
  3933. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3934. return;
  3935. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  3936. delay_drop_debugfs_cleanup(dev);
  3937. }
  3938. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  3939. size_t count, loff_t *pos)
  3940. {
  3941. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3942. char lbuf[20];
  3943. int len;
  3944. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  3945. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  3946. }
  3947. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  3948. size_t count, loff_t *pos)
  3949. {
  3950. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3951. u32 timeout;
  3952. u32 var;
  3953. if (kstrtouint_from_user(buf, count, 0, &var))
  3954. return -EFAULT;
  3955. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  3956. 1000);
  3957. if (timeout != var)
  3958. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  3959. timeout);
  3960. delay_drop->timeout = timeout;
  3961. return count;
  3962. }
  3963. static const struct file_operations fops_delay_drop_timeout = {
  3964. .owner = THIS_MODULE,
  3965. .open = simple_open,
  3966. .write = delay_drop_timeout_write,
  3967. .read = delay_drop_timeout_read,
  3968. };
  3969. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  3970. {
  3971. struct mlx5_ib_dbg_delay_drop *dbg;
  3972. if (!mlx5_debugfs_root)
  3973. return 0;
  3974. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  3975. if (!dbg)
  3976. return -ENOMEM;
  3977. dev->delay_drop.dbg = dbg;
  3978. dbg->dir_debugfs =
  3979. debugfs_create_dir("delay_drop",
  3980. dev->mdev->priv.dbg_root);
  3981. if (!dbg->dir_debugfs)
  3982. goto out_debugfs;
  3983. dbg->events_cnt_debugfs =
  3984. debugfs_create_atomic_t("num_timeout_events", 0400,
  3985. dbg->dir_debugfs,
  3986. &dev->delay_drop.events_cnt);
  3987. if (!dbg->events_cnt_debugfs)
  3988. goto out_debugfs;
  3989. dbg->rqs_cnt_debugfs =
  3990. debugfs_create_atomic_t("num_rqs", 0400,
  3991. dbg->dir_debugfs,
  3992. &dev->delay_drop.rqs_cnt);
  3993. if (!dbg->rqs_cnt_debugfs)
  3994. goto out_debugfs;
  3995. dbg->timeout_debugfs =
  3996. debugfs_create_file("timeout", 0600,
  3997. dbg->dir_debugfs,
  3998. &dev->delay_drop,
  3999. &fops_delay_drop_timeout);
  4000. if (!dbg->timeout_debugfs)
  4001. goto out_debugfs;
  4002. return 0;
  4003. out_debugfs:
  4004. delay_drop_debugfs_cleanup(dev);
  4005. return -ENOMEM;
  4006. }
  4007. static void init_delay_drop(struct mlx5_ib_dev *dev)
  4008. {
  4009. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4010. return;
  4011. mutex_init(&dev->delay_drop.lock);
  4012. dev->delay_drop.dev = dev;
  4013. dev->delay_drop.activate = false;
  4014. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  4015. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  4016. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  4017. atomic_set(&dev->delay_drop.events_cnt, 0);
  4018. if (delay_drop_debugfs_init(dev))
  4019. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4020. }
  4021. static const struct cpumask *
  4022. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4023. {
  4024. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4025. return mlx5_get_vector_affinity(dev->mdev, comp_vector);
  4026. }
  4027. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4028. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4029. struct mlx5_ib_multiport_info *mpi)
  4030. {
  4031. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4032. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4033. int comps;
  4034. int err;
  4035. int i;
  4036. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4037. spin_lock(&port->mp.mpi_lock);
  4038. if (!mpi->ibdev) {
  4039. spin_unlock(&port->mp.mpi_lock);
  4040. return;
  4041. }
  4042. mpi->ibdev = NULL;
  4043. spin_unlock(&port->mp.mpi_lock);
  4044. mlx5_remove_netdev_notifier(ibdev, port_num);
  4045. spin_lock(&port->mp.mpi_lock);
  4046. comps = mpi->mdev_refcnt;
  4047. if (comps) {
  4048. mpi->unaffiliate = true;
  4049. init_completion(&mpi->unref_comp);
  4050. spin_unlock(&port->mp.mpi_lock);
  4051. for (i = 0; i < comps; i++)
  4052. wait_for_completion(&mpi->unref_comp);
  4053. spin_lock(&port->mp.mpi_lock);
  4054. mpi->unaffiliate = false;
  4055. }
  4056. port->mp.mpi = NULL;
  4057. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4058. spin_unlock(&port->mp.mpi_lock);
  4059. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4060. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4061. /* Log an error, still needed to cleanup the pointers and add
  4062. * it back to the list.
  4063. */
  4064. if (err)
  4065. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4066. port_num + 1);
  4067. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4068. }
  4069. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4070. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4071. struct mlx5_ib_multiport_info *mpi)
  4072. {
  4073. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4074. int err;
  4075. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4076. if (ibdev->port[port_num].mp.mpi) {
  4077. mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
  4078. port_num + 1);
  4079. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4080. return false;
  4081. }
  4082. ibdev->port[port_num].mp.mpi = mpi;
  4083. mpi->ibdev = ibdev;
  4084. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4085. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4086. if (err)
  4087. goto unbind;
  4088. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4089. if (err)
  4090. goto unbind;
  4091. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4092. if (err) {
  4093. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4094. port_num + 1);
  4095. goto unbind;
  4096. }
  4097. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4098. if (err)
  4099. goto unbind;
  4100. return true;
  4101. unbind:
  4102. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4103. return false;
  4104. }
  4105. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4106. {
  4107. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4108. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4109. port_num + 1);
  4110. struct mlx5_ib_multiport_info *mpi;
  4111. int err;
  4112. int i;
  4113. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4114. return 0;
  4115. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4116. &dev->sys_image_guid);
  4117. if (err)
  4118. return err;
  4119. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4120. if (err)
  4121. return err;
  4122. mutex_lock(&mlx5_ib_multiport_mutex);
  4123. for (i = 0; i < dev->num_ports; i++) {
  4124. bool bound = false;
  4125. /* build a stub multiport info struct for the native port. */
  4126. if (i == port_num) {
  4127. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4128. if (!mpi) {
  4129. mutex_unlock(&mlx5_ib_multiport_mutex);
  4130. mlx5_nic_vport_disable_roce(dev->mdev);
  4131. return -ENOMEM;
  4132. }
  4133. mpi->is_master = true;
  4134. mpi->mdev = dev->mdev;
  4135. mpi->sys_image_guid = dev->sys_image_guid;
  4136. dev->port[i].mp.mpi = mpi;
  4137. mpi->ibdev = dev;
  4138. mpi = NULL;
  4139. continue;
  4140. }
  4141. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4142. list) {
  4143. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4144. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4145. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4146. }
  4147. if (bound) {
  4148. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4149. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4150. list_del(&mpi->list);
  4151. break;
  4152. }
  4153. }
  4154. if (!bound) {
  4155. get_port_caps(dev, i + 1);
  4156. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4157. i + 1);
  4158. }
  4159. }
  4160. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4161. mutex_unlock(&mlx5_ib_multiport_mutex);
  4162. return err;
  4163. }
  4164. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4165. {
  4166. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4167. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4168. port_num + 1);
  4169. int i;
  4170. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4171. return;
  4172. mutex_lock(&mlx5_ib_multiport_mutex);
  4173. for (i = 0; i < dev->num_ports; i++) {
  4174. if (dev->port[i].mp.mpi) {
  4175. /* Destroy the native port stub */
  4176. if (i == port_num) {
  4177. kfree(dev->port[i].mp.mpi);
  4178. dev->port[i].mp.mpi = NULL;
  4179. } else {
  4180. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4181. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4182. }
  4183. }
  4184. }
  4185. mlx5_ib_dbg(dev, "removing from devlist\n");
  4186. list_del(&dev->ib_dev_list);
  4187. mutex_unlock(&mlx5_ib_multiport_mutex);
  4188. mlx5_nic_vport_disable_roce(dev->mdev);
  4189. }
  4190. ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_dm, UVERBS_OBJECT_DM,
  4191. UVERBS_METHOD_DM_ALLOC,
  4192. &UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4193. UVERBS_ATTR_TYPE(u64),
  4194. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)),
  4195. &UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4196. UVERBS_ATTR_TYPE(u16),
  4197. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
  4198. ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_flow_action, UVERBS_OBJECT_FLOW_ACTION,
  4199. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4200. &UVERBS_ATTR_PTR_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4201. UVERBS_ATTR_TYPE(u64),
  4202. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
  4203. #define NUM_TREES 2
  4204. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4205. {
  4206. const struct uverbs_object_tree_def *default_root[NUM_TREES + 1] = {
  4207. uverbs_default_get_objects()};
  4208. size_t num_trees = 1;
  4209. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE &&
  4210. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4211. default_root[num_trees++] = &mlx5_ib_flow_action;
  4212. if (MLX5_CAP_DEV_MEM(dev->mdev, memic) &&
  4213. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4214. default_root[num_trees++] = &mlx5_ib_dm;
  4215. dev->ib_dev.specs_root =
  4216. uverbs_alloc_spec_tree(num_trees, default_root);
  4217. return PTR_ERR_OR_ZERO(dev->ib_dev.specs_root);
  4218. }
  4219. static void depopulate_specs_root(struct mlx5_ib_dev *dev)
  4220. {
  4221. uverbs_free_spec_tree(dev->ib_dev.specs_root);
  4222. }
  4223. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4224. {
  4225. mlx5_ib_cleanup_multiport_master(dev);
  4226. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4227. cleanup_srcu_struct(&dev->mr_srcu);
  4228. #endif
  4229. kfree(dev->port);
  4230. }
  4231. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4232. {
  4233. struct mlx5_core_dev *mdev = dev->mdev;
  4234. const char *name;
  4235. int err;
  4236. int i;
  4237. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4238. GFP_KERNEL);
  4239. if (!dev->port)
  4240. return -ENOMEM;
  4241. for (i = 0; i < dev->num_ports; i++) {
  4242. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4243. rwlock_init(&dev->roce[i].netdev_lock);
  4244. }
  4245. err = mlx5_ib_init_multiport_master(dev);
  4246. if (err)
  4247. goto err_free_port;
  4248. if (!mlx5_core_mp_enabled(mdev)) {
  4249. for (i = 1; i <= dev->num_ports; i++) {
  4250. err = get_port_caps(dev, i);
  4251. if (err)
  4252. break;
  4253. }
  4254. } else {
  4255. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4256. }
  4257. if (err)
  4258. goto err_mp;
  4259. if (mlx5_use_mad_ifc(dev))
  4260. get_ext_port_caps(dev);
  4261. if (!mlx5_lag_is_active(mdev))
  4262. name = "mlx5_%d";
  4263. else
  4264. name = "mlx5_bond_%d";
  4265. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  4266. dev->ib_dev.owner = THIS_MODULE;
  4267. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4268. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4269. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4270. dev->ib_dev.num_comp_vectors =
  4271. dev->mdev->priv.eq_table.num_comp_vectors;
  4272. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4273. mutex_init(&dev->cap_mask_mutex);
  4274. INIT_LIST_HEAD(&dev->qp_list);
  4275. spin_lock_init(&dev->reset_flow_resource_lock);
  4276. spin_lock_init(&dev->memic.memic_lock);
  4277. dev->memic.dev = mdev;
  4278. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4279. err = init_srcu_struct(&dev->mr_srcu);
  4280. if (err)
  4281. goto err_free_port;
  4282. #endif
  4283. return 0;
  4284. err_mp:
  4285. mlx5_ib_cleanup_multiport_master(dev);
  4286. err_free_port:
  4287. kfree(dev->port);
  4288. return -ENOMEM;
  4289. }
  4290. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4291. {
  4292. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4293. if (!dev->flow_db)
  4294. return -ENOMEM;
  4295. mutex_init(&dev->flow_db->lock);
  4296. return 0;
  4297. }
  4298. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4299. {
  4300. struct mlx5_ib_dev *nic_dev;
  4301. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4302. if (!nic_dev)
  4303. return -EINVAL;
  4304. dev->flow_db = nic_dev->flow_db;
  4305. return 0;
  4306. }
  4307. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4308. {
  4309. kfree(dev->flow_db);
  4310. }
  4311. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4312. {
  4313. struct mlx5_core_dev *mdev = dev->mdev;
  4314. int err;
  4315. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4316. dev->ib_dev.uverbs_cmd_mask =
  4317. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4318. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4319. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4320. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4321. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4322. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4323. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4324. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4325. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4326. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4327. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4328. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4329. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4330. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4331. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4332. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4333. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4334. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4335. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4336. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4337. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4338. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4339. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4340. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4341. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4342. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4343. dev->ib_dev.uverbs_ex_cmd_mask =
  4344. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4345. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4346. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4347. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4348. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4349. dev->ib_dev.query_device = mlx5_ib_query_device;
  4350. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4351. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4352. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4353. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4354. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4355. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4356. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4357. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4358. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4359. dev->ib_dev.mmap = mlx5_ib_mmap;
  4360. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4361. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4362. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4363. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4364. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4365. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4366. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4367. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4368. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4369. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4370. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4371. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4372. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4373. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4374. dev->ib_dev.post_send = mlx5_ib_post_send;
  4375. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4376. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4377. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4378. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4379. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4380. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4381. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4382. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4383. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4384. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4385. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4386. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4387. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4388. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4389. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4390. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4391. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4392. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4393. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4394. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  4395. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  4396. if (mlx5_core_is_pf(mdev)) {
  4397. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4398. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4399. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4400. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4401. }
  4402. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4403. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4404. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4405. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4406. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4407. dev->ib_dev.uverbs_cmd_mask |=
  4408. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4409. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4410. }
  4411. if (MLX5_CAP_GEN(mdev, xrc)) {
  4412. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4413. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4414. dev->ib_dev.uverbs_cmd_mask |=
  4415. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4416. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4417. }
  4418. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4419. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4420. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4421. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4422. }
  4423. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4424. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4425. dev->ib_dev.uverbs_ex_cmd_mask |=
  4426. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4427. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4428. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4429. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4430. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4431. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4432. err = init_node_data(dev);
  4433. if (err)
  4434. return err;
  4435. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4436. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4437. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4438. mutex_init(&dev->lb_mutex);
  4439. return 0;
  4440. }
  4441. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4442. {
  4443. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4444. dev->ib_dev.query_port = mlx5_ib_query_port;
  4445. return 0;
  4446. }
  4447. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4448. {
  4449. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4450. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4451. return 0;
  4452. }
  4453. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
  4454. u8 port_num)
  4455. {
  4456. int i;
  4457. for (i = 0; i < dev->num_ports; i++) {
  4458. dev->roce[i].dev = dev;
  4459. dev->roce[i].native_port_num = i + 1;
  4460. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4461. }
  4462. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4463. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4464. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4465. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4466. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4467. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4468. dev->ib_dev.uverbs_ex_cmd_mask |=
  4469. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4470. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4471. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4472. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4473. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4474. return mlx5_add_netdev_notifier(dev, port_num);
  4475. }
  4476. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4477. {
  4478. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4479. mlx5_remove_netdev_notifier(dev, port_num);
  4480. }
  4481. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4482. {
  4483. struct mlx5_core_dev *mdev = dev->mdev;
  4484. enum rdma_link_layer ll;
  4485. int port_type_cap;
  4486. int err = 0;
  4487. u8 port_num;
  4488. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4489. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4490. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4491. if (ll == IB_LINK_LAYER_ETHERNET)
  4492. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4493. return err;
  4494. }
  4495. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4496. {
  4497. mlx5_ib_stage_common_roce_cleanup(dev);
  4498. }
  4499. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  4500. {
  4501. struct mlx5_core_dev *mdev = dev->mdev;
  4502. enum rdma_link_layer ll;
  4503. int port_type_cap;
  4504. u8 port_num;
  4505. int err;
  4506. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4507. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4508. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4509. if (ll == IB_LINK_LAYER_ETHERNET) {
  4510. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4511. if (err)
  4512. return err;
  4513. err = mlx5_enable_eth(dev, port_num);
  4514. if (err)
  4515. goto cleanup;
  4516. }
  4517. return 0;
  4518. cleanup:
  4519. mlx5_ib_stage_common_roce_cleanup(dev);
  4520. return err;
  4521. }
  4522. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  4523. {
  4524. struct mlx5_core_dev *mdev = dev->mdev;
  4525. enum rdma_link_layer ll;
  4526. int port_type_cap;
  4527. u8 port_num;
  4528. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4529. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4530. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4531. if (ll == IB_LINK_LAYER_ETHERNET) {
  4532. mlx5_disable_eth(dev);
  4533. mlx5_ib_stage_common_roce_cleanup(dev);
  4534. }
  4535. }
  4536. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  4537. {
  4538. return create_dev_resources(&dev->devr);
  4539. }
  4540. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  4541. {
  4542. destroy_dev_resources(&dev->devr);
  4543. }
  4544. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  4545. {
  4546. mlx5_ib_internal_fill_odp_caps(dev);
  4547. return mlx5_ib_odp_init_one(dev);
  4548. }
  4549. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  4550. {
  4551. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  4552. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  4553. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  4554. return mlx5_ib_alloc_counters(dev);
  4555. }
  4556. return 0;
  4557. }
  4558. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  4559. {
  4560. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  4561. mlx5_ib_dealloc_counters(dev);
  4562. }
  4563. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  4564. {
  4565. return mlx5_ib_init_cong_debugfs(dev,
  4566. mlx5_core_native_port_num(dev->mdev) - 1);
  4567. }
  4568. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4569. {
  4570. mlx5_ib_cleanup_cong_debugfs(dev,
  4571. mlx5_core_native_port_num(dev->mdev) - 1);
  4572. }
  4573. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  4574. {
  4575. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  4576. return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
  4577. }
  4578. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  4579. {
  4580. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  4581. }
  4582. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  4583. {
  4584. int err;
  4585. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  4586. if (err)
  4587. return err;
  4588. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  4589. if (err)
  4590. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4591. return err;
  4592. }
  4593. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  4594. {
  4595. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4596. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  4597. }
  4598. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  4599. {
  4600. return populate_specs_root(dev);
  4601. }
  4602. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  4603. {
  4604. return ib_register_device(&dev->ib_dev, NULL);
  4605. }
  4606. static void mlx5_ib_stage_depopulate_specs(struct mlx5_ib_dev *dev)
  4607. {
  4608. depopulate_specs_root(dev);
  4609. }
  4610. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  4611. {
  4612. destroy_umrc_res(dev);
  4613. }
  4614. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  4615. {
  4616. ib_unregister_device(&dev->ib_dev);
  4617. }
  4618. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  4619. {
  4620. return create_umr_res(dev);
  4621. }
  4622. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  4623. {
  4624. init_delay_drop(dev);
  4625. return 0;
  4626. }
  4627. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  4628. {
  4629. cancel_delay_drop(dev);
  4630. }
  4631. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  4632. {
  4633. int err;
  4634. int i;
  4635. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  4636. err = device_create_file(&dev->ib_dev.dev,
  4637. mlx5_class_attributes[i]);
  4638. if (err)
  4639. return err;
  4640. }
  4641. return 0;
  4642. }
  4643. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  4644. {
  4645. mlx5_ib_register_vport_reps(dev);
  4646. return 0;
  4647. }
  4648. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  4649. {
  4650. mlx5_ib_unregister_vport_reps(dev);
  4651. }
  4652. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  4653. const struct mlx5_ib_profile *profile,
  4654. int stage)
  4655. {
  4656. /* Number of stages to cleanup */
  4657. while (stage) {
  4658. stage--;
  4659. if (profile->stage[stage].cleanup)
  4660. profile->stage[stage].cleanup(dev);
  4661. }
  4662. ib_dealloc_device((struct ib_device *)dev);
  4663. }
  4664. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
  4665. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  4666. const struct mlx5_ib_profile *profile)
  4667. {
  4668. int err;
  4669. int i;
  4670. printk_once(KERN_INFO "%s", mlx5_version);
  4671. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  4672. if (profile->stage[i].init) {
  4673. err = profile->stage[i].init(dev);
  4674. if (err)
  4675. goto err_out;
  4676. }
  4677. }
  4678. dev->profile = profile;
  4679. dev->ib_active = true;
  4680. return dev;
  4681. err_out:
  4682. __mlx5_ib_remove(dev, profile, i);
  4683. return NULL;
  4684. }
  4685. static const struct mlx5_ib_profile pf_profile = {
  4686. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4687. mlx5_ib_stage_init_init,
  4688. mlx5_ib_stage_init_cleanup),
  4689. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4690. mlx5_ib_stage_flow_db_init,
  4691. mlx5_ib_stage_flow_db_cleanup),
  4692. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4693. mlx5_ib_stage_caps_init,
  4694. NULL),
  4695. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4696. mlx5_ib_stage_non_default_cb,
  4697. NULL),
  4698. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4699. mlx5_ib_stage_roce_init,
  4700. mlx5_ib_stage_roce_cleanup),
  4701. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4702. mlx5_ib_stage_dev_res_init,
  4703. mlx5_ib_stage_dev_res_cleanup),
  4704. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  4705. mlx5_ib_stage_odp_init,
  4706. NULL),
  4707. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4708. mlx5_ib_stage_counters_init,
  4709. mlx5_ib_stage_counters_cleanup),
  4710. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  4711. mlx5_ib_stage_cong_debugfs_init,
  4712. mlx5_ib_stage_cong_debugfs_cleanup),
  4713. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4714. mlx5_ib_stage_uar_init,
  4715. mlx5_ib_stage_uar_cleanup),
  4716. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4717. mlx5_ib_stage_bfrag_init,
  4718. mlx5_ib_stage_bfrag_cleanup),
  4719. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4720. NULL,
  4721. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4722. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  4723. mlx5_ib_stage_populate_specs,
  4724. mlx5_ib_stage_depopulate_specs),
  4725. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4726. mlx5_ib_stage_ib_reg_init,
  4727. mlx5_ib_stage_ib_reg_cleanup),
  4728. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4729. mlx5_ib_stage_post_ib_reg_umr_init,
  4730. NULL),
  4731. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  4732. mlx5_ib_stage_delay_drop_init,
  4733. mlx5_ib_stage_delay_drop_cleanup),
  4734. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4735. mlx5_ib_stage_class_attr_init,
  4736. NULL),
  4737. };
  4738. static const struct mlx5_ib_profile nic_rep_profile = {
  4739. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4740. mlx5_ib_stage_init_init,
  4741. mlx5_ib_stage_init_cleanup),
  4742. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4743. mlx5_ib_stage_flow_db_init,
  4744. mlx5_ib_stage_flow_db_cleanup),
  4745. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4746. mlx5_ib_stage_caps_init,
  4747. NULL),
  4748. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4749. mlx5_ib_stage_rep_non_default_cb,
  4750. NULL),
  4751. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4752. mlx5_ib_stage_rep_roce_init,
  4753. mlx5_ib_stage_rep_roce_cleanup),
  4754. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4755. mlx5_ib_stage_dev_res_init,
  4756. mlx5_ib_stage_dev_res_cleanup),
  4757. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4758. mlx5_ib_stage_counters_init,
  4759. mlx5_ib_stage_counters_cleanup),
  4760. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4761. mlx5_ib_stage_uar_init,
  4762. mlx5_ib_stage_uar_cleanup),
  4763. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4764. mlx5_ib_stage_bfrag_init,
  4765. mlx5_ib_stage_bfrag_cleanup),
  4766. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4767. NULL,
  4768. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4769. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  4770. mlx5_ib_stage_populate_specs,
  4771. mlx5_ib_stage_depopulate_specs),
  4772. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4773. mlx5_ib_stage_ib_reg_init,
  4774. mlx5_ib_stage_ib_reg_cleanup),
  4775. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4776. mlx5_ib_stage_post_ib_reg_umr_init,
  4777. NULL),
  4778. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4779. mlx5_ib_stage_class_attr_init,
  4780. NULL),
  4781. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  4782. mlx5_ib_stage_rep_reg_init,
  4783. mlx5_ib_stage_rep_reg_cleanup),
  4784. };
  4785. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
  4786. {
  4787. struct mlx5_ib_multiport_info *mpi;
  4788. struct mlx5_ib_dev *dev;
  4789. bool bound = false;
  4790. int err;
  4791. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4792. if (!mpi)
  4793. return NULL;
  4794. mpi->mdev = mdev;
  4795. err = mlx5_query_nic_vport_system_image_guid(mdev,
  4796. &mpi->sys_image_guid);
  4797. if (err) {
  4798. kfree(mpi);
  4799. return NULL;
  4800. }
  4801. mutex_lock(&mlx5_ib_multiport_mutex);
  4802. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  4803. if (dev->sys_image_guid == mpi->sys_image_guid)
  4804. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4805. if (bound) {
  4806. rdma_roce_rescan_device(&dev->ib_dev);
  4807. break;
  4808. }
  4809. }
  4810. if (!bound) {
  4811. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4812. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  4813. } else {
  4814. mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
  4815. }
  4816. mutex_unlock(&mlx5_ib_multiport_mutex);
  4817. return mpi;
  4818. }
  4819. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  4820. {
  4821. enum rdma_link_layer ll;
  4822. struct mlx5_ib_dev *dev;
  4823. int port_type_cap;
  4824. printk_once(KERN_INFO "%s", mlx5_version);
  4825. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4826. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4827. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
  4828. u8 port_num = mlx5_core_native_port_num(mdev) - 1;
  4829. return mlx5_ib_add_slave_port(mdev, port_num);
  4830. }
  4831. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  4832. if (!dev)
  4833. return NULL;
  4834. dev->mdev = mdev;
  4835. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  4836. MLX5_CAP_GEN(mdev, num_vhca_ports));
  4837. if (MLX5_VPORT_MANAGER(mdev) &&
  4838. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  4839. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  4840. return __mlx5_ib_add(dev, &nic_rep_profile);
  4841. }
  4842. return __mlx5_ib_add(dev, &pf_profile);
  4843. }
  4844. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  4845. {
  4846. struct mlx5_ib_multiport_info *mpi;
  4847. struct mlx5_ib_dev *dev;
  4848. if (mlx5_core_is_mp_slave(mdev)) {
  4849. mpi = context;
  4850. mutex_lock(&mlx5_ib_multiport_mutex);
  4851. if (mpi->ibdev)
  4852. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  4853. list_del(&mpi->list);
  4854. mutex_unlock(&mlx5_ib_multiport_mutex);
  4855. return;
  4856. }
  4857. dev = context;
  4858. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  4859. }
  4860. static struct mlx5_interface mlx5_ib_interface = {
  4861. .add = mlx5_ib_add,
  4862. .remove = mlx5_ib_remove,
  4863. .event = mlx5_ib_event,
  4864. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4865. .pfault = mlx5_ib_pfault,
  4866. #endif
  4867. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  4868. };
  4869. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  4870. {
  4871. mutex_lock(&xlt_emergency_page_mutex);
  4872. return xlt_emergency_page;
  4873. }
  4874. void mlx5_ib_put_xlt_emergency_page(void)
  4875. {
  4876. mutex_unlock(&xlt_emergency_page_mutex);
  4877. }
  4878. static int __init mlx5_ib_init(void)
  4879. {
  4880. int err;
  4881. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  4882. if (!xlt_emergency_page)
  4883. return -ENOMEM;
  4884. mutex_init(&xlt_emergency_page_mutex);
  4885. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  4886. if (!mlx5_ib_event_wq) {
  4887. free_page(xlt_emergency_page);
  4888. return -ENOMEM;
  4889. }
  4890. mlx5_ib_odp_init();
  4891. err = mlx5_register_interface(&mlx5_ib_interface);
  4892. return err;
  4893. }
  4894. static void __exit mlx5_ib_cleanup(void)
  4895. {
  4896. mlx5_unregister_interface(&mlx5_ib_interface);
  4897. destroy_workqueue(mlx5_ib_event_wq);
  4898. mutex_destroy(&xlt_emergency_page_mutex);
  4899. free_page(xlt_emergency_page);
  4900. }
  4901. module_init(mlx5_ib_init);
  4902. module_exit(mlx5_ib_cleanup);