main.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/delay.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/ib_addr.h>
  46. #include <rdma/ib_cache.h>
  47. #include <linux/mlx5/port.h>
  48. #include <linux/mlx5/vport.h>
  49. #include <linux/list.h>
  50. #include <rdma/ib_smi.h>
  51. #include <rdma/ib_umem.h>
  52. #include <linux/in.h>
  53. #include <linux/etherdevice.h>
  54. #include <linux/mlx5/fs.h>
  55. #include "mlx5_ib.h"
  56. #define DRIVER_NAME "mlx5_ib"
  57. #define DRIVER_VERSION "2.2-1"
  58. #define DRIVER_RELDATE "Feb 2014"
  59. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  60. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  61. MODULE_LICENSE("Dual BSD/GPL");
  62. MODULE_VERSION(DRIVER_VERSION);
  63. static int deprecated_prof_sel = 2;
  64. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  65. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  66. static char mlx5_version[] =
  67. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  68. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  69. enum {
  70. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  71. };
  72. static enum rdma_link_layer
  73. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  74. {
  75. switch (port_type_cap) {
  76. case MLX5_CAP_PORT_TYPE_IB:
  77. return IB_LINK_LAYER_INFINIBAND;
  78. case MLX5_CAP_PORT_TYPE_ETH:
  79. return IB_LINK_LAYER_ETHERNET;
  80. default:
  81. return IB_LINK_LAYER_UNSPECIFIED;
  82. }
  83. }
  84. static enum rdma_link_layer
  85. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  86. {
  87. struct mlx5_ib_dev *dev = to_mdev(device);
  88. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  89. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  90. }
  91. static int mlx5_netdev_event(struct notifier_block *this,
  92. unsigned long event, void *ptr)
  93. {
  94. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  95. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  96. roce.nb);
  97. switch (event) {
  98. case NETDEV_REGISTER:
  99. case NETDEV_UNREGISTER:
  100. write_lock(&ibdev->roce.netdev_lock);
  101. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  102. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  103. NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. break;
  106. case NETDEV_UP:
  107. case NETDEV_DOWN: {
  108. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  109. struct net_device *upper = NULL;
  110. if (lag_ndev) {
  111. upper = netdev_master_upper_dev_get(lag_ndev);
  112. dev_put(lag_ndev);
  113. }
  114. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  115. && ibdev->ib_active) {
  116. struct ib_event ibev = { };
  117. ibev.device = &ibdev->ib_dev;
  118. ibev.event = (event == NETDEV_UP) ?
  119. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  120. ibev.element.port_num = 1;
  121. ib_dispatch_event(&ibev);
  122. }
  123. break;
  124. }
  125. default:
  126. break;
  127. }
  128. return NOTIFY_DONE;
  129. }
  130. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  131. u8 port_num)
  132. {
  133. struct mlx5_ib_dev *ibdev = to_mdev(device);
  134. struct net_device *ndev;
  135. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  136. if (ndev)
  137. return ndev;
  138. /* Ensure ndev does not disappear before we invoke dev_hold()
  139. */
  140. read_lock(&ibdev->roce.netdev_lock);
  141. ndev = ibdev->roce.netdev;
  142. if (ndev)
  143. dev_hold(ndev);
  144. read_unlock(&ibdev->roce.netdev_lock);
  145. return ndev;
  146. }
  147. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  148. struct ib_port_attr *props)
  149. {
  150. struct mlx5_ib_dev *dev = to_mdev(device);
  151. struct net_device *ndev, *upper;
  152. enum ib_mtu ndev_ib_mtu;
  153. u16 qkey_viol_cntr;
  154. memset(props, 0, sizeof(*props));
  155. props->port_cap_flags |= IB_PORT_CM_SUP;
  156. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  157. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  158. roce_address_table_size);
  159. props->max_mtu = IB_MTU_4096;
  160. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  161. props->pkey_tbl_len = 1;
  162. props->state = IB_PORT_DOWN;
  163. props->phys_state = 3;
  164. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  165. props->qkey_viol_cntr = qkey_viol_cntr;
  166. ndev = mlx5_ib_get_netdev(device, port_num);
  167. if (!ndev)
  168. return 0;
  169. if (mlx5_lag_is_active(dev->mdev)) {
  170. rcu_read_lock();
  171. upper = netdev_master_upper_dev_get_rcu(ndev);
  172. if (upper) {
  173. dev_put(ndev);
  174. ndev = upper;
  175. dev_hold(ndev);
  176. }
  177. rcu_read_unlock();
  178. }
  179. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  180. props->state = IB_PORT_ACTIVE;
  181. props->phys_state = 5;
  182. }
  183. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  184. dev_put(ndev);
  185. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  186. props->active_width = IB_WIDTH_4X; /* TODO */
  187. props->active_speed = IB_SPEED_QDR; /* TODO */
  188. return 0;
  189. }
  190. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  191. const struct ib_gid_attr *attr,
  192. void *mlx5_addr)
  193. {
  194. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  195. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  196. source_l3_address);
  197. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  198. source_mac_47_32);
  199. if (!gid)
  200. return;
  201. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  202. if (is_vlan_dev(attr->ndev)) {
  203. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  204. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  205. }
  206. switch (attr->gid_type) {
  207. case IB_GID_TYPE_IB:
  208. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  209. break;
  210. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  211. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  212. break;
  213. default:
  214. WARN_ON(true);
  215. }
  216. if (attr->gid_type != IB_GID_TYPE_IB) {
  217. if (ipv6_addr_v4mapped((void *)gid))
  218. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  219. MLX5_ROCE_L3_TYPE_IPV4);
  220. else
  221. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  222. MLX5_ROCE_L3_TYPE_IPV6);
  223. }
  224. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  225. !ipv6_addr_v4mapped((void *)gid))
  226. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  227. else
  228. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  229. }
  230. static int set_roce_addr(struct ib_device *device, u8 port_num,
  231. unsigned int index,
  232. const union ib_gid *gid,
  233. const struct ib_gid_attr *attr)
  234. {
  235. struct mlx5_ib_dev *dev = to_mdev(device);
  236. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  237. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  238. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  239. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  240. if (ll != IB_LINK_LAYER_ETHERNET)
  241. return -EINVAL;
  242. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  243. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  244. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  245. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  246. }
  247. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  248. unsigned int index, const union ib_gid *gid,
  249. const struct ib_gid_attr *attr,
  250. __always_unused void **context)
  251. {
  252. return set_roce_addr(device, port_num, index, gid, attr);
  253. }
  254. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  255. unsigned int index, __always_unused void **context)
  256. {
  257. return set_roce_addr(device, port_num, index, NULL, NULL);
  258. }
  259. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  260. int index)
  261. {
  262. struct ib_gid_attr attr;
  263. union ib_gid gid;
  264. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  265. return 0;
  266. if (!attr.ndev)
  267. return 0;
  268. dev_put(attr.ndev);
  269. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  270. return 0;
  271. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  272. }
  273. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  274. {
  275. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  276. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  277. return 0;
  278. }
  279. enum {
  280. MLX5_VPORT_ACCESS_METHOD_MAD,
  281. MLX5_VPORT_ACCESS_METHOD_HCA,
  282. MLX5_VPORT_ACCESS_METHOD_NIC,
  283. };
  284. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  285. {
  286. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  287. return MLX5_VPORT_ACCESS_METHOD_MAD;
  288. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  289. IB_LINK_LAYER_ETHERNET)
  290. return MLX5_VPORT_ACCESS_METHOD_NIC;
  291. return MLX5_VPORT_ACCESS_METHOD_HCA;
  292. }
  293. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  294. struct ib_device_attr *props)
  295. {
  296. u8 tmp;
  297. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  298. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  299. u8 atomic_req_8B_endianness_mode =
  300. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  301. /* Check if HW supports 8 bytes standard atomic operations and capable
  302. * of host endianness respond
  303. */
  304. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  305. if (((atomic_operations & tmp) == tmp) &&
  306. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  307. (atomic_req_8B_endianness_mode)) {
  308. props->atomic_cap = IB_ATOMIC_HCA;
  309. } else {
  310. props->atomic_cap = IB_ATOMIC_NONE;
  311. }
  312. }
  313. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  314. __be64 *sys_image_guid)
  315. {
  316. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  317. struct mlx5_core_dev *mdev = dev->mdev;
  318. u64 tmp;
  319. int err;
  320. switch (mlx5_get_vport_access_method(ibdev)) {
  321. case MLX5_VPORT_ACCESS_METHOD_MAD:
  322. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  323. sys_image_guid);
  324. case MLX5_VPORT_ACCESS_METHOD_HCA:
  325. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  326. break;
  327. case MLX5_VPORT_ACCESS_METHOD_NIC:
  328. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  329. break;
  330. default:
  331. return -EINVAL;
  332. }
  333. if (!err)
  334. *sys_image_guid = cpu_to_be64(tmp);
  335. return err;
  336. }
  337. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  338. u16 *max_pkeys)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  341. struct mlx5_core_dev *mdev = dev->mdev;
  342. switch (mlx5_get_vport_access_method(ibdev)) {
  343. case MLX5_VPORT_ACCESS_METHOD_MAD:
  344. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  345. case MLX5_VPORT_ACCESS_METHOD_HCA:
  346. case MLX5_VPORT_ACCESS_METHOD_NIC:
  347. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  348. pkey_table_size));
  349. return 0;
  350. default:
  351. return -EINVAL;
  352. }
  353. }
  354. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  355. u32 *vendor_id)
  356. {
  357. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  358. switch (mlx5_get_vport_access_method(ibdev)) {
  359. case MLX5_VPORT_ACCESS_METHOD_MAD:
  360. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  361. case MLX5_VPORT_ACCESS_METHOD_HCA:
  362. case MLX5_VPORT_ACCESS_METHOD_NIC:
  363. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  364. default:
  365. return -EINVAL;
  366. }
  367. }
  368. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  369. __be64 *node_guid)
  370. {
  371. u64 tmp;
  372. int err;
  373. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  374. case MLX5_VPORT_ACCESS_METHOD_MAD:
  375. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  376. case MLX5_VPORT_ACCESS_METHOD_HCA:
  377. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  378. break;
  379. case MLX5_VPORT_ACCESS_METHOD_NIC:
  380. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. if (!err)
  386. *node_guid = cpu_to_be64(tmp);
  387. return err;
  388. }
  389. struct mlx5_reg_node_desc {
  390. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  391. };
  392. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  393. {
  394. struct mlx5_reg_node_desc in;
  395. if (mlx5_use_mad_ifc(dev))
  396. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  397. memset(&in, 0, sizeof(in));
  398. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  399. sizeof(struct mlx5_reg_node_desc),
  400. MLX5_REG_NODE_DESC, 0, 0);
  401. }
  402. static int mlx5_ib_query_device(struct ib_device *ibdev,
  403. struct ib_device_attr *props,
  404. struct ib_udata *uhw)
  405. {
  406. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  407. struct mlx5_core_dev *mdev = dev->mdev;
  408. int err = -ENOMEM;
  409. int max_sq_desc;
  410. int max_rq_sg;
  411. int max_sq_sg;
  412. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  413. struct mlx5_ib_query_device_resp resp = {};
  414. size_t resp_len;
  415. u64 max_tso;
  416. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  417. if (uhw->outlen && uhw->outlen < resp_len)
  418. return -EINVAL;
  419. else
  420. resp.response_length = resp_len;
  421. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  422. return -EINVAL;
  423. memset(props, 0, sizeof(*props));
  424. err = mlx5_query_system_image_guid(ibdev,
  425. &props->sys_image_guid);
  426. if (err)
  427. return err;
  428. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  429. if (err)
  430. return err;
  431. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  432. if (err)
  433. return err;
  434. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  435. (fw_rev_min(dev->mdev) << 16) |
  436. fw_rev_sub(dev->mdev);
  437. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  438. IB_DEVICE_PORT_ACTIVE_EVENT |
  439. IB_DEVICE_SYS_IMAGE_GUID |
  440. IB_DEVICE_RC_RNR_NAK_GEN;
  441. if (MLX5_CAP_GEN(mdev, pkv))
  442. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  443. if (MLX5_CAP_GEN(mdev, qkv))
  444. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  445. if (MLX5_CAP_GEN(mdev, apm))
  446. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  447. if (MLX5_CAP_GEN(mdev, xrc))
  448. props->device_cap_flags |= IB_DEVICE_XRC;
  449. if (MLX5_CAP_GEN(mdev, imaicl)) {
  450. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  451. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  452. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  453. /* We support 'Gappy' memory registration too */
  454. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  455. }
  456. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  457. if (MLX5_CAP_GEN(mdev, sho)) {
  458. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  459. /* At this stage no support for signature handover */
  460. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  461. IB_PROT_T10DIF_TYPE_2 |
  462. IB_PROT_T10DIF_TYPE_3;
  463. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  464. IB_GUARD_T10DIF_CSUM;
  465. }
  466. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  467. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  468. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  469. if (MLX5_CAP_ETH(mdev, csum_cap))
  470. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  471. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  472. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  473. if (max_tso) {
  474. resp.tso_caps.max_tso = 1 << max_tso;
  475. resp.tso_caps.supported_qpts |=
  476. 1 << IB_QPT_RAW_PACKET;
  477. resp.response_length += sizeof(resp.tso_caps);
  478. }
  479. }
  480. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  481. resp.rss_caps.rx_hash_function =
  482. MLX5_RX_HASH_FUNC_TOEPLITZ;
  483. resp.rss_caps.rx_hash_fields_mask =
  484. MLX5_RX_HASH_SRC_IPV4 |
  485. MLX5_RX_HASH_DST_IPV4 |
  486. MLX5_RX_HASH_SRC_IPV6 |
  487. MLX5_RX_HASH_DST_IPV6 |
  488. MLX5_RX_HASH_SRC_PORT_TCP |
  489. MLX5_RX_HASH_DST_PORT_TCP |
  490. MLX5_RX_HASH_SRC_PORT_UDP |
  491. MLX5_RX_HASH_DST_PORT_UDP;
  492. resp.response_length += sizeof(resp.rss_caps);
  493. }
  494. } else {
  495. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  496. resp.response_length += sizeof(resp.tso_caps);
  497. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  498. resp.response_length += sizeof(resp.rss_caps);
  499. }
  500. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  501. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  502. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  503. }
  504. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  505. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  506. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  507. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  508. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  509. props->vendor_part_id = mdev->pdev->device;
  510. props->hw_ver = mdev->pdev->revision;
  511. props->max_mr_size = ~0ull;
  512. props->page_size_cap = ~(min_page_size - 1);
  513. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  514. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  515. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  516. sizeof(struct mlx5_wqe_data_seg);
  517. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  518. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  519. sizeof(struct mlx5_wqe_raddr_seg)) /
  520. sizeof(struct mlx5_wqe_data_seg);
  521. props->max_sge = min(max_rq_sg, max_sq_sg);
  522. props->max_sge_rd = MLX5_MAX_SGE_RD;
  523. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  524. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  525. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  526. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  527. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  528. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  529. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  530. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  531. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  532. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  533. props->max_srq_sge = max_rq_sg - 1;
  534. props->max_fast_reg_page_list_len =
  535. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  536. get_atomic_caps(dev, props);
  537. props->masked_atomic_cap = IB_ATOMIC_NONE;
  538. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  539. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  540. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  541. props->max_mcast_grp;
  542. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  543. props->max_ah = INT_MAX;
  544. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  545. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  546. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  547. if (MLX5_CAP_GEN(mdev, pg))
  548. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  549. props->odp_caps = dev->odp_caps;
  550. #endif
  551. if (MLX5_CAP_GEN(mdev, cd))
  552. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  553. if (!mlx5_core_is_pf(mdev))
  554. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  555. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  556. IB_LINK_LAYER_ETHERNET) {
  557. props->rss_caps.max_rwq_indirection_tables =
  558. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  559. props->rss_caps.max_rwq_indirection_table_size =
  560. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  561. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  562. props->max_wq_type_rq =
  563. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  564. }
  565. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  566. resp.cqe_comp_caps.max_num =
  567. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  568. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  569. resp.cqe_comp_caps.supported_format =
  570. MLX5_IB_CQE_RES_FORMAT_HASH |
  571. MLX5_IB_CQE_RES_FORMAT_CSUM;
  572. resp.response_length += sizeof(resp.cqe_comp_caps);
  573. }
  574. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  575. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  576. MLX5_CAP_GEN(mdev, qos)) {
  577. resp.packet_pacing_caps.qp_rate_limit_max =
  578. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  579. resp.packet_pacing_caps.qp_rate_limit_min =
  580. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  581. resp.packet_pacing_caps.supported_qpts |=
  582. 1 << IB_QPT_RAW_PACKET;
  583. }
  584. resp.response_length += sizeof(resp.packet_pacing_caps);
  585. }
  586. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  587. uhw->outlen)) {
  588. resp.mlx5_ib_support_multi_pkt_send_wqes =
  589. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  590. resp.response_length +=
  591. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  592. }
  593. if (field_avail(typeof(resp), reserved, uhw->outlen))
  594. resp.response_length += sizeof(resp.reserved);
  595. if (uhw->outlen) {
  596. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  597. if (err)
  598. return err;
  599. }
  600. return 0;
  601. }
  602. enum mlx5_ib_width {
  603. MLX5_IB_WIDTH_1X = 1 << 0,
  604. MLX5_IB_WIDTH_2X = 1 << 1,
  605. MLX5_IB_WIDTH_4X = 1 << 2,
  606. MLX5_IB_WIDTH_8X = 1 << 3,
  607. MLX5_IB_WIDTH_12X = 1 << 4
  608. };
  609. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  610. u8 *ib_width)
  611. {
  612. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  613. int err = 0;
  614. if (active_width & MLX5_IB_WIDTH_1X) {
  615. *ib_width = IB_WIDTH_1X;
  616. } else if (active_width & MLX5_IB_WIDTH_2X) {
  617. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  618. (int)active_width);
  619. err = -EINVAL;
  620. } else if (active_width & MLX5_IB_WIDTH_4X) {
  621. *ib_width = IB_WIDTH_4X;
  622. } else if (active_width & MLX5_IB_WIDTH_8X) {
  623. *ib_width = IB_WIDTH_8X;
  624. } else if (active_width & MLX5_IB_WIDTH_12X) {
  625. *ib_width = IB_WIDTH_12X;
  626. } else {
  627. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  628. (int)active_width);
  629. err = -EINVAL;
  630. }
  631. return err;
  632. }
  633. static int mlx5_mtu_to_ib_mtu(int mtu)
  634. {
  635. switch (mtu) {
  636. case 256: return 1;
  637. case 512: return 2;
  638. case 1024: return 3;
  639. case 2048: return 4;
  640. case 4096: return 5;
  641. default:
  642. pr_warn("invalid mtu\n");
  643. return -1;
  644. }
  645. }
  646. enum ib_max_vl_num {
  647. __IB_MAX_VL_0 = 1,
  648. __IB_MAX_VL_0_1 = 2,
  649. __IB_MAX_VL_0_3 = 3,
  650. __IB_MAX_VL_0_7 = 4,
  651. __IB_MAX_VL_0_14 = 5,
  652. };
  653. enum mlx5_vl_hw_cap {
  654. MLX5_VL_HW_0 = 1,
  655. MLX5_VL_HW_0_1 = 2,
  656. MLX5_VL_HW_0_2 = 3,
  657. MLX5_VL_HW_0_3 = 4,
  658. MLX5_VL_HW_0_4 = 5,
  659. MLX5_VL_HW_0_5 = 6,
  660. MLX5_VL_HW_0_6 = 7,
  661. MLX5_VL_HW_0_7 = 8,
  662. MLX5_VL_HW_0_14 = 15
  663. };
  664. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  665. u8 *max_vl_num)
  666. {
  667. switch (vl_hw_cap) {
  668. case MLX5_VL_HW_0:
  669. *max_vl_num = __IB_MAX_VL_0;
  670. break;
  671. case MLX5_VL_HW_0_1:
  672. *max_vl_num = __IB_MAX_VL_0_1;
  673. break;
  674. case MLX5_VL_HW_0_3:
  675. *max_vl_num = __IB_MAX_VL_0_3;
  676. break;
  677. case MLX5_VL_HW_0_7:
  678. *max_vl_num = __IB_MAX_VL_0_7;
  679. break;
  680. case MLX5_VL_HW_0_14:
  681. *max_vl_num = __IB_MAX_VL_0_14;
  682. break;
  683. default:
  684. return -EINVAL;
  685. }
  686. return 0;
  687. }
  688. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  689. struct ib_port_attr *props)
  690. {
  691. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  692. struct mlx5_core_dev *mdev = dev->mdev;
  693. struct mlx5_hca_vport_context *rep;
  694. u16 max_mtu;
  695. u16 oper_mtu;
  696. int err;
  697. u8 ib_link_width_oper;
  698. u8 vl_hw_cap;
  699. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  700. if (!rep) {
  701. err = -ENOMEM;
  702. goto out;
  703. }
  704. memset(props, 0, sizeof(*props));
  705. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  706. if (err)
  707. goto out;
  708. props->lid = rep->lid;
  709. props->lmc = rep->lmc;
  710. props->sm_lid = rep->sm_lid;
  711. props->sm_sl = rep->sm_sl;
  712. props->state = rep->vport_state;
  713. props->phys_state = rep->port_physical_state;
  714. props->port_cap_flags = rep->cap_mask1;
  715. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  716. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  717. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  718. props->bad_pkey_cntr = rep->pkey_violation_counter;
  719. props->qkey_viol_cntr = rep->qkey_violation_counter;
  720. props->subnet_timeout = rep->subnet_timeout;
  721. props->init_type_reply = rep->init_type_reply;
  722. props->grh_required = rep->grh_required;
  723. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  724. if (err)
  725. goto out;
  726. err = translate_active_width(ibdev, ib_link_width_oper,
  727. &props->active_width);
  728. if (err)
  729. goto out;
  730. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  731. if (err)
  732. goto out;
  733. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  734. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  735. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  736. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  737. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  738. if (err)
  739. goto out;
  740. err = translate_max_vl_num(ibdev, vl_hw_cap,
  741. &props->max_vl_num);
  742. out:
  743. kfree(rep);
  744. return err;
  745. }
  746. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  747. struct ib_port_attr *props)
  748. {
  749. switch (mlx5_get_vport_access_method(ibdev)) {
  750. case MLX5_VPORT_ACCESS_METHOD_MAD:
  751. return mlx5_query_mad_ifc_port(ibdev, port, props);
  752. case MLX5_VPORT_ACCESS_METHOD_HCA:
  753. return mlx5_query_hca_port(ibdev, port, props);
  754. case MLX5_VPORT_ACCESS_METHOD_NIC:
  755. return mlx5_query_port_roce(ibdev, port, props);
  756. default:
  757. return -EINVAL;
  758. }
  759. }
  760. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  761. union ib_gid *gid)
  762. {
  763. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  764. struct mlx5_core_dev *mdev = dev->mdev;
  765. switch (mlx5_get_vport_access_method(ibdev)) {
  766. case MLX5_VPORT_ACCESS_METHOD_MAD:
  767. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  768. case MLX5_VPORT_ACCESS_METHOD_HCA:
  769. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  770. default:
  771. return -EINVAL;
  772. }
  773. }
  774. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  775. u16 *pkey)
  776. {
  777. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  778. struct mlx5_core_dev *mdev = dev->mdev;
  779. switch (mlx5_get_vport_access_method(ibdev)) {
  780. case MLX5_VPORT_ACCESS_METHOD_MAD:
  781. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  782. case MLX5_VPORT_ACCESS_METHOD_HCA:
  783. case MLX5_VPORT_ACCESS_METHOD_NIC:
  784. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  785. pkey);
  786. default:
  787. return -EINVAL;
  788. }
  789. }
  790. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  791. struct ib_device_modify *props)
  792. {
  793. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  794. struct mlx5_reg_node_desc in;
  795. struct mlx5_reg_node_desc out;
  796. int err;
  797. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  798. return -EOPNOTSUPP;
  799. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  800. return 0;
  801. /*
  802. * If possible, pass node desc to FW, so it can generate
  803. * a 144 trap. If cmd fails, just ignore.
  804. */
  805. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  806. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  807. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  808. if (err)
  809. return err;
  810. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  811. return err;
  812. }
  813. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  814. struct ib_port_modify *props)
  815. {
  816. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  817. struct ib_port_attr attr;
  818. u32 tmp;
  819. int err;
  820. mutex_lock(&dev->cap_mask_mutex);
  821. err = mlx5_ib_query_port(ibdev, port, &attr);
  822. if (err)
  823. goto out;
  824. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  825. ~props->clr_port_cap_mask;
  826. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  827. out:
  828. mutex_unlock(&dev->cap_mask_mutex);
  829. return err;
  830. }
  831. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  832. struct ib_udata *udata)
  833. {
  834. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  835. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  836. struct mlx5_ib_alloc_ucontext_resp resp = {};
  837. struct mlx5_ib_ucontext *context;
  838. struct mlx5_uuar_info *uuari;
  839. struct mlx5_uar *uars;
  840. int gross_uuars;
  841. int num_uars;
  842. int ver;
  843. int uuarn;
  844. int err;
  845. int i;
  846. size_t reqlen;
  847. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  848. max_cqe_version);
  849. if (!dev->ib_active)
  850. return ERR_PTR(-EAGAIN);
  851. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  852. return ERR_PTR(-EINVAL);
  853. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  854. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  855. ver = 0;
  856. else if (reqlen >= min_req_v2)
  857. ver = 2;
  858. else
  859. return ERR_PTR(-EINVAL);
  860. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  861. if (err)
  862. return ERR_PTR(err);
  863. if (req.flags)
  864. return ERR_PTR(-EINVAL);
  865. if (req.total_num_uuars > MLX5_MAX_UUARS)
  866. return ERR_PTR(-ENOMEM);
  867. if (req.total_num_uuars == 0)
  868. return ERR_PTR(-EINVAL);
  869. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  870. return ERR_PTR(-EOPNOTSUPP);
  871. if (reqlen > sizeof(req) &&
  872. !ib_is_udata_cleared(udata, sizeof(req),
  873. reqlen - sizeof(req)))
  874. return ERR_PTR(-EOPNOTSUPP);
  875. req.total_num_uuars = ALIGN(req.total_num_uuars,
  876. MLX5_NON_FP_BF_REGS_PER_PAGE);
  877. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  878. return ERR_PTR(-EINVAL);
  879. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  880. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  881. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  882. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  883. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  884. resp.cache_line_size = cache_line_size();
  885. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  886. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  887. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  888. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  889. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  890. resp.cqe_version = min_t(__u8,
  891. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  892. req.max_cqe_version);
  893. resp.response_length = min(offsetof(typeof(resp), response_length) +
  894. sizeof(resp.response_length), udata->outlen);
  895. context = kzalloc(sizeof(*context), GFP_KERNEL);
  896. if (!context)
  897. return ERR_PTR(-ENOMEM);
  898. uuari = &context->uuari;
  899. mutex_init(&uuari->lock);
  900. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  901. if (!uars) {
  902. err = -ENOMEM;
  903. goto out_ctx;
  904. }
  905. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  906. sizeof(*uuari->bitmap),
  907. GFP_KERNEL);
  908. if (!uuari->bitmap) {
  909. err = -ENOMEM;
  910. goto out_uar_ctx;
  911. }
  912. /*
  913. * clear all fast path uuars
  914. */
  915. for (i = 0; i < gross_uuars; i++) {
  916. uuarn = i & 3;
  917. if (uuarn == 2 || uuarn == 3)
  918. set_bit(i, uuari->bitmap);
  919. }
  920. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  921. if (!uuari->count) {
  922. err = -ENOMEM;
  923. goto out_bitmap;
  924. }
  925. for (i = 0; i < num_uars; i++) {
  926. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  927. if (err)
  928. goto out_count;
  929. }
  930. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  931. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  932. #endif
  933. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  934. if (!context->upd_xlt_page) {
  935. err = -ENOMEM;
  936. goto out_uars;
  937. }
  938. mutex_init(&context->upd_xlt_page_mutex);
  939. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  940. err = mlx5_core_alloc_transport_domain(dev->mdev,
  941. &context->tdn);
  942. if (err)
  943. goto out_page;
  944. }
  945. INIT_LIST_HEAD(&context->vma_private_list);
  946. INIT_LIST_HEAD(&context->db_page_list);
  947. mutex_init(&context->db_page_mutex);
  948. resp.tot_uuars = req.total_num_uuars;
  949. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  950. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  951. resp.response_length += sizeof(resp.cqe_version);
  952. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  953. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  954. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  955. resp.response_length += sizeof(resp.cmds_supp_uhw);
  956. }
  957. /*
  958. * We don't want to expose information from the PCI bar that is located
  959. * after 4096 bytes, so if the arch only supports larger pages, let's
  960. * pretend we don't support reading the HCA's core clock. This is also
  961. * forced by mmap function.
  962. */
  963. if (PAGE_SIZE <= 4096 &&
  964. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  965. resp.comp_mask |=
  966. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  967. resp.hca_core_clock_offset =
  968. offsetof(struct mlx5_init_seg, internal_timer_h) %
  969. PAGE_SIZE;
  970. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  971. sizeof(resp.reserved2);
  972. }
  973. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  974. if (err)
  975. goto out_td;
  976. uuari->ver = ver;
  977. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  978. uuari->uars = uars;
  979. uuari->num_uars = num_uars;
  980. context->cqe_version = resp.cqe_version;
  981. return &context->ibucontext;
  982. out_td:
  983. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  984. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  985. out_page:
  986. free_page(context->upd_xlt_page);
  987. out_uars:
  988. for (i--; i >= 0; i--)
  989. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  990. out_count:
  991. kfree(uuari->count);
  992. out_bitmap:
  993. kfree(uuari->bitmap);
  994. out_uar_ctx:
  995. kfree(uars);
  996. out_ctx:
  997. kfree(context);
  998. return ERR_PTR(err);
  999. }
  1000. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1001. {
  1002. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1003. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1004. struct mlx5_uuar_info *uuari = &context->uuari;
  1005. int i;
  1006. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1007. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1008. free_page(context->upd_xlt_page);
  1009. for (i = 0; i < uuari->num_uars; i++) {
  1010. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  1011. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  1012. }
  1013. kfree(uuari->count);
  1014. kfree(uuari->bitmap);
  1015. kfree(uuari->uars);
  1016. kfree(context);
  1017. return 0;
  1018. }
  1019. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  1020. {
  1021. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  1022. }
  1023. static int get_command(unsigned long offset)
  1024. {
  1025. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1026. }
  1027. static int get_arg(unsigned long offset)
  1028. {
  1029. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1030. }
  1031. static int get_index(unsigned long offset)
  1032. {
  1033. return get_arg(offset);
  1034. }
  1035. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1036. {
  1037. /* vma_open is called when a new VMA is created on top of our VMA. This
  1038. * is done through either mremap flow or split_vma (usually due to
  1039. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1040. * as this VMA is strongly hardware related. Therefore we set the
  1041. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1042. * calling us again and trying to do incorrect actions. We assume that
  1043. * the original VMA size is exactly a single page, and therefore all
  1044. * "splitting" operation will not happen to it.
  1045. */
  1046. area->vm_ops = NULL;
  1047. }
  1048. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1049. {
  1050. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1051. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1052. * file itself is closed, therefore no sync is needed with the regular
  1053. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1054. * However need a sync with accessing the vma as part of
  1055. * mlx5_ib_disassociate_ucontext.
  1056. * The close operation is usually called under mm->mmap_sem except when
  1057. * process is exiting.
  1058. * The exiting case is handled explicitly as part of
  1059. * mlx5_ib_disassociate_ucontext.
  1060. */
  1061. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1062. /* setting the vma context pointer to null in the mlx5_ib driver's
  1063. * private data, to protect a race condition in
  1064. * mlx5_ib_disassociate_ucontext().
  1065. */
  1066. mlx5_ib_vma_priv_data->vma = NULL;
  1067. list_del(&mlx5_ib_vma_priv_data->list);
  1068. kfree(mlx5_ib_vma_priv_data);
  1069. }
  1070. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1071. .open = mlx5_ib_vma_open,
  1072. .close = mlx5_ib_vma_close
  1073. };
  1074. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1075. struct mlx5_ib_ucontext *ctx)
  1076. {
  1077. struct mlx5_ib_vma_private_data *vma_prv;
  1078. struct list_head *vma_head = &ctx->vma_private_list;
  1079. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1080. if (!vma_prv)
  1081. return -ENOMEM;
  1082. vma_prv->vma = vma;
  1083. vma->vm_private_data = vma_prv;
  1084. vma->vm_ops = &mlx5_ib_vm_ops;
  1085. list_add(&vma_prv->list, vma_head);
  1086. return 0;
  1087. }
  1088. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1089. {
  1090. int ret;
  1091. struct vm_area_struct *vma;
  1092. struct mlx5_ib_vma_private_data *vma_private, *n;
  1093. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1094. struct task_struct *owning_process = NULL;
  1095. struct mm_struct *owning_mm = NULL;
  1096. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1097. if (!owning_process)
  1098. return;
  1099. owning_mm = get_task_mm(owning_process);
  1100. if (!owning_mm) {
  1101. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1102. while (1) {
  1103. put_task_struct(owning_process);
  1104. usleep_range(1000, 2000);
  1105. owning_process = get_pid_task(ibcontext->tgid,
  1106. PIDTYPE_PID);
  1107. if (!owning_process ||
  1108. owning_process->state == TASK_DEAD) {
  1109. pr_info("disassociate ucontext done, task was terminated\n");
  1110. /* in case task was dead need to release the
  1111. * task struct.
  1112. */
  1113. if (owning_process)
  1114. put_task_struct(owning_process);
  1115. return;
  1116. }
  1117. }
  1118. }
  1119. /* need to protect from a race on closing the vma as part of
  1120. * mlx5_ib_vma_close.
  1121. */
  1122. down_read(&owning_mm->mmap_sem);
  1123. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1124. list) {
  1125. vma = vma_private->vma;
  1126. ret = zap_vma_ptes(vma, vma->vm_start,
  1127. PAGE_SIZE);
  1128. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1129. /* context going to be destroyed, should
  1130. * not access ops any more.
  1131. */
  1132. vma->vm_ops = NULL;
  1133. list_del(&vma_private->list);
  1134. kfree(vma_private);
  1135. }
  1136. up_read(&owning_mm->mmap_sem);
  1137. mmput(owning_mm);
  1138. put_task_struct(owning_process);
  1139. }
  1140. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1141. {
  1142. switch (cmd) {
  1143. case MLX5_IB_MMAP_WC_PAGE:
  1144. return "WC";
  1145. case MLX5_IB_MMAP_REGULAR_PAGE:
  1146. return "best effort WC";
  1147. case MLX5_IB_MMAP_NC_PAGE:
  1148. return "NC";
  1149. default:
  1150. return NULL;
  1151. }
  1152. }
  1153. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1154. struct vm_area_struct *vma,
  1155. struct mlx5_ib_ucontext *context)
  1156. {
  1157. struct mlx5_uuar_info *uuari = &context->uuari;
  1158. int err;
  1159. unsigned long idx;
  1160. phys_addr_t pfn, pa;
  1161. pgprot_t prot;
  1162. switch (cmd) {
  1163. case MLX5_IB_MMAP_WC_PAGE:
  1164. /* Some architectures don't support WC memory */
  1165. #if defined(CONFIG_X86)
  1166. if (!pat_enabled())
  1167. return -EPERM;
  1168. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1169. return -EPERM;
  1170. #endif
  1171. /* fall through */
  1172. case MLX5_IB_MMAP_REGULAR_PAGE:
  1173. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1174. prot = pgprot_writecombine(vma->vm_page_prot);
  1175. break;
  1176. case MLX5_IB_MMAP_NC_PAGE:
  1177. prot = pgprot_noncached(vma->vm_page_prot);
  1178. break;
  1179. default:
  1180. return -EINVAL;
  1181. }
  1182. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1183. return -EINVAL;
  1184. idx = get_index(vma->vm_pgoff);
  1185. if (idx >= uuari->num_uars)
  1186. return -EINVAL;
  1187. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  1188. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1189. vma->vm_page_prot = prot;
  1190. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1191. PAGE_SIZE, vma->vm_page_prot);
  1192. if (err) {
  1193. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1194. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1195. return -EAGAIN;
  1196. }
  1197. pa = pfn << PAGE_SHIFT;
  1198. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1199. vma->vm_start, &pa);
  1200. return mlx5_ib_set_vma_data(vma, context);
  1201. }
  1202. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1203. {
  1204. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1205. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1206. unsigned long command;
  1207. phys_addr_t pfn;
  1208. command = get_command(vma->vm_pgoff);
  1209. switch (command) {
  1210. case MLX5_IB_MMAP_WC_PAGE:
  1211. case MLX5_IB_MMAP_NC_PAGE:
  1212. case MLX5_IB_MMAP_REGULAR_PAGE:
  1213. return uar_mmap(dev, command, vma, context);
  1214. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1215. return -ENOSYS;
  1216. case MLX5_IB_MMAP_CORE_CLOCK:
  1217. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1218. return -EINVAL;
  1219. if (vma->vm_flags & VM_WRITE)
  1220. return -EPERM;
  1221. /* Don't expose to user-space information it shouldn't have */
  1222. if (PAGE_SIZE > 4096)
  1223. return -EOPNOTSUPP;
  1224. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1225. pfn = (dev->mdev->iseg_base +
  1226. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1227. PAGE_SHIFT;
  1228. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1229. PAGE_SIZE, vma->vm_page_prot))
  1230. return -EAGAIN;
  1231. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1232. vma->vm_start,
  1233. (unsigned long long)pfn << PAGE_SHIFT);
  1234. break;
  1235. default:
  1236. return -EINVAL;
  1237. }
  1238. return 0;
  1239. }
  1240. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1241. struct ib_ucontext *context,
  1242. struct ib_udata *udata)
  1243. {
  1244. struct mlx5_ib_alloc_pd_resp resp;
  1245. struct mlx5_ib_pd *pd;
  1246. int err;
  1247. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1248. if (!pd)
  1249. return ERR_PTR(-ENOMEM);
  1250. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1251. if (err) {
  1252. kfree(pd);
  1253. return ERR_PTR(err);
  1254. }
  1255. if (context) {
  1256. resp.pdn = pd->pdn;
  1257. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1258. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1259. kfree(pd);
  1260. return ERR_PTR(-EFAULT);
  1261. }
  1262. }
  1263. return &pd->ibpd;
  1264. }
  1265. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1266. {
  1267. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1268. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1269. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1270. kfree(mpd);
  1271. return 0;
  1272. }
  1273. enum {
  1274. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1275. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1276. MATCH_CRITERIA_ENABLE_INNER_BIT
  1277. };
  1278. #define HEADER_IS_ZERO(match_criteria, headers) \
  1279. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1280. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1281. static u8 get_match_criteria_enable(u32 *match_criteria)
  1282. {
  1283. u8 match_criteria_enable;
  1284. match_criteria_enable =
  1285. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1286. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1287. match_criteria_enable |=
  1288. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1289. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1290. match_criteria_enable |=
  1291. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1292. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1293. return match_criteria_enable;
  1294. }
  1295. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1296. {
  1297. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1298. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1299. }
  1300. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1301. bool inner)
  1302. {
  1303. if (inner) {
  1304. MLX5_SET(fte_match_set_misc,
  1305. misc_c, inner_ipv6_flow_label, mask);
  1306. MLX5_SET(fte_match_set_misc,
  1307. misc_v, inner_ipv6_flow_label, val);
  1308. } else {
  1309. MLX5_SET(fte_match_set_misc,
  1310. misc_c, outer_ipv6_flow_label, mask);
  1311. MLX5_SET(fte_match_set_misc,
  1312. misc_v, outer_ipv6_flow_label, val);
  1313. }
  1314. }
  1315. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1316. {
  1317. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1318. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1319. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1320. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1321. }
  1322. #define LAST_ETH_FIELD vlan_tag
  1323. #define LAST_IB_FIELD sl
  1324. #define LAST_IPV4_FIELD tos
  1325. #define LAST_IPV6_FIELD traffic_class
  1326. #define LAST_TCP_UDP_FIELD src_port
  1327. #define LAST_TUNNEL_FIELD tunnel_id
  1328. /* Field is the last supported field */
  1329. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1330. memchr_inv((void *)&filter.field +\
  1331. sizeof(filter.field), 0,\
  1332. sizeof(filter) -\
  1333. offsetof(typeof(filter), field) -\
  1334. sizeof(filter.field))
  1335. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1336. const union ib_flow_spec *ib_spec)
  1337. {
  1338. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1339. misc_parameters);
  1340. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1341. misc_parameters);
  1342. void *headers_c;
  1343. void *headers_v;
  1344. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1345. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1346. inner_headers);
  1347. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1348. inner_headers);
  1349. } else {
  1350. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1351. outer_headers);
  1352. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1353. outer_headers);
  1354. }
  1355. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1356. case IB_FLOW_SPEC_ETH:
  1357. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1358. return -ENOTSUPP;
  1359. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1360. dmac_47_16),
  1361. ib_spec->eth.mask.dst_mac);
  1362. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1363. dmac_47_16),
  1364. ib_spec->eth.val.dst_mac);
  1365. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1366. smac_47_16),
  1367. ib_spec->eth.mask.src_mac);
  1368. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1369. smac_47_16),
  1370. ib_spec->eth.val.src_mac);
  1371. if (ib_spec->eth.mask.vlan_tag) {
  1372. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1373. vlan_tag, 1);
  1374. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1375. vlan_tag, 1);
  1376. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1377. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1378. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1379. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1380. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1381. first_cfi,
  1382. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1383. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1384. first_cfi,
  1385. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1386. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1387. first_prio,
  1388. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1389. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1390. first_prio,
  1391. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1392. }
  1393. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1394. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1395. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1396. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1397. break;
  1398. case IB_FLOW_SPEC_IPV4:
  1399. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1400. return -ENOTSUPP;
  1401. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1402. ethertype, 0xffff);
  1403. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1404. ethertype, ETH_P_IP);
  1405. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1406. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1407. &ib_spec->ipv4.mask.src_ip,
  1408. sizeof(ib_spec->ipv4.mask.src_ip));
  1409. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1410. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1411. &ib_spec->ipv4.val.src_ip,
  1412. sizeof(ib_spec->ipv4.val.src_ip));
  1413. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1414. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1415. &ib_spec->ipv4.mask.dst_ip,
  1416. sizeof(ib_spec->ipv4.mask.dst_ip));
  1417. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1418. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1419. &ib_spec->ipv4.val.dst_ip,
  1420. sizeof(ib_spec->ipv4.val.dst_ip));
  1421. set_tos(headers_c, headers_v,
  1422. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1423. set_proto(headers_c, headers_v,
  1424. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1425. break;
  1426. case IB_FLOW_SPEC_IPV6:
  1427. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1428. return -ENOTSUPP;
  1429. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1430. ethertype, 0xffff);
  1431. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1432. ethertype, ETH_P_IPV6);
  1433. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1434. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1435. &ib_spec->ipv6.mask.src_ip,
  1436. sizeof(ib_spec->ipv6.mask.src_ip));
  1437. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1438. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1439. &ib_spec->ipv6.val.src_ip,
  1440. sizeof(ib_spec->ipv6.val.src_ip));
  1441. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1442. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1443. &ib_spec->ipv6.mask.dst_ip,
  1444. sizeof(ib_spec->ipv6.mask.dst_ip));
  1445. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1446. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1447. &ib_spec->ipv6.val.dst_ip,
  1448. sizeof(ib_spec->ipv6.val.dst_ip));
  1449. set_tos(headers_c, headers_v,
  1450. ib_spec->ipv6.mask.traffic_class,
  1451. ib_spec->ipv6.val.traffic_class);
  1452. set_proto(headers_c, headers_v,
  1453. ib_spec->ipv6.mask.next_hdr,
  1454. ib_spec->ipv6.val.next_hdr);
  1455. set_flow_label(misc_params_c, misc_params_v,
  1456. ntohl(ib_spec->ipv6.mask.flow_label),
  1457. ntohl(ib_spec->ipv6.val.flow_label),
  1458. ib_spec->type & IB_FLOW_SPEC_INNER);
  1459. break;
  1460. case IB_FLOW_SPEC_TCP:
  1461. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1462. LAST_TCP_UDP_FIELD))
  1463. return -ENOTSUPP;
  1464. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1465. 0xff);
  1466. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1467. IPPROTO_TCP);
  1468. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1469. ntohs(ib_spec->tcp_udp.mask.src_port));
  1470. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1471. ntohs(ib_spec->tcp_udp.val.src_port));
  1472. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1473. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1474. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1475. ntohs(ib_spec->tcp_udp.val.dst_port));
  1476. break;
  1477. case IB_FLOW_SPEC_UDP:
  1478. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1479. LAST_TCP_UDP_FIELD))
  1480. return -ENOTSUPP;
  1481. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1482. 0xff);
  1483. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1484. IPPROTO_UDP);
  1485. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1486. ntohs(ib_spec->tcp_udp.mask.src_port));
  1487. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1488. ntohs(ib_spec->tcp_udp.val.src_port));
  1489. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1490. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1491. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1492. ntohs(ib_spec->tcp_udp.val.dst_port));
  1493. break;
  1494. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1495. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1496. LAST_TUNNEL_FIELD))
  1497. return -ENOTSUPP;
  1498. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1499. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1500. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1501. ntohl(ib_spec->tunnel.val.tunnel_id));
  1502. break;
  1503. default:
  1504. return -EINVAL;
  1505. }
  1506. return 0;
  1507. }
  1508. /* If a flow could catch both multicast and unicast packets,
  1509. * it won't fall into the multicast flow steering table and this rule
  1510. * could steal other multicast packets.
  1511. */
  1512. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1513. {
  1514. struct ib_flow_spec_eth *eth_spec;
  1515. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1516. ib_attr->size < sizeof(struct ib_flow_attr) +
  1517. sizeof(struct ib_flow_spec_eth) ||
  1518. ib_attr->num_of_specs < 1)
  1519. return false;
  1520. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1521. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1522. eth_spec->size != sizeof(*eth_spec))
  1523. return false;
  1524. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1525. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1526. }
  1527. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1528. {
  1529. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1530. bool has_ipv4_spec = false;
  1531. bool eth_type_ipv4 = true;
  1532. unsigned int spec_index;
  1533. /* Validate that ethertype is correct */
  1534. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1535. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1536. ib_spec->eth.mask.ether_type) {
  1537. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1538. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1539. eth_type_ipv4 = false;
  1540. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1541. has_ipv4_spec = true;
  1542. }
  1543. ib_spec = (void *)ib_spec + ib_spec->size;
  1544. }
  1545. return !has_ipv4_spec || eth_type_ipv4;
  1546. }
  1547. static void put_flow_table(struct mlx5_ib_dev *dev,
  1548. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1549. {
  1550. prio->refcount -= !!ft_added;
  1551. if (!prio->refcount) {
  1552. mlx5_destroy_flow_table(prio->flow_table);
  1553. prio->flow_table = NULL;
  1554. }
  1555. }
  1556. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1557. {
  1558. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1559. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1560. struct mlx5_ib_flow_handler,
  1561. ibflow);
  1562. struct mlx5_ib_flow_handler *iter, *tmp;
  1563. mutex_lock(&dev->flow_db.lock);
  1564. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1565. mlx5_del_flow_rules(iter->rule);
  1566. put_flow_table(dev, iter->prio, true);
  1567. list_del(&iter->list);
  1568. kfree(iter);
  1569. }
  1570. mlx5_del_flow_rules(handler->rule);
  1571. put_flow_table(dev, handler->prio, true);
  1572. mutex_unlock(&dev->flow_db.lock);
  1573. kfree(handler);
  1574. return 0;
  1575. }
  1576. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1577. {
  1578. priority *= 2;
  1579. if (!dont_trap)
  1580. priority++;
  1581. return priority;
  1582. }
  1583. enum flow_table_type {
  1584. MLX5_IB_FT_RX,
  1585. MLX5_IB_FT_TX
  1586. };
  1587. #define MLX5_FS_MAX_TYPES 10
  1588. #define MLX5_FS_MAX_ENTRIES 32000UL
  1589. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1590. struct ib_flow_attr *flow_attr,
  1591. enum flow_table_type ft_type)
  1592. {
  1593. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1594. struct mlx5_flow_namespace *ns = NULL;
  1595. struct mlx5_ib_flow_prio *prio;
  1596. struct mlx5_flow_table *ft;
  1597. int num_entries;
  1598. int num_groups;
  1599. int priority;
  1600. int err = 0;
  1601. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1602. if (flow_is_multicast_only(flow_attr) &&
  1603. !dont_trap)
  1604. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1605. else
  1606. priority = ib_prio_to_core_prio(flow_attr->priority,
  1607. dont_trap);
  1608. ns = mlx5_get_flow_namespace(dev->mdev,
  1609. MLX5_FLOW_NAMESPACE_BYPASS);
  1610. num_entries = MLX5_FS_MAX_ENTRIES;
  1611. num_groups = MLX5_FS_MAX_TYPES;
  1612. prio = &dev->flow_db.prios[priority];
  1613. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1614. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1615. ns = mlx5_get_flow_namespace(dev->mdev,
  1616. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1617. build_leftovers_ft_param(&priority,
  1618. &num_entries,
  1619. &num_groups);
  1620. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1621. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1622. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1623. allow_sniffer_and_nic_rx_shared_tir))
  1624. return ERR_PTR(-ENOTSUPP);
  1625. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1626. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1627. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1628. prio = &dev->flow_db.sniffer[ft_type];
  1629. priority = 0;
  1630. num_entries = 1;
  1631. num_groups = 1;
  1632. }
  1633. if (!ns)
  1634. return ERR_PTR(-ENOTSUPP);
  1635. ft = prio->flow_table;
  1636. if (!ft) {
  1637. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1638. num_entries,
  1639. num_groups,
  1640. 0, 0);
  1641. if (!IS_ERR(ft)) {
  1642. prio->refcount = 0;
  1643. prio->flow_table = ft;
  1644. } else {
  1645. err = PTR_ERR(ft);
  1646. }
  1647. }
  1648. return err ? ERR_PTR(err) : prio;
  1649. }
  1650. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1651. struct mlx5_ib_flow_prio *ft_prio,
  1652. const struct ib_flow_attr *flow_attr,
  1653. struct mlx5_flow_destination *dst)
  1654. {
  1655. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1656. struct mlx5_ib_flow_handler *handler;
  1657. struct mlx5_flow_act flow_act = {0};
  1658. struct mlx5_flow_spec *spec;
  1659. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1660. unsigned int spec_index;
  1661. int err = 0;
  1662. if (!is_valid_attr(flow_attr))
  1663. return ERR_PTR(-EINVAL);
  1664. spec = mlx5_vzalloc(sizeof(*spec));
  1665. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1666. if (!handler || !spec) {
  1667. err = -ENOMEM;
  1668. goto free;
  1669. }
  1670. INIT_LIST_HEAD(&handler->list);
  1671. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1672. err = parse_flow_attr(spec->match_criteria,
  1673. spec->match_value, ib_flow);
  1674. if (err < 0)
  1675. goto free;
  1676. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1677. }
  1678. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1679. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1680. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1681. flow_act.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1682. handler->rule = mlx5_add_flow_rules(ft, spec,
  1683. &flow_act,
  1684. dst, 1);
  1685. if (IS_ERR(handler->rule)) {
  1686. err = PTR_ERR(handler->rule);
  1687. goto free;
  1688. }
  1689. ft_prio->refcount++;
  1690. handler->prio = ft_prio;
  1691. ft_prio->flow_table = ft;
  1692. free:
  1693. if (err)
  1694. kfree(handler);
  1695. kvfree(spec);
  1696. return err ? ERR_PTR(err) : handler;
  1697. }
  1698. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1699. struct mlx5_ib_flow_prio *ft_prio,
  1700. struct ib_flow_attr *flow_attr,
  1701. struct mlx5_flow_destination *dst)
  1702. {
  1703. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1704. struct mlx5_ib_flow_handler *handler = NULL;
  1705. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1706. if (!IS_ERR(handler)) {
  1707. handler_dst = create_flow_rule(dev, ft_prio,
  1708. flow_attr, dst);
  1709. if (IS_ERR(handler_dst)) {
  1710. mlx5_del_flow_rules(handler->rule);
  1711. ft_prio->refcount--;
  1712. kfree(handler);
  1713. handler = handler_dst;
  1714. } else {
  1715. list_add(&handler_dst->list, &handler->list);
  1716. }
  1717. }
  1718. return handler;
  1719. }
  1720. enum {
  1721. LEFTOVERS_MC,
  1722. LEFTOVERS_UC,
  1723. };
  1724. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1725. struct mlx5_ib_flow_prio *ft_prio,
  1726. struct ib_flow_attr *flow_attr,
  1727. struct mlx5_flow_destination *dst)
  1728. {
  1729. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1730. struct mlx5_ib_flow_handler *handler = NULL;
  1731. static struct {
  1732. struct ib_flow_attr flow_attr;
  1733. struct ib_flow_spec_eth eth_flow;
  1734. } leftovers_specs[] = {
  1735. [LEFTOVERS_MC] = {
  1736. .flow_attr = {
  1737. .num_of_specs = 1,
  1738. .size = sizeof(leftovers_specs[0])
  1739. },
  1740. .eth_flow = {
  1741. .type = IB_FLOW_SPEC_ETH,
  1742. .size = sizeof(struct ib_flow_spec_eth),
  1743. .mask = {.dst_mac = {0x1} },
  1744. .val = {.dst_mac = {0x1} }
  1745. }
  1746. },
  1747. [LEFTOVERS_UC] = {
  1748. .flow_attr = {
  1749. .num_of_specs = 1,
  1750. .size = sizeof(leftovers_specs[0])
  1751. },
  1752. .eth_flow = {
  1753. .type = IB_FLOW_SPEC_ETH,
  1754. .size = sizeof(struct ib_flow_spec_eth),
  1755. .mask = {.dst_mac = {0x1} },
  1756. .val = {.dst_mac = {} }
  1757. }
  1758. }
  1759. };
  1760. handler = create_flow_rule(dev, ft_prio,
  1761. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1762. dst);
  1763. if (!IS_ERR(handler) &&
  1764. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1765. handler_ucast = create_flow_rule(dev, ft_prio,
  1766. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1767. dst);
  1768. if (IS_ERR(handler_ucast)) {
  1769. mlx5_del_flow_rules(handler->rule);
  1770. ft_prio->refcount--;
  1771. kfree(handler);
  1772. handler = handler_ucast;
  1773. } else {
  1774. list_add(&handler_ucast->list, &handler->list);
  1775. }
  1776. }
  1777. return handler;
  1778. }
  1779. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  1780. struct mlx5_ib_flow_prio *ft_rx,
  1781. struct mlx5_ib_flow_prio *ft_tx,
  1782. struct mlx5_flow_destination *dst)
  1783. {
  1784. struct mlx5_ib_flow_handler *handler_rx;
  1785. struct mlx5_ib_flow_handler *handler_tx;
  1786. int err;
  1787. static const struct ib_flow_attr flow_attr = {
  1788. .num_of_specs = 0,
  1789. .size = sizeof(flow_attr)
  1790. };
  1791. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  1792. if (IS_ERR(handler_rx)) {
  1793. err = PTR_ERR(handler_rx);
  1794. goto err;
  1795. }
  1796. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  1797. if (IS_ERR(handler_tx)) {
  1798. err = PTR_ERR(handler_tx);
  1799. goto err_tx;
  1800. }
  1801. list_add(&handler_tx->list, &handler_rx->list);
  1802. return handler_rx;
  1803. err_tx:
  1804. mlx5_del_flow_rules(handler_rx->rule);
  1805. ft_rx->refcount--;
  1806. kfree(handler_rx);
  1807. err:
  1808. return ERR_PTR(err);
  1809. }
  1810. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1811. struct ib_flow_attr *flow_attr,
  1812. int domain)
  1813. {
  1814. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1815. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1816. struct mlx5_ib_flow_handler *handler = NULL;
  1817. struct mlx5_flow_destination *dst = NULL;
  1818. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  1819. struct mlx5_ib_flow_prio *ft_prio;
  1820. int err;
  1821. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1822. return ERR_PTR(-ENOSPC);
  1823. if (domain != IB_FLOW_DOMAIN_USER ||
  1824. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1825. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1826. return ERR_PTR(-EINVAL);
  1827. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1828. if (!dst)
  1829. return ERR_PTR(-ENOMEM);
  1830. mutex_lock(&dev->flow_db.lock);
  1831. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  1832. if (IS_ERR(ft_prio)) {
  1833. err = PTR_ERR(ft_prio);
  1834. goto unlock;
  1835. }
  1836. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1837. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  1838. if (IS_ERR(ft_prio_tx)) {
  1839. err = PTR_ERR(ft_prio_tx);
  1840. ft_prio_tx = NULL;
  1841. goto destroy_ft;
  1842. }
  1843. }
  1844. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1845. if (mqp->flags & MLX5_IB_QP_RSS)
  1846. dst->tir_num = mqp->rss_qp.tirn;
  1847. else
  1848. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  1849. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1850. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1851. handler = create_dont_trap_rule(dev, ft_prio,
  1852. flow_attr, dst);
  1853. } else {
  1854. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1855. dst);
  1856. }
  1857. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1858. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1859. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1860. dst);
  1861. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1862. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  1863. } else {
  1864. err = -EINVAL;
  1865. goto destroy_ft;
  1866. }
  1867. if (IS_ERR(handler)) {
  1868. err = PTR_ERR(handler);
  1869. handler = NULL;
  1870. goto destroy_ft;
  1871. }
  1872. mutex_unlock(&dev->flow_db.lock);
  1873. kfree(dst);
  1874. return &handler->ibflow;
  1875. destroy_ft:
  1876. put_flow_table(dev, ft_prio, false);
  1877. if (ft_prio_tx)
  1878. put_flow_table(dev, ft_prio_tx, false);
  1879. unlock:
  1880. mutex_unlock(&dev->flow_db.lock);
  1881. kfree(dst);
  1882. kfree(handler);
  1883. return ERR_PTR(err);
  1884. }
  1885. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1886. {
  1887. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1888. int err;
  1889. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1890. if (err)
  1891. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1892. ibqp->qp_num, gid->raw);
  1893. return err;
  1894. }
  1895. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1896. {
  1897. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1898. int err;
  1899. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1900. if (err)
  1901. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1902. ibqp->qp_num, gid->raw);
  1903. return err;
  1904. }
  1905. static int init_node_data(struct mlx5_ib_dev *dev)
  1906. {
  1907. int err;
  1908. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1909. if (err)
  1910. return err;
  1911. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1912. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1913. }
  1914. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1915. char *buf)
  1916. {
  1917. struct mlx5_ib_dev *dev =
  1918. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1919. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1920. }
  1921. static ssize_t show_reg_pages(struct device *device,
  1922. struct device_attribute *attr, char *buf)
  1923. {
  1924. struct mlx5_ib_dev *dev =
  1925. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1926. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1927. }
  1928. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1929. char *buf)
  1930. {
  1931. struct mlx5_ib_dev *dev =
  1932. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1933. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1934. }
  1935. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1936. char *buf)
  1937. {
  1938. struct mlx5_ib_dev *dev =
  1939. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1940. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1941. }
  1942. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1943. char *buf)
  1944. {
  1945. struct mlx5_ib_dev *dev =
  1946. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1947. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1948. dev->mdev->board_id);
  1949. }
  1950. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1951. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1952. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1953. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1954. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1955. static struct device_attribute *mlx5_class_attributes[] = {
  1956. &dev_attr_hw_rev,
  1957. &dev_attr_hca_type,
  1958. &dev_attr_board_id,
  1959. &dev_attr_fw_pages,
  1960. &dev_attr_reg_pages,
  1961. };
  1962. static void pkey_change_handler(struct work_struct *work)
  1963. {
  1964. struct mlx5_ib_port_resources *ports =
  1965. container_of(work, struct mlx5_ib_port_resources,
  1966. pkey_change_work);
  1967. mutex_lock(&ports->devr->mutex);
  1968. mlx5_ib_gsi_pkey_change(ports->gsi);
  1969. mutex_unlock(&ports->devr->mutex);
  1970. }
  1971. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  1972. {
  1973. struct mlx5_ib_qp *mqp;
  1974. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  1975. struct mlx5_core_cq *mcq;
  1976. struct list_head cq_armed_list;
  1977. unsigned long flags_qp;
  1978. unsigned long flags_cq;
  1979. unsigned long flags;
  1980. INIT_LIST_HEAD(&cq_armed_list);
  1981. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  1982. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  1983. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  1984. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  1985. if (mqp->sq.tail != mqp->sq.head) {
  1986. send_mcq = to_mcq(mqp->ibqp.send_cq);
  1987. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  1988. if (send_mcq->mcq.comp &&
  1989. mqp->ibqp.send_cq->comp_handler) {
  1990. if (!send_mcq->mcq.reset_notify_added) {
  1991. send_mcq->mcq.reset_notify_added = 1;
  1992. list_add_tail(&send_mcq->mcq.reset_notify,
  1993. &cq_armed_list);
  1994. }
  1995. }
  1996. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  1997. }
  1998. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  1999. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2000. /* no handling is needed for SRQ */
  2001. if (!mqp->ibqp.srq) {
  2002. if (mqp->rq.tail != mqp->rq.head) {
  2003. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2004. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2005. if (recv_mcq->mcq.comp &&
  2006. mqp->ibqp.recv_cq->comp_handler) {
  2007. if (!recv_mcq->mcq.reset_notify_added) {
  2008. recv_mcq->mcq.reset_notify_added = 1;
  2009. list_add_tail(&recv_mcq->mcq.reset_notify,
  2010. &cq_armed_list);
  2011. }
  2012. }
  2013. spin_unlock_irqrestore(&recv_mcq->lock,
  2014. flags_cq);
  2015. }
  2016. }
  2017. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2018. }
  2019. /*At that point all inflight post send were put to be executed as of we
  2020. * lock/unlock above locks Now need to arm all involved CQs.
  2021. */
  2022. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2023. mcq->comp(mcq);
  2024. }
  2025. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2026. }
  2027. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2028. enum mlx5_dev_event event, unsigned long param)
  2029. {
  2030. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2031. struct ib_event ibev;
  2032. bool fatal = false;
  2033. u8 port = 0;
  2034. switch (event) {
  2035. case MLX5_DEV_EVENT_SYS_ERROR:
  2036. ibev.event = IB_EVENT_DEVICE_FATAL;
  2037. mlx5_ib_handle_internal_error(ibdev);
  2038. fatal = true;
  2039. break;
  2040. case MLX5_DEV_EVENT_PORT_UP:
  2041. case MLX5_DEV_EVENT_PORT_DOWN:
  2042. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2043. port = (u8)param;
  2044. /* In RoCE, port up/down events are handled in
  2045. * mlx5_netdev_event().
  2046. */
  2047. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2048. IB_LINK_LAYER_ETHERNET)
  2049. return;
  2050. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2051. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2052. break;
  2053. case MLX5_DEV_EVENT_LID_CHANGE:
  2054. ibev.event = IB_EVENT_LID_CHANGE;
  2055. port = (u8)param;
  2056. break;
  2057. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2058. ibev.event = IB_EVENT_PKEY_CHANGE;
  2059. port = (u8)param;
  2060. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2061. break;
  2062. case MLX5_DEV_EVENT_GUID_CHANGE:
  2063. ibev.event = IB_EVENT_GID_CHANGE;
  2064. port = (u8)param;
  2065. break;
  2066. case MLX5_DEV_EVENT_CLIENT_REREG:
  2067. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2068. port = (u8)param;
  2069. break;
  2070. default:
  2071. return;
  2072. }
  2073. ibev.device = &ibdev->ib_dev;
  2074. ibev.element.port_num = port;
  2075. if (port < 1 || port > ibdev->num_ports) {
  2076. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2077. return;
  2078. }
  2079. if (ibdev->ib_active)
  2080. ib_dispatch_event(&ibev);
  2081. if (fatal)
  2082. ibdev->ib_active = false;
  2083. }
  2084. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2085. {
  2086. int port;
  2087. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2088. mlx5_query_ext_port_caps(dev, port);
  2089. }
  2090. static int get_port_caps(struct mlx5_ib_dev *dev)
  2091. {
  2092. struct ib_device_attr *dprops = NULL;
  2093. struct ib_port_attr *pprops = NULL;
  2094. int err = -ENOMEM;
  2095. int port;
  2096. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2097. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2098. if (!pprops)
  2099. goto out;
  2100. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2101. if (!dprops)
  2102. goto out;
  2103. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2104. if (err) {
  2105. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2106. goto out;
  2107. }
  2108. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2109. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2110. if (err) {
  2111. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2112. port, err);
  2113. break;
  2114. }
  2115. dev->mdev->port_caps[port - 1].pkey_table_len =
  2116. dprops->max_pkeys;
  2117. dev->mdev->port_caps[port - 1].gid_table_len =
  2118. pprops->gid_tbl_len;
  2119. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2120. dprops->max_pkeys, pprops->gid_tbl_len);
  2121. }
  2122. out:
  2123. kfree(pprops);
  2124. kfree(dprops);
  2125. return err;
  2126. }
  2127. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2128. {
  2129. int err;
  2130. err = mlx5_mr_cache_cleanup(dev);
  2131. if (err)
  2132. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2133. mlx5_ib_destroy_qp(dev->umrc.qp);
  2134. ib_free_cq(dev->umrc.cq);
  2135. ib_dealloc_pd(dev->umrc.pd);
  2136. }
  2137. enum {
  2138. MAX_UMR_WR = 128,
  2139. };
  2140. static int create_umr_res(struct mlx5_ib_dev *dev)
  2141. {
  2142. struct ib_qp_init_attr *init_attr = NULL;
  2143. struct ib_qp_attr *attr = NULL;
  2144. struct ib_pd *pd;
  2145. struct ib_cq *cq;
  2146. struct ib_qp *qp;
  2147. int ret;
  2148. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2149. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2150. if (!attr || !init_attr) {
  2151. ret = -ENOMEM;
  2152. goto error_0;
  2153. }
  2154. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2155. if (IS_ERR(pd)) {
  2156. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2157. ret = PTR_ERR(pd);
  2158. goto error_0;
  2159. }
  2160. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2161. if (IS_ERR(cq)) {
  2162. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2163. ret = PTR_ERR(cq);
  2164. goto error_2;
  2165. }
  2166. init_attr->send_cq = cq;
  2167. init_attr->recv_cq = cq;
  2168. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2169. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2170. init_attr->cap.max_send_sge = 1;
  2171. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2172. init_attr->port_num = 1;
  2173. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2174. if (IS_ERR(qp)) {
  2175. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2176. ret = PTR_ERR(qp);
  2177. goto error_3;
  2178. }
  2179. qp->device = &dev->ib_dev;
  2180. qp->real_qp = qp;
  2181. qp->uobject = NULL;
  2182. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2183. attr->qp_state = IB_QPS_INIT;
  2184. attr->port_num = 1;
  2185. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2186. IB_QP_PORT, NULL);
  2187. if (ret) {
  2188. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2189. goto error_4;
  2190. }
  2191. memset(attr, 0, sizeof(*attr));
  2192. attr->qp_state = IB_QPS_RTR;
  2193. attr->path_mtu = IB_MTU_256;
  2194. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2195. if (ret) {
  2196. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2197. goto error_4;
  2198. }
  2199. memset(attr, 0, sizeof(*attr));
  2200. attr->qp_state = IB_QPS_RTS;
  2201. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2202. if (ret) {
  2203. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2204. goto error_4;
  2205. }
  2206. dev->umrc.qp = qp;
  2207. dev->umrc.cq = cq;
  2208. dev->umrc.pd = pd;
  2209. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2210. ret = mlx5_mr_cache_init(dev);
  2211. if (ret) {
  2212. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2213. goto error_4;
  2214. }
  2215. kfree(attr);
  2216. kfree(init_attr);
  2217. return 0;
  2218. error_4:
  2219. mlx5_ib_destroy_qp(qp);
  2220. error_3:
  2221. ib_free_cq(cq);
  2222. error_2:
  2223. ib_dealloc_pd(pd);
  2224. error_0:
  2225. kfree(attr);
  2226. kfree(init_attr);
  2227. return ret;
  2228. }
  2229. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2230. {
  2231. struct ib_srq_init_attr attr;
  2232. struct mlx5_ib_dev *dev;
  2233. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2234. int port;
  2235. int ret = 0;
  2236. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2237. mutex_init(&devr->mutex);
  2238. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2239. if (IS_ERR(devr->p0)) {
  2240. ret = PTR_ERR(devr->p0);
  2241. goto error0;
  2242. }
  2243. devr->p0->device = &dev->ib_dev;
  2244. devr->p0->uobject = NULL;
  2245. atomic_set(&devr->p0->usecnt, 0);
  2246. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2247. if (IS_ERR(devr->c0)) {
  2248. ret = PTR_ERR(devr->c0);
  2249. goto error1;
  2250. }
  2251. devr->c0->device = &dev->ib_dev;
  2252. devr->c0->uobject = NULL;
  2253. devr->c0->comp_handler = NULL;
  2254. devr->c0->event_handler = NULL;
  2255. devr->c0->cq_context = NULL;
  2256. atomic_set(&devr->c0->usecnt, 0);
  2257. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2258. if (IS_ERR(devr->x0)) {
  2259. ret = PTR_ERR(devr->x0);
  2260. goto error2;
  2261. }
  2262. devr->x0->device = &dev->ib_dev;
  2263. devr->x0->inode = NULL;
  2264. atomic_set(&devr->x0->usecnt, 0);
  2265. mutex_init(&devr->x0->tgt_qp_mutex);
  2266. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2267. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2268. if (IS_ERR(devr->x1)) {
  2269. ret = PTR_ERR(devr->x1);
  2270. goto error3;
  2271. }
  2272. devr->x1->device = &dev->ib_dev;
  2273. devr->x1->inode = NULL;
  2274. atomic_set(&devr->x1->usecnt, 0);
  2275. mutex_init(&devr->x1->tgt_qp_mutex);
  2276. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2277. memset(&attr, 0, sizeof(attr));
  2278. attr.attr.max_sge = 1;
  2279. attr.attr.max_wr = 1;
  2280. attr.srq_type = IB_SRQT_XRC;
  2281. attr.ext.xrc.cq = devr->c0;
  2282. attr.ext.xrc.xrcd = devr->x0;
  2283. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2284. if (IS_ERR(devr->s0)) {
  2285. ret = PTR_ERR(devr->s0);
  2286. goto error4;
  2287. }
  2288. devr->s0->device = &dev->ib_dev;
  2289. devr->s0->pd = devr->p0;
  2290. devr->s0->uobject = NULL;
  2291. devr->s0->event_handler = NULL;
  2292. devr->s0->srq_context = NULL;
  2293. devr->s0->srq_type = IB_SRQT_XRC;
  2294. devr->s0->ext.xrc.xrcd = devr->x0;
  2295. devr->s0->ext.xrc.cq = devr->c0;
  2296. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2297. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2298. atomic_inc(&devr->p0->usecnt);
  2299. atomic_set(&devr->s0->usecnt, 0);
  2300. memset(&attr, 0, sizeof(attr));
  2301. attr.attr.max_sge = 1;
  2302. attr.attr.max_wr = 1;
  2303. attr.srq_type = IB_SRQT_BASIC;
  2304. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2305. if (IS_ERR(devr->s1)) {
  2306. ret = PTR_ERR(devr->s1);
  2307. goto error5;
  2308. }
  2309. devr->s1->device = &dev->ib_dev;
  2310. devr->s1->pd = devr->p0;
  2311. devr->s1->uobject = NULL;
  2312. devr->s1->event_handler = NULL;
  2313. devr->s1->srq_context = NULL;
  2314. devr->s1->srq_type = IB_SRQT_BASIC;
  2315. devr->s1->ext.xrc.cq = devr->c0;
  2316. atomic_inc(&devr->p0->usecnt);
  2317. atomic_set(&devr->s0->usecnt, 0);
  2318. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2319. INIT_WORK(&devr->ports[port].pkey_change_work,
  2320. pkey_change_handler);
  2321. devr->ports[port].devr = devr;
  2322. }
  2323. return 0;
  2324. error5:
  2325. mlx5_ib_destroy_srq(devr->s0);
  2326. error4:
  2327. mlx5_ib_dealloc_xrcd(devr->x1);
  2328. error3:
  2329. mlx5_ib_dealloc_xrcd(devr->x0);
  2330. error2:
  2331. mlx5_ib_destroy_cq(devr->c0);
  2332. error1:
  2333. mlx5_ib_dealloc_pd(devr->p0);
  2334. error0:
  2335. return ret;
  2336. }
  2337. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2338. {
  2339. struct mlx5_ib_dev *dev =
  2340. container_of(devr, struct mlx5_ib_dev, devr);
  2341. int port;
  2342. mlx5_ib_destroy_srq(devr->s1);
  2343. mlx5_ib_destroy_srq(devr->s0);
  2344. mlx5_ib_dealloc_xrcd(devr->x0);
  2345. mlx5_ib_dealloc_xrcd(devr->x1);
  2346. mlx5_ib_destroy_cq(devr->c0);
  2347. mlx5_ib_dealloc_pd(devr->p0);
  2348. /* Make sure no change P_Key work items are still executing */
  2349. for (port = 0; port < dev->num_ports; ++port)
  2350. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2351. }
  2352. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2353. {
  2354. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2355. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2356. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2357. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2358. u32 ret = 0;
  2359. if (ll == IB_LINK_LAYER_INFINIBAND)
  2360. return RDMA_CORE_PORT_IBA_IB;
  2361. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2362. return 0;
  2363. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2364. return 0;
  2365. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2366. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2367. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2368. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2369. return ret;
  2370. }
  2371. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2372. struct ib_port_immutable *immutable)
  2373. {
  2374. struct ib_port_attr attr;
  2375. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2376. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2377. int err;
  2378. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  2379. if (err)
  2380. return err;
  2381. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2382. immutable->gid_tbl_len = attr.gid_tbl_len;
  2383. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2384. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2385. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2386. return 0;
  2387. }
  2388. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2389. size_t str_len)
  2390. {
  2391. struct mlx5_ib_dev *dev =
  2392. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2393. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2394. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2395. }
  2396. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2397. {
  2398. struct mlx5_core_dev *mdev = dev->mdev;
  2399. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2400. MLX5_FLOW_NAMESPACE_LAG);
  2401. struct mlx5_flow_table *ft;
  2402. int err;
  2403. if (!ns || !mlx5_lag_is_active(mdev))
  2404. return 0;
  2405. err = mlx5_cmd_create_vport_lag(mdev);
  2406. if (err)
  2407. return err;
  2408. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2409. if (IS_ERR(ft)) {
  2410. err = PTR_ERR(ft);
  2411. goto err_destroy_vport_lag;
  2412. }
  2413. dev->flow_db.lag_demux_ft = ft;
  2414. return 0;
  2415. err_destroy_vport_lag:
  2416. mlx5_cmd_destroy_vport_lag(mdev);
  2417. return err;
  2418. }
  2419. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2420. {
  2421. struct mlx5_core_dev *mdev = dev->mdev;
  2422. if (dev->flow_db.lag_demux_ft) {
  2423. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2424. dev->flow_db.lag_demux_ft = NULL;
  2425. mlx5_cmd_destroy_vport_lag(mdev);
  2426. }
  2427. }
  2428. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2429. {
  2430. int err;
  2431. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2432. err = register_netdevice_notifier(&dev->roce.nb);
  2433. if (err) {
  2434. dev->roce.nb.notifier_call = NULL;
  2435. return err;
  2436. }
  2437. return 0;
  2438. }
  2439. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2440. {
  2441. if (dev->roce.nb.notifier_call) {
  2442. unregister_netdevice_notifier(&dev->roce.nb);
  2443. dev->roce.nb.notifier_call = NULL;
  2444. }
  2445. }
  2446. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2447. {
  2448. int err;
  2449. err = mlx5_add_netdev_notifier(dev);
  2450. if (err)
  2451. return err;
  2452. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2453. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2454. if (err)
  2455. goto err_unregister_netdevice_notifier;
  2456. }
  2457. err = mlx5_eth_lag_init(dev);
  2458. if (err)
  2459. goto err_disable_roce;
  2460. return 0;
  2461. err_disable_roce:
  2462. if (MLX5_CAP_GEN(dev->mdev, roce))
  2463. mlx5_nic_vport_disable_roce(dev->mdev);
  2464. err_unregister_netdevice_notifier:
  2465. mlx5_remove_netdev_notifier(dev);
  2466. return err;
  2467. }
  2468. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2469. {
  2470. mlx5_eth_lag_cleanup(dev);
  2471. if (MLX5_CAP_GEN(dev->mdev, roce))
  2472. mlx5_nic_vport_disable_roce(dev->mdev);
  2473. }
  2474. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2475. {
  2476. unsigned int i;
  2477. for (i = 0; i < dev->num_ports; i++)
  2478. mlx5_core_dealloc_q_counter(dev->mdev,
  2479. dev->port[i].q_cnt_id);
  2480. }
  2481. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2482. {
  2483. int i;
  2484. int ret;
  2485. for (i = 0; i < dev->num_ports; i++) {
  2486. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2487. &dev->port[i].q_cnt_id);
  2488. if (ret) {
  2489. mlx5_ib_warn(dev,
  2490. "couldn't allocate queue counter for port %d, err %d\n",
  2491. i + 1, ret);
  2492. goto dealloc_counters;
  2493. }
  2494. }
  2495. return 0;
  2496. dealloc_counters:
  2497. while (--i >= 0)
  2498. mlx5_core_dealloc_q_counter(dev->mdev,
  2499. dev->port[i].q_cnt_id);
  2500. return ret;
  2501. }
  2502. static const char * const names[] = {
  2503. "rx_write_requests",
  2504. "rx_read_requests",
  2505. "rx_atomic_requests",
  2506. "out_of_buffer",
  2507. "out_of_sequence",
  2508. "duplicate_request",
  2509. "rnr_nak_retry_err",
  2510. "packet_seq_err",
  2511. "implied_nak_seq_err",
  2512. "local_ack_timeout_err",
  2513. };
  2514. static const size_t stats_offsets[] = {
  2515. MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
  2516. MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
  2517. MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
  2518. MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
  2519. MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
  2520. MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
  2521. MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
  2522. MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
  2523. MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
  2524. MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
  2525. };
  2526. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2527. u8 port_num)
  2528. {
  2529. BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
  2530. /* We support only per port stats */
  2531. if (port_num == 0)
  2532. return NULL;
  2533. return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
  2534. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2535. }
  2536. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2537. struct rdma_hw_stats *stats,
  2538. u8 port, int index)
  2539. {
  2540. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2541. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2542. void *out;
  2543. __be32 val;
  2544. int ret;
  2545. int i;
  2546. if (!port || !stats)
  2547. return -ENOSYS;
  2548. out = mlx5_vzalloc(outlen);
  2549. if (!out)
  2550. return -ENOMEM;
  2551. ret = mlx5_core_query_q_counter(dev->mdev,
  2552. dev->port[port - 1].q_cnt_id, 0,
  2553. out, outlen);
  2554. if (ret)
  2555. goto free;
  2556. for (i = 0; i < ARRAY_SIZE(names); i++) {
  2557. val = *(__be32 *)(out + stats_offsets[i]);
  2558. stats->value[i] = (u64)be32_to_cpu(val);
  2559. }
  2560. free:
  2561. kvfree(out);
  2562. return ARRAY_SIZE(names);
  2563. }
  2564. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2565. {
  2566. struct mlx5_ib_dev *dev;
  2567. enum rdma_link_layer ll;
  2568. int port_type_cap;
  2569. const char *name;
  2570. int err;
  2571. int i;
  2572. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2573. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2574. printk_once(KERN_INFO "%s", mlx5_version);
  2575. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2576. if (!dev)
  2577. return NULL;
  2578. dev->mdev = mdev;
  2579. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2580. GFP_KERNEL);
  2581. if (!dev->port)
  2582. goto err_dealloc;
  2583. rwlock_init(&dev->roce.netdev_lock);
  2584. err = get_port_caps(dev);
  2585. if (err)
  2586. goto err_free_port;
  2587. if (mlx5_use_mad_ifc(dev))
  2588. get_ext_port_caps(dev);
  2589. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  2590. if (!mlx5_lag_is_active(mdev))
  2591. name = "mlx5_%d";
  2592. else
  2593. name = "mlx5_bond_%d";
  2594. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  2595. dev->ib_dev.owner = THIS_MODULE;
  2596. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2597. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2598. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2599. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2600. dev->ib_dev.num_comp_vectors =
  2601. dev->mdev->priv.eq_table.num_comp_vectors;
  2602. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2603. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2604. dev->ib_dev.uverbs_cmd_mask =
  2605. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2606. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2607. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2608. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2609. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2610. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  2611. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  2612. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2613. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2614. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2615. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2616. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2617. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2618. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2619. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2620. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2621. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2622. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2623. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2624. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2625. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2626. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2627. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2628. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2629. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2630. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2631. dev->ib_dev.uverbs_ex_cmd_mask =
  2632. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2633. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2634. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  2635. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  2636. dev->ib_dev.query_device = mlx5_ib_query_device;
  2637. dev->ib_dev.query_port = mlx5_ib_query_port;
  2638. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2639. if (ll == IB_LINK_LAYER_ETHERNET)
  2640. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2641. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2642. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2643. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2644. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2645. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2646. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2647. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2648. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2649. dev->ib_dev.mmap = mlx5_ib_mmap;
  2650. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2651. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2652. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2653. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2654. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2655. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2656. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2657. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2658. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2659. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2660. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2661. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2662. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2663. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2664. dev->ib_dev.post_send = mlx5_ib_post_send;
  2665. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2666. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2667. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2668. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2669. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2670. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2671. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2672. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2673. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2674. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2675. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2676. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2677. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2678. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2679. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2680. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2681. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2682. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2683. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2684. if (mlx5_core_is_pf(mdev)) {
  2685. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2686. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2687. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2688. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2689. }
  2690. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2691. mlx5_ib_internal_fill_odp_caps(dev);
  2692. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2693. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2694. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2695. dev->ib_dev.uverbs_cmd_mask |=
  2696. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2697. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2698. }
  2699. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
  2700. MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2701. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2702. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2703. }
  2704. if (MLX5_CAP_GEN(mdev, xrc)) {
  2705. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2706. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2707. dev->ib_dev.uverbs_cmd_mask |=
  2708. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2709. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2710. }
  2711. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2712. IB_LINK_LAYER_ETHERNET) {
  2713. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2714. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2715. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2716. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2717. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2718. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2719. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2720. dev->ib_dev.uverbs_ex_cmd_mask |=
  2721. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2722. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2723. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2724. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2725. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2726. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2727. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2728. }
  2729. err = init_node_data(dev);
  2730. if (err)
  2731. goto err_free_port;
  2732. mutex_init(&dev->flow_db.lock);
  2733. mutex_init(&dev->cap_mask_mutex);
  2734. INIT_LIST_HEAD(&dev->qp_list);
  2735. spin_lock_init(&dev->reset_flow_resource_lock);
  2736. if (ll == IB_LINK_LAYER_ETHERNET) {
  2737. err = mlx5_enable_eth(dev);
  2738. if (err)
  2739. goto err_free_port;
  2740. }
  2741. err = create_dev_resources(&dev->devr);
  2742. if (err)
  2743. goto err_disable_eth;
  2744. err = mlx5_ib_odp_init_one(dev);
  2745. if (err)
  2746. goto err_rsrc;
  2747. err = mlx5_ib_alloc_q_counters(dev);
  2748. if (err)
  2749. goto err_odp;
  2750. err = ib_register_device(&dev->ib_dev, NULL);
  2751. if (err)
  2752. goto err_q_cnt;
  2753. err = create_umr_res(dev);
  2754. if (err)
  2755. goto err_dev;
  2756. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2757. err = device_create_file(&dev->ib_dev.dev,
  2758. mlx5_class_attributes[i]);
  2759. if (err)
  2760. goto err_umrc;
  2761. }
  2762. dev->ib_active = true;
  2763. return dev;
  2764. err_umrc:
  2765. destroy_umrc_res(dev);
  2766. err_dev:
  2767. ib_unregister_device(&dev->ib_dev);
  2768. err_q_cnt:
  2769. mlx5_ib_dealloc_q_counters(dev);
  2770. err_odp:
  2771. mlx5_ib_odp_remove_one(dev);
  2772. err_rsrc:
  2773. destroy_dev_resources(&dev->devr);
  2774. err_disable_eth:
  2775. if (ll == IB_LINK_LAYER_ETHERNET) {
  2776. mlx5_disable_eth(dev);
  2777. mlx5_remove_netdev_notifier(dev);
  2778. }
  2779. err_free_port:
  2780. kfree(dev->port);
  2781. err_dealloc:
  2782. ib_dealloc_device((struct ib_device *)dev);
  2783. return NULL;
  2784. }
  2785. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2786. {
  2787. struct mlx5_ib_dev *dev = context;
  2788. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2789. mlx5_remove_netdev_notifier(dev);
  2790. ib_unregister_device(&dev->ib_dev);
  2791. mlx5_ib_dealloc_q_counters(dev);
  2792. destroy_umrc_res(dev);
  2793. mlx5_ib_odp_remove_one(dev);
  2794. destroy_dev_resources(&dev->devr);
  2795. if (ll == IB_LINK_LAYER_ETHERNET)
  2796. mlx5_disable_eth(dev);
  2797. kfree(dev->port);
  2798. ib_dealloc_device(&dev->ib_dev);
  2799. }
  2800. static struct mlx5_interface mlx5_ib_interface = {
  2801. .add = mlx5_ib_add,
  2802. .remove = mlx5_ib_remove,
  2803. .event = mlx5_ib_event,
  2804. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  2805. .pfault = mlx5_ib_pfault,
  2806. #endif
  2807. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2808. };
  2809. static int __init mlx5_ib_init(void)
  2810. {
  2811. int err;
  2812. if (deprecated_prof_sel != 2)
  2813. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2814. err = mlx5_register_interface(&mlx5_ib_interface);
  2815. return err;
  2816. }
  2817. static void __exit mlx5_ib_cleanup(void)
  2818. {
  2819. mlx5_unregister_interface(&mlx5_ib_interface);
  2820. }
  2821. module_init(mlx5_ib_init);
  2822. module_exit(mlx5_ib_cleanup);