vector.S 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. #include <asm/processor.h>
  2. #include <asm/ppc_asm.h>
  3. #include <asm/reg.h>
  4. #include <asm/asm-offsets.h>
  5. #include <asm/cputable.h>
  6. #include <asm/thread_info.h>
  7. #include <asm/page.h>
  8. #include <asm/ptrace.h>
  9. /*
  10. * Load state from memory into VMX registers including VSCR.
  11. * Assumes the caller has enabled VMX in the MSR.
  12. */
  13. _GLOBAL(load_vr_state)
  14. li r4,VRSTATE_VSCR
  15. lvx v0,r4,r3
  16. mtvscr v0
  17. REST_32VRS(0,r4,r3)
  18. blr
  19. /*
  20. * Store VMX state into memory, including VSCR.
  21. * Assumes the caller has enabled VMX in the MSR.
  22. */
  23. _GLOBAL(store_vr_state)
  24. SAVE_32VRS(0, r4, r3)
  25. mfvscr v0
  26. li r4, VRSTATE_VSCR
  27. stvx v0, r4, r3
  28. blr
  29. /*
  30. * Disable VMX for the task which had it previously,
  31. * and save its vector registers in its thread_struct.
  32. * Enables the VMX for use in the kernel on return.
  33. * On SMP we know the VMX is free, since we give it up every
  34. * switch (ie, no lazy save of the vector registers).
  35. *
  36. * Note that on 32-bit this can only use registers that will be
  37. * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
  38. */
  39. _GLOBAL(load_up_altivec)
  40. mfmsr r5 /* grab the current MSR */
  41. oris r5,r5,MSR_VEC@h
  42. MTMSRD(r5) /* enable use of AltiVec now */
  43. isync
  44. /*
  45. * While userspace in general ignores VRSAVE, glibc uses it as a boolean
  46. * to optimise userspace context save/restore. Whenever we take an
  47. * altivec unavailable exception we must set VRSAVE to something non
  48. * zero. Set it to all 1s. See also the programming note in the ISA.
  49. */
  50. mfspr r4,SPRN_VRSAVE
  51. cmpwi 0,r4,0
  52. bne+ 1f
  53. li r4,-1
  54. mtspr SPRN_VRSAVE,r4
  55. 1:
  56. /* enable use of VMX after return */
  57. #ifdef CONFIG_PPC32
  58. mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
  59. oris r9,r9,MSR_VEC@h
  60. #else
  61. ld r4,PACACURRENT(r13)
  62. addi r5,r4,THREAD /* Get THREAD */
  63. oris r12,r12,MSR_VEC@h
  64. std r12,_MSR(r1)
  65. #endif
  66. /* Don't care if r4 overflows, this is desired behaviour */
  67. lbz r4,THREAD_LOAD_VEC(r5)
  68. addi r4,r4,1
  69. stb r4,THREAD_LOAD_VEC(r5)
  70. addi r6,r5,THREAD_VRSTATE
  71. li r4,1
  72. li r10,VRSTATE_VSCR
  73. stw r4,THREAD_USED_VR(r5)
  74. lvx v0,r10,r6
  75. mtvscr v0
  76. REST_32VRS(0,r4,r6)
  77. /* restore registers and return */
  78. blr
  79. /*
  80. * save_altivec(tsk)
  81. * Save the vector registers to its thread_struct
  82. */
  83. _GLOBAL(save_altivec)
  84. addi r3,r3,THREAD /* want THREAD of task */
  85. PPC_LL r7,THREAD_VRSAVEAREA(r3)
  86. PPC_LL r5,PT_REGS(r3)
  87. PPC_LCMPI 0,r7,0
  88. bne 2f
  89. addi r7,r3,THREAD_VRSTATE
  90. 2: SAVE_32VRS(0,r4,r7)
  91. mfvscr v0
  92. li r4,VRSTATE_VSCR
  93. stvx v0,r4,r7
  94. blr
  95. #ifdef CONFIG_VSX
  96. #ifdef CONFIG_PPC32
  97. #error This asm code isn't ready for 32-bit kernels
  98. #endif
  99. /*
  100. * load_up_vsx(unused, unused, tsk)
  101. * Disable VSX for the task which had it previously,
  102. * and save its vector registers in its thread_struct.
  103. * Reuse the fp and vsx saves, but first check to see if they have
  104. * been saved already.
  105. */
  106. _GLOBAL(load_up_vsx)
  107. /* Load FP and VSX registers if they haven't been done yet */
  108. andi. r5,r12,MSR_FP
  109. beql+ load_up_fpu /* skip if already loaded */
  110. andis. r5,r12,MSR_VEC@h
  111. beql+ load_up_altivec /* skip if already loaded */
  112. ld r4,PACACURRENT(r13)
  113. addi r4,r4,THREAD /* Get THREAD */
  114. li r6,1
  115. stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */
  116. /* enable use of VSX after return */
  117. oris r12,r12,MSR_VSX@h
  118. std r12,_MSR(r1)
  119. b fast_exception_return
  120. #endif /* CONFIG_VSX */
  121. /*
  122. * The routines below are in assembler so we can closely control the
  123. * usage of floating-point registers. These routines must be called
  124. * with preempt disabled.
  125. */
  126. #ifdef CONFIG_PPC32
  127. .data
  128. fpzero:
  129. .long 0
  130. fpone:
  131. .long 0x3f800000 /* 1.0 in single-precision FP */
  132. fphalf:
  133. .long 0x3f000000 /* 0.5 in single-precision FP */
  134. #define LDCONST(fr, name) \
  135. lis r11,name@ha; \
  136. lfs fr,name@l(r11)
  137. #else
  138. .section ".toc","aw"
  139. fpzero:
  140. .tc FD_0_0[TC],0
  141. fpone:
  142. .tc FD_3ff00000_0[TC],0x3ff0000000000000 /* 1.0 */
  143. fphalf:
  144. .tc FD_3fe00000_0[TC],0x3fe0000000000000 /* 0.5 */
  145. #define LDCONST(fr, name) \
  146. lfd fr,name@toc(r2)
  147. #endif
  148. .text
  149. /*
  150. * Internal routine to enable floating point and set FPSCR to 0.
  151. * Don't call it from C; it doesn't use the normal calling convention.
  152. */
  153. fpenable:
  154. #ifdef CONFIG_PPC32
  155. stwu r1,-64(r1)
  156. #else
  157. stdu r1,-64(r1)
  158. #endif
  159. mfmsr r10
  160. ori r11,r10,MSR_FP
  161. mtmsr r11
  162. isync
  163. stfd fr0,24(r1)
  164. stfd fr1,16(r1)
  165. stfd fr31,8(r1)
  166. LDCONST(fr1, fpzero)
  167. mffs fr31
  168. MTFSF_L(fr1)
  169. blr
  170. fpdisable:
  171. mtlr r12
  172. MTFSF_L(fr31)
  173. lfd fr31,8(r1)
  174. lfd fr1,16(r1)
  175. lfd fr0,24(r1)
  176. mtmsr r10
  177. isync
  178. addi r1,r1,64
  179. blr
  180. /*
  181. * Vector add, floating point.
  182. */
  183. _GLOBAL(vaddfp)
  184. mflr r12
  185. bl fpenable
  186. li r0,4
  187. mtctr r0
  188. li r6,0
  189. 1: lfsx fr0,r4,r6
  190. lfsx fr1,r5,r6
  191. fadds fr0,fr0,fr1
  192. stfsx fr0,r3,r6
  193. addi r6,r6,4
  194. bdnz 1b
  195. b fpdisable
  196. /*
  197. * Vector subtract, floating point.
  198. */
  199. _GLOBAL(vsubfp)
  200. mflr r12
  201. bl fpenable
  202. li r0,4
  203. mtctr r0
  204. li r6,0
  205. 1: lfsx fr0,r4,r6
  206. lfsx fr1,r5,r6
  207. fsubs fr0,fr0,fr1
  208. stfsx fr0,r3,r6
  209. addi r6,r6,4
  210. bdnz 1b
  211. b fpdisable
  212. /*
  213. * Vector multiply and add, floating point.
  214. */
  215. _GLOBAL(vmaddfp)
  216. mflr r12
  217. bl fpenable
  218. stfd fr2,32(r1)
  219. li r0,4
  220. mtctr r0
  221. li r7,0
  222. 1: lfsx fr0,r4,r7
  223. lfsx fr1,r5,r7
  224. lfsx fr2,r6,r7
  225. fmadds fr0,fr0,fr2,fr1
  226. stfsx fr0,r3,r7
  227. addi r7,r7,4
  228. bdnz 1b
  229. lfd fr2,32(r1)
  230. b fpdisable
  231. /*
  232. * Vector negative multiply and subtract, floating point.
  233. */
  234. _GLOBAL(vnmsubfp)
  235. mflr r12
  236. bl fpenable
  237. stfd fr2,32(r1)
  238. li r0,4
  239. mtctr r0
  240. li r7,0
  241. 1: lfsx fr0,r4,r7
  242. lfsx fr1,r5,r7
  243. lfsx fr2,r6,r7
  244. fnmsubs fr0,fr0,fr2,fr1
  245. stfsx fr0,r3,r7
  246. addi r7,r7,4
  247. bdnz 1b
  248. lfd fr2,32(r1)
  249. b fpdisable
  250. /*
  251. * Vector reciprocal estimate. We just compute 1.0/x.
  252. * r3 -> destination, r4 -> source.
  253. */
  254. _GLOBAL(vrefp)
  255. mflr r12
  256. bl fpenable
  257. li r0,4
  258. LDCONST(fr1, fpone)
  259. mtctr r0
  260. li r6,0
  261. 1: lfsx fr0,r4,r6
  262. fdivs fr0,fr1,fr0
  263. stfsx fr0,r3,r6
  264. addi r6,r6,4
  265. bdnz 1b
  266. b fpdisable
  267. /*
  268. * Vector reciprocal square-root estimate, floating point.
  269. * We use the frsqrte instruction for the initial estimate followed
  270. * by 2 iterations of Newton-Raphson to get sufficient accuracy.
  271. * r3 -> destination, r4 -> source.
  272. */
  273. _GLOBAL(vrsqrtefp)
  274. mflr r12
  275. bl fpenable
  276. stfd fr2,32(r1)
  277. stfd fr3,40(r1)
  278. stfd fr4,48(r1)
  279. stfd fr5,56(r1)
  280. li r0,4
  281. LDCONST(fr4, fpone)
  282. LDCONST(fr5, fphalf)
  283. mtctr r0
  284. li r6,0
  285. 1: lfsx fr0,r4,r6
  286. frsqrte fr1,fr0 /* r = frsqrte(s) */
  287. fmuls fr3,fr1,fr0 /* r * s */
  288. fmuls fr2,fr1,fr5 /* r * 0.5 */
  289. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  290. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  291. fmuls fr3,fr1,fr0 /* r * s */
  292. fmuls fr2,fr1,fr5 /* r * 0.5 */
  293. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  294. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  295. stfsx fr1,r3,r6
  296. addi r6,r6,4
  297. bdnz 1b
  298. lfd fr5,56(r1)
  299. lfd fr4,48(r1)
  300. lfd fr3,40(r1)
  301. lfd fr2,32(r1)
  302. b fpdisable