flexcan.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CNT_SRR BIT(22)
  132. #define FLEXCAN_MB_CNT_IDE BIT(21)
  133. #define FLEXCAN_MB_CNT_RTR BIT(20)
  134. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  135. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  136. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  137. #define FLEXCAN_TIMEOUT_US (50)
  138. /*
  139. * FLEXCAN hardware feature flags
  140. *
  141. * Below is some version info we got:
  142. * SOC Version IP-Version Glitch- [TR]WRN_INT
  143. * Filter? connected?
  144. * MX25 FlexCAN2 03.00.00.00 no no
  145. * MX28 FlexCAN2 03.00.04.00 yes yes
  146. * MX35 FlexCAN2 03.00.00.00 no no
  147. * MX53 FlexCAN2 03.00.00.00 yes no
  148. * MX6s FlexCAN3 10.00.12.00 yes yes
  149. *
  150. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  151. */
  152. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  153. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  154. /* Structure of the message buffer */
  155. struct flexcan_mb {
  156. u32 can_ctrl;
  157. u32 can_id;
  158. u32 data[2];
  159. };
  160. /* Structure of the hardware registers */
  161. struct flexcan_regs {
  162. u32 mcr; /* 0x00 */
  163. u32 ctrl; /* 0x04 */
  164. u32 timer; /* 0x08 */
  165. u32 _reserved1; /* 0x0c */
  166. u32 rxgmask; /* 0x10 */
  167. u32 rx14mask; /* 0x14 */
  168. u32 rx15mask; /* 0x18 */
  169. u32 ecr; /* 0x1c */
  170. u32 esr; /* 0x20 */
  171. u32 imask2; /* 0x24 */
  172. u32 imask1; /* 0x28 */
  173. u32 iflag2; /* 0x2c */
  174. u32 iflag1; /* 0x30 */
  175. u32 crl2; /* 0x34 */
  176. u32 esr2; /* 0x38 */
  177. u32 imeur; /* 0x3c */
  178. u32 lrfr; /* 0x40 */
  179. u32 crcr; /* 0x44 */
  180. u32 rxfgmask; /* 0x48 */
  181. u32 rxfir; /* 0x4c */
  182. u32 _reserved3[12];
  183. struct flexcan_mb cantxfg[64];
  184. };
  185. struct flexcan_devtype_data {
  186. u32 features; /* hardware controller features */
  187. };
  188. struct flexcan_priv {
  189. struct can_priv can;
  190. struct net_device *dev;
  191. struct napi_struct napi;
  192. void __iomem *base;
  193. u32 reg_esr;
  194. u32 reg_ctrl_default;
  195. struct clk *clk_ipg;
  196. struct clk *clk_per;
  197. struct flexcan_platform_data *pdata;
  198. const struct flexcan_devtype_data *devtype_data;
  199. struct regulator *reg_xceiver;
  200. };
  201. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  202. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  203. };
  204. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  205. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  206. .features = FLEXCAN_HAS_V10_FEATURES,
  207. };
  208. static const struct can_bittiming_const flexcan_bittiming_const = {
  209. .name = DRV_NAME,
  210. .tseg1_min = 4,
  211. .tseg1_max = 16,
  212. .tseg2_min = 2,
  213. .tseg2_max = 8,
  214. .sjw_max = 4,
  215. .brp_min = 1,
  216. .brp_max = 256,
  217. .brp_inc = 1,
  218. };
  219. /*
  220. * Abstract off the read/write for arm versus ppc. This
  221. * assumes that PPC uses big-endian registers and everything
  222. * else uses little-endian registers, independent of CPU
  223. * endianess.
  224. */
  225. #if defined(CONFIG_PPC)
  226. static inline u32 flexcan_read(void __iomem *addr)
  227. {
  228. return in_be32(addr);
  229. }
  230. static inline void flexcan_write(u32 val, void __iomem *addr)
  231. {
  232. out_be32(addr, val);
  233. }
  234. #else
  235. static inline u32 flexcan_read(void __iomem *addr)
  236. {
  237. return readl(addr);
  238. }
  239. static inline void flexcan_write(u32 val, void __iomem *addr)
  240. {
  241. writel(val, addr);
  242. }
  243. #endif
  244. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  245. {
  246. if (!priv->reg_xceiver)
  247. return 0;
  248. return regulator_enable(priv->reg_xceiver);
  249. }
  250. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  251. {
  252. if (!priv->reg_xceiver)
  253. return 0;
  254. return regulator_disable(priv->reg_xceiver);
  255. }
  256. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  257. u32 reg_esr)
  258. {
  259. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  260. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  261. }
  262. static int flexcan_chip_enable(struct flexcan_priv *priv)
  263. {
  264. struct flexcan_regs __iomem *regs = priv->base;
  265. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  266. u32 reg;
  267. reg = flexcan_read(&regs->mcr);
  268. reg &= ~FLEXCAN_MCR_MDIS;
  269. flexcan_write(reg, &regs->mcr);
  270. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  271. usleep_range(10, 20);
  272. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  273. return -ETIMEDOUT;
  274. return 0;
  275. }
  276. static int flexcan_chip_disable(struct flexcan_priv *priv)
  277. {
  278. struct flexcan_regs __iomem *regs = priv->base;
  279. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  280. u32 reg;
  281. reg = flexcan_read(&regs->mcr);
  282. reg |= FLEXCAN_MCR_MDIS;
  283. flexcan_write(reg, &regs->mcr);
  284. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  285. usleep_range(10, 20);
  286. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  287. return -ETIMEDOUT;
  288. return 0;
  289. }
  290. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  291. {
  292. struct flexcan_regs __iomem *regs = priv->base;
  293. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  294. u32 reg;
  295. reg = flexcan_read(&regs->mcr);
  296. reg |= FLEXCAN_MCR_HALT;
  297. flexcan_write(reg, &regs->mcr);
  298. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  299. usleep_range(100, 200);
  300. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  301. return -ETIMEDOUT;
  302. return 0;
  303. }
  304. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  305. {
  306. struct flexcan_regs __iomem *regs = priv->base;
  307. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  308. u32 reg;
  309. reg = flexcan_read(&regs->mcr);
  310. reg &= ~FLEXCAN_MCR_HALT;
  311. flexcan_write(reg, &regs->mcr);
  312. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  313. usleep_range(10, 20);
  314. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  315. return -ETIMEDOUT;
  316. return 0;
  317. }
  318. static int flexcan_get_berr_counter(const struct net_device *dev,
  319. struct can_berr_counter *bec)
  320. {
  321. const struct flexcan_priv *priv = netdev_priv(dev);
  322. struct flexcan_regs __iomem *regs = priv->base;
  323. u32 reg = flexcan_read(&regs->ecr);
  324. bec->txerr = (reg >> 0) & 0xff;
  325. bec->rxerr = (reg >> 8) & 0xff;
  326. return 0;
  327. }
  328. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  329. {
  330. const struct flexcan_priv *priv = netdev_priv(dev);
  331. struct flexcan_regs __iomem *regs = priv->base;
  332. struct can_frame *cf = (struct can_frame *)skb->data;
  333. u32 can_id;
  334. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  335. if (can_dropped_invalid_skb(dev, skb))
  336. return NETDEV_TX_OK;
  337. netif_stop_queue(dev);
  338. if (cf->can_id & CAN_EFF_FLAG) {
  339. can_id = cf->can_id & CAN_EFF_MASK;
  340. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  341. } else {
  342. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  343. }
  344. if (cf->can_id & CAN_RTR_FLAG)
  345. ctrl |= FLEXCAN_MB_CNT_RTR;
  346. if (cf->can_dlc > 0) {
  347. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  348. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  349. }
  350. if (cf->can_dlc > 3) {
  351. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  352. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  353. }
  354. can_put_echo_skb(skb, dev, 0);
  355. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  356. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  357. return NETDEV_TX_OK;
  358. }
  359. static void do_bus_err(struct net_device *dev,
  360. struct can_frame *cf, u32 reg_esr)
  361. {
  362. struct flexcan_priv *priv = netdev_priv(dev);
  363. int rx_errors = 0, tx_errors = 0;
  364. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  365. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  366. netdev_dbg(dev, "BIT1_ERR irq\n");
  367. cf->data[2] |= CAN_ERR_PROT_BIT1;
  368. tx_errors = 1;
  369. }
  370. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  371. netdev_dbg(dev, "BIT0_ERR irq\n");
  372. cf->data[2] |= CAN_ERR_PROT_BIT0;
  373. tx_errors = 1;
  374. }
  375. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  376. netdev_dbg(dev, "ACK_ERR irq\n");
  377. cf->can_id |= CAN_ERR_ACK;
  378. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  379. tx_errors = 1;
  380. }
  381. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  382. netdev_dbg(dev, "CRC_ERR irq\n");
  383. cf->data[2] |= CAN_ERR_PROT_BIT;
  384. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  385. rx_errors = 1;
  386. }
  387. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  388. netdev_dbg(dev, "FRM_ERR irq\n");
  389. cf->data[2] |= CAN_ERR_PROT_FORM;
  390. rx_errors = 1;
  391. }
  392. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  393. netdev_dbg(dev, "STF_ERR irq\n");
  394. cf->data[2] |= CAN_ERR_PROT_STUFF;
  395. rx_errors = 1;
  396. }
  397. priv->can.can_stats.bus_error++;
  398. if (rx_errors)
  399. dev->stats.rx_errors++;
  400. if (tx_errors)
  401. dev->stats.tx_errors++;
  402. }
  403. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  404. {
  405. struct sk_buff *skb;
  406. struct can_frame *cf;
  407. skb = alloc_can_err_skb(dev, &cf);
  408. if (unlikely(!skb))
  409. return 0;
  410. do_bus_err(dev, cf, reg_esr);
  411. netif_receive_skb(skb);
  412. dev->stats.rx_packets++;
  413. dev->stats.rx_bytes += cf->can_dlc;
  414. return 1;
  415. }
  416. static void do_state(struct net_device *dev,
  417. struct can_frame *cf, enum can_state new_state)
  418. {
  419. struct flexcan_priv *priv = netdev_priv(dev);
  420. struct can_berr_counter bec;
  421. flexcan_get_berr_counter(dev, &bec);
  422. switch (priv->can.state) {
  423. case CAN_STATE_ERROR_ACTIVE:
  424. /*
  425. * from: ERROR_ACTIVE
  426. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  427. * => : there was a warning int
  428. */
  429. if (new_state >= CAN_STATE_ERROR_WARNING &&
  430. new_state <= CAN_STATE_BUS_OFF) {
  431. netdev_dbg(dev, "Error Warning IRQ\n");
  432. priv->can.can_stats.error_warning++;
  433. cf->can_id |= CAN_ERR_CRTL;
  434. cf->data[1] = (bec.txerr > bec.rxerr) ?
  435. CAN_ERR_CRTL_TX_WARNING :
  436. CAN_ERR_CRTL_RX_WARNING;
  437. }
  438. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  439. /*
  440. * from: ERROR_ACTIVE, ERROR_WARNING
  441. * to : ERROR_PASSIVE, BUS_OFF
  442. * => : error passive int
  443. */
  444. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  445. new_state <= CAN_STATE_BUS_OFF) {
  446. netdev_dbg(dev, "Error Passive IRQ\n");
  447. priv->can.can_stats.error_passive++;
  448. cf->can_id |= CAN_ERR_CRTL;
  449. cf->data[1] = (bec.txerr > bec.rxerr) ?
  450. CAN_ERR_CRTL_TX_PASSIVE :
  451. CAN_ERR_CRTL_RX_PASSIVE;
  452. }
  453. break;
  454. case CAN_STATE_BUS_OFF:
  455. netdev_err(dev, "BUG! "
  456. "hardware recovered automatically from BUS_OFF\n");
  457. break;
  458. default:
  459. break;
  460. }
  461. /* process state changes depending on the new state */
  462. switch (new_state) {
  463. case CAN_STATE_ERROR_ACTIVE:
  464. netdev_dbg(dev, "Error Active\n");
  465. cf->can_id |= CAN_ERR_PROT;
  466. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  467. break;
  468. case CAN_STATE_BUS_OFF:
  469. cf->can_id |= CAN_ERR_BUSOFF;
  470. can_bus_off(dev);
  471. break;
  472. default:
  473. break;
  474. }
  475. }
  476. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  477. {
  478. struct flexcan_priv *priv = netdev_priv(dev);
  479. struct sk_buff *skb;
  480. struct can_frame *cf;
  481. enum can_state new_state;
  482. int flt;
  483. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  484. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  485. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  486. FLEXCAN_ESR_RX_WRN))))
  487. new_state = CAN_STATE_ERROR_ACTIVE;
  488. else
  489. new_state = CAN_STATE_ERROR_WARNING;
  490. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  491. new_state = CAN_STATE_ERROR_PASSIVE;
  492. else
  493. new_state = CAN_STATE_BUS_OFF;
  494. /* state hasn't changed */
  495. if (likely(new_state == priv->can.state))
  496. return 0;
  497. skb = alloc_can_err_skb(dev, &cf);
  498. if (unlikely(!skb))
  499. return 0;
  500. do_state(dev, cf, new_state);
  501. priv->can.state = new_state;
  502. netif_receive_skb(skb);
  503. dev->stats.rx_packets++;
  504. dev->stats.rx_bytes += cf->can_dlc;
  505. return 1;
  506. }
  507. static void flexcan_read_fifo(const struct net_device *dev,
  508. struct can_frame *cf)
  509. {
  510. const struct flexcan_priv *priv = netdev_priv(dev);
  511. struct flexcan_regs __iomem *regs = priv->base;
  512. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  513. u32 reg_ctrl, reg_id;
  514. reg_ctrl = flexcan_read(&mb->can_ctrl);
  515. reg_id = flexcan_read(&mb->can_id);
  516. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  517. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  518. else
  519. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  520. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  521. cf->can_id |= CAN_RTR_FLAG;
  522. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  523. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  524. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  525. /* mark as read */
  526. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  527. flexcan_read(&regs->timer);
  528. }
  529. static int flexcan_read_frame(struct net_device *dev)
  530. {
  531. struct net_device_stats *stats = &dev->stats;
  532. struct can_frame *cf;
  533. struct sk_buff *skb;
  534. skb = alloc_can_skb(dev, &cf);
  535. if (unlikely(!skb)) {
  536. stats->rx_dropped++;
  537. return 0;
  538. }
  539. flexcan_read_fifo(dev, cf);
  540. netif_receive_skb(skb);
  541. stats->rx_packets++;
  542. stats->rx_bytes += cf->can_dlc;
  543. can_led_event(dev, CAN_LED_EVENT_RX);
  544. return 1;
  545. }
  546. static int flexcan_poll(struct napi_struct *napi, int quota)
  547. {
  548. struct net_device *dev = napi->dev;
  549. const struct flexcan_priv *priv = netdev_priv(dev);
  550. struct flexcan_regs __iomem *regs = priv->base;
  551. u32 reg_iflag1, reg_esr;
  552. int work_done = 0;
  553. /*
  554. * The error bits are cleared on read,
  555. * use saved value from irq handler.
  556. */
  557. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  558. /* handle state changes */
  559. work_done += flexcan_poll_state(dev, reg_esr);
  560. /* handle RX-FIFO */
  561. reg_iflag1 = flexcan_read(&regs->iflag1);
  562. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  563. work_done < quota) {
  564. work_done += flexcan_read_frame(dev);
  565. reg_iflag1 = flexcan_read(&regs->iflag1);
  566. }
  567. /* report bus errors */
  568. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  569. work_done += flexcan_poll_bus_err(dev, reg_esr);
  570. if (work_done < quota) {
  571. napi_complete(napi);
  572. /* enable IRQs */
  573. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  574. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  575. }
  576. return work_done;
  577. }
  578. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  579. {
  580. struct net_device *dev = dev_id;
  581. struct net_device_stats *stats = &dev->stats;
  582. struct flexcan_priv *priv = netdev_priv(dev);
  583. struct flexcan_regs __iomem *regs = priv->base;
  584. u32 reg_iflag1, reg_esr;
  585. reg_iflag1 = flexcan_read(&regs->iflag1);
  586. reg_esr = flexcan_read(&regs->esr);
  587. /* ACK all bus error and state change IRQ sources */
  588. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  589. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  590. /*
  591. * schedule NAPI in case of:
  592. * - rx IRQ
  593. * - state change IRQ
  594. * - bus error IRQ and bus error reporting is activated
  595. */
  596. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  597. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  598. flexcan_has_and_handle_berr(priv, reg_esr)) {
  599. /*
  600. * The error bits are cleared on read,
  601. * save them for later use.
  602. */
  603. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  604. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  605. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  606. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  607. &regs->ctrl);
  608. napi_schedule(&priv->napi);
  609. }
  610. /* FIFO overflow */
  611. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  612. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  613. dev->stats.rx_over_errors++;
  614. dev->stats.rx_errors++;
  615. }
  616. /* transmission complete interrupt */
  617. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  618. stats->tx_bytes += can_get_echo_skb(dev, 0);
  619. stats->tx_packets++;
  620. can_led_event(dev, CAN_LED_EVENT_TX);
  621. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  622. netif_wake_queue(dev);
  623. }
  624. return IRQ_HANDLED;
  625. }
  626. static void flexcan_set_bittiming(struct net_device *dev)
  627. {
  628. const struct flexcan_priv *priv = netdev_priv(dev);
  629. const struct can_bittiming *bt = &priv->can.bittiming;
  630. struct flexcan_regs __iomem *regs = priv->base;
  631. u32 reg;
  632. reg = flexcan_read(&regs->ctrl);
  633. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  634. FLEXCAN_CTRL_RJW(0x3) |
  635. FLEXCAN_CTRL_PSEG1(0x7) |
  636. FLEXCAN_CTRL_PSEG2(0x7) |
  637. FLEXCAN_CTRL_PROPSEG(0x7) |
  638. FLEXCAN_CTRL_LPB |
  639. FLEXCAN_CTRL_SMP |
  640. FLEXCAN_CTRL_LOM);
  641. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  642. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  643. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  644. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  645. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  646. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  647. reg |= FLEXCAN_CTRL_LPB;
  648. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  649. reg |= FLEXCAN_CTRL_LOM;
  650. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  651. reg |= FLEXCAN_CTRL_SMP;
  652. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  653. flexcan_write(reg, &regs->ctrl);
  654. /* print chip status */
  655. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  656. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  657. }
  658. /*
  659. * flexcan_chip_start
  660. *
  661. * this functions is entered with clocks enabled
  662. *
  663. */
  664. static int flexcan_chip_start(struct net_device *dev)
  665. {
  666. struct flexcan_priv *priv = netdev_priv(dev);
  667. struct flexcan_regs __iomem *regs = priv->base;
  668. int err;
  669. u32 reg_mcr, reg_ctrl;
  670. /* enable module */
  671. err = flexcan_chip_enable(priv);
  672. if (err)
  673. return err;
  674. /* soft reset */
  675. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  676. udelay(10);
  677. reg_mcr = flexcan_read(&regs->mcr);
  678. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  679. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  680. reg_mcr);
  681. err = -ENODEV;
  682. goto out_chip_disable;
  683. }
  684. flexcan_set_bittiming(dev);
  685. /*
  686. * MCR
  687. *
  688. * enable freeze
  689. * enable fifo
  690. * halt now
  691. * only supervisor access
  692. * enable warning int
  693. * choose format C
  694. * disable local echo
  695. *
  696. */
  697. reg_mcr = flexcan_read(&regs->mcr);
  698. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  699. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  700. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  701. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  702. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  703. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  704. flexcan_write(reg_mcr, &regs->mcr);
  705. /*
  706. * CTRL
  707. *
  708. * disable timer sync feature
  709. *
  710. * disable auto busoff recovery
  711. * transmit lowest buffer first
  712. *
  713. * enable tx and rx warning interrupt
  714. * enable bus off interrupt
  715. * (== FLEXCAN_CTRL_ERR_STATE)
  716. */
  717. reg_ctrl = flexcan_read(&regs->ctrl);
  718. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  719. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  720. FLEXCAN_CTRL_ERR_STATE;
  721. /*
  722. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  723. * on most Flexcan cores, too. Otherwise we don't get
  724. * any error warning or passive interrupts.
  725. */
  726. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  727. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  728. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  729. /* save for later use */
  730. priv->reg_ctrl_default = reg_ctrl;
  731. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  732. flexcan_write(reg_ctrl, &regs->ctrl);
  733. /* Abort any pending TX, mark Mailbox as INACTIVE */
  734. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  735. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  736. /* acceptance mask/acceptance code (accept everything) */
  737. flexcan_write(0x0, &regs->rxgmask);
  738. flexcan_write(0x0, &regs->rx14mask);
  739. flexcan_write(0x0, &regs->rx15mask);
  740. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  741. flexcan_write(0x0, &regs->rxfgmask);
  742. err = flexcan_transceiver_enable(priv);
  743. if (err)
  744. goto out_chip_disable;
  745. /* synchronize with the can bus */
  746. err = flexcan_chip_unfreeze(priv);
  747. if (err)
  748. goto out_transceiver_disable;
  749. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  750. /* enable FIFO interrupts */
  751. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  752. /* print chip status */
  753. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  754. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  755. return 0;
  756. out_transceiver_disable:
  757. flexcan_transceiver_disable(priv);
  758. out_chip_disable:
  759. flexcan_chip_disable(priv);
  760. return err;
  761. }
  762. /*
  763. * flexcan_chip_stop
  764. *
  765. * this functions is entered with clocks enabled
  766. *
  767. */
  768. static void flexcan_chip_stop(struct net_device *dev)
  769. {
  770. struct flexcan_priv *priv = netdev_priv(dev);
  771. struct flexcan_regs __iomem *regs = priv->base;
  772. /* freeze + disable module */
  773. flexcan_chip_freeze(priv);
  774. flexcan_chip_disable(priv);
  775. /* Disable all interrupts */
  776. flexcan_write(0, &regs->imask1);
  777. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  778. &regs->ctrl);
  779. flexcan_transceiver_disable(priv);
  780. priv->can.state = CAN_STATE_STOPPED;
  781. return;
  782. }
  783. static int flexcan_open(struct net_device *dev)
  784. {
  785. struct flexcan_priv *priv = netdev_priv(dev);
  786. int err;
  787. err = clk_prepare_enable(priv->clk_ipg);
  788. if (err)
  789. return err;
  790. err = clk_prepare_enable(priv->clk_per);
  791. if (err)
  792. goto out_disable_ipg;
  793. err = open_candev(dev);
  794. if (err)
  795. goto out_disable_per;
  796. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  797. if (err)
  798. goto out_close;
  799. /* start chip and queuing */
  800. err = flexcan_chip_start(dev);
  801. if (err)
  802. goto out_free_irq;
  803. can_led_event(dev, CAN_LED_EVENT_OPEN);
  804. napi_enable(&priv->napi);
  805. netif_start_queue(dev);
  806. return 0;
  807. out_free_irq:
  808. free_irq(dev->irq, dev);
  809. out_close:
  810. close_candev(dev);
  811. out_disable_per:
  812. clk_disable_unprepare(priv->clk_per);
  813. out_disable_ipg:
  814. clk_disable_unprepare(priv->clk_ipg);
  815. return err;
  816. }
  817. static int flexcan_close(struct net_device *dev)
  818. {
  819. struct flexcan_priv *priv = netdev_priv(dev);
  820. netif_stop_queue(dev);
  821. napi_disable(&priv->napi);
  822. flexcan_chip_stop(dev);
  823. free_irq(dev->irq, dev);
  824. clk_disable_unprepare(priv->clk_per);
  825. clk_disable_unprepare(priv->clk_ipg);
  826. close_candev(dev);
  827. can_led_event(dev, CAN_LED_EVENT_STOP);
  828. return 0;
  829. }
  830. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  831. {
  832. int err;
  833. switch (mode) {
  834. case CAN_MODE_START:
  835. err = flexcan_chip_start(dev);
  836. if (err)
  837. return err;
  838. netif_wake_queue(dev);
  839. break;
  840. default:
  841. return -EOPNOTSUPP;
  842. }
  843. return 0;
  844. }
  845. static const struct net_device_ops flexcan_netdev_ops = {
  846. .ndo_open = flexcan_open,
  847. .ndo_stop = flexcan_close,
  848. .ndo_start_xmit = flexcan_start_xmit,
  849. };
  850. static int register_flexcandev(struct net_device *dev)
  851. {
  852. struct flexcan_priv *priv = netdev_priv(dev);
  853. struct flexcan_regs __iomem *regs = priv->base;
  854. u32 reg, err;
  855. err = clk_prepare_enable(priv->clk_ipg);
  856. if (err)
  857. return err;
  858. err = clk_prepare_enable(priv->clk_per);
  859. if (err)
  860. goto out_disable_ipg;
  861. /* select "bus clock", chip must be disabled */
  862. err = flexcan_chip_disable(priv);
  863. if (err)
  864. goto out_disable_per;
  865. reg = flexcan_read(&regs->ctrl);
  866. reg |= FLEXCAN_CTRL_CLK_SRC;
  867. flexcan_write(reg, &regs->ctrl);
  868. err = flexcan_chip_enable(priv);
  869. if (err)
  870. goto out_chip_disable;
  871. /* set freeze, halt and activate FIFO, restrict register access */
  872. reg = flexcan_read(&regs->mcr);
  873. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  874. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  875. flexcan_write(reg, &regs->mcr);
  876. /*
  877. * Currently we only support newer versions of this core
  878. * featuring a RX FIFO. Older cores found on some Coldfire
  879. * derivates are not yet supported.
  880. */
  881. reg = flexcan_read(&regs->mcr);
  882. if (!(reg & FLEXCAN_MCR_FEN)) {
  883. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  884. err = -ENODEV;
  885. goto out_chip_disable;
  886. }
  887. err = register_candev(dev);
  888. /* disable core and turn off clocks */
  889. out_chip_disable:
  890. flexcan_chip_disable(priv);
  891. out_disable_per:
  892. clk_disable_unprepare(priv->clk_per);
  893. out_disable_ipg:
  894. clk_disable_unprepare(priv->clk_ipg);
  895. return err;
  896. }
  897. static void unregister_flexcandev(struct net_device *dev)
  898. {
  899. unregister_candev(dev);
  900. }
  901. static const struct of_device_id flexcan_of_match[] = {
  902. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  903. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  904. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  905. { /* sentinel */ },
  906. };
  907. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  908. static const struct platform_device_id flexcan_id_table[] = {
  909. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  910. { /* sentinel */ },
  911. };
  912. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  913. static int flexcan_probe(struct platform_device *pdev)
  914. {
  915. const struct of_device_id *of_id;
  916. const struct flexcan_devtype_data *devtype_data;
  917. struct net_device *dev;
  918. struct flexcan_priv *priv;
  919. struct resource *mem;
  920. struct clk *clk_ipg = NULL, *clk_per = NULL;
  921. void __iomem *base;
  922. int err, irq;
  923. u32 clock_freq = 0;
  924. if (pdev->dev.of_node)
  925. of_property_read_u32(pdev->dev.of_node,
  926. "clock-frequency", &clock_freq);
  927. if (!clock_freq) {
  928. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  929. if (IS_ERR(clk_ipg)) {
  930. dev_err(&pdev->dev, "no ipg clock defined\n");
  931. return PTR_ERR(clk_ipg);
  932. }
  933. clk_per = devm_clk_get(&pdev->dev, "per");
  934. if (IS_ERR(clk_per)) {
  935. dev_err(&pdev->dev, "no per clock defined\n");
  936. return PTR_ERR(clk_per);
  937. }
  938. clock_freq = clk_get_rate(clk_per);
  939. }
  940. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  941. irq = platform_get_irq(pdev, 0);
  942. if (irq <= 0)
  943. return -ENODEV;
  944. base = devm_ioremap_resource(&pdev->dev, mem);
  945. if (IS_ERR(base))
  946. return PTR_ERR(base);
  947. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  948. if (of_id) {
  949. devtype_data = of_id->data;
  950. } else if (pdev->id_entry->driver_data) {
  951. devtype_data = (struct flexcan_devtype_data *)
  952. pdev->id_entry->driver_data;
  953. } else {
  954. return -ENODEV;
  955. }
  956. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  957. if (!dev)
  958. return -ENOMEM;
  959. dev->netdev_ops = &flexcan_netdev_ops;
  960. dev->irq = irq;
  961. dev->flags |= IFF_ECHO;
  962. priv = netdev_priv(dev);
  963. priv->can.clock.freq = clock_freq;
  964. priv->can.bittiming_const = &flexcan_bittiming_const;
  965. priv->can.do_set_mode = flexcan_set_mode;
  966. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  967. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  968. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  969. CAN_CTRLMODE_BERR_REPORTING;
  970. priv->base = base;
  971. priv->dev = dev;
  972. priv->clk_ipg = clk_ipg;
  973. priv->clk_per = clk_per;
  974. priv->pdata = dev_get_platdata(&pdev->dev);
  975. priv->devtype_data = devtype_data;
  976. priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  977. if (IS_ERR(priv->reg_xceiver))
  978. priv->reg_xceiver = NULL;
  979. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  980. platform_set_drvdata(pdev, dev);
  981. SET_NETDEV_DEV(dev, &pdev->dev);
  982. err = register_flexcandev(dev);
  983. if (err) {
  984. dev_err(&pdev->dev, "registering netdev failed\n");
  985. goto failed_register;
  986. }
  987. devm_can_led_init(dev);
  988. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  989. priv->base, dev->irq);
  990. return 0;
  991. failed_register:
  992. free_candev(dev);
  993. return err;
  994. }
  995. static int flexcan_remove(struct platform_device *pdev)
  996. {
  997. struct net_device *dev = platform_get_drvdata(pdev);
  998. struct flexcan_priv *priv = netdev_priv(dev);
  999. unregister_flexcandev(dev);
  1000. netif_napi_del(&priv->napi);
  1001. free_candev(dev);
  1002. return 0;
  1003. }
  1004. #ifdef CONFIG_PM_SLEEP
  1005. static int flexcan_suspend(struct device *device)
  1006. {
  1007. struct net_device *dev = dev_get_drvdata(device);
  1008. struct flexcan_priv *priv = netdev_priv(dev);
  1009. int err;
  1010. err = flexcan_chip_disable(priv);
  1011. if (err)
  1012. return err;
  1013. if (netif_running(dev)) {
  1014. netif_stop_queue(dev);
  1015. netif_device_detach(dev);
  1016. }
  1017. priv->can.state = CAN_STATE_SLEEPING;
  1018. return 0;
  1019. }
  1020. static int flexcan_resume(struct device *device)
  1021. {
  1022. struct net_device *dev = dev_get_drvdata(device);
  1023. struct flexcan_priv *priv = netdev_priv(dev);
  1024. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1025. if (netif_running(dev)) {
  1026. netif_device_attach(dev);
  1027. netif_start_queue(dev);
  1028. }
  1029. return flexcan_chip_enable(priv);
  1030. }
  1031. #endif /* CONFIG_PM_SLEEP */
  1032. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1033. static struct platform_driver flexcan_driver = {
  1034. .driver = {
  1035. .name = DRV_NAME,
  1036. .owner = THIS_MODULE,
  1037. .pm = &flexcan_pm_ops,
  1038. .of_match_table = flexcan_of_match,
  1039. },
  1040. .probe = flexcan_probe,
  1041. .remove = flexcan_remove,
  1042. .id_table = flexcan_id_table,
  1043. };
  1044. module_platform_driver(flexcan_driver);
  1045. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1046. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1047. MODULE_LICENSE("GPL v2");
  1048. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");