cik.c 257 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  44. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  45. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  46. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  47. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  48. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  49. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  50. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  51. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  52. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  53. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  54. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  55. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  57. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  58. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  59. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  60. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  61. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  63. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  64. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  65. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  66. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  67. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  68. extern void sumo_rlc_fini(struct radeon_device *rdev);
  69. extern int sumo_rlc_init(struct radeon_device *rdev);
  70. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  71. extern void si_rlc_reset(struct radeon_device *rdev);
  72. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  73. extern int cik_sdma_resume(struct radeon_device *rdev);
  74. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  75. extern void cik_sdma_fini(struct radeon_device *rdev);
  76. static void cik_rlc_stop(struct radeon_device *rdev);
  77. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  78. static void cik_program_aspm(struct radeon_device *rdev);
  79. static void cik_init_pg(struct radeon_device *rdev);
  80. static void cik_init_cg(struct radeon_device *rdev);
  81. static void cik_fini_pg(struct radeon_device *rdev);
  82. static void cik_fini_cg(struct radeon_device *rdev);
  83. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  84. bool enable);
  85. /* get temperature in millidegrees */
  86. int ci_get_temp(struct radeon_device *rdev)
  87. {
  88. u32 temp;
  89. int actual_temp = 0;
  90. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  91. CTF_TEMP_SHIFT;
  92. if (temp & 0x200)
  93. actual_temp = 255;
  94. else
  95. actual_temp = temp & 0x1ff;
  96. actual_temp = actual_temp * 1000;
  97. return actual_temp;
  98. }
  99. /* get temperature in millidegrees */
  100. int kv_get_temp(struct radeon_device *rdev)
  101. {
  102. u32 temp;
  103. int actual_temp = 0;
  104. temp = RREG32_SMC(0xC0300E0C);
  105. if (temp)
  106. actual_temp = (temp / 8) - 49;
  107. else
  108. actual_temp = 0;
  109. actual_temp = actual_temp * 1000;
  110. return actual_temp;
  111. }
  112. /*
  113. * Indirect registers accessor
  114. */
  115. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  116. {
  117. unsigned long flags;
  118. u32 r;
  119. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  120. WREG32(PCIE_INDEX, reg);
  121. (void)RREG32(PCIE_INDEX);
  122. r = RREG32(PCIE_DATA);
  123. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  124. return r;
  125. }
  126. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  130. WREG32(PCIE_INDEX, reg);
  131. (void)RREG32(PCIE_INDEX);
  132. WREG32(PCIE_DATA, v);
  133. (void)RREG32(PCIE_DATA);
  134. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  135. }
  136. static const u32 spectre_rlc_save_restore_register_list[] =
  137. {
  138. (0x0e00 << 16) | (0xc12c >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0xc140 >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0xc150 >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0xc15c >> 2),
  145. 0x00000000,
  146. (0x0e00 << 16) | (0xc168 >> 2),
  147. 0x00000000,
  148. (0x0e00 << 16) | (0xc170 >> 2),
  149. 0x00000000,
  150. (0x0e00 << 16) | (0xc178 >> 2),
  151. 0x00000000,
  152. (0x0e00 << 16) | (0xc204 >> 2),
  153. 0x00000000,
  154. (0x0e00 << 16) | (0xc2b4 >> 2),
  155. 0x00000000,
  156. (0x0e00 << 16) | (0xc2b8 >> 2),
  157. 0x00000000,
  158. (0x0e00 << 16) | (0xc2bc >> 2),
  159. 0x00000000,
  160. (0x0e00 << 16) | (0xc2c0 >> 2),
  161. 0x00000000,
  162. (0x0e00 << 16) | (0x8228 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x829c >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0x869c >> 2),
  167. 0x00000000,
  168. (0x0600 << 16) | (0x98f4 >> 2),
  169. 0x00000000,
  170. (0x0e00 << 16) | (0x98f8 >> 2),
  171. 0x00000000,
  172. (0x0e00 << 16) | (0x9900 >> 2),
  173. 0x00000000,
  174. (0x0e00 << 16) | (0xc260 >> 2),
  175. 0x00000000,
  176. (0x0e00 << 16) | (0x90e8 >> 2),
  177. 0x00000000,
  178. (0x0e00 << 16) | (0x3c000 >> 2),
  179. 0x00000000,
  180. (0x0e00 << 16) | (0x3c00c >> 2),
  181. 0x00000000,
  182. (0x0e00 << 16) | (0x8c1c >> 2),
  183. 0x00000000,
  184. (0x0e00 << 16) | (0x9700 >> 2),
  185. 0x00000000,
  186. (0x0e00 << 16) | (0xcd20 >> 2),
  187. 0x00000000,
  188. (0x4e00 << 16) | (0xcd20 >> 2),
  189. 0x00000000,
  190. (0x5e00 << 16) | (0xcd20 >> 2),
  191. 0x00000000,
  192. (0x6e00 << 16) | (0xcd20 >> 2),
  193. 0x00000000,
  194. (0x7e00 << 16) | (0xcd20 >> 2),
  195. 0x00000000,
  196. (0x8e00 << 16) | (0xcd20 >> 2),
  197. 0x00000000,
  198. (0x9e00 << 16) | (0xcd20 >> 2),
  199. 0x00000000,
  200. (0xae00 << 16) | (0xcd20 >> 2),
  201. 0x00000000,
  202. (0xbe00 << 16) | (0xcd20 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0x89bc >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0x8900 >> 2),
  207. 0x00000000,
  208. 0x3,
  209. (0x0e00 << 16) | (0xc130 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc134 >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc1fc >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0xc208 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0xc264 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0xc268 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0xc26c >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0xc270 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0xc274 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0xc278 >> 2),
  228. 0x00000000,
  229. (0x0e00 << 16) | (0xc27c >> 2),
  230. 0x00000000,
  231. (0x0e00 << 16) | (0xc280 >> 2),
  232. 0x00000000,
  233. (0x0e00 << 16) | (0xc284 >> 2),
  234. 0x00000000,
  235. (0x0e00 << 16) | (0xc288 >> 2),
  236. 0x00000000,
  237. (0x0e00 << 16) | (0xc28c >> 2),
  238. 0x00000000,
  239. (0x0e00 << 16) | (0xc290 >> 2),
  240. 0x00000000,
  241. (0x0e00 << 16) | (0xc294 >> 2),
  242. 0x00000000,
  243. (0x0e00 << 16) | (0xc298 >> 2),
  244. 0x00000000,
  245. (0x0e00 << 16) | (0xc29c >> 2),
  246. 0x00000000,
  247. (0x0e00 << 16) | (0xc2a0 >> 2),
  248. 0x00000000,
  249. (0x0e00 << 16) | (0xc2a4 >> 2),
  250. 0x00000000,
  251. (0x0e00 << 16) | (0xc2a8 >> 2),
  252. 0x00000000,
  253. (0x0e00 << 16) | (0xc2ac >> 2),
  254. 0x00000000,
  255. (0x0e00 << 16) | (0xc2b0 >> 2),
  256. 0x00000000,
  257. (0x0e00 << 16) | (0x301d0 >> 2),
  258. 0x00000000,
  259. (0x0e00 << 16) | (0x30238 >> 2),
  260. 0x00000000,
  261. (0x0e00 << 16) | (0x30250 >> 2),
  262. 0x00000000,
  263. (0x0e00 << 16) | (0x30254 >> 2),
  264. 0x00000000,
  265. (0x0e00 << 16) | (0x30258 >> 2),
  266. 0x00000000,
  267. (0x0e00 << 16) | (0x3025c >> 2),
  268. 0x00000000,
  269. (0x4e00 << 16) | (0xc900 >> 2),
  270. 0x00000000,
  271. (0x5e00 << 16) | (0xc900 >> 2),
  272. 0x00000000,
  273. (0x6e00 << 16) | (0xc900 >> 2),
  274. 0x00000000,
  275. (0x7e00 << 16) | (0xc900 >> 2),
  276. 0x00000000,
  277. (0x8e00 << 16) | (0xc900 >> 2),
  278. 0x00000000,
  279. (0x9e00 << 16) | (0xc900 >> 2),
  280. 0x00000000,
  281. (0xae00 << 16) | (0xc900 >> 2),
  282. 0x00000000,
  283. (0xbe00 << 16) | (0xc900 >> 2),
  284. 0x00000000,
  285. (0x4e00 << 16) | (0xc904 >> 2),
  286. 0x00000000,
  287. (0x5e00 << 16) | (0xc904 >> 2),
  288. 0x00000000,
  289. (0x6e00 << 16) | (0xc904 >> 2),
  290. 0x00000000,
  291. (0x7e00 << 16) | (0xc904 >> 2),
  292. 0x00000000,
  293. (0x8e00 << 16) | (0xc904 >> 2),
  294. 0x00000000,
  295. (0x9e00 << 16) | (0xc904 >> 2),
  296. 0x00000000,
  297. (0xae00 << 16) | (0xc904 >> 2),
  298. 0x00000000,
  299. (0xbe00 << 16) | (0xc904 >> 2),
  300. 0x00000000,
  301. (0x4e00 << 16) | (0xc908 >> 2),
  302. 0x00000000,
  303. (0x5e00 << 16) | (0xc908 >> 2),
  304. 0x00000000,
  305. (0x6e00 << 16) | (0xc908 >> 2),
  306. 0x00000000,
  307. (0x7e00 << 16) | (0xc908 >> 2),
  308. 0x00000000,
  309. (0x8e00 << 16) | (0xc908 >> 2),
  310. 0x00000000,
  311. (0x9e00 << 16) | (0xc908 >> 2),
  312. 0x00000000,
  313. (0xae00 << 16) | (0xc908 >> 2),
  314. 0x00000000,
  315. (0xbe00 << 16) | (0xc908 >> 2),
  316. 0x00000000,
  317. (0x4e00 << 16) | (0xc90c >> 2),
  318. 0x00000000,
  319. (0x5e00 << 16) | (0xc90c >> 2),
  320. 0x00000000,
  321. (0x6e00 << 16) | (0xc90c >> 2),
  322. 0x00000000,
  323. (0x7e00 << 16) | (0xc90c >> 2),
  324. 0x00000000,
  325. (0x8e00 << 16) | (0xc90c >> 2),
  326. 0x00000000,
  327. (0x9e00 << 16) | (0xc90c >> 2),
  328. 0x00000000,
  329. (0xae00 << 16) | (0xc90c >> 2),
  330. 0x00000000,
  331. (0xbe00 << 16) | (0xc90c >> 2),
  332. 0x00000000,
  333. (0x4e00 << 16) | (0xc910 >> 2),
  334. 0x00000000,
  335. (0x5e00 << 16) | (0xc910 >> 2),
  336. 0x00000000,
  337. (0x6e00 << 16) | (0xc910 >> 2),
  338. 0x00000000,
  339. (0x7e00 << 16) | (0xc910 >> 2),
  340. 0x00000000,
  341. (0x8e00 << 16) | (0xc910 >> 2),
  342. 0x00000000,
  343. (0x9e00 << 16) | (0xc910 >> 2),
  344. 0x00000000,
  345. (0xae00 << 16) | (0xc910 >> 2),
  346. 0x00000000,
  347. (0xbe00 << 16) | (0xc910 >> 2),
  348. 0x00000000,
  349. (0x0e00 << 16) | (0xc99c >> 2),
  350. 0x00000000,
  351. (0x0e00 << 16) | (0x9834 >> 2),
  352. 0x00000000,
  353. (0x0000 << 16) | (0x30f00 >> 2),
  354. 0x00000000,
  355. (0x0001 << 16) | (0x30f00 >> 2),
  356. 0x00000000,
  357. (0x0000 << 16) | (0x30f04 >> 2),
  358. 0x00000000,
  359. (0x0001 << 16) | (0x30f04 >> 2),
  360. 0x00000000,
  361. (0x0000 << 16) | (0x30f08 >> 2),
  362. 0x00000000,
  363. (0x0001 << 16) | (0x30f08 >> 2),
  364. 0x00000000,
  365. (0x0000 << 16) | (0x30f0c >> 2),
  366. 0x00000000,
  367. (0x0001 << 16) | (0x30f0c >> 2),
  368. 0x00000000,
  369. (0x0600 << 16) | (0x9b7c >> 2),
  370. 0x00000000,
  371. (0x0e00 << 16) | (0x8a14 >> 2),
  372. 0x00000000,
  373. (0x0e00 << 16) | (0x8a18 >> 2),
  374. 0x00000000,
  375. (0x0600 << 16) | (0x30a00 >> 2),
  376. 0x00000000,
  377. (0x0e00 << 16) | (0x8bf0 >> 2),
  378. 0x00000000,
  379. (0x0e00 << 16) | (0x8bcc >> 2),
  380. 0x00000000,
  381. (0x0e00 << 16) | (0x8b24 >> 2),
  382. 0x00000000,
  383. (0x0e00 << 16) | (0x30a04 >> 2),
  384. 0x00000000,
  385. (0x0600 << 16) | (0x30a10 >> 2),
  386. 0x00000000,
  387. (0x0600 << 16) | (0x30a14 >> 2),
  388. 0x00000000,
  389. (0x0600 << 16) | (0x30a18 >> 2),
  390. 0x00000000,
  391. (0x0600 << 16) | (0x30a2c >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0xc700 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0xc704 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0xc708 >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0xc768 >> 2),
  400. 0x00000000,
  401. (0x0400 << 16) | (0xc770 >> 2),
  402. 0x00000000,
  403. (0x0400 << 16) | (0xc774 >> 2),
  404. 0x00000000,
  405. (0x0400 << 16) | (0xc778 >> 2),
  406. 0x00000000,
  407. (0x0400 << 16) | (0xc77c >> 2),
  408. 0x00000000,
  409. (0x0400 << 16) | (0xc780 >> 2),
  410. 0x00000000,
  411. (0x0400 << 16) | (0xc784 >> 2),
  412. 0x00000000,
  413. (0x0400 << 16) | (0xc788 >> 2),
  414. 0x00000000,
  415. (0x0400 << 16) | (0xc78c >> 2),
  416. 0x00000000,
  417. (0x0400 << 16) | (0xc798 >> 2),
  418. 0x00000000,
  419. (0x0400 << 16) | (0xc79c >> 2),
  420. 0x00000000,
  421. (0x0400 << 16) | (0xc7a0 >> 2),
  422. 0x00000000,
  423. (0x0400 << 16) | (0xc7a4 >> 2),
  424. 0x00000000,
  425. (0x0400 << 16) | (0xc7a8 >> 2),
  426. 0x00000000,
  427. (0x0400 << 16) | (0xc7ac >> 2),
  428. 0x00000000,
  429. (0x0400 << 16) | (0xc7b0 >> 2),
  430. 0x00000000,
  431. (0x0400 << 16) | (0xc7b4 >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0x9100 >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0x3c010 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0x92a8 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0x92ac >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0x92b4 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0x92b8 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0x92bc >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0x92c0 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0x92c4 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0x92c8 >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0x92cc >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0x92d0 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0x8c00 >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0x8c04 >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x8c20 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x8c38 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x8c3c >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0xae00 >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x9604 >> 2),
  470. 0x00000000,
  471. (0x0e00 << 16) | (0xac08 >> 2),
  472. 0x00000000,
  473. (0x0e00 << 16) | (0xac0c >> 2),
  474. 0x00000000,
  475. (0x0e00 << 16) | (0xac10 >> 2),
  476. 0x00000000,
  477. (0x0e00 << 16) | (0xac14 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0xac58 >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0xac68 >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0xac6c >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0xac70 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xac74 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xac78 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0xac7c >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0xac80 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0xac84 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0xac88 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0xac8c >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x970c >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x9714 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x9718 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x971c >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x31068 >> 2),
  510. 0x00000000,
  511. (0x4e00 << 16) | (0x31068 >> 2),
  512. 0x00000000,
  513. (0x5e00 << 16) | (0x31068 >> 2),
  514. 0x00000000,
  515. (0x6e00 << 16) | (0x31068 >> 2),
  516. 0x00000000,
  517. (0x7e00 << 16) | (0x31068 >> 2),
  518. 0x00000000,
  519. (0x8e00 << 16) | (0x31068 >> 2),
  520. 0x00000000,
  521. (0x9e00 << 16) | (0x31068 >> 2),
  522. 0x00000000,
  523. (0xae00 << 16) | (0x31068 >> 2),
  524. 0x00000000,
  525. (0xbe00 << 16) | (0x31068 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0xcd10 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0xcd14 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x88b0 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x88b4 >> 2),
  534. 0x00000000,
  535. (0x0e00 << 16) | (0x88b8 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0x88bc >> 2),
  538. 0x00000000,
  539. (0x0400 << 16) | (0x89c0 >> 2),
  540. 0x00000000,
  541. (0x0e00 << 16) | (0x88c4 >> 2),
  542. 0x00000000,
  543. (0x0e00 << 16) | (0x88c8 >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0x88d0 >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0x88d4 >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0x88d8 >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0x8980 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0x30938 >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0x3093c >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0x30940 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0x89a0 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0x30900 >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0x30904 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x89b4 >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0x3c210 >> 2),
  568. 0x00000000,
  569. (0x0e00 << 16) | (0x3c214 >> 2),
  570. 0x00000000,
  571. (0x0e00 << 16) | (0x3c218 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0x8904 >> 2),
  574. 0x00000000,
  575. 0x5,
  576. (0x0e00 << 16) | (0x8c28 >> 2),
  577. (0x0e00 << 16) | (0x8c2c >> 2),
  578. (0x0e00 << 16) | (0x8c30 >> 2),
  579. (0x0e00 << 16) | (0x8c34 >> 2),
  580. (0x0e00 << 16) | (0x9600 >> 2),
  581. };
  582. static const u32 kalindi_rlc_save_restore_register_list[] =
  583. {
  584. (0x0e00 << 16) | (0xc12c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0xc140 >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0xc150 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xc15c >> 2),
  591. 0x00000000,
  592. (0x0e00 << 16) | (0xc168 >> 2),
  593. 0x00000000,
  594. (0x0e00 << 16) | (0xc170 >> 2),
  595. 0x00000000,
  596. (0x0e00 << 16) | (0xc204 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0xc2b4 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0xc2b8 >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0xc2bc >> 2),
  603. 0x00000000,
  604. (0x0e00 << 16) | (0xc2c0 >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0x8228 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0x829c >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0x869c >> 2),
  611. 0x00000000,
  612. (0x0600 << 16) | (0x98f4 >> 2),
  613. 0x00000000,
  614. (0x0e00 << 16) | (0x98f8 >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0x9900 >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0xc260 >> 2),
  619. 0x00000000,
  620. (0x0e00 << 16) | (0x90e8 >> 2),
  621. 0x00000000,
  622. (0x0e00 << 16) | (0x3c000 >> 2),
  623. 0x00000000,
  624. (0x0e00 << 16) | (0x3c00c >> 2),
  625. 0x00000000,
  626. (0x0e00 << 16) | (0x8c1c >> 2),
  627. 0x00000000,
  628. (0x0e00 << 16) | (0x9700 >> 2),
  629. 0x00000000,
  630. (0x0e00 << 16) | (0xcd20 >> 2),
  631. 0x00000000,
  632. (0x4e00 << 16) | (0xcd20 >> 2),
  633. 0x00000000,
  634. (0x5e00 << 16) | (0xcd20 >> 2),
  635. 0x00000000,
  636. (0x6e00 << 16) | (0xcd20 >> 2),
  637. 0x00000000,
  638. (0x7e00 << 16) | (0xcd20 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0x89bc >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0x8900 >> 2),
  643. 0x00000000,
  644. 0x3,
  645. (0x0e00 << 16) | (0xc130 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0xc134 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0xc1fc >> 2),
  650. 0x00000000,
  651. (0x0e00 << 16) | (0xc208 >> 2),
  652. 0x00000000,
  653. (0x0e00 << 16) | (0xc264 >> 2),
  654. 0x00000000,
  655. (0x0e00 << 16) | (0xc268 >> 2),
  656. 0x00000000,
  657. (0x0e00 << 16) | (0xc26c >> 2),
  658. 0x00000000,
  659. (0x0e00 << 16) | (0xc270 >> 2),
  660. 0x00000000,
  661. (0x0e00 << 16) | (0xc274 >> 2),
  662. 0x00000000,
  663. (0x0e00 << 16) | (0xc28c >> 2),
  664. 0x00000000,
  665. (0x0e00 << 16) | (0xc290 >> 2),
  666. 0x00000000,
  667. (0x0e00 << 16) | (0xc294 >> 2),
  668. 0x00000000,
  669. (0x0e00 << 16) | (0xc298 >> 2),
  670. 0x00000000,
  671. (0x0e00 << 16) | (0xc2a0 >> 2),
  672. 0x00000000,
  673. (0x0e00 << 16) | (0xc2a4 >> 2),
  674. 0x00000000,
  675. (0x0e00 << 16) | (0xc2a8 >> 2),
  676. 0x00000000,
  677. (0x0e00 << 16) | (0xc2ac >> 2),
  678. 0x00000000,
  679. (0x0e00 << 16) | (0x301d0 >> 2),
  680. 0x00000000,
  681. (0x0e00 << 16) | (0x30238 >> 2),
  682. 0x00000000,
  683. (0x0e00 << 16) | (0x30250 >> 2),
  684. 0x00000000,
  685. (0x0e00 << 16) | (0x30254 >> 2),
  686. 0x00000000,
  687. (0x0e00 << 16) | (0x30258 >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0x3025c >> 2),
  690. 0x00000000,
  691. (0x4e00 << 16) | (0xc900 >> 2),
  692. 0x00000000,
  693. (0x5e00 << 16) | (0xc900 >> 2),
  694. 0x00000000,
  695. (0x6e00 << 16) | (0xc900 >> 2),
  696. 0x00000000,
  697. (0x7e00 << 16) | (0xc900 >> 2),
  698. 0x00000000,
  699. (0x4e00 << 16) | (0xc904 >> 2),
  700. 0x00000000,
  701. (0x5e00 << 16) | (0xc904 >> 2),
  702. 0x00000000,
  703. (0x6e00 << 16) | (0xc904 >> 2),
  704. 0x00000000,
  705. (0x7e00 << 16) | (0xc904 >> 2),
  706. 0x00000000,
  707. (0x4e00 << 16) | (0xc908 >> 2),
  708. 0x00000000,
  709. (0x5e00 << 16) | (0xc908 >> 2),
  710. 0x00000000,
  711. (0x6e00 << 16) | (0xc908 >> 2),
  712. 0x00000000,
  713. (0x7e00 << 16) | (0xc908 >> 2),
  714. 0x00000000,
  715. (0x4e00 << 16) | (0xc90c >> 2),
  716. 0x00000000,
  717. (0x5e00 << 16) | (0xc90c >> 2),
  718. 0x00000000,
  719. (0x6e00 << 16) | (0xc90c >> 2),
  720. 0x00000000,
  721. (0x7e00 << 16) | (0xc90c >> 2),
  722. 0x00000000,
  723. (0x4e00 << 16) | (0xc910 >> 2),
  724. 0x00000000,
  725. (0x5e00 << 16) | (0xc910 >> 2),
  726. 0x00000000,
  727. (0x6e00 << 16) | (0xc910 >> 2),
  728. 0x00000000,
  729. (0x7e00 << 16) | (0xc910 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc99c >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0x9834 >> 2),
  734. 0x00000000,
  735. (0x0000 << 16) | (0x30f00 >> 2),
  736. 0x00000000,
  737. (0x0000 << 16) | (0x30f04 >> 2),
  738. 0x00000000,
  739. (0x0000 << 16) | (0x30f08 >> 2),
  740. 0x00000000,
  741. (0x0000 << 16) | (0x30f0c >> 2),
  742. 0x00000000,
  743. (0x0600 << 16) | (0x9b7c >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x8a14 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8a18 >> 2),
  748. 0x00000000,
  749. (0x0600 << 16) | (0x30a00 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8bf0 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8bcc >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0x8b24 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0x30a04 >> 2),
  758. 0x00000000,
  759. (0x0600 << 16) | (0x30a10 >> 2),
  760. 0x00000000,
  761. (0x0600 << 16) | (0x30a14 >> 2),
  762. 0x00000000,
  763. (0x0600 << 16) | (0x30a18 >> 2),
  764. 0x00000000,
  765. (0x0600 << 16) | (0x30a2c >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xc700 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xc704 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xc708 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xc768 >> 2),
  774. 0x00000000,
  775. (0x0400 << 16) | (0xc770 >> 2),
  776. 0x00000000,
  777. (0x0400 << 16) | (0xc774 >> 2),
  778. 0x00000000,
  779. (0x0400 << 16) | (0xc798 >> 2),
  780. 0x00000000,
  781. (0x0400 << 16) | (0xc79c >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0x9100 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0x3c010 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0x8c00 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0x8c04 >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x8c20 >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x8c38 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x8c3c >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0xae00 >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x9604 >> 2),
  800. 0x00000000,
  801. (0x0e00 << 16) | (0xac08 >> 2),
  802. 0x00000000,
  803. (0x0e00 << 16) | (0xac0c >> 2),
  804. 0x00000000,
  805. (0x0e00 << 16) | (0xac10 >> 2),
  806. 0x00000000,
  807. (0x0e00 << 16) | (0xac14 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xac58 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xac68 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0xac6c >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0xac70 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0xac74 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0xac78 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0xac7c >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0xac80 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0xac84 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0xac88 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0xac8c >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x970c >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x9714 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x9718 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x971c >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x31068 >> 2),
  840. 0x00000000,
  841. (0x4e00 << 16) | (0x31068 >> 2),
  842. 0x00000000,
  843. (0x5e00 << 16) | (0x31068 >> 2),
  844. 0x00000000,
  845. (0x6e00 << 16) | (0x31068 >> 2),
  846. 0x00000000,
  847. (0x7e00 << 16) | (0x31068 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0xcd10 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0xcd14 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x88b0 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x88b4 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x88b8 >> 2),
  858. 0x00000000,
  859. (0x0e00 << 16) | (0x88bc >> 2),
  860. 0x00000000,
  861. (0x0400 << 16) | (0x89c0 >> 2),
  862. 0x00000000,
  863. (0x0e00 << 16) | (0x88c4 >> 2),
  864. 0x00000000,
  865. (0x0e00 << 16) | (0x88c8 >> 2),
  866. 0x00000000,
  867. (0x0e00 << 16) | (0x88d0 >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0x88d4 >> 2),
  870. 0x00000000,
  871. (0x0e00 << 16) | (0x88d8 >> 2),
  872. 0x00000000,
  873. (0x0e00 << 16) | (0x8980 >> 2),
  874. 0x00000000,
  875. (0x0e00 << 16) | (0x30938 >> 2),
  876. 0x00000000,
  877. (0x0e00 << 16) | (0x3093c >> 2),
  878. 0x00000000,
  879. (0x0e00 << 16) | (0x30940 >> 2),
  880. 0x00000000,
  881. (0x0e00 << 16) | (0x89a0 >> 2),
  882. 0x00000000,
  883. (0x0e00 << 16) | (0x30900 >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x30904 >> 2),
  886. 0x00000000,
  887. (0x0e00 << 16) | (0x89b4 >> 2),
  888. 0x00000000,
  889. (0x0e00 << 16) | (0x3e1fc >> 2),
  890. 0x00000000,
  891. (0x0e00 << 16) | (0x3c210 >> 2),
  892. 0x00000000,
  893. (0x0e00 << 16) | (0x3c214 >> 2),
  894. 0x00000000,
  895. (0x0e00 << 16) | (0x3c218 >> 2),
  896. 0x00000000,
  897. (0x0e00 << 16) | (0x8904 >> 2),
  898. 0x00000000,
  899. 0x5,
  900. (0x0e00 << 16) | (0x8c28 >> 2),
  901. (0x0e00 << 16) | (0x8c2c >> 2),
  902. (0x0e00 << 16) | (0x8c30 >> 2),
  903. (0x0e00 << 16) | (0x8c34 >> 2),
  904. (0x0e00 << 16) | (0x9600 >> 2),
  905. };
  906. static const u32 bonaire_golden_spm_registers[] =
  907. {
  908. 0x30800, 0xe0ffffff, 0xe0000000
  909. };
  910. static const u32 bonaire_golden_common_registers[] =
  911. {
  912. 0xc770, 0xffffffff, 0x00000800,
  913. 0xc774, 0xffffffff, 0x00000800,
  914. 0xc798, 0xffffffff, 0x00007fbf,
  915. 0xc79c, 0xffffffff, 0x00007faf
  916. };
  917. static const u32 bonaire_golden_registers[] =
  918. {
  919. 0x3354, 0x00000333, 0x00000333,
  920. 0x3350, 0x000c0fc0, 0x00040200,
  921. 0x9a10, 0x00010000, 0x00058208,
  922. 0x3c000, 0xffff1fff, 0x00140000,
  923. 0x3c200, 0xfdfc0fff, 0x00000100,
  924. 0x3c234, 0x40000000, 0x40000200,
  925. 0x9830, 0xffffffff, 0x00000000,
  926. 0x9834, 0xf00fffff, 0x00000400,
  927. 0x9838, 0x0002021c, 0x00020200,
  928. 0xc78, 0x00000080, 0x00000000,
  929. 0x5bb0, 0x000000f0, 0x00000070,
  930. 0x5bc0, 0xf0311fff, 0x80300000,
  931. 0x98f8, 0x73773777, 0x12010001,
  932. 0x350c, 0x00810000, 0x408af000,
  933. 0x7030, 0x31000111, 0x00000011,
  934. 0x2f48, 0x73773777, 0x12010001,
  935. 0x220c, 0x00007fb6, 0x0021a1b1,
  936. 0x2210, 0x00007fb6, 0x002021b1,
  937. 0x2180, 0x00007fb6, 0x00002191,
  938. 0x2218, 0x00007fb6, 0x002121b1,
  939. 0x221c, 0x00007fb6, 0x002021b1,
  940. 0x21dc, 0x00007fb6, 0x00002191,
  941. 0x21e0, 0x00007fb6, 0x00002191,
  942. 0x3628, 0x0000003f, 0x0000000a,
  943. 0x362c, 0x0000003f, 0x0000000a,
  944. 0x2ae4, 0x00073ffe, 0x000022a2,
  945. 0x240c, 0x000007ff, 0x00000000,
  946. 0x8a14, 0xf000003f, 0x00000007,
  947. 0x8bf0, 0x00002001, 0x00000001,
  948. 0x8b24, 0xffffffff, 0x00ffffff,
  949. 0x30a04, 0x0000ff0f, 0x00000000,
  950. 0x28a4c, 0x07ffffff, 0x06000000,
  951. 0x4d8, 0x00000fff, 0x00000100,
  952. 0x3e78, 0x00000001, 0x00000002,
  953. 0x9100, 0x03000000, 0x0362c688,
  954. 0x8c00, 0x000000ff, 0x00000001,
  955. 0xe40, 0x00001fff, 0x00001fff,
  956. 0x9060, 0x0000007f, 0x00000020,
  957. 0x9508, 0x00010000, 0x00010000,
  958. 0xac14, 0x000003ff, 0x000000f3,
  959. 0xac0c, 0xffffffff, 0x00001032
  960. };
  961. static const u32 bonaire_mgcg_cgcg_init[] =
  962. {
  963. 0xc420, 0xffffffff, 0xfffffffc,
  964. 0x30800, 0xffffffff, 0xe0000000,
  965. 0x3c2a0, 0xffffffff, 0x00000100,
  966. 0x3c208, 0xffffffff, 0x00000100,
  967. 0x3c2c0, 0xffffffff, 0xc0000100,
  968. 0x3c2c8, 0xffffffff, 0xc0000100,
  969. 0x3c2c4, 0xffffffff, 0xc0000100,
  970. 0x55e4, 0xffffffff, 0x00600100,
  971. 0x3c280, 0xffffffff, 0x00000100,
  972. 0x3c214, 0xffffffff, 0x06000100,
  973. 0x3c220, 0xffffffff, 0x00000100,
  974. 0x3c218, 0xffffffff, 0x06000100,
  975. 0x3c204, 0xffffffff, 0x00000100,
  976. 0x3c2e0, 0xffffffff, 0x00000100,
  977. 0x3c224, 0xffffffff, 0x00000100,
  978. 0x3c200, 0xffffffff, 0x00000100,
  979. 0x3c230, 0xffffffff, 0x00000100,
  980. 0x3c234, 0xffffffff, 0x00000100,
  981. 0x3c250, 0xffffffff, 0x00000100,
  982. 0x3c254, 0xffffffff, 0x00000100,
  983. 0x3c258, 0xffffffff, 0x00000100,
  984. 0x3c25c, 0xffffffff, 0x00000100,
  985. 0x3c260, 0xffffffff, 0x00000100,
  986. 0x3c27c, 0xffffffff, 0x00000100,
  987. 0x3c278, 0xffffffff, 0x00000100,
  988. 0x3c210, 0xffffffff, 0x06000100,
  989. 0x3c290, 0xffffffff, 0x00000100,
  990. 0x3c274, 0xffffffff, 0x00000100,
  991. 0x3c2b4, 0xffffffff, 0x00000100,
  992. 0x3c2b0, 0xffffffff, 0x00000100,
  993. 0x3c270, 0xffffffff, 0x00000100,
  994. 0x30800, 0xffffffff, 0xe0000000,
  995. 0x3c020, 0xffffffff, 0x00010000,
  996. 0x3c024, 0xffffffff, 0x00030002,
  997. 0x3c028, 0xffffffff, 0x00040007,
  998. 0x3c02c, 0xffffffff, 0x00060005,
  999. 0x3c030, 0xffffffff, 0x00090008,
  1000. 0x3c034, 0xffffffff, 0x00010000,
  1001. 0x3c038, 0xffffffff, 0x00030002,
  1002. 0x3c03c, 0xffffffff, 0x00040007,
  1003. 0x3c040, 0xffffffff, 0x00060005,
  1004. 0x3c044, 0xffffffff, 0x00090008,
  1005. 0x3c048, 0xffffffff, 0x00010000,
  1006. 0x3c04c, 0xffffffff, 0x00030002,
  1007. 0x3c050, 0xffffffff, 0x00040007,
  1008. 0x3c054, 0xffffffff, 0x00060005,
  1009. 0x3c058, 0xffffffff, 0x00090008,
  1010. 0x3c05c, 0xffffffff, 0x00010000,
  1011. 0x3c060, 0xffffffff, 0x00030002,
  1012. 0x3c064, 0xffffffff, 0x00040007,
  1013. 0x3c068, 0xffffffff, 0x00060005,
  1014. 0x3c06c, 0xffffffff, 0x00090008,
  1015. 0x3c070, 0xffffffff, 0x00010000,
  1016. 0x3c074, 0xffffffff, 0x00030002,
  1017. 0x3c078, 0xffffffff, 0x00040007,
  1018. 0x3c07c, 0xffffffff, 0x00060005,
  1019. 0x3c080, 0xffffffff, 0x00090008,
  1020. 0x3c084, 0xffffffff, 0x00010000,
  1021. 0x3c088, 0xffffffff, 0x00030002,
  1022. 0x3c08c, 0xffffffff, 0x00040007,
  1023. 0x3c090, 0xffffffff, 0x00060005,
  1024. 0x3c094, 0xffffffff, 0x00090008,
  1025. 0x3c098, 0xffffffff, 0x00010000,
  1026. 0x3c09c, 0xffffffff, 0x00030002,
  1027. 0x3c0a0, 0xffffffff, 0x00040007,
  1028. 0x3c0a4, 0xffffffff, 0x00060005,
  1029. 0x3c0a8, 0xffffffff, 0x00090008,
  1030. 0x3c000, 0xffffffff, 0x96e00200,
  1031. 0x8708, 0xffffffff, 0x00900100,
  1032. 0xc424, 0xffffffff, 0x0020003f,
  1033. 0x38, 0xffffffff, 0x0140001c,
  1034. 0x3c, 0x000f0000, 0x000f0000,
  1035. 0x220, 0xffffffff, 0xC060000C,
  1036. 0x224, 0xc0000fff, 0x00000100,
  1037. 0xf90, 0xffffffff, 0x00000100,
  1038. 0xf98, 0x00000101, 0x00000000,
  1039. 0x20a8, 0xffffffff, 0x00000104,
  1040. 0x55e4, 0xff000fff, 0x00000100,
  1041. 0x30cc, 0xc0000fff, 0x00000104,
  1042. 0xc1e4, 0x00000001, 0x00000001,
  1043. 0xd00c, 0xff000ff0, 0x00000100,
  1044. 0xd80c, 0xff000ff0, 0x00000100
  1045. };
  1046. static const u32 spectre_golden_spm_registers[] =
  1047. {
  1048. 0x30800, 0xe0ffffff, 0xe0000000
  1049. };
  1050. static const u32 spectre_golden_common_registers[] =
  1051. {
  1052. 0xc770, 0xffffffff, 0x00000800,
  1053. 0xc774, 0xffffffff, 0x00000800,
  1054. 0xc798, 0xffffffff, 0x00007fbf,
  1055. 0xc79c, 0xffffffff, 0x00007faf
  1056. };
  1057. static const u32 spectre_golden_registers[] =
  1058. {
  1059. 0x3c000, 0xffff1fff, 0x96940200,
  1060. 0x3c00c, 0xffff0001, 0xff000000,
  1061. 0x3c200, 0xfffc0fff, 0x00000100,
  1062. 0x6ed8, 0x00010101, 0x00010000,
  1063. 0x9834, 0xf00fffff, 0x00000400,
  1064. 0x9838, 0xfffffffc, 0x00020200,
  1065. 0x5bb0, 0x000000f0, 0x00000070,
  1066. 0x5bc0, 0xf0311fff, 0x80300000,
  1067. 0x98f8, 0x73773777, 0x12010001,
  1068. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1069. 0x2f48, 0x73773777, 0x12010001,
  1070. 0x8a14, 0xf000003f, 0x00000007,
  1071. 0x8b24, 0xffffffff, 0x00ffffff,
  1072. 0x28350, 0x3f3f3fff, 0x00000082,
  1073. 0x28355, 0x0000003f, 0x00000000,
  1074. 0x3e78, 0x00000001, 0x00000002,
  1075. 0x913c, 0xffff03df, 0x00000004,
  1076. 0xc768, 0x00000008, 0x00000008,
  1077. 0x8c00, 0x000008ff, 0x00000800,
  1078. 0x9508, 0x00010000, 0x00010000,
  1079. 0xac0c, 0xffffffff, 0x54763210,
  1080. 0x214f8, 0x01ff01ff, 0x00000002,
  1081. 0x21498, 0x007ff800, 0x00200000,
  1082. 0x2015c, 0xffffffff, 0x00000f40,
  1083. 0x30934, 0xffffffff, 0x00000001
  1084. };
  1085. static const u32 spectre_mgcg_cgcg_init[] =
  1086. {
  1087. 0xc420, 0xffffffff, 0xfffffffc,
  1088. 0x30800, 0xffffffff, 0xe0000000,
  1089. 0x3c2a0, 0xffffffff, 0x00000100,
  1090. 0x3c208, 0xffffffff, 0x00000100,
  1091. 0x3c2c0, 0xffffffff, 0x00000100,
  1092. 0x3c2c8, 0xffffffff, 0x00000100,
  1093. 0x3c2c4, 0xffffffff, 0x00000100,
  1094. 0x55e4, 0xffffffff, 0x00600100,
  1095. 0x3c280, 0xffffffff, 0x00000100,
  1096. 0x3c214, 0xffffffff, 0x06000100,
  1097. 0x3c220, 0xffffffff, 0x00000100,
  1098. 0x3c218, 0xffffffff, 0x06000100,
  1099. 0x3c204, 0xffffffff, 0x00000100,
  1100. 0x3c2e0, 0xffffffff, 0x00000100,
  1101. 0x3c224, 0xffffffff, 0x00000100,
  1102. 0x3c200, 0xffffffff, 0x00000100,
  1103. 0x3c230, 0xffffffff, 0x00000100,
  1104. 0x3c234, 0xffffffff, 0x00000100,
  1105. 0x3c250, 0xffffffff, 0x00000100,
  1106. 0x3c254, 0xffffffff, 0x00000100,
  1107. 0x3c258, 0xffffffff, 0x00000100,
  1108. 0x3c25c, 0xffffffff, 0x00000100,
  1109. 0x3c260, 0xffffffff, 0x00000100,
  1110. 0x3c27c, 0xffffffff, 0x00000100,
  1111. 0x3c278, 0xffffffff, 0x00000100,
  1112. 0x3c210, 0xffffffff, 0x06000100,
  1113. 0x3c290, 0xffffffff, 0x00000100,
  1114. 0x3c274, 0xffffffff, 0x00000100,
  1115. 0x3c2b4, 0xffffffff, 0x00000100,
  1116. 0x3c2b0, 0xffffffff, 0x00000100,
  1117. 0x3c270, 0xffffffff, 0x00000100,
  1118. 0x30800, 0xffffffff, 0xe0000000,
  1119. 0x3c020, 0xffffffff, 0x00010000,
  1120. 0x3c024, 0xffffffff, 0x00030002,
  1121. 0x3c028, 0xffffffff, 0x00040007,
  1122. 0x3c02c, 0xffffffff, 0x00060005,
  1123. 0x3c030, 0xffffffff, 0x00090008,
  1124. 0x3c034, 0xffffffff, 0x00010000,
  1125. 0x3c038, 0xffffffff, 0x00030002,
  1126. 0x3c03c, 0xffffffff, 0x00040007,
  1127. 0x3c040, 0xffffffff, 0x00060005,
  1128. 0x3c044, 0xffffffff, 0x00090008,
  1129. 0x3c048, 0xffffffff, 0x00010000,
  1130. 0x3c04c, 0xffffffff, 0x00030002,
  1131. 0x3c050, 0xffffffff, 0x00040007,
  1132. 0x3c054, 0xffffffff, 0x00060005,
  1133. 0x3c058, 0xffffffff, 0x00090008,
  1134. 0x3c05c, 0xffffffff, 0x00010000,
  1135. 0x3c060, 0xffffffff, 0x00030002,
  1136. 0x3c064, 0xffffffff, 0x00040007,
  1137. 0x3c068, 0xffffffff, 0x00060005,
  1138. 0x3c06c, 0xffffffff, 0x00090008,
  1139. 0x3c070, 0xffffffff, 0x00010000,
  1140. 0x3c074, 0xffffffff, 0x00030002,
  1141. 0x3c078, 0xffffffff, 0x00040007,
  1142. 0x3c07c, 0xffffffff, 0x00060005,
  1143. 0x3c080, 0xffffffff, 0x00090008,
  1144. 0x3c084, 0xffffffff, 0x00010000,
  1145. 0x3c088, 0xffffffff, 0x00030002,
  1146. 0x3c08c, 0xffffffff, 0x00040007,
  1147. 0x3c090, 0xffffffff, 0x00060005,
  1148. 0x3c094, 0xffffffff, 0x00090008,
  1149. 0x3c098, 0xffffffff, 0x00010000,
  1150. 0x3c09c, 0xffffffff, 0x00030002,
  1151. 0x3c0a0, 0xffffffff, 0x00040007,
  1152. 0x3c0a4, 0xffffffff, 0x00060005,
  1153. 0x3c0a8, 0xffffffff, 0x00090008,
  1154. 0x3c0ac, 0xffffffff, 0x00010000,
  1155. 0x3c0b0, 0xffffffff, 0x00030002,
  1156. 0x3c0b4, 0xffffffff, 0x00040007,
  1157. 0x3c0b8, 0xffffffff, 0x00060005,
  1158. 0x3c0bc, 0xffffffff, 0x00090008,
  1159. 0x3c000, 0xffffffff, 0x96e00200,
  1160. 0x8708, 0xffffffff, 0x00900100,
  1161. 0xc424, 0xffffffff, 0x0020003f,
  1162. 0x38, 0xffffffff, 0x0140001c,
  1163. 0x3c, 0x000f0000, 0x000f0000,
  1164. 0x220, 0xffffffff, 0xC060000C,
  1165. 0x224, 0xc0000fff, 0x00000100,
  1166. 0xf90, 0xffffffff, 0x00000100,
  1167. 0xf98, 0x00000101, 0x00000000,
  1168. 0x20a8, 0xffffffff, 0x00000104,
  1169. 0x55e4, 0xff000fff, 0x00000100,
  1170. 0x30cc, 0xc0000fff, 0x00000104,
  1171. 0xc1e4, 0x00000001, 0x00000001,
  1172. 0xd00c, 0xff000ff0, 0x00000100,
  1173. 0xd80c, 0xff000ff0, 0x00000100
  1174. };
  1175. static const u32 kalindi_golden_spm_registers[] =
  1176. {
  1177. 0x30800, 0xe0ffffff, 0xe0000000
  1178. };
  1179. static const u32 kalindi_golden_common_registers[] =
  1180. {
  1181. 0xc770, 0xffffffff, 0x00000800,
  1182. 0xc774, 0xffffffff, 0x00000800,
  1183. 0xc798, 0xffffffff, 0x00007fbf,
  1184. 0xc79c, 0xffffffff, 0x00007faf
  1185. };
  1186. static const u32 kalindi_golden_registers[] =
  1187. {
  1188. 0x3c000, 0xffffdfff, 0x6e944040,
  1189. 0x55e4, 0xff607fff, 0xfc000100,
  1190. 0x3c220, 0xff000fff, 0x00000100,
  1191. 0x3c224, 0xff000fff, 0x00000100,
  1192. 0x3c200, 0xfffc0fff, 0x00000100,
  1193. 0x6ed8, 0x00010101, 0x00010000,
  1194. 0x9830, 0xffffffff, 0x00000000,
  1195. 0x9834, 0xf00fffff, 0x00000400,
  1196. 0x5bb0, 0x000000f0, 0x00000070,
  1197. 0x5bc0, 0xf0311fff, 0x80300000,
  1198. 0x98f8, 0x73773777, 0x12010001,
  1199. 0x98fc, 0xffffffff, 0x00000010,
  1200. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1201. 0x8030, 0x00001f0f, 0x0000100a,
  1202. 0x2f48, 0x73773777, 0x12010001,
  1203. 0x2408, 0x000fffff, 0x000c007f,
  1204. 0x8a14, 0xf000003f, 0x00000007,
  1205. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1206. 0x30a04, 0x0000ff0f, 0x00000000,
  1207. 0x28a4c, 0x07ffffff, 0x06000000,
  1208. 0x4d8, 0x00000fff, 0x00000100,
  1209. 0x3e78, 0x00000001, 0x00000002,
  1210. 0xc768, 0x00000008, 0x00000008,
  1211. 0x8c00, 0x000000ff, 0x00000003,
  1212. 0x214f8, 0x01ff01ff, 0x00000002,
  1213. 0x21498, 0x007ff800, 0x00200000,
  1214. 0x2015c, 0xffffffff, 0x00000f40,
  1215. 0x88c4, 0x001f3ae3, 0x00000082,
  1216. 0x88d4, 0x0000001f, 0x00000010,
  1217. 0x30934, 0xffffffff, 0x00000000
  1218. };
  1219. static const u32 kalindi_mgcg_cgcg_init[] =
  1220. {
  1221. 0xc420, 0xffffffff, 0xfffffffc,
  1222. 0x30800, 0xffffffff, 0xe0000000,
  1223. 0x3c2a0, 0xffffffff, 0x00000100,
  1224. 0x3c208, 0xffffffff, 0x00000100,
  1225. 0x3c2c0, 0xffffffff, 0x00000100,
  1226. 0x3c2c8, 0xffffffff, 0x00000100,
  1227. 0x3c2c4, 0xffffffff, 0x00000100,
  1228. 0x55e4, 0xffffffff, 0x00600100,
  1229. 0x3c280, 0xffffffff, 0x00000100,
  1230. 0x3c214, 0xffffffff, 0x06000100,
  1231. 0x3c220, 0xffffffff, 0x00000100,
  1232. 0x3c218, 0xffffffff, 0x06000100,
  1233. 0x3c204, 0xffffffff, 0x00000100,
  1234. 0x3c2e0, 0xffffffff, 0x00000100,
  1235. 0x3c224, 0xffffffff, 0x00000100,
  1236. 0x3c200, 0xffffffff, 0x00000100,
  1237. 0x3c230, 0xffffffff, 0x00000100,
  1238. 0x3c234, 0xffffffff, 0x00000100,
  1239. 0x3c250, 0xffffffff, 0x00000100,
  1240. 0x3c254, 0xffffffff, 0x00000100,
  1241. 0x3c258, 0xffffffff, 0x00000100,
  1242. 0x3c25c, 0xffffffff, 0x00000100,
  1243. 0x3c260, 0xffffffff, 0x00000100,
  1244. 0x3c27c, 0xffffffff, 0x00000100,
  1245. 0x3c278, 0xffffffff, 0x00000100,
  1246. 0x3c210, 0xffffffff, 0x06000100,
  1247. 0x3c290, 0xffffffff, 0x00000100,
  1248. 0x3c274, 0xffffffff, 0x00000100,
  1249. 0x3c2b4, 0xffffffff, 0x00000100,
  1250. 0x3c2b0, 0xffffffff, 0x00000100,
  1251. 0x3c270, 0xffffffff, 0x00000100,
  1252. 0x30800, 0xffffffff, 0xe0000000,
  1253. 0x3c020, 0xffffffff, 0x00010000,
  1254. 0x3c024, 0xffffffff, 0x00030002,
  1255. 0x3c028, 0xffffffff, 0x00040007,
  1256. 0x3c02c, 0xffffffff, 0x00060005,
  1257. 0x3c030, 0xffffffff, 0x00090008,
  1258. 0x3c034, 0xffffffff, 0x00010000,
  1259. 0x3c038, 0xffffffff, 0x00030002,
  1260. 0x3c03c, 0xffffffff, 0x00040007,
  1261. 0x3c040, 0xffffffff, 0x00060005,
  1262. 0x3c044, 0xffffffff, 0x00090008,
  1263. 0x3c000, 0xffffffff, 0x96e00200,
  1264. 0x8708, 0xffffffff, 0x00900100,
  1265. 0xc424, 0xffffffff, 0x0020003f,
  1266. 0x38, 0xffffffff, 0x0140001c,
  1267. 0x3c, 0x000f0000, 0x000f0000,
  1268. 0x220, 0xffffffff, 0xC060000C,
  1269. 0x224, 0xc0000fff, 0x00000100,
  1270. 0x20a8, 0xffffffff, 0x00000104,
  1271. 0x55e4, 0xff000fff, 0x00000100,
  1272. 0x30cc, 0xc0000fff, 0x00000104,
  1273. 0xc1e4, 0x00000001, 0x00000001,
  1274. 0xd00c, 0xff000ff0, 0x00000100,
  1275. 0xd80c, 0xff000ff0, 0x00000100
  1276. };
  1277. static const u32 hawaii_golden_spm_registers[] =
  1278. {
  1279. 0x30800, 0xe0ffffff, 0xe0000000
  1280. };
  1281. static const u32 hawaii_golden_common_registers[] =
  1282. {
  1283. 0x30800, 0xffffffff, 0xe0000000,
  1284. 0x28350, 0xffffffff, 0x3a00161a,
  1285. 0x28354, 0xffffffff, 0x0000002e,
  1286. 0x9a10, 0xffffffff, 0x00018208,
  1287. 0x98f8, 0xffffffff, 0x12011003
  1288. };
  1289. static const u32 hawaii_golden_registers[] =
  1290. {
  1291. 0x3354, 0x00000333, 0x00000333,
  1292. 0x9a10, 0x00010000, 0x00058208,
  1293. 0x9830, 0xffffffff, 0x00000000,
  1294. 0x9834, 0xf00fffff, 0x00000400,
  1295. 0x9838, 0x0002021c, 0x00020200,
  1296. 0xc78, 0x00000080, 0x00000000,
  1297. 0x5bb0, 0x000000f0, 0x00000070,
  1298. 0x5bc0, 0xf0311fff, 0x80300000,
  1299. 0x350c, 0x00810000, 0x408af000,
  1300. 0x7030, 0x31000111, 0x00000011,
  1301. 0x2f48, 0x73773777, 0x12010001,
  1302. 0x2120, 0x0000007f, 0x0000001b,
  1303. 0x21dc, 0x00007fb6, 0x00002191,
  1304. 0x3628, 0x0000003f, 0x0000000a,
  1305. 0x362c, 0x0000003f, 0x0000000a,
  1306. 0x2ae4, 0x00073ffe, 0x000022a2,
  1307. 0x240c, 0x000007ff, 0x00000000,
  1308. 0x8bf0, 0x00002001, 0x00000001,
  1309. 0x8b24, 0xffffffff, 0x00ffffff,
  1310. 0x30a04, 0x0000ff0f, 0x00000000,
  1311. 0x28a4c, 0x07ffffff, 0x06000000,
  1312. 0x3e78, 0x00000001, 0x00000002,
  1313. 0xc768, 0x00000008, 0x00000008,
  1314. 0xc770, 0x00000f00, 0x00000800,
  1315. 0xc774, 0x00000f00, 0x00000800,
  1316. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1317. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1318. 0x8c00, 0x000000ff, 0x00000800,
  1319. 0xe40, 0x00001fff, 0x00001fff,
  1320. 0x9060, 0x0000007f, 0x00000020,
  1321. 0x9508, 0x00010000, 0x00010000,
  1322. 0xae00, 0x00100000, 0x000ff07c,
  1323. 0xac14, 0x000003ff, 0x0000000f,
  1324. 0xac10, 0xffffffff, 0x7564fdec,
  1325. 0xac0c, 0xffffffff, 0x3120b9a8,
  1326. 0xac08, 0x20000000, 0x0f9c0000
  1327. };
  1328. static const u32 hawaii_mgcg_cgcg_init[] =
  1329. {
  1330. 0xc420, 0xffffffff, 0xfffffffd,
  1331. 0x30800, 0xffffffff, 0xe0000000,
  1332. 0x3c2a0, 0xffffffff, 0x00000100,
  1333. 0x3c208, 0xffffffff, 0x00000100,
  1334. 0x3c2c0, 0xffffffff, 0x00000100,
  1335. 0x3c2c8, 0xffffffff, 0x00000100,
  1336. 0x3c2c4, 0xffffffff, 0x00000100,
  1337. 0x55e4, 0xffffffff, 0x00200100,
  1338. 0x3c280, 0xffffffff, 0x00000100,
  1339. 0x3c214, 0xffffffff, 0x06000100,
  1340. 0x3c220, 0xffffffff, 0x00000100,
  1341. 0x3c218, 0xffffffff, 0x06000100,
  1342. 0x3c204, 0xffffffff, 0x00000100,
  1343. 0x3c2e0, 0xffffffff, 0x00000100,
  1344. 0x3c224, 0xffffffff, 0x00000100,
  1345. 0x3c200, 0xffffffff, 0x00000100,
  1346. 0x3c230, 0xffffffff, 0x00000100,
  1347. 0x3c234, 0xffffffff, 0x00000100,
  1348. 0x3c250, 0xffffffff, 0x00000100,
  1349. 0x3c254, 0xffffffff, 0x00000100,
  1350. 0x3c258, 0xffffffff, 0x00000100,
  1351. 0x3c25c, 0xffffffff, 0x00000100,
  1352. 0x3c260, 0xffffffff, 0x00000100,
  1353. 0x3c27c, 0xffffffff, 0x00000100,
  1354. 0x3c278, 0xffffffff, 0x00000100,
  1355. 0x3c210, 0xffffffff, 0x06000100,
  1356. 0x3c290, 0xffffffff, 0x00000100,
  1357. 0x3c274, 0xffffffff, 0x00000100,
  1358. 0x3c2b4, 0xffffffff, 0x00000100,
  1359. 0x3c2b0, 0xffffffff, 0x00000100,
  1360. 0x3c270, 0xffffffff, 0x00000100,
  1361. 0x30800, 0xffffffff, 0xe0000000,
  1362. 0x3c020, 0xffffffff, 0x00010000,
  1363. 0x3c024, 0xffffffff, 0x00030002,
  1364. 0x3c028, 0xffffffff, 0x00040007,
  1365. 0x3c02c, 0xffffffff, 0x00060005,
  1366. 0x3c030, 0xffffffff, 0x00090008,
  1367. 0x3c034, 0xffffffff, 0x00010000,
  1368. 0x3c038, 0xffffffff, 0x00030002,
  1369. 0x3c03c, 0xffffffff, 0x00040007,
  1370. 0x3c040, 0xffffffff, 0x00060005,
  1371. 0x3c044, 0xffffffff, 0x00090008,
  1372. 0x3c048, 0xffffffff, 0x00010000,
  1373. 0x3c04c, 0xffffffff, 0x00030002,
  1374. 0x3c050, 0xffffffff, 0x00040007,
  1375. 0x3c054, 0xffffffff, 0x00060005,
  1376. 0x3c058, 0xffffffff, 0x00090008,
  1377. 0x3c05c, 0xffffffff, 0x00010000,
  1378. 0x3c060, 0xffffffff, 0x00030002,
  1379. 0x3c064, 0xffffffff, 0x00040007,
  1380. 0x3c068, 0xffffffff, 0x00060005,
  1381. 0x3c06c, 0xffffffff, 0x00090008,
  1382. 0x3c070, 0xffffffff, 0x00010000,
  1383. 0x3c074, 0xffffffff, 0x00030002,
  1384. 0x3c078, 0xffffffff, 0x00040007,
  1385. 0x3c07c, 0xffffffff, 0x00060005,
  1386. 0x3c080, 0xffffffff, 0x00090008,
  1387. 0x3c084, 0xffffffff, 0x00010000,
  1388. 0x3c088, 0xffffffff, 0x00030002,
  1389. 0x3c08c, 0xffffffff, 0x00040007,
  1390. 0x3c090, 0xffffffff, 0x00060005,
  1391. 0x3c094, 0xffffffff, 0x00090008,
  1392. 0x3c098, 0xffffffff, 0x00010000,
  1393. 0x3c09c, 0xffffffff, 0x00030002,
  1394. 0x3c0a0, 0xffffffff, 0x00040007,
  1395. 0x3c0a4, 0xffffffff, 0x00060005,
  1396. 0x3c0a8, 0xffffffff, 0x00090008,
  1397. 0x3c0ac, 0xffffffff, 0x00010000,
  1398. 0x3c0b0, 0xffffffff, 0x00030002,
  1399. 0x3c0b4, 0xffffffff, 0x00040007,
  1400. 0x3c0b8, 0xffffffff, 0x00060005,
  1401. 0x3c0bc, 0xffffffff, 0x00090008,
  1402. 0x3c0c0, 0xffffffff, 0x00010000,
  1403. 0x3c0c4, 0xffffffff, 0x00030002,
  1404. 0x3c0c8, 0xffffffff, 0x00040007,
  1405. 0x3c0cc, 0xffffffff, 0x00060005,
  1406. 0x3c0d0, 0xffffffff, 0x00090008,
  1407. 0x3c0d4, 0xffffffff, 0x00010000,
  1408. 0x3c0d8, 0xffffffff, 0x00030002,
  1409. 0x3c0dc, 0xffffffff, 0x00040007,
  1410. 0x3c0e0, 0xffffffff, 0x00060005,
  1411. 0x3c0e4, 0xffffffff, 0x00090008,
  1412. 0x3c0e8, 0xffffffff, 0x00010000,
  1413. 0x3c0ec, 0xffffffff, 0x00030002,
  1414. 0x3c0f0, 0xffffffff, 0x00040007,
  1415. 0x3c0f4, 0xffffffff, 0x00060005,
  1416. 0x3c0f8, 0xffffffff, 0x00090008,
  1417. 0xc318, 0xffffffff, 0x00020200,
  1418. 0x3350, 0xffffffff, 0x00000200,
  1419. 0x15c0, 0xffffffff, 0x00000400,
  1420. 0x55e8, 0xffffffff, 0x00000000,
  1421. 0x2f50, 0xffffffff, 0x00000902,
  1422. 0x3c000, 0xffffffff, 0x96940200,
  1423. 0x8708, 0xffffffff, 0x00900100,
  1424. 0xc424, 0xffffffff, 0x0020003f,
  1425. 0x38, 0xffffffff, 0x0140001c,
  1426. 0x3c, 0x000f0000, 0x000f0000,
  1427. 0x220, 0xffffffff, 0xc060000c,
  1428. 0x224, 0xc0000fff, 0x00000100,
  1429. 0xf90, 0xffffffff, 0x00000100,
  1430. 0xf98, 0x00000101, 0x00000000,
  1431. 0x20a8, 0xffffffff, 0x00000104,
  1432. 0x55e4, 0xff000fff, 0x00000100,
  1433. 0x30cc, 0xc0000fff, 0x00000104,
  1434. 0xc1e4, 0x00000001, 0x00000001,
  1435. 0xd00c, 0xff000ff0, 0x00000100,
  1436. 0xd80c, 0xff000ff0, 0x00000100
  1437. };
  1438. static void cik_init_golden_registers(struct radeon_device *rdev)
  1439. {
  1440. switch (rdev->family) {
  1441. case CHIP_BONAIRE:
  1442. radeon_program_register_sequence(rdev,
  1443. bonaire_mgcg_cgcg_init,
  1444. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1445. radeon_program_register_sequence(rdev,
  1446. bonaire_golden_registers,
  1447. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1448. radeon_program_register_sequence(rdev,
  1449. bonaire_golden_common_registers,
  1450. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1451. radeon_program_register_sequence(rdev,
  1452. bonaire_golden_spm_registers,
  1453. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1454. break;
  1455. case CHIP_KABINI:
  1456. radeon_program_register_sequence(rdev,
  1457. kalindi_mgcg_cgcg_init,
  1458. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1459. radeon_program_register_sequence(rdev,
  1460. kalindi_golden_registers,
  1461. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1462. radeon_program_register_sequence(rdev,
  1463. kalindi_golden_common_registers,
  1464. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1465. radeon_program_register_sequence(rdev,
  1466. kalindi_golden_spm_registers,
  1467. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1468. break;
  1469. case CHIP_KAVERI:
  1470. radeon_program_register_sequence(rdev,
  1471. spectre_mgcg_cgcg_init,
  1472. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1473. radeon_program_register_sequence(rdev,
  1474. spectre_golden_registers,
  1475. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1476. radeon_program_register_sequence(rdev,
  1477. spectre_golden_common_registers,
  1478. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1479. radeon_program_register_sequence(rdev,
  1480. spectre_golden_spm_registers,
  1481. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1482. break;
  1483. case CHIP_HAWAII:
  1484. radeon_program_register_sequence(rdev,
  1485. hawaii_mgcg_cgcg_init,
  1486. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1487. radeon_program_register_sequence(rdev,
  1488. hawaii_golden_registers,
  1489. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1490. radeon_program_register_sequence(rdev,
  1491. hawaii_golden_common_registers,
  1492. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1493. radeon_program_register_sequence(rdev,
  1494. hawaii_golden_spm_registers,
  1495. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1496. break;
  1497. default:
  1498. break;
  1499. }
  1500. }
  1501. /**
  1502. * cik_get_xclk - get the xclk
  1503. *
  1504. * @rdev: radeon_device pointer
  1505. *
  1506. * Returns the reference clock used by the gfx engine
  1507. * (CIK).
  1508. */
  1509. u32 cik_get_xclk(struct radeon_device *rdev)
  1510. {
  1511. u32 reference_clock = rdev->clock.spll.reference_freq;
  1512. if (rdev->flags & RADEON_IS_IGP) {
  1513. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1514. return reference_clock / 2;
  1515. } else {
  1516. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1517. return reference_clock / 4;
  1518. }
  1519. return reference_clock;
  1520. }
  1521. /**
  1522. * cik_mm_rdoorbell - read a doorbell dword
  1523. *
  1524. * @rdev: radeon_device pointer
  1525. * @index: doorbell index
  1526. *
  1527. * Returns the value in the doorbell aperture at the
  1528. * requested doorbell index (CIK).
  1529. */
  1530. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1531. {
  1532. if (index < rdev->doorbell.num_doorbells) {
  1533. return readl(rdev->doorbell.ptr + index);
  1534. } else {
  1535. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1536. return 0;
  1537. }
  1538. }
  1539. /**
  1540. * cik_mm_wdoorbell - write a doorbell dword
  1541. *
  1542. * @rdev: radeon_device pointer
  1543. * @index: doorbell index
  1544. * @v: value to write
  1545. *
  1546. * Writes @v to the doorbell aperture at the
  1547. * requested doorbell index (CIK).
  1548. */
  1549. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1550. {
  1551. if (index < rdev->doorbell.num_doorbells) {
  1552. writel(v, rdev->doorbell.ptr + index);
  1553. } else {
  1554. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1555. }
  1556. }
  1557. #define BONAIRE_IO_MC_REGS_SIZE 36
  1558. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1559. {
  1560. {0x00000070, 0x04400000},
  1561. {0x00000071, 0x80c01803},
  1562. {0x00000072, 0x00004004},
  1563. {0x00000073, 0x00000100},
  1564. {0x00000074, 0x00ff0000},
  1565. {0x00000075, 0x34000000},
  1566. {0x00000076, 0x08000014},
  1567. {0x00000077, 0x00cc08ec},
  1568. {0x00000078, 0x00000400},
  1569. {0x00000079, 0x00000000},
  1570. {0x0000007a, 0x04090000},
  1571. {0x0000007c, 0x00000000},
  1572. {0x0000007e, 0x4408a8e8},
  1573. {0x0000007f, 0x00000304},
  1574. {0x00000080, 0x00000000},
  1575. {0x00000082, 0x00000001},
  1576. {0x00000083, 0x00000002},
  1577. {0x00000084, 0xf3e4f400},
  1578. {0x00000085, 0x052024e3},
  1579. {0x00000087, 0x00000000},
  1580. {0x00000088, 0x01000000},
  1581. {0x0000008a, 0x1c0a0000},
  1582. {0x0000008b, 0xff010000},
  1583. {0x0000008d, 0xffffefff},
  1584. {0x0000008e, 0xfff3efff},
  1585. {0x0000008f, 0xfff3efbf},
  1586. {0x00000092, 0xf7ffffff},
  1587. {0x00000093, 0xffffff7f},
  1588. {0x00000095, 0x00101101},
  1589. {0x00000096, 0x00000fff},
  1590. {0x00000097, 0x00116fff},
  1591. {0x00000098, 0x60010000},
  1592. {0x00000099, 0x10010000},
  1593. {0x0000009a, 0x00006000},
  1594. {0x0000009b, 0x00001000},
  1595. {0x0000009f, 0x00b48000}
  1596. };
  1597. #define HAWAII_IO_MC_REGS_SIZE 22
  1598. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1599. {
  1600. {0x0000007d, 0x40000000},
  1601. {0x0000007e, 0x40180304},
  1602. {0x0000007f, 0x0000ff00},
  1603. {0x00000081, 0x00000000},
  1604. {0x00000083, 0x00000800},
  1605. {0x00000086, 0x00000000},
  1606. {0x00000087, 0x00000100},
  1607. {0x00000088, 0x00020100},
  1608. {0x00000089, 0x00000000},
  1609. {0x0000008b, 0x00040000},
  1610. {0x0000008c, 0x00000100},
  1611. {0x0000008e, 0xff010000},
  1612. {0x00000090, 0xffffefff},
  1613. {0x00000091, 0xfff3efff},
  1614. {0x00000092, 0xfff3efbf},
  1615. {0x00000093, 0xf7ffffff},
  1616. {0x00000094, 0xffffff7f},
  1617. {0x00000095, 0x00000fff},
  1618. {0x00000096, 0x00116fff},
  1619. {0x00000097, 0x60010000},
  1620. {0x00000098, 0x10010000},
  1621. {0x0000009f, 0x00c79000}
  1622. };
  1623. /**
  1624. * cik_srbm_select - select specific register instances
  1625. *
  1626. * @rdev: radeon_device pointer
  1627. * @me: selected ME (micro engine)
  1628. * @pipe: pipe
  1629. * @queue: queue
  1630. * @vmid: VMID
  1631. *
  1632. * Switches the currently active registers instances. Some
  1633. * registers are instanced per VMID, others are instanced per
  1634. * me/pipe/queue combination.
  1635. */
  1636. static void cik_srbm_select(struct radeon_device *rdev,
  1637. u32 me, u32 pipe, u32 queue, u32 vmid)
  1638. {
  1639. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1640. MEID(me & 0x3) |
  1641. VMID(vmid & 0xf) |
  1642. QUEUEID(queue & 0x7));
  1643. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1644. }
  1645. /* ucode loading */
  1646. /**
  1647. * ci_mc_load_microcode - load MC ucode into the hw
  1648. *
  1649. * @rdev: radeon_device pointer
  1650. *
  1651. * Load the GDDR MC ucode into the hw (CIK).
  1652. * Returns 0 on success, error on failure.
  1653. */
  1654. int ci_mc_load_microcode(struct radeon_device *rdev)
  1655. {
  1656. const __be32 *fw_data;
  1657. u32 running, blackout = 0;
  1658. u32 *io_mc_regs;
  1659. int i, ucode_size, regs_size;
  1660. if (!rdev->mc_fw)
  1661. return -EINVAL;
  1662. switch (rdev->family) {
  1663. case CHIP_BONAIRE:
  1664. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1665. ucode_size = CIK_MC_UCODE_SIZE;
  1666. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1667. break;
  1668. case CHIP_HAWAII:
  1669. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1670. ucode_size = HAWAII_MC_UCODE_SIZE;
  1671. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1672. break;
  1673. default:
  1674. return -EINVAL;
  1675. }
  1676. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1677. if (running == 0) {
  1678. if (running) {
  1679. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1680. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1681. }
  1682. /* reset the engine and set to writable */
  1683. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1684. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1685. /* load mc io regs */
  1686. for (i = 0; i < regs_size; i++) {
  1687. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1688. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1689. }
  1690. /* load the MC ucode */
  1691. fw_data = (const __be32 *)rdev->mc_fw->data;
  1692. for (i = 0; i < ucode_size; i++)
  1693. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1694. /* put the engine back into the active state */
  1695. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1696. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1697. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1698. /* wait for training to complete */
  1699. for (i = 0; i < rdev->usec_timeout; i++) {
  1700. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1701. break;
  1702. udelay(1);
  1703. }
  1704. for (i = 0; i < rdev->usec_timeout; i++) {
  1705. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1706. break;
  1707. udelay(1);
  1708. }
  1709. if (running)
  1710. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1711. }
  1712. return 0;
  1713. }
  1714. /**
  1715. * cik_init_microcode - load ucode images from disk
  1716. *
  1717. * @rdev: radeon_device pointer
  1718. *
  1719. * Use the firmware interface to load the ucode images into
  1720. * the driver (not loaded into hw).
  1721. * Returns 0 on success, error on failure.
  1722. */
  1723. static int cik_init_microcode(struct radeon_device *rdev)
  1724. {
  1725. const char *chip_name;
  1726. size_t pfp_req_size, me_req_size, ce_req_size,
  1727. mec_req_size, rlc_req_size, mc_req_size = 0,
  1728. sdma_req_size, smc_req_size = 0;
  1729. char fw_name[30];
  1730. int err;
  1731. DRM_DEBUG("\n");
  1732. switch (rdev->family) {
  1733. case CHIP_BONAIRE:
  1734. chip_name = "BONAIRE";
  1735. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1736. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1737. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1738. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1739. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1740. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1741. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1742. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1743. break;
  1744. case CHIP_HAWAII:
  1745. chip_name = "HAWAII";
  1746. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1747. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1748. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1749. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1750. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1751. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1752. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1753. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1754. break;
  1755. case CHIP_KAVERI:
  1756. chip_name = "KAVERI";
  1757. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1758. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1759. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1760. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1761. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1762. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1763. break;
  1764. case CHIP_KABINI:
  1765. chip_name = "KABINI";
  1766. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1767. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1768. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1769. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1770. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1771. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1772. break;
  1773. default: BUG();
  1774. }
  1775. DRM_INFO("Loading %s Microcode\n", chip_name);
  1776. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1777. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1778. if (err)
  1779. goto out;
  1780. if (rdev->pfp_fw->size != pfp_req_size) {
  1781. printk(KERN_ERR
  1782. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1783. rdev->pfp_fw->size, fw_name);
  1784. err = -EINVAL;
  1785. goto out;
  1786. }
  1787. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1788. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1789. if (err)
  1790. goto out;
  1791. if (rdev->me_fw->size != me_req_size) {
  1792. printk(KERN_ERR
  1793. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1794. rdev->me_fw->size, fw_name);
  1795. err = -EINVAL;
  1796. }
  1797. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1798. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1799. if (err)
  1800. goto out;
  1801. if (rdev->ce_fw->size != ce_req_size) {
  1802. printk(KERN_ERR
  1803. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1804. rdev->ce_fw->size, fw_name);
  1805. err = -EINVAL;
  1806. }
  1807. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1808. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1809. if (err)
  1810. goto out;
  1811. if (rdev->mec_fw->size != mec_req_size) {
  1812. printk(KERN_ERR
  1813. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1814. rdev->mec_fw->size, fw_name);
  1815. err = -EINVAL;
  1816. }
  1817. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1818. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1819. if (err)
  1820. goto out;
  1821. if (rdev->rlc_fw->size != rlc_req_size) {
  1822. printk(KERN_ERR
  1823. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1824. rdev->rlc_fw->size, fw_name);
  1825. err = -EINVAL;
  1826. }
  1827. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1828. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1829. if (err)
  1830. goto out;
  1831. if (rdev->sdma_fw->size != sdma_req_size) {
  1832. printk(KERN_ERR
  1833. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1834. rdev->sdma_fw->size, fw_name);
  1835. err = -EINVAL;
  1836. }
  1837. /* No SMC, MC ucode on APUs */
  1838. if (!(rdev->flags & RADEON_IS_IGP)) {
  1839. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1840. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1841. if (err)
  1842. goto out;
  1843. if (rdev->mc_fw->size != mc_req_size) {
  1844. printk(KERN_ERR
  1845. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1846. rdev->mc_fw->size, fw_name);
  1847. err = -EINVAL;
  1848. }
  1849. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1850. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1851. if (err) {
  1852. printk(KERN_ERR
  1853. "smc: error loading firmware \"%s\"\n",
  1854. fw_name);
  1855. release_firmware(rdev->smc_fw);
  1856. rdev->smc_fw = NULL;
  1857. err = 0;
  1858. } else if (rdev->smc_fw->size != smc_req_size) {
  1859. printk(KERN_ERR
  1860. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1861. rdev->smc_fw->size, fw_name);
  1862. err = -EINVAL;
  1863. }
  1864. }
  1865. out:
  1866. if (err) {
  1867. if (err != -EINVAL)
  1868. printk(KERN_ERR
  1869. "cik_cp: Failed to load firmware \"%s\"\n",
  1870. fw_name);
  1871. release_firmware(rdev->pfp_fw);
  1872. rdev->pfp_fw = NULL;
  1873. release_firmware(rdev->me_fw);
  1874. rdev->me_fw = NULL;
  1875. release_firmware(rdev->ce_fw);
  1876. rdev->ce_fw = NULL;
  1877. release_firmware(rdev->rlc_fw);
  1878. rdev->rlc_fw = NULL;
  1879. release_firmware(rdev->mc_fw);
  1880. rdev->mc_fw = NULL;
  1881. release_firmware(rdev->smc_fw);
  1882. rdev->smc_fw = NULL;
  1883. }
  1884. return err;
  1885. }
  1886. /*
  1887. * Core functions
  1888. */
  1889. /**
  1890. * cik_tiling_mode_table_init - init the hw tiling table
  1891. *
  1892. * @rdev: radeon_device pointer
  1893. *
  1894. * Starting with SI, the tiling setup is done globally in a
  1895. * set of 32 tiling modes. Rather than selecting each set of
  1896. * parameters per surface as on older asics, we just select
  1897. * which index in the tiling table we want to use, and the
  1898. * surface uses those parameters (CIK).
  1899. */
  1900. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1901. {
  1902. const u32 num_tile_mode_states = 32;
  1903. const u32 num_secondary_tile_mode_states = 16;
  1904. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1905. u32 num_pipe_configs;
  1906. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1907. rdev->config.cik.max_shader_engines;
  1908. switch (rdev->config.cik.mem_row_size_in_kb) {
  1909. case 1:
  1910. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1911. break;
  1912. case 2:
  1913. default:
  1914. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1915. break;
  1916. case 4:
  1917. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1918. break;
  1919. }
  1920. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1921. if (num_pipe_configs > 8)
  1922. num_pipe_configs = 16;
  1923. if (num_pipe_configs == 16) {
  1924. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1925. switch (reg_offset) {
  1926. case 0:
  1927. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1928. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1929. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1930. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1931. break;
  1932. case 1:
  1933. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1934. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1935. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1936. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1937. break;
  1938. case 2:
  1939. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1941. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1942. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1943. break;
  1944. case 3:
  1945. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1946. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1947. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1949. break;
  1950. case 4:
  1951. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1952. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1953. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1954. TILE_SPLIT(split_equal_to_row_size));
  1955. break;
  1956. case 5:
  1957. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1958. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1959. break;
  1960. case 6:
  1961. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1963. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1965. break;
  1966. case 7:
  1967. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1969. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1970. TILE_SPLIT(split_equal_to_row_size));
  1971. break;
  1972. case 8:
  1973. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1974. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1975. break;
  1976. case 9:
  1977. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1978. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1979. break;
  1980. case 10:
  1981. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1982. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1983. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1985. break;
  1986. case 11:
  1987. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1989. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  1990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1991. break;
  1992. case 12:
  1993. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1995. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1997. break;
  1998. case 13:
  1999. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2001. break;
  2002. case 14:
  2003. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2005. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2007. break;
  2008. case 16:
  2009. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2011. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2013. break;
  2014. case 17:
  2015. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2017. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2019. break;
  2020. case 27:
  2021. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2023. break;
  2024. case 28:
  2025. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2027. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2029. break;
  2030. case 29:
  2031. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2033. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2035. break;
  2036. case 30:
  2037. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2039. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2041. break;
  2042. default:
  2043. gb_tile_moden = 0;
  2044. break;
  2045. }
  2046. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2047. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2048. }
  2049. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2050. switch (reg_offset) {
  2051. case 0:
  2052. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2055. NUM_BANKS(ADDR_SURF_16_BANK));
  2056. break;
  2057. case 1:
  2058. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_16_BANK));
  2062. break;
  2063. case 2:
  2064. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2067. NUM_BANKS(ADDR_SURF_16_BANK));
  2068. break;
  2069. case 3:
  2070. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2073. NUM_BANKS(ADDR_SURF_16_BANK));
  2074. break;
  2075. case 4:
  2076. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2079. NUM_BANKS(ADDR_SURF_8_BANK));
  2080. break;
  2081. case 5:
  2082. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2085. NUM_BANKS(ADDR_SURF_4_BANK));
  2086. break;
  2087. case 6:
  2088. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2091. NUM_BANKS(ADDR_SURF_2_BANK));
  2092. break;
  2093. case 8:
  2094. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2097. NUM_BANKS(ADDR_SURF_16_BANK));
  2098. break;
  2099. case 9:
  2100. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2103. NUM_BANKS(ADDR_SURF_16_BANK));
  2104. break;
  2105. case 10:
  2106. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2109. NUM_BANKS(ADDR_SURF_16_BANK));
  2110. break;
  2111. case 11:
  2112. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2115. NUM_BANKS(ADDR_SURF_8_BANK));
  2116. break;
  2117. case 12:
  2118. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2121. NUM_BANKS(ADDR_SURF_4_BANK));
  2122. break;
  2123. case 13:
  2124. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2127. NUM_BANKS(ADDR_SURF_2_BANK));
  2128. break;
  2129. case 14:
  2130. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2133. NUM_BANKS(ADDR_SURF_2_BANK));
  2134. break;
  2135. default:
  2136. gb_tile_moden = 0;
  2137. break;
  2138. }
  2139. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2140. }
  2141. } else if (num_pipe_configs == 8) {
  2142. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2143. switch (reg_offset) {
  2144. case 0:
  2145. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2147. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2149. break;
  2150. case 1:
  2151. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2153. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2154. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2155. break;
  2156. case 2:
  2157. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2158. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2159. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2161. break;
  2162. case 3:
  2163. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2164. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2165. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2166. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2167. break;
  2168. case 4:
  2169. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2170. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2171. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2172. TILE_SPLIT(split_equal_to_row_size));
  2173. break;
  2174. case 5:
  2175. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2176. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2177. break;
  2178. case 6:
  2179. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2180. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2181. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2182. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2183. break;
  2184. case 7:
  2185. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2187. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2188. TILE_SPLIT(split_equal_to_row_size));
  2189. break;
  2190. case 8:
  2191. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2192. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2193. break;
  2194. case 9:
  2195. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2197. break;
  2198. case 10:
  2199. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2200. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2201. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2203. break;
  2204. case 11:
  2205. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2207. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2209. break;
  2210. case 12:
  2211. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2213. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2215. break;
  2216. case 13:
  2217. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2219. break;
  2220. case 14:
  2221. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2223. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. break;
  2226. case 16:
  2227. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2229. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2231. break;
  2232. case 17:
  2233. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2235. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2237. break;
  2238. case 27:
  2239. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2241. break;
  2242. case 28:
  2243. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2245. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2247. break;
  2248. case 29:
  2249. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2250. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2251. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2253. break;
  2254. case 30:
  2255. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2257. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2259. break;
  2260. default:
  2261. gb_tile_moden = 0;
  2262. break;
  2263. }
  2264. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2265. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2266. }
  2267. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2268. switch (reg_offset) {
  2269. case 0:
  2270. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2273. NUM_BANKS(ADDR_SURF_16_BANK));
  2274. break;
  2275. case 1:
  2276. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2279. NUM_BANKS(ADDR_SURF_16_BANK));
  2280. break;
  2281. case 2:
  2282. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2285. NUM_BANKS(ADDR_SURF_16_BANK));
  2286. break;
  2287. case 3:
  2288. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2291. NUM_BANKS(ADDR_SURF_16_BANK));
  2292. break;
  2293. case 4:
  2294. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2295. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2296. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2297. NUM_BANKS(ADDR_SURF_8_BANK));
  2298. break;
  2299. case 5:
  2300. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2303. NUM_BANKS(ADDR_SURF_4_BANK));
  2304. break;
  2305. case 6:
  2306. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2309. NUM_BANKS(ADDR_SURF_2_BANK));
  2310. break;
  2311. case 8:
  2312. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2315. NUM_BANKS(ADDR_SURF_16_BANK));
  2316. break;
  2317. case 9:
  2318. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2319. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2320. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2321. NUM_BANKS(ADDR_SURF_16_BANK));
  2322. break;
  2323. case 10:
  2324. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2327. NUM_BANKS(ADDR_SURF_16_BANK));
  2328. break;
  2329. case 11:
  2330. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2333. NUM_BANKS(ADDR_SURF_16_BANK));
  2334. break;
  2335. case 12:
  2336. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2339. NUM_BANKS(ADDR_SURF_8_BANK));
  2340. break;
  2341. case 13:
  2342. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2345. NUM_BANKS(ADDR_SURF_4_BANK));
  2346. break;
  2347. case 14:
  2348. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2351. NUM_BANKS(ADDR_SURF_2_BANK));
  2352. break;
  2353. default:
  2354. gb_tile_moden = 0;
  2355. break;
  2356. }
  2357. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2358. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2359. }
  2360. } else if (num_pipe_configs == 4) {
  2361. if (num_rbs == 4) {
  2362. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2363. switch (reg_offset) {
  2364. case 0:
  2365. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2367. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2368. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2369. break;
  2370. case 1:
  2371. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2373. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2374. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2375. break;
  2376. case 2:
  2377. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2379. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2381. break;
  2382. case 3:
  2383. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2386. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2387. break;
  2388. case 4:
  2389. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. TILE_SPLIT(split_equal_to_row_size));
  2393. break;
  2394. case 5:
  2395. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2397. break;
  2398. case 6:
  2399. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2401. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2402. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2403. break;
  2404. case 7:
  2405. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2407. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2408. TILE_SPLIT(split_equal_to_row_size));
  2409. break;
  2410. case 8:
  2411. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2412. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2413. break;
  2414. case 9:
  2415. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2417. break;
  2418. case 10:
  2419. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2421. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2423. break;
  2424. case 11:
  2425. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2427. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2428. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2429. break;
  2430. case 12:
  2431. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2433. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2435. break;
  2436. case 13:
  2437. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2438. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2439. break;
  2440. case 14:
  2441. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2442. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2443. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2444. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2445. break;
  2446. case 16:
  2447. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2449. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2450. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2451. break;
  2452. case 17:
  2453. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2455. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2456. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2457. break;
  2458. case 27:
  2459. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2461. break;
  2462. case 28:
  2463. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2465. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2467. break;
  2468. case 29:
  2469. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2471. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2472. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2473. break;
  2474. case 30:
  2475. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2477. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2479. break;
  2480. default:
  2481. gb_tile_moden = 0;
  2482. break;
  2483. }
  2484. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2485. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2486. }
  2487. } else if (num_rbs < 4) {
  2488. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2489. switch (reg_offset) {
  2490. case 0:
  2491. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2494. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2495. break;
  2496. case 1:
  2497. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2499. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2500. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2501. break;
  2502. case 2:
  2503. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2507. break;
  2508. case 3:
  2509. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2511. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2512. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2513. break;
  2514. case 4:
  2515. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2518. TILE_SPLIT(split_equal_to_row_size));
  2519. break;
  2520. case 5:
  2521. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2523. break;
  2524. case 6:
  2525. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2528. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2529. break;
  2530. case 7:
  2531. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2532. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2533. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2534. TILE_SPLIT(split_equal_to_row_size));
  2535. break;
  2536. case 8:
  2537. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2539. break;
  2540. case 9:
  2541. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2542. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2543. break;
  2544. case 10:
  2545. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2546. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2549. break;
  2550. case 11:
  2551. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2553. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2555. break;
  2556. case 12:
  2557. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2558. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2561. break;
  2562. case 13:
  2563. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2565. break;
  2566. case 14:
  2567. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2569. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2571. break;
  2572. case 16:
  2573. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2577. break;
  2578. case 17:
  2579. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2581. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2583. break;
  2584. case 27:
  2585. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2587. break;
  2588. case 28:
  2589. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2593. break;
  2594. case 29:
  2595. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. break;
  2600. case 30:
  2601. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2605. break;
  2606. default:
  2607. gb_tile_moden = 0;
  2608. break;
  2609. }
  2610. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2611. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2612. }
  2613. }
  2614. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2615. switch (reg_offset) {
  2616. case 0:
  2617. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2618. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2619. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2620. NUM_BANKS(ADDR_SURF_16_BANK));
  2621. break;
  2622. case 1:
  2623. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. break;
  2628. case 2:
  2629. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2632. NUM_BANKS(ADDR_SURF_16_BANK));
  2633. break;
  2634. case 3:
  2635. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. break;
  2640. case 4:
  2641. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2644. NUM_BANKS(ADDR_SURF_16_BANK));
  2645. break;
  2646. case 5:
  2647. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2650. NUM_BANKS(ADDR_SURF_8_BANK));
  2651. break;
  2652. case 6:
  2653. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2654. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2655. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2656. NUM_BANKS(ADDR_SURF_4_BANK));
  2657. break;
  2658. case 8:
  2659. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2662. NUM_BANKS(ADDR_SURF_16_BANK));
  2663. break;
  2664. case 9:
  2665. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2668. NUM_BANKS(ADDR_SURF_16_BANK));
  2669. break;
  2670. case 10:
  2671. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2674. NUM_BANKS(ADDR_SURF_16_BANK));
  2675. break;
  2676. case 11:
  2677. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2678. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2679. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2680. NUM_BANKS(ADDR_SURF_16_BANK));
  2681. break;
  2682. case 12:
  2683. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2684. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2685. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2686. NUM_BANKS(ADDR_SURF_16_BANK));
  2687. break;
  2688. case 13:
  2689. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2692. NUM_BANKS(ADDR_SURF_8_BANK));
  2693. break;
  2694. case 14:
  2695. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2698. NUM_BANKS(ADDR_SURF_4_BANK));
  2699. break;
  2700. default:
  2701. gb_tile_moden = 0;
  2702. break;
  2703. }
  2704. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2705. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2706. }
  2707. } else if (num_pipe_configs == 2) {
  2708. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2709. switch (reg_offset) {
  2710. case 0:
  2711. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2713. PIPE_CONFIG(ADDR_SURF_P2) |
  2714. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2715. break;
  2716. case 1:
  2717. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2719. PIPE_CONFIG(ADDR_SURF_P2) |
  2720. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2721. break;
  2722. case 2:
  2723. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2725. PIPE_CONFIG(ADDR_SURF_P2) |
  2726. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2727. break;
  2728. case 3:
  2729. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2731. PIPE_CONFIG(ADDR_SURF_P2) |
  2732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2733. break;
  2734. case 4:
  2735. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2737. PIPE_CONFIG(ADDR_SURF_P2) |
  2738. TILE_SPLIT(split_equal_to_row_size));
  2739. break;
  2740. case 5:
  2741. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2743. break;
  2744. case 6:
  2745. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2747. PIPE_CONFIG(ADDR_SURF_P2) |
  2748. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2749. break;
  2750. case 7:
  2751. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2753. PIPE_CONFIG(ADDR_SURF_P2) |
  2754. TILE_SPLIT(split_equal_to_row_size));
  2755. break;
  2756. case 8:
  2757. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2758. break;
  2759. case 9:
  2760. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2762. break;
  2763. case 10:
  2764. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2766. PIPE_CONFIG(ADDR_SURF_P2) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2768. break;
  2769. case 11:
  2770. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2772. PIPE_CONFIG(ADDR_SURF_P2) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2774. break;
  2775. case 12:
  2776. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2778. PIPE_CONFIG(ADDR_SURF_P2) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. break;
  2781. case 13:
  2782. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2784. break;
  2785. case 14:
  2786. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2788. PIPE_CONFIG(ADDR_SURF_P2) |
  2789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2790. break;
  2791. case 16:
  2792. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2794. PIPE_CONFIG(ADDR_SURF_P2) |
  2795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2796. break;
  2797. case 17:
  2798. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2800. PIPE_CONFIG(ADDR_SURF_P2) |
  2801. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2802. break;
  2803. case 27:
  2804. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2806. break;
  2807. case 28:
  2808. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2809. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2810. PIPE_CONFIG(ADDR_SURF_P2) |
  2811. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2812. break;
  2813. case 29:
  2814. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2816. PIPE_CONFIG(ADDR_SURF_P2) |
  2817. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2818. break;
  2819. case 30:
  2820. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2822. PIPE_CONFIG(ADDR_SURF_P2) |
  2823. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2824. break;
  2825. default:
  2826. gb_tile_moden = 0;
  2827. break;
  2828. }
  2829. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2830. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2831. }
  2832. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2833. switch (reg_offset) {
  2834. case 0:
  2835. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2838. NUM_BANKS(ADDR_SURF_16_BANK));
  2839. break;
  2840. case 1:
  2841. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2844. NUM_BANKS(ADDR_SURF_16_BANK));
  2845. break;
  2846. case 2:
  2847. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2850. NUM_BANKS(ADDR_SURF_16_BANK));
  2851. break;
  2852. case 3:
  2853. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2854. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2855. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2856. NUM_BANKS(ADDR_SURF_16_BANK));
  2857. break;
  2858. case 4:
  2859. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2860. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2861. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2862. NUM_BANKS(ADDR_SURF_16_BANK));
  2863. break;
  2864. case 5:
  2865. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2868. NUM_BANKS(ADDR_SURF_16_BANK));
  2869. break;
  2870. case 6:
  2871. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2872. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2873. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2874. NUM_BANKS(ADDR_SURF_8_BANK));
  2875. break;
  2876. case 8:
  2877. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2880. NUM_BANKS(ADDR_SURF_16_BANK));
  2881. break;
  2882. case 9:
  2883. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2884. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2885. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2886. NUM_BANKS(ADDR_SURF_16_BANK));
  2887. break;
  2888. case 10:
  2889. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. break;
  2894. case 11:
  2895. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2896. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2897. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2898. NUM_BANKS(ADDR_SURF_16_BANK));
  2899. break;
  2900. case 12:
  2901. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. break;
  2906. case 13:
  2907. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2908. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2909. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2910. NUM_BANKS(ADDR_SURF_16_BANK));
  2911. break;
  2912. case 14:
  2913. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2914. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2915. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2916. NUM_BANKS(ADDR_SURF_8_BANK));
  2917. break;
  2918. default:
  2919. gb_tile_moden = 0;
  2920. break;
  2921. }
  2922. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2923. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2924. }
  2925. } else
  2926. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2927. }
  2928. /**
  2929. * cik_select_se_sh - select which SE, SH to address
  2930. *
  2931. * @rdev: radeon_device pointer
  2932. * @se_num: shader engine to address
  2933. * @sh_num: sh block to address
  2934. *
  2935. * Select which SE, SH combinations to address. Certain
  2936. * registers are instanced per SE or SH. 0xffffffff means
  2937. * broadcast to all SEs or SHs (CIK).
  2938. */
  2939. static void cik_select_se_sh(struct radeon_device *rdev,
  2940. u32 se_num, u32 sh_num)
  2941. {
  2942. u32 data = INSTANCE_BROADCAST_WRITES;
  2943. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2944. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2945. else if (se_num == 0xffffffff)
  2946. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2947. else if (sh_num == 0xffffffff)
  2948. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2949. else
  2950. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2951. WREG32(GRBM_GFX_INDEX, data);
  2952. }
  2953. /**
  2954. * cik_create_bitmask - create a bitmask
  2955. *
  2956. * @bit_width: length of the mask
  2957. *
  2958. * create a variable length bit mask (CIK).
  2959. * Returns the bitmask.
  2960. */
  2961. static u32 cik_create_bitmask(u32 bit_width)
  2962. {
  2963. u32 i, mask = 0;
  2964. for (i = 0; i < bit_width; i++) {
  2965. mask <<= 1;
  2966. mask |= 1;
  2967. }
  2968. return mask;
  2969. }
  2970. /**
  2971. * cik_select_se_sh - select which SE, SH to address
  2972. *
  2973. * @rdev: radeon_device pointer
  2974. * @max_rb_num: max RBs (render backends) for the asic
  2975. * @se_num: number of SEs (shader engines) for the asic
  2976. * @sh_per_se: number of SH blocks per SE for the asic
  2977. *
  2978. * Calculates the bitmask of disabled RBs (CIK).
  2979. * Returns the disabled RB bitmask.
  2980. */
  2981. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2982. u32 max_rb_num_per_se,
  2983. u32 sh_per_se)
  2984. {
  2985. u32 data, mask;
  2986. data = RREG32(CC_RB_BACKEND_DISABLE);
  2987. if (data & 1)
  2988. data &= BACKEND_DISABLE_MASK;
  2989. else
  2990. data = 0;
  2991. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2992. data >>= BACKEND_DISABLE_SHIFT;
  2993. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  2994. return data & mask;
  2995. }
  2996. /**
  2997. * cik_setup_rb - setup the RBs on the asic
  2998. *
  2999. * @rdev: radeon_device pointer
  3000. * @se_num: number of SEs (shader engines) for the asic
  3001. * @sh_per_se: number of SH blocks per SE for the asic
  3002. * @max_rb_num: max RBs (render backends) for the asic
  3003. *
  3004. * Configures per-SE/SH RB registers (CIK).
  3005. */
  3006. static void cik_setup_rb(struct radeon_device *rdev,
  3007. u32 se_num, u32 sh_per_se,
  3008. u32 max_rb_num_per_se)
  3009. {
  3010. int i, j;
  3011. u32 data, mask;
  3012. u32 disabled_rbs = 0;
  3013. u32 enabled_rbs = 0;
  3014. for (i = 0; i < se_num; i++) {
  3015. for (j = 0; j < sh_per_se; j++) {
  3016. cik_select_se_sh(rdev, i, j);
  3017. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3018. if (rdev->family == CHIP_HAWAII)
  3019. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3020. else
  3021. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3022. }
  3023. }
  3024. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3025. mask = 1;
  3026. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3027. if (!(disabled_rbs & mask))
  3028. enabled_rbs |= mask;
  3029. mask <<= 1;
  3030. }
  3031. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3032. for (i = 0; i < se_num; i++) {
  3033. cik_select_se_sh(rdev, i, 0xffffffff);
  3034. data = 0;
  3035. for (j = 0; j < sh_per_se; j++) {
  3036. switch (enabled_rbs & 3) {
  3037. case 0:
  3038. if (j == 0)
  3039. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3040. else
  3041. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3042. break;
  3043. case 1:
  3044. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3045. break;
  3046. case 2:
  3047. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3048. break;
  3049. case 3:
  3050. default:
  3051. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3052. break;
  3053. }
  3054. enabled_rbs >>= 2;
  3055. }
  3056. WREG32(PA_SC_RASTER_CONFIG, data);
  3057. }
  3058. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3059. }
  3060. /**
  3061. * cik_gpu_init - setup the 3D engine
  3062. *
  3063. * @rdev: radeon_device pointer
  3064. *
  3065. * Configures the 3D engine and tiling configuration
  3066. * registers so that the 3D engine is usable.
  3067. */
  3068. static void cik_gpu_init(struct radeon_device *rdev)
  3069. {
  3070. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3071. u32 mc_shared_chmap, mc_arb_ramcfg;
  3072. u32 hdp_host_path_cntl;
  3073. u32 tmp;
  3074. int i, j;
  3075. switch (rdev->family) {
  3076. case CHIP_BONAIRE:
  3077. rdev->config.cik.max_shader_engines = 2;
  3078. rdev->config.cik.max_tile_pipes = 4;
  3079. rdev->config.cik.max_cu_per_sh = 7;
  3080. rdev->config.cik.max_sh_per_se = 1;
  3081. rdev->config.cik.max_backends_per_se = 2;
  3082. rdev->config.cik.max_texture_channel_caches = 4;
  3083. rdev->config.cik.max_gprs = 256;
  3084. rdev->config.cik.max_gs_threads = 32;
  3085. rdev->config.cik.max_hw_contexts = 8;
  3086. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3087. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3088. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3089. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3090. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3091. break;
  3092. case CHIP_HAWAII:
  3093. rdev->config.cik.max_shader_engines = 4;
  3094. rdev->config.cik.max_tile_pipes = 16;
  3095. rdev->config.cik.max_cu_per_sh = 11;
  3096. rdev->config.cik.max_sh_per_se = 1;
  3097. rdev->config.cik.max_backends_per_se = 4;
  3098. rdev->config.cik.max_texture_channel_caches = 16;
  3099. rdev->config.cik.max_gprs = 256;
  3100. rdev->config.cik.max_gs_threads = 32;
  3101. rdev->config.cik.max_hw_contexts = 8;
  3102. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3103. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3104. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3105. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3106. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3107. break;
  3108. case CHIP_KAVERI:
  3109. rdev->config.cik.max_shader_engines = 1;
  3110. rdev->config.cik.max_tile_pipes = 4;
  3111. if ((rdev->pdev->device == 0x1304) ||
  3112. (rdev->pdev->device == 0x1305) ||
  3113. (rdev->pdev->device == 0x130C) ||
  3114. (rdev->pdev->device == 0x130F) ||
  3115. (rdev->pdev->device == 0x1310) ||
  3116. (rdev->pdev->device == 0x1311) ||
  3117. (rdev->pdev->device == 0x131C)) {
  3118. rdev->config.cik.max_cu_per_sh = 8;
  3119. rdev->config.cik.max_backends_per_se = 2;
  3120. } else if ((rdev->pdev->device == 0x1309) ||
  3121. (rdev->pdev->device == 0x130A) ||
  3122. (rdev->pdev->device == 0x130D) ||
  3123. (rdev->pdev->device == 0x1313) ||
  3124. (rdev->pdev->device == 0x131D)) {
  3125. rdev->config.cik.max_cu_per_sh = 6;
  3126. rdev->config.cik.max_backends_per_se = 2;
  3127. } else if ((rdev->pdev->device == 0x1306) ||
  3128. (rdev->pdev->device == 0x1307) ||
  3129. (rdev->pdev->device == 0x130B) ||
  3130. (rdev->pdev->device == 0x130E) ||
  3131. (rdev->pdev->device == 0x1315) ||
  3132. (rdev->pdev->device == 0x131B)) {
  3133. rdev->config.cik.max_cu_per_sh = 4;
  3134. rdev->config.cik.max_backends_per_se = 1;
  3135. } else {
  3136. rdev->config.cik.max_cu_per_sh = 3;
  3137. rdev->config.cik.max_backends_per_se = 1;
  3138. }
  3139. rdev->config.cik.max_sh_per_se = 1;
  3140. rdev->config.cik.max_texture_channel_caches = 4;
  3141. rdev->config.cik.max_gprs = 256;
  3142. rdev->config.cik.max_gs_threads = 16;
  3143. rdev->config.cik.max_hw_contexts = 8;
  3144. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3145. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3146. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3147. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3148. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3149. break;
  3150. case CHIP_KABINI:
  3151. default:
  3152. rdev->config.cik.max_shader_engines = 1;
  3153. rdev->config.cik.max_tile_pipes = 2;
  3154. rdev->config.cik.max_cu_per_sh = 2;
  3155. rdev->config.cik.max_sh_per_se = 1;
  3156. rdev->config.cik.max_backends_per_se = 1;
  3157. rdev->config.cik.max_texture_channel_caches = 2;
  3158. rdev->config.cik.max_gprs = 256;
  3159. rdev->config.cik.max_gs_threads = 16;
  3160. rdev->config.cik.max_hw_contexts = 8;
  3161. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3162. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3163. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3164. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3165. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3166. break;
  3167. }
  3168. /* Initialize HDP */
  3169. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3170. WREG32((0x2c14 + j), 0x00000000);
  3171. WREG32((0x2c18 + j), 0x00000000);
  3172. WREG32((0x2c1c + j), 0x00000000);
  3173. WREG32((0x2c20 + j), 0x00000000);
  3174. WREG32((0x2c24 + j), 0x00000000);
  3175. }
  3176. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3177. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3178. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3179. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3180. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3181. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3182. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3183. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3184. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3185. rdev->config.cik.mem_row_size_in_kb = 4;
  3186. /* XXX use MC settings? */
  3187. rdev->config.cik.shader_engine_tile_size = 32;
  3188. rdev->config.cik.num_gpus = 1;
  3189. rdev->config.cik.multi_gpu_tile_size = 64;
  3190. /* fix up row size */
  3191. gb_addr_config &= ~ROW_SIZE_MASK;
  3192. switch (rdev->config.cik.mem_row_size_in_kb) {
  3193. case 1:
  3194. default:
  3195. gb_addr_config |= ROW_SIZE(0);
  3196. break;
  3197. case 2:
  3198. gb_addr_config |= ROW_SIZE(1);
  3199. break;
  3200. case 4:
  3201. gb_addr_config |= ROW_SIZE(2);
  3202. break;
  3203. }
  3204. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3205. * not have bank info, so create a custom tiling dword.
  3206. * bits 3:0 num_pipes
  3207. * bits 7:4 num_banks
  3208. * bits 11:8 group_size
  3209. * bits 15:12 row_size
  3210. */
  3211. rdev->config.cik.tile_config = 0;
  3212. switch (rdev->config.cik.num_tile_pipes) {
  3213. case 1:
  3214. rdev->config.cik.tile_config |= (0 << 0);
  3215. break;
  3216. case 2:
  3217. rdev->config.cik.tile_config |= (1 << 0);
  3218. break;
  3219. case 4:
  3220. rdev->config.cik.tile_config |= (2 << 0);
  3221. break;
  3222. case 8:
  3223. default:
  3224. /* XXX what about 12? */
  3225. rdev->config.cik.tile_config |= (3 << 0);
  3226. break;
  3227. }
  3228. rdev->config.cik.tile_config |=
  3229. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3230. rdev->config.cik.tile_config |=
  3231. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3232. rdev->config.cik.tile_config |=
  3233. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3234. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3235. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3236. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3237. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3238. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3239. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3240. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3241. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3242. cik_tiling_mode_table_init(rdev);
  3243. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3244. rdev->config.cik.max_sh_per_se,
  3245. rdev->config.cik.max_backends_per_se);
  3246. /* set HW defaults for 3D engine */
  3247. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3248. WREG32(SX_DEBUG_1, 0x20);
  3249. WREG32(TA_CNTL_AUX, 0x00010000);
  3250. tmp = RREG32(SPI_CONFIG_CNTL);
  3251. tmp |= 0x03000000;
  3252. WREG32(SPI_CONFIG_CNTL, tmp);
  3253. WREG32(SQ_CONFIG, 1);
  3254. WREG32(DB_DEBUG, 0);
  3255. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3256. tmp |= 0x00000400;
  3257. WREG32(DB_DEBUG2, tmp);
  3258. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3259. tmp |= 0x00020200;
  3260. WREG32(DB_DEBUG3, tmp);
  3261. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3262. tmp |= 0x00018208;
  3263. WREG32(CB_HW_CONTROL, tmp);
  3264. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3265. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3266. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3267. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3268. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3269. WREG32(VGT_NUM_INSTANCES, 1);
  3270. WREG32(CP_PERFMON_CNTL, 0);
  3271. WREG32(SQ_CONFIG, 0);
  3272. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3273. FORCE_EOV_MAX_REZ_CNT(255)));
  3274. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3275. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3276. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3277. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3278. tmp = RREG32(HDP_MISC_CNTL);
  3279. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3280. WREG32(HDP_MISC_CNTL, tmp);
  3281. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3282. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3283. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3284. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3285. udelay(50);
  3286. }
  3287. /*
  3288. * GPU scratch registers helpers function.
  3289. */
  3290. /**
  3291. * cik_scratch_init - setup driver info for CP scratch regs
  3292. *
  3293. * @rdev: radeon_device pointer
  3294. *
  3295. * Set up the number and offset of the CP scratch registers.
  3296. * NOTE: use of CP scratch registers is a legacy inferface and
  3297. * is not used by default on newer asics (r6xx+). On newer asics,
  3298. * memory buffers are used for fences rather than scratch regs.
  3299. */
  3300. static void cik_scratch_init(struct radeon_device *rdev)
  3301. {
  3302. int i;
  3303. rdev->scratch.num_reg = 7;
  3304. rdev->scratch.reg_base = SCRATCH_REG0;
  3305. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3306. rdev->scratch.free[i] = true;
  3307. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3308. }
  3309. }
  3310. /**
  3311. * cik_ring_test - basic gfx ring test
  3312. *
  3313. * @rdev: radeon_device pointer
  3314. * @ring: radeon_ring structure holding ring information
  3315. *
  3316. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3317. * Provides a basic gfx ring test to verify that the ring is working.
  3318. * Used by cik_cp_gfx_resume();
  3319. * Returns 0 on success, error on failure.
  3320. */
  3321. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3322. {
  3323. uint32_t scratch;
  3324. uint32_t tmp = 0;
  3325. unsigned i;
  3326. int r;
  3327. r = radeon_scratch_get(rdev, &scratch);
  3328. if (r) {
  3329. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3330. return r;
  3331. }
  3332. WREG32(scratch, 0xCAFEDEAD);
  3333. r = radeon_ring_lock(rdev, ring, 3);
  3334. if (r) {
  3335. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3336. radeon_scratch_free(rdev, scratch);
  3337. return r;
  3338. }
  3339. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3340. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3341. radeon_ring_write(ring, 0xDEADBEEF);
  3342. radeon_ring_unlock_commit(rdev, ring);
  3343. for (i = 0; i < rdev->usec_timeout; i++) {
  3344. tmp = RREG32(scratch);
  3345. if (tmp == 0xDEADBEEF)
  3346. break;
  3347. DRM_UDELAY(1);
  3348. }
  3349. if (i < rdev->usec_timeout) {
  3350. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3351. } else {
  3352. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3353. ring->idx, scratch, tmp);
  3354. r = -EINVAL;
  3355. }
  3356. radeon_scratch_free(rdev, scratch);
  3357. return r;
  3358. }
  3359. /**
  3360. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3361. *
  3362. * @rdev: radeon_device pointer
  3363. * @ridx: radeon ring index
  3364. *
  3365. * Emits an hdp flush on the cp.
  3366. */
  3367. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3368. int ridx)
  3369. {
  3370. struct radeon_ring *ring = &rdev->ring[ridx];
  3371. u32 ref_and_mask;
  3372. switch (ring->idx) {
  3373. case CAYMAN_RING_TYPE_CP1_INDEX:
  3374. case CAYMAN_RING_TYPE_CP2_INDEX:
  3375. default:
  3376. switch (ring->me) {
  3377. case 0:
  3378. ref_and_mask = CP2 << ring->pipe;
  3379. break;
  3380. case 1:
  3381. ref_and_mask = CP6 << ring->pipe;
  3382. break;
  3383. default:
  3384. return;
  3385. }
  3386. break;
  3387. case RADEON_RING_TYPE_GFX_INDEX:
  3388. ref_and_mask = CP0;
  3389. break;
  3390. }
  3391. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3392. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3393. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3394. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3395. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3396. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3397. radeon_ring_write(ring, ref_and_mask);
  3398. radeon_ring_write(ring, ref_and_mask);
  3399. radeon_ring_write(ring, 0x20); /* poll interval */
  3400. }
  3401. /**
  3402. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3403. *
  3404. * @rdev: radeon_device pointer
  3405. * @fence: radeon fence object
  3406. *
  3407. * Emits a fence sequnce number on the gfx ring and flushes
  3408. * GPU caches.
  3409. */
  3410. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3411. struct radeon_fence *fence)
  3412. {
  3413. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3414. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3415. /* EVENT_WRITE_EOP - flush caches, send int */
  3416. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3417. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3418. EOP_TC_ACTION_EN |
  3419. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3420. EVENT_INDEX(5)));
  3421. radeon_ring_write(ring, addr & 0xfffffffc);
  3422. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3423. radeon_ring_write(ring, fence->seq);
  3424. radeon_ring_write(ring, 0);
  3425. /* HDP flush */
  3426. cik_hdp_flush_cp_ring_emit(rdev, fence->ring);
  3427. }
  3428. /**
  3429. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3430. *
  3431. * @rdev: radeon_device pointer
  3432. * @fence: radeon fence object
  3433. *
  3434. * Emits a fence sequnce number on the compute ring and flushes
  3435. * GPU caches.
  3436. */
  3437. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3438. struct radeon_fence *fence)
  3439. {
  3440. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3441. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3442. /* RELEASE_MEM - flush caches, send int */
  3443. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3444. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3445. EOP_TC_ACTION_EN |
  3446. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3447. EVENT_INDEX(5)));
  3448. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3449. radeon_ring_write(ring, addr & 0xfffffffc);
  3450. radeon_ring_write(ring, upper_32_bits(addr));
  3451. radeon_ring_write(ring, fence->seq);
  3452. radeon_ring_write(ring, 0);
  3453. /* HDP flush */
  3454. cik_hdp_flush_cp_ring_emit(rdev, fence->ring);
  3455. }
  3456. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3457. struct radeon_ring *ring,
  3458. struct radeon_semaphore *semaphore,
  3459. bool emit_wait)
  3460. {
  3461. uint64_t addr = semaphore->gpu_addr;
  3462. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3463. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3464. radeon_ring_write(ring, addr & 0xffffffff);
  3465. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3466. return true;
  3467. }
  3468. /**
  3469. * cik_copy_cpdma - copy pages using the CP DMA engine
  3470. *
  3471. * @rdev: radeon_device pointer
  3472. * @src_offset: src GPU address
  3473. * @dst_offset: dst GPU address
  3474. * @num_gpu_pages: number of GPU pages to xfer
  3475. * @fence: radeon fence object
  3476. *
  3477. * Copy GPU paging using the CP DMA engine (CIK+).
  3478. * Used by the radeon ttm implementation to move pages if
  3479. * registered as the asic copy callback.
  3480. */
  3481. int cik_copy_cpdma(struct radeon_device *rdev,
  3482. uint64_t src_offset, uint64_t dst_offset,
  3483. unsigned num_gpu_pages,
  3484. struct radeon_fence **fence)
  3485. {
  3486. struct radeon_semaphore *sem = NULL;
  3487. int ring_index = rdev->asic->copy.blit_ring_index;
  3488. struct radeon_ring *ring = &rdev->ring[ring_index];
  3489. u32 size_in_bytes, cur_size_in_bytes, control;
  3490. int i, num_loops;
  3491. int r = 0;
  3492. r = radeon_semaphore_create(rdev, &sem);
  3493. if (r) {
  3494. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3495. return r;
  3496. }
  3497. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3498. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3499. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3500. if (r) {
  3501. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3502. radeon_semaphore_free(rdev, &sem, NULL);
  3503. return r;
  3504. }
  3505. radeon_semaphore_sync_to(sem, *fence);
  3506. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  3507. for (i = 0; i < num_loops; i++) {
  3508. cur_size_in_bytes = size_in_bytes;
  3509. if (cur_size_in_bytes > 0x1fffff)
  3510. cur_size_in_bytes = 0x1fffff;
  3511. size_in_bytes -= cur_size_in_bytes;
  3512. control = 0;
  3513. if (size_in_bytes == 0)
  3514. control |= PACKET3_DMA_DATA_CP_SYNC;
  3515. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3516. radeon_ring_write(ring, control);
  3517. radeon_ring_write(ring, lower_32_bits(src_offset));
  3518. radeon_ring_write(ring, upper_32_bits(src_offset));
  3519. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3520. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3521. radeon_ring_write(ring, cur_size_in_bytes);
  3522. src_offset += cur_size_in_bytes;
  3523. dst_offset += cur_size_in_bytes;
  3524. }
  3525. r = radeon_fence_emit(rdev, fence, ring->idx);
  3526. if (r) {
  3527. radeon_ring_unlock_undo(rdev, ring);
  3528. return r;
  3529. }
  3530. radeon_ring_unlock_commit(rdev, ring);
  3531. radeon_semaphore_free(rdev, &sem, *fence);
  3532. return r;
  3533. }
  3534. /*
  3535. * IB stuff
  3536. */
  3537. /**
  3538. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3539. *
  3540. * @rdev: radeon_device pointer
  3541. * @ib: radeon indirect buffer object
  3542. *
  3543. * Emits an DE (drawing engine) or CE (constant engine) IB
  3544. * on the gfx ring. IBs are usually generated by userspace
  3545. * acceleration drivers and submitted to the kernel for
  3546. * sheduling on the ring. This function schedules the IB
  3547. * on the gfx ring for execution by the GPU.
  3548. */
  3549. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3550. {
  3551. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3552. u32 header, control = INDIRECT_BUFFER_VALID;
  3553. if (ib->is_const_ib) {
  3554. /* set switch buffer packet before const IB */
  3555. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3556. radeon_ring_write(ring, 0);
  3557. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3558. } else {
  3559. u32 next_rptr;
  3560. if (ring->rptr_save_reg) {
  3561. next_rptr = ring->wptr + 3 + 4;
  3562. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3563. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3564. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3565. radeon_ring_write(ring, next_rptr);
  3566. } else if (rdev->wb.enabled) {
  3567. next_rptr = ring->wptr + 5 + 4;
  3568. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3569. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3570. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3571. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3572. radeon_ring_write(ring, next_rptr);
  3573. }
  3574. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3575. }
  3576. control |= ib->length_dw |
  3577. (ib->vm ? (ib->vm->id << 24) : 0);
  3578. radeon_ring_write(ring, header);
  3579. radeon_ring_write(ring,
  3580. #ifdef __BIG_ENDIAN
  3581. (2 << 0) |
  3582. #endif
  3583. (ib->gpu_addr & 0xFFFFFFFC));
  3584. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3585. radeon_ring_write(ring, control);
  3586. }
  3587. /**
  3588. * cik_ib_test - basic gfx ring IB test
  3589. *
  3590. * @rdev: radeon_device pointer
  3591. * @ring: radeon_ring structure holding ring information
  3592. *
  3593. * Allocate an IB and execute it on the gfx ring (CIK).
  3594. * Provides a basic gfx ring test to verify that IBs are working.
  3595. * Returns 0 on success, error on failure.
  3596. */
  3597. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3598. {
  3599. struct radeon_ib ib;
  3600. uint32_t scratch;
  3601. uint32_t tmp = 0;
  3602. unsigned i;
  3603. int r;
  3604. r = radeon_scratch_get(rdev, &scratch);
  3605. if (r) {
  3606. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3607. return r;
  3608. }
  3609. WREG32(scratch, 0xCAFEDEAD);
  3610. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3611. if (r) {
  3612. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3613. radeon_scratch_free(rdev, scratch);
  3614. return r;
  3615. }
  3616. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3617. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3618. ib.ptr[2] = 0xDEADBEEF;
  3619. ib.length_dw = 3;
  3620. r = radeon_ib_schedule(rdev, &ib, NULL);
  3621. if (r) {
  3622. radeon_scratch_free(rdev, scratch);
  3623. radeon_ib_free(rdev, &ib);
  3624. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3625. return r;
  3626. }
  3627. r = radeon_fence_wait(ib.fence, false);
  3628. if (r) {
  3629. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3630. radeon_scratch_free(rdev, scratch);
  3631. radeon_ib_free(rdev, &ib);
  3632. return r;
  3633. }
  3634. for (i = 0; i < rdev->usec_timeout; i++) {
  3635. tmp = RREG32(scratch);
  3636. if (tmp == 0xDEADBEEF)
  3637. break;
  3638. DRM_UDELAY(1);
  3639. }
  3640. if (i < rdev->usec_timeout) {
  3641. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3642. } else {
  3643. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3644. scratch, tmp);
  3645. r = -EINVAL;
  3646. }
  3647. radeon_scratch_free(rdev, scratch);
  3648. radeon_ib_free(rdev, &ib);
  3649. return r;
  3650. }
  3651. /*
  3652. * CP.
  3653. * On CIK, gfx and compute now have independant command processors.
  3654. *
  3655. * GFX
  3656. * Gfx consists of a single ring and can process both gfx jobs and
  3657. * compute jobs. The gfx CP consists of three microengines (ME):
  3658. * PFP - Pre-Fetch Parser
  3659. * ME - Micro Engine
  3660. * CE - Constant Engine
  3661. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3662. * The CE is an asynchronous engine used for updating buffer desciptors
  3663. * used by the DE so that they can be loaded into cache in parallel
  3664. * while the DE is processing state update packets.
  3665. *
  3666. * Compute
  3667. * The compute CP consists of two microengines (ME):
  3668. * MEC1 - Compute MicroEngine 1
  3669. * MEC2 - Compute MicroEngine 2
  3670. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3671. * The queues are exposed to userspace and are programmed directly
  3672. * by the compute runtime.
  3673. */
  3674. /**
  3675. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3676. *
  3677. * @rdev: radeon_device pointer
  3678. * @enable: enable or disable the MEs
  3679. *
  3680. * Halts or unhalts the gfx MEs.
  3681. */
  3682. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3683. {
  3684. if (enable)
  3685. WREG32(CP_ME_CNTL, 0);
  3686. else {
  3687. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3688. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3689. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3690. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3691. }
  3692. udelay(50);
  3693. }
  3694. /**
  3695. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3696. *
  3697. * @rdev: radeon_device pointer
  3698. *
  3699. * Loads the gfx PFP, ME, and CE ucode.
  3700. * Returns 0 for success, -EINVAL if the ucode is not available.
  3701. */
  3702. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3703. {
  3704. const __be32 *fw_data;
  3705. int i;
  3706. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3707. return -EINVAL;
  3708. cik_cp_gfx_enable(rdev, false);
  3709. /* PFP */
  3710. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3711. WREG32(CP_PFP_UCODE_ADDR, 0);
  3712. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3713. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3714. WREG32(CP_PFP_UCODE_ADDR, 0);
  3715. /* CE */
  3716. fw_data = (const __be32 *)rdev->ce_fw->data;
  3717. WREG32(CP_CE_UCODE_ADDR, 0);
  3718. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3719. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3720. WREG32(CP_CE_UCODE_ADDR, 0);
  3721. /* ME */
  3722. fw_data = (const __be32 *)rdev->me_fw->data;
  3723. WREG32(CP_ME_RAM_WADDR, 0);
  3724. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3725. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3726. WREG32(CP_ME_RAM_WADDR, 0);
  3727. WREG32(CP_PFP_UCODE_ADDR, 0);
  3728. WREG32(CP_CE_UCODE_ADDR, 0);
  3729. WREG32(CP_ME_RAM_WADDR, 0);
  3730. WREG32(CP_ME_RAM_RADDR, 0);
  3731. return 0;
  3732. }
  3733. /**
  3734. * cik_cp_gfx_start - start the gfx ring
  3735. *
  3736. * @rdev: radeon_device pointer
  3737. *
  3738. * Enables the ring and loads the clear state context and other
  3739. * packets required to init the ring.
  3740. * Returns 0 for success, error for failure.
  3741. */
  3742. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3743. {
  3744. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3745. int r, i;
  3746. /* init the CP */
  3747. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3748. WREG32(CP_ENDIAN_SWAP, 0);
  3749. WREG32(CP_DEVICE_ID, 1);
  3750. cik_cp_gfx_enable(rdev, true);
  3751. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3752. if (r) {
  3753. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3754. return r;
  3755. }
  3756. /* init the CE partitions. CE only used for gfx on CIK */
  3757. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3758. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3759. radeon_ring_write(ring, 0xc000);
  3760. radeon_ring_write(ring, 0xc000);
  3761. /* setup clear context state */
  3762. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3763. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3764. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3765. radeon_ring_write(ring, 0x80000000);
  3766. radeon_ring_write(ring, 0x80000000);
  3767. for (i = 0; i < cik_default_size; i++)
  3768. radeon_ring_write(ring, cik_default_state[i]);
  3769. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3770. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3771. /* set clear context state */
  3772. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3773. radeon_ring_write(ring, 0);
  3774. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3775. radeon_ring_write(ring, 0x00000316);
  3776. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3777. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3778. radeon_ring_unlock_commit(rdev, ring);
  3779. return 0;
  3780. }
  3781. /**
  3782. * cik_cp_gfx_fini - stop the gfx ring
  3783. *
  3784. * @rdev: radeon_device pointer
  3785. *
  3786. * Stop the gfx ring and tear down the driver ring
  3787. * info.
  3788. */
  3789. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3790. {
  3791. cik_cp_gfx_enable(rdev, false);
  3792. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3793. }
  3794. /**
  3795. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3796. *
  3797. * @rdev: radeon_device pointer
  3798. *
  3799. * Program the location and size of the gfx ring buffer
  3800. * and test it to make sure it's working.
  3801. * Returns 0 for success, error for failure.
  3802. */
  3803. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3804. {
  3805. struct radeon_ring *ring;
  3806. u32 tmp;
  3807. u32 rb_bufsz;
  3808. u64 rb_addr;
  3809. int r;
  3810. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3811. if (rdev->family != CHIP_HAWAII)
  3812. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3813. /* Set the write pointer delay */
  3814. WREG32(CP_RB_WPTR_DELAY, 0);
  3815. /* set the RB to use vmid 0 */
  3816. WREG32(CP_RB_VMID, 0);
  3817. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3818. /* ring 0 - compute and gfx */
  3819. /* Set ring buffer size */
  3820. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3821. rb_bufsz = order_base_2(ring->ring_size / 8);
  3822. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3823. #ifdef __BIG_ENDIAN
  3824. tmp |= BUF_SWAP_32BIT;
  3825. #endif
  3826. WREG32(CP_RB0_CNTL, tmp);
  3827. /* Initialize the ring buffer's read and write pointers */
  3828. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3829. ring->wptr = 0;
  3830. WREG32(CP_RB0_WPTR, ring->wptr);
  3831. /* set the wb address wether it's enabled or not */
  3832. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3833. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3834. /* scratch register shadowing is no longer supported */
  3835. WREG32(SCRATCH_UMSK, 0);
  3836. if (!rdev->wb.enabled)
  3837. tmp |= RB_NO_UPDATE;
  3838. mdelay(1);
  3839. WREG32(CP_RB0_CNTL, tmp);
  3840. rb_addr = ring->gpu_addr >> 8;
  3841. WREG32(CP_RB0_BASE, rb_addr);
  3842. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3843. ring->rptr = RREG32(CP_RB0_RPTR);
  3844. /* start the ring */
  3845. cik_cp_gfx_start(rdev);
  3846. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3847. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3848. if (r) {
  3849. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3850. return r;
  3851. }
  3852. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3853. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3854. return 0;
  3855. }
  3856. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  3857. struct radeon_ring *ring)
  3858. {
  3859. u32 rptr;
  3860. if (rdev->wb.enabled)
  3861. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3862. else
  3863. rptr = RREG32(CP_RB0_RPTR);
  3864. return rptr;
  3865. }
  3866. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  3867. struct radeon_ring *ring)
  3868. {
  3869. u32 wptr;
  3870. wptr = RREG32(CP_RB0_WPTR);
  3871. return wptr;
  3872. }
  3873. void cik_gfx_set_wptr(struct radeon_device *rdev,
  3874. struct radeon_ring *ring)
  3875. {
  3876. WREG32(CP_RB0_WPTR, ring->wptr);
  3877. (void)RREG32(CP_RB0_WPTR);
  3878. }
  3879. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  3880. struct radeon_ring *ring)
  3881. {
  3882. u32 rptr;
  3883. if (rdev->wb.enabled) {
  3884. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3885. } else {
  3886. mutex_lock(&rdev->srbm_mutex);
  3887. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3888. rptr = RREG32(CP_HQD_PQ_RPTR);
  3889. cik_srbm_select(rdev, 0, 0, 0, 0);
  3890. mutex_unlock(&rdev->srbm_mutex);
  3891. }
  3892. return rptr;
  3893. }
  3894. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  3895. struct radeon_ring *ring)
  3896. {
  3897. u32 wptr;
  3898. if (rdev->wb.enabled) {
  3899. /* XXX check if swapping is necessary on BE */
  3900. wptr = rdev->wb.wb[ring->wptr_offs/4];
  3901. } else {
  3902. mutex_lock(&rdev->srbm_mutex);
  3903. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3904. wptr = RREG32(CP_HQD_PQ_WPTR);
  3905. cik_srbm_select(rdev, 0, 0, 0, 0);
  3906. mutex_unlock(&rdev->srbm_mutex);
  3907. }
  3908. return wptr;
  3909. }
  3910. void cik_compute_set_wptr(struct radeon_device *rdev,
  3911. struct radeon_ring *ring)
  3912. {
  3913. /* XXX check if swapping is necessary on BE */
  3914. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  3915. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3916. }
  3917. /**
  3918. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3919. *
  3920. * @rdev: radeon_device pointer
  3921. * @enable: enable or disable the MEs
  3922. *
  3923. * Halts or unhalts the compute MEs.
  3924. */
  3925. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3926. {
  3927. if (enable)
  3928. WREG32(CP_MEC_CNTL, 0);
  3929. else
  3930. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3931. udelay(50);
  3932. }
  3933. /**
  3934. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3935. *
  3936. * @rdev: radeon_device pointer
  3937. *
  3938. * Loads the compute MEC1&2 ucode.
  3939. * Returns 0 for success, -EINVAL if the ucode is not available.
  3940. */
  3941. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3942. {
  3943. const __be32 *fw_data;
  3944. int i;
  3945. if (!rdev->mec_fw)
  3946. return -EINVAL;
  3947. cik_cp_compute_enable(rdev, false);
  3948. /* MEC1 */
  3949. fw_data = (const __be32 *)rdev->mec_fw->data;
  3950. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3951. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3952. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3953. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3954. if (rdev->family == CHIP_KAVERI) {
  3955. /* MEC2 */
  3956. fw_data = (const __be32 *)rdev->mec_fw->data;
  3957. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3958. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3959. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3960. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3961. }
  3962. return 0;
  3963. }
  3964. /**
  3965. * cik_cp_compute_start - start the compute queues
  3966. *
  3967. * @rdev: radeon_device pointer
  3968. *
  3969. * Enable the compute queues.
  3970. * Returns 0 for success, error for failure.
  3971. */
  3972. static int cik_cp_compute_start(struct radeon_device *rdev)
  3973. {
  3974. cik_cp_compute_enable(rdev, true);
  3975. return 0;
  3976. }
  3977. /**
  3978. * cik_cp_compute_fini - stop the compute queues
  3979. *
  3980. * @rdev: radeon_device pointer
  3981. *
  3982. * Stop the compute queues and tear down the driver queue
  3983. * info.
  3984. */
  3985. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3986. {
  3987. int i, idx, r;
  3988. cik_cp_compute_enable(rdev, false);
  3989. for (i = 0; i < 2; i++) {
  3990. if (i == 0)
  3991. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3992. else
  3993. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3994. if (rdev->ring[idx].mqd_obj) {
  3995. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3996. if (unlikely(r != 0))
  3997. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3998. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3999. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4000. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4001. rdev->ring[idx].mqd_obj = NULL;
  4002. }
  4003. }
  4004. }
  4005. static void cik_mec_fini(struct radeon_device *rdev)
  4006. {
  4007. int r;
  4008. if (rdev->mec.hpd_eop_obj) {
  4009. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4010. if (unlikely(r != 0))
  4011. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4012. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4013. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4014. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4015. rdev->mec.hpd_eop_obj = NULL;
  4016. }
  4017. }
  4018. #define MEC_HPD_SIZE 2048
  4019. static int cik_mec_init(struct radeon_device *rdev)
  4020. {
  4021. int r;
  4022. u32 *hpd;
  4023. /*
  4024. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4025. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4026. */
  4027. if (rdev->family == CHIP_KAVERI)
  4028. rdev->mec.num_mec = 2;
  4029. else
  4030. rdev->mec.num_mec = 1;
  4031. rdev->mec.num_pipe = 4;
  4032. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4033. if (rdev->mec.hpd_eop_obj == NULL) {
  4034. r = radeon_bo_create(rdev,
  4035. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4036. PAGE_SIZE, true,
  4037. RADEON_GEM_DOMAIN_GTT, NULL,
  4038. &rdev->mec.hpd_eop_obj);
  4039. if (r) {
  4040. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4041. return r;
  4042. }
  4043. }
  4044. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4045. if (unlikely(r != 0)) {
  4046. cik_mec_fini(rdev);
  4047. return r;
  4048. }
  4049. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4050. &rdev->mec.hpd_eop_gpu_addr);
  4051. if (r) {
  4052. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4053. cik_mec_fini(rdev);
  4054. return r;
  4055. }
  4056. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4057. if (r) {
  4058. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4059. cik_mec_fini(rdev);
  4060. return r;
  4061. }
  4062. /* clear memory. Not sure if this is required or not */
  4063. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4064. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4065. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4066. return 0;
  4067. }
  4068. struct hqd_registers
  4069. {
  4070. u32 cp_mqd_base_addr;
  4071. u32 cp_mqd_base_addr_hi;
  4072. u32 cp_hqd_active;
  4073. u32 cp_hqd_vmid;
  4074. u32 cp_hqd_persistent_state;
  4075. u32 cp_hqd_pipe_priority;
  4076. u32 cp_hqd_queue_priority;
  4077. u32 cp_hqd_quantum;
  4078. u32 cp_hqd_pq_base;
  4079. u32 cp_hqd_pq_base_hi;
  4080. u32 cp_hqd_pq_rptr;
  4081. u32 cp_hqd_pq_rptr_report_addr;
  4082. u32 cp_hqd_pq_rptr_report_addr_hi;
  4083. u32 cp_hqd_pq_wptr_poll_addr;
  4084. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4085. u32 cp_hqd_pq_doorbell_control;
  4086. u32 cp_hqd_pq_wptr;
  4087. u32 cp_hqd_pq_control;
  4088. u32 cp_hqd_ib_base_addr;
  4089. u32 cp_hqd_ib_base_addr_hi;
  4090. u32 cp_hqd_ib_rptr;
  4091. u32 cp_hqd_ib_control;
  4092. u32 cp_hqd_iq_timer;
  4093. u32 cp_hqd_iq_rptr;
  4094. u32 cp_hqd_dequeue_request;
  4095. u32 cp_hqd_dma_offload;
  4096. u32 cp_hqd_sema_cmd;
  4097. u32 cp_hqd_msg_type;
  4098. u32 cp_hqd_atomic0_preop_lo;
  4099. u32 cp_hqd_atomic0_preop_hi;
  4100. u32 cp_hqd_atomic1_preop_lo;
  4101. u32 cp_hqd_atomic1_preop_hi;
  4102. u32 cp_hqd_hq_scheduler0;
  4103. u32 cp_hqd_hq_scheduler1;
  4104. u32 cp_mqd_control;
  4105. };
  4106. struct bonaire_mqd
  4107. {
  4108. u32 header;
  4109. u32 dispatch_initiator;
  4110. u32 dimensions[3];
  4111. u32 start_idx[3];
  4112. u32 num_threads[3];
  4113. u32 pipeline_stat_enable;
  4114. u32 perf_counter_enable;
  4115. u32 pgm[2];
  4116. u32 tba[2];
  4117. u32 tma[2];
  4118. u32 pgm_rsrc[2];
  4119. u32 vmid;
  4120. u32 resource_limits;
  4121. u32 static_thread_mgmt01[2];
  4122. u32 tmp_ring_size;
  4123. u32 static_thread_mgmt23[2];
  4124. u32 restart[3];
  4125. u32 thread_trace_enable;
  4126. u32 reserved1;
  4127. u32 user_data[16];
  4128. u32 vgtcs_invoke_count[2];
  4129. struct hqd_registers queue_state;
  4130. u32 dequeue_cntr;
  4131. u32 interrupt_queue[64];
  4132. };
  4133. /**
  4134. * cik_cp_compute_resume - setup the compute queue registers
  4135. *
  4136. * @rdev: radeon_device pointer
  4137. *
  4138. * Program the compute queues and test them to make sure they
  4139. * are working.
  4140. * Returns 0 for success, error for failure.
  4141. */
  4142. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4143. {
  4144. int r, i, idx;
  4145. u32 tmp;
  4146. bool use_doorbell = true;
  4147. u64 hqd_gpu_addr;
  4148. u64 mqd_gpu_addr;
  4149. u64 eop_gpu_addr;
  4150. u64 wb_gpu_addr;
  4151. u32 *buf;
  4152. struct bonaire_mqd *mqd;
  4153. r = cik_cp_compute_start(rdev);
  4154. if (r)
  4155. return r;
  4156. /* fix up chicken bits */
  4157. tmp = RREG32(CP_CPF_DEBUG);
  4158. tmp |= (1 << 23);
  4159. WREG32(CP_CPF_DEBUG, tmp);
  4160. /* init the pipes */
  4161. mutex_lock(&rdev->srbm_mutex);
  4162. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  4163. int me = (i < 4) ? 1 : 2;
  4164. int pipe = (i < 4) ? i : (i - 4);
  4165. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  4166. cik_srbm_select(rdev, me, pipe, 0, 0);
  4167. /* write the EOP addr */
  4168. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4169. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4170. /* set the VMID assigned */
  4171. WREG32(CP_HPD_EOP_VMID, 0);
  4172. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4173. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4174. tmp &= ~EOP_SIZE_MASK;
  4175. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4176. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4177. }
  4178. cik_srbm_select(rdev, 0, 0, 0, 0);
  4179. mutex_unlock(&rdev->srbm_mutex);
  4180. /* init the queues. Just two for now. */
  4181. for (i = 0; i < 2; i++) {
  4182. if (i == 0)
  4183. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4184. else
  4185. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4186. if (rdev->ring[idx].mqd_obj == NULL) {
  4187. r = radeon_bo_create(rdev,
  4188. sizeof(struct bonaire_mqd),
  4189. PAGE_SIZE, true,
  4190. RADEON_GEM_DOMAIN_GTT, NULL,
  4191. &rdev->ring[idx].mqd_obj);
  4192. if (r) {
  4193. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4194. return r;
  4195. }
  4196. }
  4197. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4198. if (unlikely(r != 0)) {
  4199. cik_cp_compute_fini(rdev);
  4200. return r;
  4201. }
  4202. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4203. &mqd_gpu_addr);
  4204. if (r) {
  4205. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4206. cik_cp_compute_fini(rdev);
  4207. return r;
  4208. }
  4209. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4210. if (r) {
  4211. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4212. cik_cp_compute_fini(rdev);
  4213. return r;
  4214. }
  4215. /* init the mqd struct */
  4216. memset(buf, 0, sizeof(struct bonaire_mqd));
  4217. mqd = (struct bonaire_mqd *)buf;
  4218. mqd->header = 0xC0310800;
  4219. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4220. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4221. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4222. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4223. mutex_lock(&rdev->srbm_mutex);
  4224. cik_srbm_select(rdev, rdev->ring[idx].me,
  4225. rdev->ring[idx].pipe,
  4226. rdev->ring[idx].queue, 0);
  4227. /* disable wptr polling */
  4228. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4229. tmp &= ~WPTR_POLL_EN;
  4230. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4231. /* enable doorbell? */
  4232. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4233. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4234. if (use_doorbell)
  4235. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4236. else
  4237. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4238. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4239. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4240. /* disable the queue if it's active */
  4241. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4242. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4243. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4244. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4245. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4246. for (i = 0; i < rdev->usec_timeout; i++) {
  4247. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4248. break;
  4249. udelay(1);
  4250. }
  4251. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4252. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4253. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4254. }
  4255. /* set the pointer to the MQD */
  4256. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4257. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4258. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4259. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4260. /* set MQD vmid to 0 */
  4261. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4262. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4263. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4264. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4265. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4266. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4267. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4268. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4269. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4270. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4271. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4272. mqd->queue_state.cp_hqd_pq_control &=
  4273. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4274. mqd->queue_state.cp_hqd_pq_control |=
  4275. order_base_2(rdev->ring[idx].ring_size / 8);
  4276. mqd->queue_state.cp_hqd_pq_control |=
  4277. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4278. #ifdef __BIG_ENDIAN
  4279. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4280. #endif
  4281. mqd->queue_state.cp_hqd_pq_control &=
  4282. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4283. mqd->queue_state.cp_hqd_pq_control |=
  4284. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4285. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4286. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4287. if (i == 0)
  4288. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4289. else
  4290. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4291. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4292. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4293. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4294. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4295. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4296. /* set the wb address wether it's enabled or not */
  4297. if (i == 0)
  4298. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4299. else
  4300. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4301. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4302. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4303. upper_32_bits(wb_gpu_addr) & 0xffff;
  4304. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4305. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4306. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4307. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4308. /* enable the doorbell if requested */
  4309. if (use_doorbell) {
  4310. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4311. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4312. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4313. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4314. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4315. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4316. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4317. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4318. } else {
  4319. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4320. }
  4321. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4322. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4323. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4324. rdev->ring[idx].wptr = 0;
  4325. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4326. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4327. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  4328. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  4329. /* set the vmid for the queue */
  4330. mqd->queue_state.cp_hqd_vmid = 0;
  4331. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4332. /* activate the queue */
  4333. mqd->queue_state.cp_hqd_active = 1;
  4334. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4335. cik_srbm_select(rdev, 0, 0, 0, 0);
  4336. mutex_unlock(&rdev->srbm_mutex);
  4337. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4338. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4339. rdev->ring[idx].ready = true;
  4340. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4341. if (r)
  4342. rdev->ring[idx].ready = false;
  4343. }
  4344. return 0;
  4345. }
  4346. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4347. {
  4348. cik_cp_gfx_enable(rdev, enable);
  4349. cik_cp_compute_enable(rdev, enable);
  4350. }
  4351. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4352. {
  4353. int r;
  4354. r = cik_cp_gfx_load_microcode(rdev);
  4355. if (r)
  4356. return r;
  4357. r = cik_cp_compute_load_microcode(rdev);
  4358. if (r)
  4359. return r;
  4360. return 0;
  4361. }
  4362. static void cik_cp_fini(struct radeon_device *rdev)
  4363. {
  4364. cik_cp_gfx_fini(rdev);
  4365. cik_cp_compute_fini(rdev);
  4366. }
  4367. static int cik_cp_resume(struct radeon_device *rdev)
  4368. {
  4369. int r;
  4370. cik_enable_gui_idle_interrupt(rdev, false);
  4371. r = cik_cp_load_microcode(rdev);
  4372. if (r)
  4373. return r;
  4374. r = cik_cp_gfx_resume(rdev);
  4375. if (r)
  4376. return r;
  4377. r = cik_cp_compute_resume(rdev);
  4378. if (r)
  4379. return r;
  4380. cik_enable_gui_idle_interrupt(rdev, true);
  4381. return 0;
  4382. }
  4383. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4384. {
  4385. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4386. RREG32(GRBM_STATUS));
  4387. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4388. RREG32(GRBM_STATUS2));
  4389. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4390. RREG32(GRBM_STATUS_SE0));
  4391. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4392. RREG32(GRBM_STATUS_SE1));
  4393. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4394. RREG32(GRBM_STATUS_SE2));
  4395. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4396. RREG32(GRBM_STATUS_SE3));
  4397. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4398. RREG32(SRBM_STATUS));
  4399. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4400. RREG32(SRBM_STATUS2));
  4401. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4402. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4403. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4404. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4405. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4406. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4407. RREG32(CP_STALLED_STAT1));
  4408. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4409. RREG32(CP_STALLED_STAT2));
  4410. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4411. RREG32(CP_STALLED_STAT3));
  4412. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4413. RREG32(CP_CPF_BUSY_STAT));
  4414. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4415. RREG32(CP_CPF_STALLED_STAT1));
  4416. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4417. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4418. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4419. RREG32(CP_CPC_STALLED_STAT1));
  4420. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4421. }
  4422. /**
  4423. * cik_gpu_check_soft_reset - check which blocks are busy
  4424. *
  4425. * @rdev: radeon_device pointer
  4426. *
  4427. * Check which blocks are busy and return the relevant reset
  4428. * mask to be used by cik_gpu_soft_reset().
  4429. * Returns a mask of the blocks to be reset.
  4430. */
  4431. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4432. {
  4433. u32 reset_mask = 0;
  4434. u32 tmp;
  4435. /* GRBM_STATUS */
  4436. tmp = RREG32(GRBM_STATUS);
  4437. if (tmp & (PA_BUSY | SC_BUSY |
  4438. BCI_BUSY | SX_BUSY |
  4439. TA_BUSY | VGT_BUSY |
  4440. DB_BUSY | CB_BUSY |
  4441. GDS_BUSY | SPI_BUSY |
  4442. IA_BUSY | IA_BUSY_NO_DMA))
  4443. reset_mask |= RADEON_RESET_GFX;
  4444. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4445. reset_mask |= RADEON_RESET_CP;
  4446. /* GRBM_STATUS2 */
  4447. tmp = RREG32(GRBM_STATUS2);
  4448. if (tmp & RLC_BUSY)
  4449. reset_mask |= RADEON_RESET_RLC;
  4450. /* SDMA0_STATUS_REG */
  4451. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4452. if (!(tmp & SDMA_IDLE))
  4453. reset_mask |= RADEON_RESET_DMA;
  4454. /* SDMA1_STATUS_REG */
  4455. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4456. if (!(tmp & SDMA_IDLE))
  4457. reset_mask |= RADEON_RESET_DMA1;
  4458. /* SRBM_STATUS2 */
  4459. tmp = RREG32(SRBM_STATUS2);
  4460. if (tmp & SDMA_BUSY)
  4461. reset_mask |= RADEON_RESET_DMA;
  4462. if (tmp & SDMA1_BUSY)
  4463. reset_mask |= RADEON_RESET_DMA1;
  4464. /* SRBM_STATUS */
  4465. tmp = RREG32(SRBM_STATUS);
  4466. if (tmp & IH_BUSY)
  4467. reset_mask |= RADEON_RESET_IH;
  4468. if (tmp & SEM_BUSY)
  4469. reset_mask |= RADEON_RESET_SEM;
  4470. if (tmp & GRBM_RQ_PENDING)
  4471. reset_mask |= RADEON_RESET_GRBM;
  4472. if (tmp & VMC_BUSY)
  4473. reset_mask |= RADEON_RESET_VMC;
  4474. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4475. MCC_BUSY | MCD_BUSY))
  4476. reset_mask |= RADEON_RESET_MC;
  4477. if (evergreen_is_display_hung(rdev))
  4478. reset_mask |= RADEON_RESET_DISPLAY;
  4479. /* Skip MC reset as it's mostly likely not hung, just busy */
  4480. if (reset_mask & RADEON_RESET_MC) {
  4481. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4482. reset_mask &= ~RADEON_RESET_MC;
  4483. }
  4484. return reset_mask;
  4485. }
  4486. /**
  4487. * cik_gpu_soft_reset - soft reset GPU
  4488. *
  4489. * @rdev: radeon_device pointer
  4490. * @reset_mask: mask of which blocks to reset
  4491. *
  4492. * Soft reset the blocks specified in @reset_mask.
  4493. */
  4494. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4495. {
  4496. struct evergreen_mc_save save;
  4497. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4498. u32 tmp;
  4499. if (reset_mask == 0)
  4500. return;
  4501. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4502. cik_print_gpu_status_regs(rdev);
  4503. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4504. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4505. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4506. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4507. /* disable CG/PG */
  4508. cik_fini_pg(rdev);
  4509. cik_fini_cg(rdev);
  4510. /* stop the rlc */
  4511. cik_rlc_stop(rdev);
  4512. /* Disable GFX parsing/prefetching */
  4513. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4514. /* Disable MEC parsing/prefetching */
  4515. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4516. if (reset_mask & RADEON_RESET_DMA) {
  4517. /* sdma0 */
  4518. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4519. tmp |= SDMA_HALT;
  4520. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4521. }
  4522. if (reset_mask & RADEON_RESET_DMA1) {
  4523. /* sdma1 */
  4524. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4525. tmp |= SDMA_HALT;
  4526. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4527. }
  4528. evergreen_mc_stop(rdev, &save);
  4529. if (evergreen_mc_wait_for_idle(rdev)) {
  4530. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4531. }
  4532. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4533. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4534. if (reset_mask & RADEON_RESET_CP) {
  4535. grbm_soft_reset |= SOFT_RESET_CP;
  4536. srbm_soft_reset |= SOFT_RESET_GRBM;
  4537. }
  4538. if (reset_mask & RADEON_RESET_DMA)
  4539. srbm_soft_reset |= SOFT_RESET_SDMA;
  4540. if (reset_mask & RADEON_RESET_DMA1)
  4541. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4542. if (reset_mask & RADEON_RESET_DISPLAY)
  4543. srbm_soft_reset |= SOFT_RESET_DC;
  4544. if (reset_mask & RADEON_RESET_RLC)
  4545. grbm_soft_reset |= SOFT_RESET_RLC;
  4546. if (reset_mask & RADEON_RESET_SEM)
  4547. srbm_soft_reset |= SOFT_RESET_SEM;
  4548. if (reset_mask & RADEON_RESET_IH)
  4549. srbm_soft_reset |= SOFT_RESET_IH;
  4550. if (reset_mask & RADEON_RESET_GRBM)
  4551. srbm_soft_reset |= SOFT_RESET_GRBM;
  4552. if (reset_mask & RADEON_RESET_VMC)
  4553. srbm_soft_reset |= SOFT_RESET_VMC;
  4554. if (!(rdev->flags & RADEON_IS_IGP)) {
  4555. if (reset_mask & RADEON_RESET_MC)
  4556. srbm_soft_reset |= SOFT_RESET_MC;
  4557. }
  4558. if (grbm_soft_reset) {
  4559. tmp = RREG32(GRBM_SOFT_RESET);
  4560. tmp |= grbm_soft_reset;
  4561. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4562. WREG32(GRBM_SOFT_RESET, tmp);
  4563. tmp = RREG32(GRBM_SOFT_RESET);
  4564. udelay(50);
  4565. tmp &= ~grbm_soft_reset;
  4566. WREG32(GRBM_SOFT_RESET, tmp);
  4567. tmp = RREG32(GRBM_SOFT_RESET);
  4568. }
  4569. if (srbm_soft_reset) {
  4570. tmp = RREG32(SRBM_SOFT_RESET);
  4571. tmp |= srbm_soft_reset;
  4572. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4573. WREG32(SRBM_SOFT_RESET, tmp);
  4574. tmp = RREG32(SRBM_SOFT_RESET);
  4575. udelay(50);
  4576. tmp &= ~srbm_soft_reset;
  4577. WREG32(SRBM_SOFT_RESET, tmp);
  4578. tmp = RREG32(SRBM_SOFT_RESET);
  4579. }
  4580. /* Wait a little for things to settle down */
  4581. udelay(50);
  4582. evergreen_mc_resume(rdev, &save);
  4583. udelay(50);
  4584. cik_print_gpu_status_regs(rdev);
  4585. }
  4586. struct kv_reset_save_regs {
  4587. u32 gmcon_reng_execute;
  4588. u32 gmcon_misc;
  4589. u32 gmcon_misc3;
  4590. };
  4591. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  4592. struct kv_reset_save_regs *save)
  4593. {
  4594. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  4595. save->gmcon_misc = RREG32(GMCON_MISC);
  4596. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  4597. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  4598. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  4599. STCTRL_STUTTER_EN));
  4600. }
  4601. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  4602. struct kv_reset_save_regs *save)
  4603. {
  4604. int i;
  4605. WREG32(GMCON_PGFSM_WRITE, 0);
  4606. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  4607. for (i = 0; i < 5; i++)
  4608. WREG32(GMCON_PGFSM_WRITE, 0);
  4609. WREG32(GMCON_PGFSM_WRITE, 0);
  4610. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  4611. for (i = 0; i < 5; i++)
  4612. WREG32(GMCON_PGFSM_WRITE, 0);
  4613. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  4614. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  4615. for (i = 0; i < 5; i++)
  4616. WREG32(GMCON_PGFSM_WRITE, 0);
  4617. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  4618. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  4619. for (i = 0; i < 5; i++)
  4620. WREG32(GMCON_PGFSM_WRITE, 0);
  4621. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  4622. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  4623. for (i = 0; i < 5; i++)
  4624. WREG32(GMCON_PGFSM_WRITE, 0);
  4625. WREG32(GMCON_PGFSM_WRITE, 0);
  4626. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  4627. for (i = 0; i < 5; i++)
  4628. WREG32(GMCON_PGFSM_WRITE, 0);
  4629. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  4630. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  4631. for (i = 0; i < 5; i++)
  4632. WREG32(GMCON_PGFSM_WRITE, 0);
  4633. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  4634. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  4635. for (i = 0; i < 5; i++)
  4636. WREG32(GMCON_PGFSM_WRITE, 0);
  4637. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  4638. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  4639. for (i = 0; i < 5; i++)
  4640. WREG32(GMCON_PGFSM_WRITE, 0);
  4641. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  4642. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  4643. for (i = 0; i < 5; i++)
  4644. WREG32(GMCON_PGFSM_WRITE, 0);
  4645. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  4646. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  4647. WREG32(GMCON_MISC3, save->gmcon_misc3);
  4648. WREG32(GMCON_MISC, save->gmcon_misc);
  4649. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  4650. }
  4651. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  4652. {
  4653. struct evergreen_mc_save save;
  4654. struct kv_reset_save_regs kv_save = { 0 };
  4655. u32 tmp, i;
  4656. dev_info(rdev->dev, "GPU pci config reset\n");
  4657. /* disable dpm? */
  4658. /* disable cg/pg */
  4659. cik_fini_pg(rdev);
  4660. cik_fini_cg(rdev);
  4661. /* Disable GFX parsing/prefetching */
  4662. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4663. /* Disable MEC parsing/prefetching */
  4664. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4665. /* sdma0 */
  4666. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4667. tmp |= SDMA_HALT;
  4668. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4669. /* sdma1 */
  4670. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4671. tmp |= SDMA_HALT;
  4672. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4673. /* XXX other engines? */
  4674. /* halt the rlc, disable cp internal ints */
  4675. cik_rlc_stop(rdev);
  4676. udelay(50);
  4677. /* disable mem access */
  4678. evergreen_mc_stop(rdev, &save);
  4679. if (evergreen_mc_wait_for_idle(rdev)) {
  4680. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  4681. }
  4682. if (rdev->flags & RADEON_IS_IGP)
  4683. kv_save_regs_for_reset(rdev, &kv_save);
  4684. /* disable BM */
  4685. pci_clear_master(rdev->pdev);
  4686. /* reset */
  4687. radeon_pci_config_reset(rdev);
  4688. udelay(100);
  4689. /* wait for asic to come out of reset */
  4690. for (i = 0; i < rdev->usec_timeout; i++) {
  4691. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  4692. break;
  4693. udelay(1);
  4694. }
  4695. /* does asic init need to be run first??? */
  4696. if (rdev->flags & RADEON_IS_IGP)
  4697. kv_restore_regs_for_reset(rdev, &kv_save);
  4698. }
  4699. /**
  4700. * cik_asic_reset - soft reset GPU
  4701. *
  4702. * @rdev: radeon_device pointer
  4703. *
  4704. * Look up which blocks are hung and attempt
  4705. * to reset them.
  4706. * Returns 0 for success.
  4707. */
  4708. int cik_asic_reset(struct radeon_device *rdev)
  4709. {
  4710. u32 reset_mask;
  4711. reset_mask = cik_gpu_check_soft_reset(rdev);
  4712. if (reset_mask)
  4713. r600_set_bios_scratch_engine_hung(rdev, true);
  4714. /* try soft reset */
  4715. cik_gpu_soft_reset(rdev, reset_mask);
  4716. reset_mask = cik_gpu_check_soft_reset(rdev);
  4717. /* try pci config reset */
  4718. if (reset_mask && radeon_hard_reset)
  4719. cik_gpu_pci_config_reset(rdev);
  4720. reset_mask = cik_gpu_check_soft_reset(rdev);
  4721. if (!reset_mask)
  4722. r600_set_bios_scratch_engine_hung(rdev, false);
  4723. return 0;
  4724. }
  4725. /**
  4726. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4727. *
  4728. * @rdev: radeon_device pointer
  4729. * @ring: radeon_ring structure holding ring information
  4730. *
  4731. * Check if the 3D engine is locked up (CIK).
  4732. * Returns true if the engine is locked, false if not.
  4733. */
  4734. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4735. {
  4736. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4737. if (!(reset_mask & (RADEON_RESET_GFX |
  4738. RADEON_RESET_COMPUTE |
  4739. RADEON_RESET_CP))) {
  4740. radeon_ring_lockup_update(ring);
  4741. return false;
  4742. }
  4743. /* force CP activities */
  4744. radeon_ring_force_activity(rdev, ring);
  4745. return radeon_ring_test_lockup(rdev, ring);
  4746. }
  4747. /* MC */
  4748. /**
  4749. * cik_mc_program - program the GPU memory controller
  4750. *
  4751. * @rdev: radeon_device pointer
  4752. *
  4753. * Set the location of vram, gart, and AGP in the GPU's
  4754. * physical address space (CIK).
  4755. */
  4756. static void cik_mc_program(struct radeon_device *rdev)
  4757. {
  4758. struct evergreen_mc_save save;
  4759. u32 tmp;
  4760. int i, j;
  4761. /* Initialize HDP */
  4762. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4763. WREG32((0x2c14 + j), 0x00000000);
  4764. WREG32((0x2c18 + j), 0x00000000);
  4765. WREG32((0x2c1c + j), 0x00000000);
  4766. WREG32((0x2c20 + j), 0x00000000);
  4767. WREG32((0x2c24 + j), 0x00000000);
  4768. }
  4769. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4770. evergreen_mc_stop(rdev, &save);
  4771. if (radeon_mc_wait_for_idle(rdev)) {
  4772. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4773. }
  4774. /* Lockout access through VGA aperture*/
  4775. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4776. /* Update configuration */
  4777. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4778. rdev->mc.vram_start >> 12);
  4779. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4780. rdev->mc.vram_end >> 12);
  4781. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4782. rdev->vram_scratch.gpu_addr >> 12);
  4783. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4784. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4785. WREG32(MC_VM_FB_LOCATION, tmp);
  4786. /* XXX double check these! */
  4787. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4788. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4789. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4790. WREG32(MC_VM_AGP_BASE, 0);
  4791. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4792. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4793. if (radeon_mc_wait_for_idle(rdev)) {
  4794. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4795. }
  4796. evergreen_mc_resume(rdev, &save);
  4797. /* we need to own VRAM, so turn off the VGA renderer here
  4798. * to stop it overwriting our objects */
  4799. rv515_vga_render_disable(rdev);
  4800. }
  4801. /**
  4802. * cik_mc_init - initialize the memory controller driver params
  4803. *
  4804. * @rdev: radeon_device pointer
  4805. *
  4806. * Look up the amount of vram, vram width, and decide how to place
  4807. * vram and gart within the GPU's physical address space (CIK).
  4808. * Returns 0 for success.
  4809. */
  4810. static int cik_mc_init(struct radeon_device *rdev)
  4811. {
  4812. u32 tmp;
  4813. int chansize, numchan;
  4814. /* Get VRAM informations */
  4815. rdev->mc.vram_is_ddr = true;
  4816. tmp = RREG32(MC_ARB_RAMCFG);
  4817. if (tmp & CHANSIZE_MASK) {
  4818. chansize = 64;
  4819. } else {
  4820. chansize = 32;
  4821. }
  4822. tmp = RREG32(MC_SHARED_CHMAP);
  4823. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4824. case 0:
  4825. default:
  4826. numchan = 1;
  4827. break;
  4828. case 1:
  4829. numchan = 2;
  4830. break;
  4831. case 2:
  4832. numchan = 4;
  4833. break;
  4834. case 3:
  4835. numchan = 8;
  4836. break;
  4837. case 4:
  4838. numchan = 3;
  4839. break;
  4840. case 5:
  4841. numchan = 6;
  4842. break;
  4843. case 6:
  4844. numchan = 10;
  4845. break;
  4846. case 7:
  4847. numchan = 12;
  4848. break;
  4849. case 8:
  4850. numchan = 16;
  4851. break;
  4852. }
  4853. rdev->mc.vram_width = numchan * chansize;
  4854. /* Could aper size report 0 ? */
  4855. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4856. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4857. /* size in MB on si */
  4858. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4859. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4860. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4861. si_vram_gtt_location(rdev, &rdev->mc);
  4862. radeon_update_bandwidth_info(rdev);
  4863. return 0;
  4864. }
  4865. /*
  4866. * GART
  4867. * VMID 0 is the physical GPU addresses as used by the kernel.
  4868. * VMIDs 1-15 are used for userspace clients and are handled
  4869. * by the radeon vm/hsa code.
  4870. */
  4871. /**
  4872. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4873. *
  4874. * @rdev: radeon_device pointer
  4875. *
  4876. * Flush the TLB for the VMID 0 page table (CIK).
  4877. */
  4878. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4879. {
  4880. /* flush hdp cache */
  4881. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4882. /* bits 0-15 are the VM contexts0-15 */
  4883. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4884. }
  4885. /**
  4886. * cik_pcie_gart_enable - gart enable
  4887. *
  4888. * @rdev: radeon_device pointer
  4889. *
  4890. * This sets up the TLBs, programs the page tables for VMID0,
  4891. * sets up the hw for VMIDs 1-15 which are allocated on
  4892. * demand, and sets up the global locations for the LDS, GDS,
  4893. * and GPUVM for FSA64 clients (CIK).
  4894. * Returns 0 for success, errors for failure.
  4895. */
  4896. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4897. {
  4898. int r, i;
  4899. if (rdev->gart.robj == NULL) {
  4900. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4901. return -EINVAL;
  4902. }
  4903. r = radeon_gart_table_vram_pin(rdev);
  4904. if (r)
  4905. return r;
  4906. radeon_gart_restore(rdev);
  4907. /* Setup TLB control */
  4908. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4909. (0xA << 7) |
  4910. ENABLE_L1_TLB |
  4911. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4912. ENABLE_ADVANCED_DRIVER_MODEL |
  4913. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4914. /* Setup L2 cache */
  4915. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4916. ENABLE_L2_FRAGMENT_PROCESSING |
  4917. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4918. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4919. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4920. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4921. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4922. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4923. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4924. /* setup context0 */
  4925. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4926. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4927. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4928. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4929. (u32)(rdev->dummy_page.addr >> 12));
  4930. WREG32(VM_CONTEXT0_CNTL2, 0);
  4931. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4932. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4933. WREG32(0x15D4, 0);
  4934. WREG32(0x15D8, 0);
  4935. WREG32(0x15DC, 0);
  4936. /* empty context1-15 */
  4937. /* FIXME start with 4G, once using 2 level pt switch to full
  4938. * vm size space
  4939. */
  4940. /* set vm size, must be a multiple of 4 */
  4941. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4942. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4943. for (i = 1; i < 16; i++) {
  4944. if (i < 8)
  4945. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4946. rdev->gart.table_addr >> 12);
  4947. else
  4948. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4949. rdev->gart.table_addr >> 12);
  4950. }
  4951. /* enable context1-15 */
  4952. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4953. (u32)(rdev->dummy_page.addr >> 12));
  4954. WREG32(VM_CONTEXT1_CNTL2, 4);
  4955. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4956. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4957. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4958. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4959. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4960. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4961. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4962. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4963. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4964. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4965. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4966. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4967. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4968. if (rdev->family == CHIP_KAVERI) {
  4969. u32 tmp = RREG32(CHUB_CONTROL);
  4970. tmp &= ~BYPASS_VM;
  4971. WREG32(CHUB_CONTROL, tmp);
  4972. }
  4973. /* XXX SH_MEM regs */
  4974. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4975. mutex_lock(&rdev->srbm_mutex);
  4976. for (i = 0; i < 16; i++) {
  4977. cik_srbm_select(rdev, 0, 0, 0, i);
  4978. /* CP and shaders */
  4979. WREG32(SH_MEM_CONFIG, 0);
  4980. WREG32(SH_MEM_APE1_BASE, 1);
  4981. WREG32(SH_MEM_APE1_LIMIT, 0);
  4982. WREG32(SH_MEM_BASES, 0);
  4983. /* SDMA GFX */
  4984. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4985. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4986. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4987. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4988. /* XXX SDMA RLC - todo */
  4989. }
  4990. cik_srbm_select(rdev, 0, 0, 0, 0);
  4991. mutex_unlock(&rdev->srbm_mutex);
  4992. cik_pcie_gart_tlb_flush(rdev);
  4993. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4994. (unsigned)(rdev->mc.gtt_size >> 20),
  4995. (unsigned long long)rdev->gart.table_addr);
  4996. rdev->gart.ready = true;
  4997. return 0;
  4998. }
  4999. /**
  5000. * cik_pcie_gart_disable - gart disable
  5001. *
  5002. * @rdev: radeon_device pointer
  5003. *
  5004. * This disables all VM page table (CIK).
  5005. */
  5006. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5007. {
  5008. /* Disable all tables */
  5009. WREG32(VM_CONTEXT0_CNTL, 0);
  5010. WREG32(VM_CONTEXT1_CNTL, 0);
  5011. /* Setup TLB control */
  5012. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5013. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5014. /* Setup L2 cache */
  5015. WREG32(VM_L2_CNTL,
  5016. ENABLE_L2_FRAGMENT_PROCESSING |
  5017. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5018. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5019. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5020. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5021. WREG32(VM_L2_CNTL2, 0);
  5022. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5023. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5024. radeon_gart_table_vram_unpin(rdev);
  5025. }
  5026. /**
  5027. * cik_pcie_gart_fini - vm fini callback
  5028. *
  5029. * @rdev: radeon_device pointer
  5030. *
  5031. * Tears down the driver GART/VM setup (CIK).
  5032. */
  5033. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5034. {
  5035. cik_pcie_gart_disable(rdev);
  5036. radeon_gart_table_vram_free(rdev);
  5037. radeon_gart_fini(rdev);
  5038. }
  5039. /* vm parser */
  5040. /**
  5041. * cik_ib_parse - vm ib_parse callback
  5042. *
  5043. * @rdev: radeon_device pointer
  5044. * @ib: indirect buffer pointer
  5045. *
  5046. * CIK uses hw IB checking so this is a nop (CIK).
  5047. */
  5048. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5049. {
  5050. return 0;
  5051. }
  5052. /*
  5053. * vm
  5054. * VMID 0 is the physical GPU addresses as used by the kernel.
  5055. * VMIDs 1-15 are used for userspace clients and are handled
  5056. * by the radeon vm/hsa code.
  5057. */
  5058. /**
  5059. * cik_vm_init - cik vm init callback
  5060. *
  5061. * @rdev: radeon_device pointer
  5062. *
  5063. * Inits cik specific vm parameters (number of VMs, base of vram for
  5064. * VMIDs 1-15) (CIK).
  5065. * Returns 0 for success.
  5066. */
  5067. int cik_vm_init(struct radeon_device *rdev)
  5068. {
  5069. /* number of VMs */
  5070. rdev->vm_manager.nvm = 16;
  5071. /* base offset of vram pages */
  5072. if (rdev->flags & RADEON_IS_IGP) {
  5073. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5074. tmp <<= 22;
  5075. rdev->vm_manager.vram_base_offset = tmp;
  5076. } else
  5077. rdev->vm_manager.vram_base_offset = 0;
  5078. return 0;
  5079. }
  5080. /**
  5081. * cik_vm_fini - cik vm fini callback
  5082. *
  5083. * @rdev: radeon_device pointer
  5084. *
  5085. * Tear down any asic specific VM setup (CIK).
  5086. */
  5087. void cik_vm_fini(struct radeon_device *rdev)
  5088. {
  5089. }
  5090. /**
  5091. * cik_vm_decode_fault - print human readable fault info
  5092. *
  5093. * @rdev: radeon_device pointer
  5094. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5095. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5096. *
  5097. * Print human readable fault information (CIK).
  5098. */
  5099. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5100. u32 status, u32 addr, u32 mc_client)
  5101. {
  5102. u32 mc_id;
  5103. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5104. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5105. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5106. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5107. if (rdev->family == CHIP_HAWAII)
  5108. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5109. else
  5110. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5111. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5112. protections, vmid, addr,
  5113. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5114. block, mc_client, mc_id);
  5115. }
  5116. /**
  5117. * cik_vm_flush - cik vm flush using the CP
  5118. *
  5119. * @rdev: radeon_device pointer
  5120. *
  5121. * Update the page table base and flush the VM TLB
  5122. * using the CP (CIK).
  5123. */
  5124. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  5125. {
  5126. struct radeon_ring *ring = &rdev->ring[ridx];
  5127. if (vm == NULL)
  5128. return;
  5129. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5130. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5131. WRITE_DATA_DST_SEL(0)));
  5132. if (vm->id < 8) {
  5133. radeon_ring_write(ring,
  5134. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  5135. } else {
  5136. radeon_ring_write(ring,
  5137. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  5138. }
  5139. radeon_ring_write(ring, 0);
  5140. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  5141. /* update SH_MEM_* regs */
  5142. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5143. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5144. WRITE_DATA_DST_SEL(0)));
  5145. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5146. radeon_ring_write(ring, 0);
  5147. radeon_ring_write(ring, VMID(vm->id));
  5148. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5149. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5150. WRITE_DATA_DST_SEL(0)));
  5151. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5152. radeon_ring_write(ring, 0);
  5153. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5154. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5155. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5156. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5157. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5158. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5159. WRITE_DATA_DST_SEL(0)));
  5160. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5161. radeon_ring_write(ring, 0);
  5162. radeon_ring_write(ring, VMID(0));
  5163. /* HDP flush */
  5164. cik_hdp_flush_cp_ring_emit(rdev, ridx);
  5165. /* bits 0-15 are the VM contexts0-15 */
  5166. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5167. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5168. WRITE_DATA_DST_SEL(0)));
  5169. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5170. radeon_ring_write(ring, 0);
  5171. radeon_ring_write(ring, 1 << vm->id);
  5172. /* compute doesn't have PFP */
  5173. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  5174. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5175. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5176. radeon_ring_write(ring, 0x0);
  5177. }
  5178. }
  5179. /*
  5180. * RLC
  5181. * The RLC is a multi-purpose microengine that handles a
  5182. * variety of functions, the most important of which is
  5183. * the interrupt controller.
  5184. */
  5185. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5186. bool enable)
  5187. {
  5188. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5189. if (enable)
  5190. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5191. else
  5192. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5193. WREG32(CP_INT_CNTL_RING0, tmp);
  5194. }
  5195. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5196. {
  5197. u32 tmp;
  5198. tmp = RREG32(RLC_LB_CNTL);
  5199. if (enable)
  5200. tmp |= LOAD_BALANCE_ENABLE;
  5201. else
  5202. tmp &= ~LOAD_BALANCE_ENABLE;
  5203. WREG32(RLC_LB_CNTL, tmp);
  5204. }
  5205. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5206. {
  5207. u32 i, j, k;
  5208. u32 mask;
  5209. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5210. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5211. cik_select_se_sh(rdev, i, j);
  5212. for (k = 0; k < rdev->usec_timeout; k++) {
  5213. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5214. break;
  5215. udelay(1);
  5216. }
  5217. }
  5218. }
  5219. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5220. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5221. for (k = 0; k < rdev->usec_timeout; k++) {
  5222. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5223. break;
  5224. udelay(1);
  5225. }
  5226. }
  5227. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5228. {
  5229. u32 tmp;
  5230. tmp = RREG32(RLC_CNTL);
  5231. if (tmp != rlc)
  5232. WREG32(RLC_CNTL, rlc);
  5233. }
  5234. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5235. {
  5236. u32 data, orig;
  5237. orig = data = RREG32(RLC_CNTL);
  5238. if (data & RLC_ENABLE) {
  5239. u32 i;
  5240. data &= ~RLC_ENABLE;
  5241. WREG32(RLC_CNTL, data);
  5242. for (i = 0; i < rdev->usec_timeout; i++) {
  5243. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5244. break;
  5245. udelay(1);
  5246. }
  5247. cik_wait_for_rlc_serdes(rdev);
  5248. }
  5249. return orig;
  5250. }
  5251. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5252. {
  5253. u32 tmp, i, mask;
  5254. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5255. WREG32(RLC_GPR_REG2, tmp);
  5256. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5257. for (i = 0; i < rdev->usec_timeout; i++) {
  5258. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5259. break;
  5260. udelay(1);
  5261. }
  5262. for (i = 0; i < rdev->usec_timeout; i++) {
  5263. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5264. break;
  5265. udelay(1);
  5266. }
  5267. }
  5268. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5269. {
  5270. u32 tmp;
  5271. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5272. WREG32(RLC_GPR_REG2, tmp);
  5273. }
  5274. /**
  5275. * cik_rlc_stop - stop the RLC ME
  5276. *
  5277. * @rdev: radeon_device pointer
  5278. *
  5279. * Halt the RLC ME (MicroEngine) (CIK).
  5280. */
  5281. static void cik_rlc_stop(struct radeon_device *rdev)
  5282. {
  5283. WREG32(RLC_CNTL, 0);
  5284. cik_enable_gui_idle_interrupt(rdev, false);
  5285. cik_wait_for_rlc_serdes(rdev);
  5286. }
  5287. /**
  5288. * cik_rlc_start - start the RLC ME
  5289. *
  5290. * @rdev: radeon_device pointer
  5291. *
  5292. * Unhalt the RLC ME (MicroEngine) (CIK).
  5293. */
  5294. static void cik_rlc_start(struct radeon_device *rdev)
  5295. {
  5296. WREG32(RLC_CNTL, RLC_ENABLE);
  5297. cik_enable_gui_idle_interrupt(rdev, true);
  5298. udelay(50);
  5299. }
  5300. /**
  5301. * cik_rlc_resume - setup the RLC hw
  5302. *
  5303. * @rdev: radeon_device pointer
  5304. *
  5305. * Initialize the RLC registers, load the ucode,
  5306. * and start the RLC (CIK).
  5307. * Returns 0 for success, -EINVAL if the ucode is not available.
  5308. */
  5309. static int cik_rlc_resume(struct radeon_device *rdev)
  5310. {
  5311. u32 i, size, tmp;
  5312. const __be32 *fw_data;
  5313. if (!rdev->rlc_fw)
  5314. return -EINVAL;
  5315. switch (rdev->family) {
  5316. case CHIP_BONAIRE:
  5317. case CHIP_HAWAII:
  5318. default:
  5319. size = BONAIRE_RLC_UCODE_SIZE;
  5320. break;
  5321. case CHIP_KAVERI:
  5322. size = KV_RLC_UCODE_SIZE;
  5323. break;
  5324. case CHIP_KABINI:
  5325. size = KB_RLC_UCODE_SIZE;
  5326. break;
  5327. }
  5328. cik_rlc_stop(rdev);
  5329. /* disable CG */
  5330. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5331. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5332. si_rlc_reset(rdev);
  5333. cik_init_pg(rdev);
  5334. cik_init_cg(rdev);
  5335. WREG32(RLC_LB_CNTR_INIT, 0);
  5336. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5337. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5338. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5339. WREG32(RLC_LB_PARAMS, 0x00600408);
  5340. WREG32(RLC_LB_CNTL, 0x80000004);
  5341. WREG32(RLC_MC_CNTL, 0);
  5342. WREG32(RLC_UCODE_CNTL, 0);
  5343. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5344. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5345. for (i = 0; i < size; i++)
  5346. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5347. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5348. /* XXX - find out what chips support lbpw */
  5349. cik_enable_lbpw(rdev, false);
  5350. if (rdev->family == CHIP_BONAIRE)
  5351. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5352. cik_rlc_start(rdev);
  5353. return 0;
  5354. }
  5355. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5356. {
  5357. u32 data, orig, tmp, tmp2;
  5358. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5359. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5360. cik_enable_gui_idle_interrupt(rdev, true);
  5361. tmp = cik_halt_rlc(rdev);
  5362. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5363. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5364. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5365. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5366. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5367. cik_update_rlc(rdev, tmp);
  5368. data |= CGCG_EN | CGLS_EN;
  5369. } else {
  5370. cik_enable_gui_idle_interrupt(rdev, false);
  5371. RREG32(CB_CGTT_SCLK_CTRL);
  5372. RREG32(CB_CGTT_SCLK_CTRL);
  5373. RREG32(CB_CGTT_SCLK_CTRL);
  5374. RREG32(CB_CGTT_SCLK_CTRL);
  5375. data &= ~(CGCG_EN | CGLS_EN);
  5376. }
  5377. if (orig != data)
  5378. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5379. }
  5380. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5381. {
  5382. u32 data, orig, tmp = 0;
  5383. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5384. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5385. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5386. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5387. data |= CP_MEM_LS_EN;
  5388. if (orig != data)
  5389. WREG32(CP_MEM_SLP_CNTL, data);
  5390. }
  5391. }
  5392. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5393. data &= 0xfffffffd;
  5394. if (orig != data)
  5395. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5396. tmp = cik_halt_rlc(rdev);
  5397. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5398. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5399. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5400. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5401. WREG32(RLC_SERDES_WR_CTRL, data);
  5402. cik_update_rlc(rdev, tmp);
  5403. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5404. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5405. data &= ~SM_MODE_MASK;
  5406. data |= SM_MODE(0x2);
  5407. data |= SM_MODE_ENABLE;
  5408. data &= ~CGTS_OVERRIDE;
  5409. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5410. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5411. data &= ~CGTS_LS_OVERRIDE;
  5412. data &= ~ON_MONITOR_ADD_MASK;
  5413. data |= ON_MONITOR_ADD_EN;
  5414. data |= ON_MONITOR_ADD(0x96);
  5415. if (orig != data)
  5416. WREG32(CGTS_SM_CTRL_REG, data);
  5417. }
  5418. } else {
  5419. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5420. data |= 0x00000002;
  5421. if (orig != data)
  5422. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5423. data = RREG32(RLC_MEM_SLP_CNTL);
  5424. if (data & RLC_MEM_LS_EN) {
  5425. data &= ~RLC_MEM_LS_EN;
  5426. WREG32(RLC_MEM_SLP_CNTL, data);
  5427. }
  5428. data = RREG32(CP_MEM_SLP_CNTL);
  5429. if (data & CP_MEM_LS_EN) {
  5430. data &= ~CP_MEM_LS_EN;
  5431. WREG32(CP_MEM_SLP_CNTL, data);
  5432. }
  5433. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5434. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5435. if (orig != data)
  5436. WREG32(CGTS_SM_CTRL_REG, data);
  5437. tmp = cik_halt_rlc(rdev);
  5438. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5439. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5440. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5441. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5442. WREG32(RLC_SERDES_WR_CTRL, data);
  5443. cik_update_rlc(rdev, tmp);
  5444. }
  5445. }
  5446. static const u32 mc_cg_registers[] =
  5447. {
  5448. MC_HUB_MISC_HUB_CG,
  5449. MC_HUB_MISC_SIP_CG,
  5450. MC_HUB_MISC_VM_CG,
  5451. MC_XPB_CLK_GAT,
  5452. ATC_MISC_CG,
  5453. MC_CITF_MISC_WR_CG,
  5454. MC_CITF_MISC_RD_CG,
  5455. MC_CITF_MISC_VM_CG,
  5456. VM_L2_CG,
  5457. };
  5458. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5459. bool enable)
  5460. {
  5461. int i;
  5462. u32 orig, data;
  5463. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5464. orig = data = RREG32(mc_cg_registers[i]);
  5465. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5466. data |= MC_LS_ENABLE;
  5467. else
  5468. data &= ~MC_LS_ENABLE;
  5469. if (data != orig)
  5470. WREG32(mc_cg_registers[i], data);
  5471. }
  5472. }
  5473. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5474. bool enable)
  5475. {
  5476. int i;
  5477. u32 orig, data;
  5478. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5479. orig = data = RREG32(mc_cg_registers[i]);
  5480. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5481. data |= MC_CG_ENABLE;
  5482. else
  5483. data &= ~MC_CG_ENABLE;
  5484. if (data != orig)
  5485. WREG32(mc_cg_registers[i], data);
  5486. }
  5487. }
  5488. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5489. bool enable)
  5490. {
  5491. u32 orig, data;
  5492. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5493. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5494. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5495. } else {
  5496. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5497. data |= 0xff000000;
  5498. if (data != orig)
  5499. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5500. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5501. data |= 0xff000000;
  5502. if (data != orig)
  5503. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5504. }
  5505. }
  5506. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5507. bool enable)
  5508. {
  5509. u32 orig, data;
  5510. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5511. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5512. data |= 0x100;
  5513. if (orig != data)
  5514. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5515. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5516. data |= 0x100;
  5517. if (orig != data)
  5518. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5519. } else {
  5520. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5521. data &= ~0x100;
  5522. if (orig != data)
  5523. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5524. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5525. data &= ~0x100;
  5526. if (orig != data)
  5527. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5528. }
  5529. }
  5530. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5531. bool enable)
  5532. {
  5533. u32 orig, data;
  5534. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5535. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5536. data = 0xfff;
  5537. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5538. orig = data = RREG32(UVD_CGC_CTRL);
  5539. data |= DCM;
  5540. if (orig != data)
  5541. WREG32(UVD_CGC_CTRL, data);
  5542. } else {
  5543. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5544. data &= ~0xfff;
  5545. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5546. orig = data = RREG32(UVD_CGC_CTRL);
  5547. data &= ~DCM;
  5548. if (orig != data)
  5549. WREG32(UVD_CGC_CTRL, data);
  5550. }
  5551. }
  5552. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5553. bool enable)
  5554. {
  5555. u32 orig, data;
  5556. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5557. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5558. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5559. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5560. else
  5561. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5562. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5563. if (orig != data)
  5564. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5565. }
  5566. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5567. bool enable)
  5568. {
  5569. u32 orig, data;
  5570. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5571. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5572. data &= ~CLOCK_GATING_DIS;
  5573. else
  5574. data |= CLOCK_GATING_DIS;
  5575. if (orig != data)
  5576. WREG32(HDP_HOST_PATH_CNTL, data);
  5577. }
  5578. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5579. bool enable)
  5580. {
  5581. u32 orig, data;
  5582. orig = data = RREG32(HDP_MEM_POWER_LS);
  5583. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5584. data |= HDP_LS_ENABLE;
  5585. else
  5586. data &= ~HDP_LS_ENABLE;
  5587. if (orig != data)
  5588. WREG32(HDP_MEM_POWER_LS, data);
  5589. }
  5590. void cik_update_cg(struct radeon_device *rdev,
  5591. u32 block, bool enable)
  5592. {
  5593. if (block & RADEON_CG_BLOCK_GFX) {
  5594. cik_enable_gui_idle_interrupt(rdev, false);
  5595. /* order matters! */
  5596. if (enable) {
  5597. cik_enable_mgcg(rdev, true);
  5598. cik_enable_cgcg(rdev, true);
  5599. } else {
  5600. cik_enable_cgcg(rdev, false);
  5601. cik_enable_mgcg(rdev, false);
  5602. }
  5603. cik_enable_gui_idle_interrupt(rdev, true);
  5604. }
  5605. if (block & RADEON_CG_BLOCK_MC) {
  5606. if (!(rdev->flags & RADEON_IS_IGP)) {
  5607. cik_enable_mc_mgcg(rdev, enable);
  5608. cik_enable_mc_ls(rdev, enable);
  5609. }
  5610. }
  5611. if (block & RADEON_CG_BLOCK_SDMA) {
  5612. cik_enable_sdma_mgcg(rdev, enable);
  5613. cik_enable_sdma_mgls(rdev, enable);
  5614. }
  5615. if (block & RADEON_CG_BLOCK_BIF) {
  5616. cik_enable_bif_mgls(rdev, enable);
  5617. }
  5618. if (block & RADEON_CG_BLOCK_UVD) {
  5619. if (rdev->has_uvd)
  5620. cik_enable_uvd_mgcg(rdev, enable);
  5621. }
  5622. if (block & RADEON_CG_BLOCK_HDP) {
  5623. cik_enable_hdp_mgcg(rdev, enable);
  5624. cik_enable_hdp_ls(rdev, enable);
  5625. }
  5626. }
  5627. static void cik_init_cg(struct radeon_device *rdev)
  5628. {
  5629. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5630. if (rdev->has_uvd)
  5631. si_init_uvd_internal_cg(rdev);
  5632. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5633. RADEON_CG_BLOCK_SDMA |
  5634. RADEON_CG_BLOCK_BIF |
  5635. RADEON_CG_BLOCK_UVD |
  5636. RADEON_CG_BLOCK_HDP), true);
  5637. }
  5638. static void cik_fini_cg(struct radeon_device *rdev)
  5639. {
  5640. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5641. RADEON_CG_BLOCK_SDMA |
  5642. RADEON_CG_BLOCK_BIF |
  5643. RADEON_CG_BLOCK_UVD |
  5644. RADEON_CG_BLOCK_HDP), false);
  5645. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5646. }
  5647. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5648. bool enable)
  5649. {
  5650. u32 data, orig;
  5651. orig = data = RREG32(RLC_PG_CNTL);
  5652. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5653. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5654. else
  5655. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5656. if (orig != data)
  5657. WREG32(RLC_PG_CNTL, data);
  5658. }
  5659. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5660. bool enable)
  5661. {
  5662. u32 data, orig;
  5663. orig = data = RREG32(RLC_PG_CNTL);
  5664. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5665. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5666. else
  5667. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5668. if (orig != data)
  5669. WREG32(RLC_PG_CNTL, data);
  5670. }
  5671. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5672. {
  5673. u32 data, orig;
  5674. orig = data = RREG32(RLC_PG_CNTL);
  5675. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5676. data &= ~DISABLE_CP_PG;
  5677. else
  5678. data |= DISABLE_CP_PG;
  5679. if (orig != data)
  5680. WREG32(RLC_PG_CNTL, data);
  5681. }
  5682. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5683. {
  5684. u32 data, orig;
  5685. orig = data = RREG32(RLC_PG_CNTL);
  5686. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5687. data &= ~DISABLE_GDS_PG;
  5688. else
  5689. data |= DISABLE_GDS_PG;
  5690. if (orig != data)
  5691. WREG32(RLC_PG_CNTL, data);
  5692. }
  5693. #define CP_ME_TABLE_SIZE 96
  5694. #define CP_ME_TABLE_OFFSET 2048
  5695. #define CP_MEC_TABLE_OFFSET 4096
  5696. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5697. {
  5698. const __be32 *fw_data;
  5699. volatile u32 *dst_ptr;
  5700. int me, i, max_me = 4;
  5701. u32 bo_offset = 0;
  5702. u32 table_offset;
  5703. if (rdev->family == CHIP_KAVERI)
  5704. max_me = 5;
  5705. if (rdev->rlc.cp_table_ptr == NULL)
  5706. return;
  5707. /* write the cp table buffer */
  5708. dst_ptr = rdev->rlc.cp_table_ptr;
  5709. for (me = 0; me < max_me; me++) {
  5710. if (me == 0) {
  5711. fw_data = (const __be32 *)rdev->ce_fw->data;
  5712. table_offset = CP_ME_TABLE_OFFSET;
  5713. } else if (me == 1) {
  5714. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5715. table_offset = CP_ME_TABLE_OFFSET;
  5716. } else if (me == 2) {
  5717. fw_data = (const __be32 *)rdev->me_fw->data;
  5718. table_offset = CP_ME_TABLE_OFFSET;
  5719. } else {
  5720. fw_data = (const __be32 *)rdev->mec_fw->data;
  5721. table_offset = CP_MEC_TABLE_OFFSET;
  5722. }
  5723. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5724. dst_ptr[bo_offset + i] = cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5725. }
  5726. bo_offset += CP_ME_TABLE_SIZE;
  5727. }
  5728. }
  5729. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5730. bool enable)
  5731. {
  5732. u32 data, orig;
  5733. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5734. orig = data = RREG32(RLC_PG_CNTL);
  5735. data |= GFX_PG_ENABLE;
  5736. if (orig != data)
  5737. WREG32(RLC_PG_CNTL, data);
  5738. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5739. data |= AUTO_PG_EN;
  5740. if (orig != data)
  5741. WREG32(RLC_AUTO_PG_CTRL, data);
  5742. } else {
  5743. orig = data = RREG32(RLC_PG_CNTL);
  5744. data &= ~GFX_PG_ENABLE;
  5745. if (orig != data)
  5746. WREG32(RLC_PG_CNTL, data);
  5747. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5748. data &= ~AUTO_PG_EN;
  5749. if (orig != data)
  5750. WREG32(RLC_AUTO_PG_CTRL, data);
  5751. data = RREG32(DB_RENDER_CONTROL);
  5752. }
  5753. }
  5754. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5755. {
  5756. u32 mask = 0, tmp, tmp1;
  5757. int i;
  5758. cik_select_se_sh(rdev, se, sh);
  5759. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5760. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5761. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5762. tmp &= 0xffff0000;
  5763. tmp |= tmp1;
  5764. tmp >>= 16;
  5765. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5766. mask <<= 1;
  5767. mask |= 1;
  5768. }
  5769. return (~tmp) & mask;
  5770. }
  5771. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5772. {
  5773. u32 i, j, k, active_cu_number = 0;
  5774. u32 mask, counter, cu_bitmap;
  5775. u32 tmp = 0;
  5776. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5777. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5778. mask = 1;
  5779. cu_bitmap = 0;
  5780. counter = 0;
  5781. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5782. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5783. if (counter < 2)
  5784. cu_bitmap |= mask;
  5785. counter ++;
  5786. }
  5787. mask <<= 1;
  5788. }
  5789. active_cu_number += counter;
  5790. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5791. }
  5792. }
  5793. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5794. tmp = RREG32(RLC_MAX_PG_CU);
  5795. tmp &= ~MAX_PU_CU_MASK;
  5796. tmp |= MAX_PU_CU(active_cu_number);
  5797. WREG32(RLC_MAX_PG_CU, tmp);
  5798. }
  5799. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5800. bool enable)
  5801. {
  5802. u32 data, orig;
  5803. orig = data = RREG32(RLC_PG_CNTL);
  5804. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5805. data |= STATIC_PER_CU_PG_ENABLE;
  5806. else
  5807. data &= ~STATIC_PER_CU_PG_ENABLE;
  5808. if (orig != data)
  5809. WREG32(RLC_PG_CNTL, data);
  5810. }
  5811. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5812. bool enable)
  5813. {
  5814. u32 data, orig;
  5815. orig = data = RREG32(RLC_PG_CNTL);
  5816. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5817. data |= DYN_PER_CU_PG_ENABLE;
  5818. else
  5819. data &= ~DYN_PER_CU_PG_ENABLE;
  5820. if (orig != data)
  5821. WREG32(RLC_PG_CNTL, data);
  5822. }
  5823. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5824. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5825. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5826. {
  5827. u32 data, orig;
  5828. u32 i;
  5829. if (rdev->rlc.cs_data) {
  5830. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5831. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5832. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5833. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5834. } else {
  5835. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5836. for (i = 0; i < 3; i++)
  5837. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5838. }
  5839. if (rdev->rlc.reg_list) {
  5840. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5841. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5842. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5843. }
  5844. orig = data = RREG32(RLC_PG_CNTL);
  5845. data |= GFX_PG_SRC;
  5846. if (orig != data)
  5847. WREG32(RLC_PG_CNTL, data);
  5848. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5849. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5850. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5851. data &= ~IDLE_POLL_COUNT_MASK;
  5852. data |= IDLE_POLL_COUNT(0x60);
  5853. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5854. data = 0x10101010;
  5855. WREG32(RLC_PG_DELAY, data);
  5856. data = RREG32(RLC_PG_DELAY_2);
  5857. data &= ~0xff;
  5858. data |= 0x3;
  5859. WREG32(RLC_PG_DELAY_2, data);
  5860. data = RREG32(RLC_AUTO_PG_CTRL);
  5861. data &= ~GRBM_REG_SGIT_MASK;
  5862. data |= GRBM_REG_SGIT(0x700);
  5863. WREG32(RLC_AUTO_PG_CTRL, data);
  5864. }
  5865. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5866. {
  5867. cik_enable_gfx_cgpg(rdev, enable);
  5868. cik_enable_gfx_static_mgpg(rdev, enable);
  5869. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5870. }
  5871. u32 cik_get_csb_size(struct radeon_device *rdev)
  5872. {
  5873. u32 count = 0;
  5874. const struct cs_section_def *sect = NULL;
  5875. const struct cs_extent_def *ext = NULL;
  5876. if (rdev->rlc.cs_data == NULL)
  5877. return 0;
  5878. /* begin clear state */
  5879. count += 2;
  5880. /* context control state */
  5881. count += 3;
  5882. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5883. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5884. if (sect->id == SECT_CONTEXT)
  5885. count += 2 + ext->reg_count;
  5886. else
  5887. return 0;
  5888. }
  5889. }
  5890. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5891. count += 4;
  5892. /* end clear state */
  5893. count += 2;
  5894. /* clear state */
  5895. count += 2;
  5896. return count;
  5897. }
  5898. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5899. {
  5900. u32 count = 0, i;
  5901. const struct cs_section_def *sect = NULL;
  5902. const struct cs_extent_def *ext = NULL;
  5903. if (rdev->rlc.cs_data == NULL)
  5904. return;
  5905. if (buffer == NULL)
  5906. return;
  5907. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5908. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  5909. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5910. buffer[count++] = cpu_to_le32(0x80000000);
  5911. buffer[count++] = cpu_to_le32(0x80000000);
  5912. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5913. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5914. if (sect->id == SECT_CONTEXT) {
  5915. buffer[count++] =
  5916. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  5917. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  5918. for (i = 0; i < ext->reg_count; i++)
  5919. buffer[count++] = cpu_to_le32(ext->extent[i]);
  5920. } else {
  5921. return;
  5922. }
  5923. }
  5924. }
  5925. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  5926. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  5927. switch (rdev->family) {
  5928. case CHIP_BONAIRE:
  5929. buffer[count++] = cpu_to_le32(0x16000012);
  5930. buffer[count++] = cpu_to_le32(0x00000000);
  5931. break;
  5932. case CHIP_KAVERI:
  5933. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  5934. buffer[count++] = cpu_to_le32(0x00000000);
  5935. break;
  5936. case CHIP_KABINI:
  5937. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  5938. buffer[count++] = cpu_to_le32(0x00000000);
  5939. break;
  5940. case CHIP_HAWAII:
  5941. buffer[count++] = 0x3a00161a;
  5942. buffer[count++] = 0x0000002e;
  5943. break;
  5944. default:
  5945. buffer[count++] = cpu_to_le32(0x00000000);
  5946. buffer[count++] = cpu_to_le32(0x00000000);
  5947. break;
  5948. }
  5949. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5950. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  5951. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  5952. buffer[count++] = cpu_to_le32(0);
  5953. }
  5954. static void cik_init_pg(struct radeon_device *rdev)
  5955. {
  5956. if (rdev->pg_flags) {
  5957. cik_enable_sck_slowdown_on_pu(rdev, true);
  5958. cik_enable_sck_slowdown_on_pd(rdev, true);
  5959. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5960. cik_init_gfx_cgpg(rdev);
  5961. cik_enable_cp_pg(rdev, true);
  5962. cik_enable_gds_pg(rdev, true);
  5963. }
  5964. cik_init_ao_cu_mask(rdev);
  5965. cik_update_gfx_pg(rdev, true);
  5966. }
  5967. }
  5968. static void cik_fini_pg(struct radeon_device *rdev)
  5969. {
  5970. if (rdev->pg_flags) {
  5971. cik_update_gfx_pg(rdev, false);
  5972. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5973. cik_enable_cp_pg(rdev, false);
  5974. cik_enable_gds_pg(rdev, false);
  5975. }
  5976. }
  5977. }
  5978. /*
  5979. * Interrupts
  5980. * Starting with r6xx, interrupts are handled via a ring buffer.
  5981. * Ring buffers are areas of GPU accessible memory that the GPU
  5982. * writes interrupt vectors into and the host reads vectors out of.
  5983. * There is a rptr (read pointer) that determines where the
  5984. * host is currently reading, and a wptr (write pointer)
  5985. * which determines where the GPU has written. When the
  5986. * pointers are equal, the ring is idle. When the GPU
  5987. * writes vectors to the ring buffer, it increments the
  5988. * wptr. When there is an interrupt, the host then starts
  5989. * fetching commands and processing them until the pointers are
  5990. * equal again at which point it updates the rptr.
  5991. */
  5992. /**
  5993. * cik_enable_interrupts - Enable the interrupt ring buffer
  5994. *
  5995. * @rdev: radeon_device pointer
  5996. *
  5997. * Enable the interrupt ring buffer (CIK).
  5998. */
  5999. static void cik_enable_interrupts(struct radeon_device *rdev)
  6000. {
  6001. u32 ih_cntl = RREG32(IH_CNTL);
  6002. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6003. ih_cntl |= ENABLE_INTR;
  6004. ih_rb_cntl |= IH_RB_ENABLE;
  6005. WREG32(IH_CNTL, ih_cntl);
  6006. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6007. rdev->ih.enabled = true;
  6008. }
  6009. /**
  6010. * cik_disable_interrupts - Disable the interrupt ring buffer
  6011. *
  6012. * @rdev: radeon_device pointer
  6013. *
  6014. * Disable the interrupt ring buffer (CIK).
  6015. */
  6016. static void cik_disable_interrupts(struct radeon_device *rdev)
  6017. {
  6018. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6019. u32 ih_cntl = RREG32(IH_CNTL);
  6020. ih_rb_cntl &= ~IH_RB_ENABLE;
  6021. ih_cntl &= ~ENABLE_INTR;
  6022. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6023. WREG32(IH_CNTL, ih_cntl);
  6024. /* set rptr, wptr to 0 */
  6025. WREG32(IH_RB_RPTR, 0);
  6026. WREG32(IH_RB_WPTR, 0);
  6027. rdev->ih.enabled = false;
  6028. rdev->ih.rptr = 0;
  6029. }
  6030. /**
  6031. * cik_disable_interrupt_state - Disable all interrupt sources
  6032. *
  6033. * @rdev: radeon_device pointer
  6034. *
  6035. * Clear all interrupt enable bits used by the driver (CIK).
  6036. */
  6037. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6038. {
  6039. u32 tmp;
  6040. /* gfx ring */
  6041. tmp = RREG32(CP_INT_CNTL_RING0) &
  6042. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6043. WREG32(CP_INT_CNTL_RING0, tmp);
  6044. /* sdma */
  6045. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6046. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6047. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6048. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6049. /* compute queues */
  6050. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6051. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6052. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6053. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6054. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6055. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6056. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6057. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6058. /* grbm */
  6059. WREG32(GRBM_INT_CNTL, 0);
  6060. /* vline/vblank, etc. */
  6061. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6062. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6063. if (rdev->num_crtc >= 4) {
  6064. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6065. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6066. }
  6067. if (rdev->num_crtc >= 6) {
  6068. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6069. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6070. }
  6071. /* dac hotplug */
  6072. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6073. /* digital hotplug */
  6074. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6075. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6076. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6077. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6078. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6079. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6080. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6081. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6082. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6083. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6084. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6085. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6086. }
  6087. /**
  6088. * cik_irq_init - init and enable the interrupt ring
  6089. *
  6090. * @rdev: radeon_device pointer
  6091. *
  6092. * Allocate a ring buffer for the interrupt controller,
  6093. * enable the RLC, disable interrupts, enable the IH
  6094. * ring buffer and enable it (CIK).
  6095. * Called at device load and reume.
  6096. * Returns 0 for success, errors for failure.
  6097. */
  6098. static int cik_irq_init(struct radeon_device *rdev)
  6099. {
  6100. int ret = 0;
  6101. int rb_bufsz;
  6102. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6103. /* allocate ring */
  6104. ret = r600_ih_ring_alloc(rdev);
  6105. if (ret)
  6106. return ret;
  6107. /* disable irqs */
  6108. cik_disable_interrupts(rdev);
  6109. /* init rlc */
  6110. ret = cik_rlc_resume(rdev);
  6111. if (ret) {
  6112. r600_ih_ring_fini(rdev);
  6113. return ret;
  6114. }
  6115. /* setup interrupt control */
  6116. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6117. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6118. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6119. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6120. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6121. */
  6122. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6123. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6124. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6125. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6126. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6127. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6128. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6129. IH_WPTR_OVERFLOW_CLEAR |
  6130. (rb_bufsz << 1));
  6131. if (rdev->wb.enabled)
  6132. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6133. /* set the writeback address whether it's enabled or not */
  6134. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6135. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6136. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6137. /* set rptr, wptr to 0 */
  6138. WREG32(IH_RB_RPTR, 0);
  6139. WREG32(IH_RB_WPTR, 0);
  6140. /* Default settings for IH_CNTL (disabled at first) */
  6141. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6142. /* RPTR_REARM only works if msi's are enabled */
  6143. if (rdev->msi_enabled)
  6144. ih_cntl |= RPTR_REARM;
  6145. WREG32(IH_CNTL, ih_cntl);
  6146. /* force the active interrupt state to all disabled */
  6147. cik_disable_interrupt_state(rdev);
  6148. pci_set_master(rdev->pdev);
  6149. /* enable irqs */
  6150. cik_enable_interrupts(rdev);
  6151. return ret;
  6152. }
  6153. /**
  6154. * cik_irq_set - enable/disable interrupt sources
  6155. *
  6156. * @rdev: radeon_device pointer
  6157. *
  6158. * Enable interrupt sources on the GPU (vblanks, hpd,
  6159. * etc.) (CIK).
  6160. * Returns 0 for success, errors for failure.
  6161. */
  6162. int cik_irq_set(struct radeon_device *rdev)
  6163. {
  6164. u32 cp_int_cntl;
  6165. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  6166. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  6167. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6168. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6169. u32 grbm_int_cntl = 0;
  6170. u32 dma_cntl, dma_cntl1;
  6171. u32 thermal_int;
  6172. if (!rdev->irq.installed) {
  6173. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6174. return -EINVAL;
  6175. }
  6176. /* don't enable anything if the ih is disabled */
  6177. if (!rdev->ih.enabled) {
  6178. cik_disable_interrupts(rdev);
  6179. /* force the active interrupt state to all disabled */
  6180. cik_disable_interrupt_state(rdev);
  6181. return 0;
  6182. }
  6183. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6184. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6185. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6186. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6187. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6188. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6189. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6190. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6191. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6192. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6193. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6194. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6195. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6196. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6197. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6198. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6199. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6200. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6201. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6202. if (rdev->flags & RADEON_IS_IGP)
  6203. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  6204. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  6205. else
  6206. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  6207. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  6208. /* enable CP interrupts on all rings */
  6209. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6210. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6211. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6212. }
  6213. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6214. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6215. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6216. if (ring->me == 1) {
  6217. switch (ring->pipe) {
  6218. case 0:
  6219. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6220. break;
  6221. case 1:
  6222. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6223. break;
  6224. case 2:
  6225. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6226. break;
  6227. case 3:
  6228. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6229. break;
  6230. default:
  6231. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6232. break;
  6233. }
  6234. } else if (ring->me == 2) {
  6235. switch (ring->pipe) {
  6236. case 0:
  6237. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6238. break;
  6239. case 1:
  6240. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6241. break;
  6242. case 2:
  6243. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6244. break;
  6245. case 3:
  6246. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6247. break;
  6248. default:
  6249. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6250. break;
  6251. }
  6252. } else {
  6253. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6254. }
  6255. }
  6256. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6257. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6258. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6259. if (ring->me == 1) {
  6260. switch (ring->pipe) {
  6261. case 0:
  6262. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6263. break;
  6264. case 1:
  6265. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6266. break;
  6267. case 2:
  6268. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6269. break;
  6270. case 3:
  6271. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6272. break;
  6273. default:
  6274. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6275. break;
  6276. }
  6277. } else if (ring->me == 2) {
  6278. switch (ring->pipe) {
  6279. case 0:
  6280. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6281. break;
  6282. case 1:
  6283. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6284. break;
  6285. case 2:
  6286. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6287. break;
  6288. case 3:
  6289. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6290. break;
  6291. default:
  6292. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6293. break;
  6294. }
  6295. } else {
  6296. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6297. }
  6298. }
  6299. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6300. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6301. dma_cntl |= TRAP_ENABLE;
  6302. }
  6303. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6304. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6305. dma_cntl1 |= TRAP_ENABLE;
  6306. }
  6307. if (rdev->irq.crtc_vblank_int[0] ||
  6308. atomic_read(&rdev->irq.pflip[0])) {
  6309. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6310. crtc1 |= VBLANK_INTERRUPT_MASK;
  6311. }
  6312. if (rdev->irq.crtc_vblank_int[1] ||
  6313. atomic_read(&rdev->irq.pflip[1])) {
  6314. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6315. crtc2 |= VBLANK_INTERRUPT_MASK;
  6316. }
  6317. if (rdev->irq.crtc_vblank_int[2] ||
  6318. atomic_read(&rdev->irq.pflip[2])) {
  6319. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6320. crtc3 |= VBLANK_INTERRUPT_MASK;
  6321. }
  6322. if (rdev->irq.crtc_vblank_int[3] ||
  6323. atomic_read(&rdev->irq.pflip[3])) {
  6324. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6325. crtc4 |= VBLANK_INTERRUPT_MASK;
  6326. }
  6327. if (rdev->irq.crtc_vblank_int[4] ||
  6328. atomic_read(&rdev->irq.pflip[4])) {
  6329. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6330. crtc5 |= VBLANK_INTERRUPT_MASK;
  6331. }
  6332. if (rdev->irq.crtc_vblank_int[5] ||
  6333. atomic_read(&rdev->irq.pflip[5])) {
  6334. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6335. crtc6 |= VBLANK_INTERRUPT_MASK;
  6336. }
  6337. if (rdev->irq.hpd[0]) {
  6338. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6339. hpd1 |= DC_HPDx_INT_EN;
  6340. }
  6341. if (rdev->irq.hpd[1]) {
  6342. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6343. hpd2 |= DC_HPDx_INT_EN;
  6344. }
  6345. if (rdev->irq.hpd[2]) {
  6346. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6347. hpd3 |= DC_HPDx_INT_EN;
  6348. }
  6349. if (rdev->irq.hpd[3]) {
  6350. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6351. hpd4 |= DC_HPDx_INT_EN;
  6352. }
  6353. if (rdev->irq.hpd[4]) {
  6354. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6355. hpd5 |= DC_HPDx_INT_EN;
  6356. }
  6357. if (rdev->irq.hpd[5]) {
  6358. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6359. hpd6 |= DC_HPDx_INT_EN;
  6360. }
  6361. if (rdev->irq.dpm_thermal) {
  6362. DRM_DEBUG("dpm thermal\n");
  6363. if (rdev->flags & RADEON_IS_IGP)
  6364. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  6365. else
  6366. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  6367. }
  6368. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6369. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6370. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6371. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6372. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  6373. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  6374. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  6375. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  6376. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  6377. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  6378. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  6379. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6380. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6381. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6382. if (rdev->num_crtc >= 4) {
  6383. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6384. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6385. }
  6386. if (rdev->num_crtc >= 6) {
  6387. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6388. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6389. }
  6390. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6391. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6392. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6393. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6394. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6395. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6396. if (rdev->flags & RADEON_IS_IGP)
  6397. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  6398. else
  6399. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  6400. return 0;
  6401. }
  6402. /**
  6403. * cik_irq_ack - ack interrupt sources
  6404. *
  6405. * @rdev: radeon_device pointer
  6406. *
  6407. * Ack interrupt sources on the GPU (vblanks, hpd,
  6408. * etc.) (CIK). Certain interrupts sources are sw
  6409. * generated and do not require an explicit ack.
  6410. */
  6411. static inline void cik_irq_ack(struct radeon_device *rdev)
  6412. {
  6413. u32 tmp;
  6414. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6415. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6416. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6417. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6418. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6419. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6420. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6421. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6422. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6423. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6424. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6425. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6426. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6427. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6428. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6429. if (rdev->num_crtc >= 4) {
  6430. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6431. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6432. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6433. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6434. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6435. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6436. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6437. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6438. }
  6439. if (rdev->num_crtc >= 6) {
  6440. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6441. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6442. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6443. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6444. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6445. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6446. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6447. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6448. }
  6449. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6450. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6451. tmp |= DC_HPDx_INT_ACK;
  6452. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6453. }
  6454. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6455. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6456. tmp |= DC_HPDx_INT_ACK;
  6457. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6458. }
  6459. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6460. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6461. tmp |= DC_HPDx_INT_ACK;
  6462. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6463. }
  6464. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6465. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6466. tmp |= DC_HPDx_INT_ACK;
  6467. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6468. }
  6469. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6470. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6471. tmp |= DC_HPDx_INT_ACK;
  6472. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6473. }
  6474. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6475. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6476. tmp |= DC_HPDx_INT_ACK;
  6477. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6478. }
  6479. }
  6480. /**
  6481. * cik_irq_disable - disable interrupts
  6482. *
  6483. * @rdev: radeon_device pointer
  6484. *
  6485. * Disable interrupts on the hw (CIK).
  6486. */
  6487. static void cik_irq_disable(struct radeon_device *rdev)
  6488. {
  6489. cik_disable_interrupts(rdev);
  6490. /* Wait and acknowledge irq */
  6491. mdelay(1);
  6492. cik_irq_ack(rdev);
  6493. cik_disable_interrupt_state(rdev);
  6494. }
  6495. /**
  6496. * cik_irq_disable - disable interrupts for suspend
  6497. *
  6498. * @rdev: radeon_device pointer
  6499. *
  6500. * Disable interrupts and stop the RLC (CIK).
  6501. * Used for suspend.
  6502. */
  6503. static void cik_irq_suspend(struct radeon_device *rdev)
  6504. {
  6505. cik_irq_disable(rdev);
  6506. cik_rlc_stop(rdev);
  6507. }
  6508. /**
  6509. * cik_irq_fini - tear down interrupt support
  6510. *
  6511. * @rdev: radeon_device pointer
  6512. *
  6513. * Disable interrupts on the hw and free the IH ring
  6514. * buffer (CIK).
  6515. * Used for driver unload.
  6516. */
  6517. static void cik_irq_fini(struct radeon_device *rdev)
  6518. {
  6519. cik_irq_suspend(rdev);
  6520. r600_ih_ring_fini(rdev);
  6521. }
  6522. /**
  6523. * cik_get_ih_wptr - get the IH ring buffer wptr
  6524. *
  6525. * @rdev: radeon_device pointer
  6526. *
  6527. * Get the IH ring buffer wptr from either the register
  6528. * or the writeback memory buffer (CIK). Also check for
  6529. * ring buffer overflow and deal with it.
  6530. * Used by cik_irq_process().
  6531. * Returns the value of the wptr.
  6532. */
  6533. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6534. {
  6535. u32 wptr, tmp;
  6536. if (rdev->wb.enabled)
  6537. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6538. else
  6539. wptr = RREG32(IH_RB_WPTR);
  6540. if (wptr & RB_OVERFLOW) {
  6541. /* When a ring buffer overflow happen start parsing interrupt
  6542. * from the last not overwritten vector (wptr + 16). Hopefully
  6543. * this should allow us to catchup.
  6544. */
  6545. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  6546. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  6547. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6548. tmp = RREG32(IH_RB_CNTL);
  6549. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6550. WREG32(IH_RB_CNTL, tmp);
  6551. }
  6552. return (wptr & rdev->ih.ptr_mask);
  6553. }
  6554. /* CIK IV Ring
  6555. * Each IV ring entry is 128 bits:
  6556. * [7:0] - interrupt source id
  6557. * [31:8] - reserved
  6558. * [59:32] - interrupt source data
  6559. * [63:60] - reserved
  6560. * [71:64] - RINGID
  6561. * CP:
  6562. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6563. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6564. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6565. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6566. * PIPE_ID - ME0 0=3D
  6567. * - ME1&2 compute dispatcher (4 pipes each)
  6568. * SDMA:
  6569. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6570. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6571. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6572. * [79:72] - VMID
  6573. * [95:80] - PASID
  6574. * [127:96] - reserved
  6575. */
  6576. /**
  6577. * cik_irq_process - interrupt handler
  6578. *
  6579. * @rdev: radeon_device pointer
  6580. *
  6581. * Interrupt hander (CIK). Walk the IH ring,
  6582. * ack interrupts and schedule work to handle
  6583. * interrupt events.
  6584. * Returns irq process return code.
  6585. */
  6586. int cik_irq_process(struct radeon_device *rdev)
  6587. {
  6588. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6589. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6590. u32 wptr;
  6591. u32 rptr;
  6592. u32 src_id, src_data, ring_id;
  6593. u8 me_id, pipe_id, queue_id;
  6594. u32 ring_index;
  6595. bool queue_hotplug = false;
  6596. bool queue_reset = false;
  6597. u32 addr, status, mc_client;
  6598. bool queue_thermal = false;
  6599. if (!rdev->ih.enabled || rdev->shutdown)
  6600. return IRQ_NONE;
  6601. wptr = cik_get_ih_wptr(rdev);
  6602. restart_ih:
  6603. /* is somebody else already processing irqs? */
  6604. if (atomic_xchg(&rdev->ih.lock, 1))
  6605. return IRQ_NONE;
  6606. rptr = rdev->ih.rptr;
  6607. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6608. /* Order reading of wptr vs. reading of IH ring data */
  6609. rmb();
  6610. /* display interrupts */
  6611. cik_irq_ack(rdev);
  6612. while (rptr != wptr) {
  6613. /* wptr/rptr are in bytes! */
  6614. ring_index = rptr / 4;
  6615. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6616. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6617. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6618. switch (src_id) {
  6619. case 1: /* D1 vblank/vline */
  6620. switch (src_data) {
  6621. case 0: /* D1 vblank */
  6622. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  6623. if (rdev->irq.crtc_vblank_int[0]) {
  6624. drm_handle_vblank(rdev->ddev, 0);
  6625. rdev->pm.vblank_sync = true;
  6626. wake_up(&rdev->irq.vblank_queue);
  6627. }
  6628. if (atomic_read(&rdev->irq.pflip[0]))
  6629. radeon_crtc_handle_flip(rdev, 0);
  6630. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6631. DRM_DEBUG("IH: D1 vblank\n");
  6632. }
  6633. break;
  6634. case 1: /* D1 vline */
  6635. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  6636. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6637. DRM_DEBUG("IH: D1 vline\n");
  6638. }
  6639. break;
  6640. default:
  6641. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6642. break;
  6643. }
  6644. break;
  6645. case 2: /* D2 vblank/vline */
  6646. switch (src_data) {
  6647. case 0: /* D2 vblank */
  6648. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  6649. if (rdev->irq.crtc_vblank_int[1]) {
  6650. drm_handle_vblank(rdev->ddev, 1);
  6651. rdev->pm.vblank_sync = true;
  6652. wake_up(&rdev->irq.vblank_queue);
  6653. }
  6654. if (atomic_read(&rdev->irq.pflip[1]))
  6655. radeon_crtc_handle_flip(rdev, 1);
  6656. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6657. DRM_DEBUG("IH: D2 vblank\n");
  6658. }
  6659. break;
  6660. case 1: /* D2 vline */
  6661. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6662. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6663. DRM_DEBUG("IH: D2 vline\n");
  6664. }
  6665. break;
  6666. default:
  6667. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6668. break;
  6669. }
  6670. break;
  6671. case 3: /* D3 vblank/vline */
  6672. switch (src_data) {
  6673. case 0: /* D3 vblank */
  6674. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6675. if (rdev->irq.crtc_vblank_int[2]) {
  6676. drm_handle_vblank(rdev->ddev, 2);
  6677. rdev->pm.vblank_sync = true;
  6678. wake_up(&rdev->irq.vblank_queue);
  6679. }
  6680. if (atomic_read(&rdev->irq.pflip[2]))
  6681. radeon_crtc_handle_flip(rdev, 2);
  6682. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6683. DRM_DEBUG("IH: D3 vblank\n");
  6684. }
  6685. break;
  6686. case 1: /* D3 vline */
  6687. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6688. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6689. DRM_DEBUG("IH: D3 vline\n");
  6690. }
  6691. break;
  6692. default:
  6693. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6694. break;
  6695. }
  6696. break;
  6697. case 4: /* D4 vblank/vline */
  6698. switch (src_data) {
  6699. case 0: /* D4 vblank */
  6700. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6701. if (rdev->irq.crtc_vblank_int[3]) {
  6702. drm_handle_vblank(rdev->ddev, 3);
  6703. rdev->pm.vblank_sync = true;
  6704. wake_up(&rdev->irq.vblank_queue);
  6705. }
  6706. if (atomic_read(&rdev->irq.pflip[3]))
  6707. radeon_crtc_handle_flip(rdev, 3);
  6708. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6709. DRM_DEBUG("IH: D4 vblank\n");
  6710. }
  6711. break;
  6712. case 1: /* D4 vline */
  6713. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6714. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6715. DRM_DEBUG("IH: D4 vline\n");
  6716. }
  6717. break;
  6718. default:
  6719. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6720. break;
  6721. }
  6722. break;
  6723. case 5: /* D5 vblank/vline */
  6724. switch (src_data) {
  6725. case 0: /* D5 vblank */
  6726. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6727. if (rdev->irq.crtc_vblank_int[4]) {
  6728. drm_handle_vblank(rdev->ddev, 4);
  6729. rdev->pm.vblank_sync = true;
  6730. wake_up(&rdev->irq.vblank_queue);
  6731. }
  6732. if (atomic_read(&rdev->irq.pflip[4]))
  6733. radeon_crtc_handle_flip(rdev, 4);
  6734. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6735. DRM_DEBUG("IH: D5 vblank\n");
  6736. }
  6737. break;
  6738. case 1: /* D5 vline */
  6739. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6740. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6741. DRM_DEBUG("IH: D5 vline\n");
  6742. }
  6743. break;
  6744. default:
  6745. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6746. break;
  6747. }
  6748. break;
  6749. case 6: /* D6 vblank/vline */
  6750. switch (src_data) {
  6751. case 0: /* D6 vblank */
  6752. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6753. if (rdev->irq.crtc_vblank_int[5]) {
  6754. drm_handle_vblank(rdev->ddev, 5);
  6755. rdev->pm.vblank_sync = true;
  6756. wake_up(&rdev->irq.vblank_queue);
  6757. }
  6758. if (atomic_read(&rdev->irq.pflip[5]))
  6759. radeon_crtc_handle_flip(rdev, 5);
  6760. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6761. DRM_DEBUG("IH: D6 vblank\n");
  6762. }
  6763. break;
  6764. case 1: /* D6 vline */
  6765. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6766. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6767. DRM_DEBUG("IH: D6 vline\n");
  6768. }
  6769. break;
  6770. default:
  6771. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6772. break;
  6773. }
  6774. break;
  6775. case 42: /* HPD hotplug */
  6776. switch (src_data) {
  6777. case 0:
  6778. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6779. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6780. queue_hotplug = true;
  6781. DRM_DEBUG("IH: HPD1\n");
  6782. }
  6783. break;
  6784. case 1:
  6785. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6786. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6787. queue_hotplug = true;
  6788. DRM_DEBUG("IH: HPD2\n");
  6789. }
  6790. break;
  6791. case 2:
  6792. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6793. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6794. queue_hotplug = true;
  6795. DRM_DEBUG("IH: HPD3\n");
  6796. }
  6797. break;
  6798. case 3:
  6799. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6800. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6801. queue_hotplug = true;
  6802. DRM_DEBUG("IH: HPD4\n");
  6803. }
  6804. break;
  6805. case 4:
  6806. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6807. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6808. queue_hotplug = true;
  6809. DRM_DEBUG("IH: HPD5\n");
  6810. }
  6811. break;
  6812. case 5:
  6813. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6814. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6815. queue_hotplug = true;
  6816. DRM_DEBUG("IH: HPD6\n");
  6817. }
  6818. break;
  6819. default:
  6820. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6821. break;
  6822. }
  6823. break;
  6824. case 124: /* UVD */
  6825. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6826. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6827. break;
  6828. case 146:
  6829. case 147:
  6830. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6831. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6832. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6833. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6834. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6835. addr);
  6836. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6837. status);
  6838. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6839. /* reset addr and status */
  6840. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6841. break;
  6842. case 167: /* VCE */
  6843. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  6844. switch (src_data) {
  6845. case 0:
  6846. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  6847. break;
  6848. case 1:
  6849. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  6850. break;
  6851. default:
  6852. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  6853. break;
  6854. }
  6855. break;
  6856. case 176: /* GFX RB CP_INT */
  6857. case 177: /* GFX IB CP_INT */
  6858. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6859. break;
  6860. case 181: /* CP EOP event */
  6861. DRM_DEBUG("IH: CP EOP\n");
  6862. /* XXX check the bitfield order! */
  6863. me_id = (ring_id & 0x60) >> 5;
  6864. pipe_id = (ring_id & 0x18) >> 3;
  6865. queue_id = (ring_id & 0x7) >> 0;
  6866. switch (me_id) {
  6867. case 0:
  6868. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6869. break;
  6870. case 1:
  6871. case 2:
  6872. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6873. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6874. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6875. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6876. break;
  6877. }
  6878. break;
  6879. case 184: /* CP Privileged reg access */
  6880. DRM_ERROR("Illegal register access in command stream\n");
  6881. /* XXX check the bitfield order! */
  6882. me_id = (ring_id & 0x60) >> 5;
  6883. pipe_id = (ring_id & 0x18) >> 3;
  6884. queue_id = (ring_id & 0x7) >> 0;
  6885. switch (me_id) {
  6886. case 0:
  6887. /* This results in a full GPU reset, but all we need to do is soft
  6888. * reset the CP for gfx
  6889. */
  6890. queue_reset = true;
  6891. break;
  6892. case 1:
  6893. /* XXX compute */
  6894. queue_reset = true;
  6895. break;
  6896. case 2:
  6897. /* XXX compute */
  6898. queue_reset = true;
  6899. break;
  6900. }
  6901. break;
  6902. case 185: /* CP Privileged inst */
  6903. DRM_ERROR("Illegal instruction in command stream\n");
  6904. /* XXX check the bitfield order! */
  6905. me_id = (ring_id & 0x60) >> 5;
  6906. pipe_id = (ring_id & 0x18) >> 3;
  6907. queue_id = (ring_id & 0x7) >> 0;
  6908. switch (me_id) {
  6909. case 0:
  6910. /* This results in a full GPU reset, but all we need to do is soft
  6911. * reset the CP for gfx
  6912. */
  6913. queue_reset = true;
  6914. break;
  6915. case 1:
  6916. /* XXX compute */
  6917. queue_reset = true;
  6918. break;
  6919. case 2:
  6920. /* XXX compute */
  6921. queue_reset = true;
  6922. break;
  6923. }
  6924. break;
  6925. case 224: /* SDMA trap event */
  6926. /* XXX check the bitfield order! */
  6927. me_id = (ring_id & 0x3) >> 0;
  6928. queue_id = (ring_id & 0xc) >> 2;
  6929. DRM_DEBUG("IH: SDMA trap\n");
  6930. switch (me_id) {
  6931. case 0:
  6932. switch (queue_id) {
  6933. case 0:
  6934. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6935. break;
  6936. case 1:
  6937. /* XXX compute */
  6938. break;
  6939. case 2:
  6940. /* XXX compute */
  6941. break;
  6942. }
  6943. break;
  6944. case 1:
  6945. switch (queue_id) {
  6946. case 0:
  6947. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6948. break;
  6949. case 1:
  6950. /* XXX compute */
  6951. break;
  6952. case 2:
  6953. /* XXX compute */
  6954. break;
  6955. }
  6956. break;
  6957. }
  6958. break;
  6959. case 230: /* thermal low to high */
  6960. DRM_DEBUG("IH: thermal low to high\n");
  6961. rdev->pm.dpm.thermal.high_to_low = false;
  6962. queue_thermal = true;
  6963. break;
  6964. case 231: /* thermal high to low */
  6965. DRM_DEBUG("IH: thermal high to low\n");
  6966. rdev->pm.dpm.thermal.high_to_low = true;
  6967. queue_thermal = true;
  6968. break;
  6969. case 233: /* GUI IDLE */
  6970. DRM_DEBUG("IH: GUI idle\n");
  6971. break;
  6972. case 241: /* SDMA Privileged inst */
  6973. case 247: /* SDMA Privileged inst */
  6974. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6975. /* XXX check the bitfield order! */
  6976. me_id = (ring_id & 0x3) >> 0;
  6977. queue_id = (ring_id & 0xc) >> 2;
  6978. switch (me_id) {
  6979. case 0:
  6980. switch (queue_id) {
  6981. case 0:
  6982. queue_reset = true;
  6983. break;
  6984. case 1:
  6985. /* XXX compute */
  6986. queue_reset = true;
  6987. break;
  6988. case 2:
  6989. /* XXX compute */
  6990. queue_reset = true;
  6991. break;
  6992. }
  6993. break;
  6994. case 1:
  6995. switch (queue_id) {
  6996. case 0:
  6997. queue_reset = true;
  6998. break;
  6999. case 1:
  7000. /* XXX compute */
  7001. queue_reset = true;
  7002. break;
  7003. case 2:
  7004. /* XXX compute */
  7005. queue_reset = true;
  7006. break;
  7007. }
  7008. break;
  7009. }
  7010. break;
  7011. default:
  7012. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7013. break;
  7014. }
  7015. /* wptr/rptr are in bytes! */
  7016. rptr += 16;
  7017. rptr &= rdev->ih.ptr_mask;
  7018. }
  7019. if (queue_hotplug)
  7020. schedule_work(&rdev->hotplug_work);
  7021. if (queue_reset)
  7022. schedule_work(&rdev->reset_work);
  7023. if (queue_thermal)
  7024. schedule_work(&rdev->pm.dpm.thermal.work);
  7025. rdev->ih.rptr = rptr;
  7026. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  7027. atomic_set(&rdev->ih.lock, 0);
  7028. /* make sure wptr hasn't changed while processing */
  7029. wptr = cik_get_ih_wptr(rdev);
  7030. if (wptr != rptr)
  7031. goto restart_ih;
  7032. return IRQ_HANDLED;
  7033. }
  7034. /*
  7035. * startup/shutdown callbacks
  7036. */
  7037. /**
  7038. * cik_startup - program the asic to a functional state
  7039. *
  7040. * @rdev: radeon_device pointer
  7041. *
  7042. * Programs the asic to a functional state (CIK).
  7043. * Called by cik_init() and cik_resume().
  7044. * Returns 0 for success, error for failure.
  7045. */
  7046. static int cik_startup(struct radeon_device *rdev)
  7047. {
  7048. struct radeon_ring *ring;
  7049. int r;
  7050. /* enable pcie gen2/3 link */
  7051. cik_pcie_gen3_enable(rdev);
  7052. /* enable aspm */
  7053. cik_program_aspm(rdev);
  7054. /* scratch needs to be initialized before MC */
  7055. r = r600_vram_scratch_init(rdev);
  7056. if (r)
  7057. return r;
  7058. cik_mc_program(rdev);
  7059. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7060. r = ci_mc_load_microcode(rdev);
  7061. if (r) {
  7062. DRM_ERROR("Failed to load MC firmware!\n");
  7063. return r;
  7064. }
  7065. }
  7066. r = cik_pcie_gart_enable(rdev);
  7067. if (r)
  7068. return r;
  7069. cik_gpu_init(rdev);
  7070. /* allocate rlc buffers */
  7071. if (rdev->flags & RADEON_IS_IGP) {
  7072. if (rdev->family == CHIP_KAVERI) {
  7073. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7074. rdev->rlc.reg_list_size =
  7075. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7076. } else {
  7077. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7078. rdev->rlc.reg_list_size =
  7079. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7080. }
  7081. }
  7082. rdev->rlc.cs_data = ci_cs_data;
  7083. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  7084. r = sumo_rlc_init(rdev);
  7085. if (r) {
  7086. DRM_ERROR("Failed to init rlc BOs!\n");
  7087. return r;
  7088. }
  7089. /* allocate wb buffer */
  7090. r = radeon_wb_init(rdev);
  7091. if (r)
  7092. return r;
  7093. /* allocate mec buffers */
  7094. r = cik_mec_init(rdev);
  7095. if (r) {
  7096. DRM_ERROR("Failed to init MEC BOs!\n");
  7097. return r;
  7098. }
  7099. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7100. if (r) {
  7101. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7102. return r;
  7103. }
  7104. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7105. if (r) {
  7106. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7107. return r;
  7108. }
  7109. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7110. if (r) {
  7111. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7112. return r;
  7113. }
  7114. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7115. if (r) {
  7116. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7117. return r;
  7118. }
  7119. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7120. if (r) {
  7121. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7122. return r;
  7123. }
  7124. r = radeon_uvd_resume(rdev);
  7125. if (!r) {
  7126. r = uvd_v4_2_resume(rdev);
  7127. if (!r) {
  7128. r = radeon_fence_driver_start_ring(rdev,
  7129. R600_RING_TYPE_UVD_INDEX);
  7130. if (r)
  7131. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  7132. }
  7133. }
  7134. if (r)
  7135. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7136. r = radeon_vce_resume(rdev);
  7137. if (!r) {
  7138. r = vce_v2_0_resume(rdev);
  7139. if (!r)
  7140. r = radeon_fence_driver_start_ring(rdev,
  7141. TN_RING_TYPE_VCE1_INDEX);
  7142. if (!r)
  7143. r = radeon_fence_driver_start_ring(rdev,
  7144. TN_RING_TYPE_VCE2_INDEX);
  7145. }
  7146. if (r) {
  7147. dev_err(rdev->dev, "VCE init error (%d).\n", r);
  7148. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7149. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7150. }
  7151. /* Enable IRQ */
  7152. if (!rdev->irq.installed) {
  7153. r = radeon_irq_kms_init(rdev);
  7154. if (r)
  7155. return r;
  7156. }
  7157. r = cik_irq_init(rdev);
  7158. if (r) {
  7159. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7160. radeon_irq_kms_fini(rdev);
  7161. return r;
  7162. }
  7163. cik_irq_set(rdev);
  7164. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7165. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7166. PACKET3(PACKET3_NOP, 0x3FFF));
  7167. if (r)
  7168. return r;
  7169. /* set up the compute queues */
  7170. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7171. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7172. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7173. PACKET3(PACKET3_NOP, 0x3FFF));
  7174. if (r)
  7175. return r;
  7176. ring->me = 1; /* first MEC */
  7177. ring->pipe = 0; /* first pipe */
  7178. ring->queue = 0; /* first queue */
  7179. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7180. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7181. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7182. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7183. PACKET3(PACKET3_NOP, 0x3FFF));
  7184. if (r)
  7185. return r;
  7186. /* dGPU only have 1 MEC */
  7187. ring->me = 1; /* first MEC */
  7188. ring->pipe = 0; /* first pipe */
  7189. ring->queue = 1; /* second queue */
  7190. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7191. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7192. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7193. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7194. if (r)
  7195. return r;
  7196. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7197. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7198. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7199. if (r)
  7200. return r;
  7201. r = cik_cp_resume(rdev);
  7202. if (r)
  7203. return r;
  7204. r = cik_sdma_resume(rdev);
  7205. if (r)
  7206. return r;
  7207. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7208. if (ring->ring_size) {
  7209. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7210. RADEON_CP_PACKET2);
  7211. if (!r)
  7212. r = uvd_v1_0_init(rdev);
  7213. if (r)
  7214. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  7215. }
  7216. r = -ENOENT;
  7217. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7218. if (ring->ring_size)
  7219. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7220. VCE_CMD_NO_OP);
  7221. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7222. if (ring->ring_size)
  7223. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7224. VCE_CMD_NO_OP);
  7225. if (!r)
  7226. r = vce_v1_0_init(rdev);
  7227. else if (r != -ENOENT)
  7228. DRM_ERROR("radeon: failed initializing VCE (%d).\n", r);
  7229. r = radeon_ib_pool_init(rdev);
  7230. if (r) {
  7231. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7232. return r;
  7233. }
  7234. r = radeon_vm_manager_init(rdev);
  7235. if (r) {
  7236. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7237. return r;
  7238. }
  7239. r = dce6_audio_init(rdev);
  7240. if (r)
  7241. return r;
  7242. return 0;
  7243. }
  7244. /**
  7245. * cik_resume - resume the asic to a functional state
  7246. *
  7247. * @rdev: radeon_device pointer
  7248. *
  7249. * Programs the asic to a functional state (CIK).
  7250. * Called at resume.
  7251. * Returns 0 for success, error for failure.
  7252. */
  7253. int cik_resume(struct radeon_device *rdev)
  7254. {
  7255. int r;
  7256. /* post card */
  7257. atom_asic_init(rdev->mode_info.atom_context);
  7258. /* init golden registers */
  7259. cik_init_golden_registers(rdev);
  7260. radeon_pm_resume(rdev);
  7261. rdev->accel_working = true;
  7262. r = cik_startup(rdev);
  7263. if (r) {
  7264. DRM_ERROR("cik startup failed on resume\n");
  7265. rdev->accel_working = false;
  7266. return r;
  7267. }
  7268. return r;
  7269. }
  7270. /**
  7271. * cik_suspend - suspend the asic
  7272. *
  7273. * @rdev: radeon_device pointer
  7274. *
  7275. * Bring the chip into a state suitable for suspend (CIK).
  7276. * Called at suspend.
  7277. * Returns 0 for success.
  7278. */
  7279. int cik_suspend(struct radeon_device *rdev)
  7280. {
  7281. radeon_pm_suspend(rdev);
  7282. dce6_audio_fini(rdev);
  7283. radeon_vm_manager_fini(rdev);
  7284. cik_cp_enable(rdev, false);
  7285. cik_sdma_enable(rdev, false);
  7286. uvd_v1_0_fini(rdev);
  7287. radeon_uvd_suspend(rdev);
  7288. radeon_vce_suspend(rdev);
  7289. cik_fini_pg(rdev);
  7290. cik_fini_cg(rdev);
  7291. cik_irq_suspend(rdev);
  7292. radeon_wb_disable(rdev);
  7293. cik_pcie_gart_disable(rdev);
  7294. return 0;
  7295. }
  7296. /* Plan is to move initialization in that function and use
  7297. * helper function so that radeon_device_init pretty much
  7298. * do nothing more than calling asic specific function. This
  7299. * should also allow to remove a bunch of callback function
  7300. * like vram_info.
  7301. */
  7302. /**
  7303. * cik_init - asic specific driver and hw init
  7304. *
  7305. * @rdev: radeon_device pointer
  7306. *
  7307. * Setup asic specific driver variables and program the hw
  7308. * to a functional state (CIK).
  7309. * Called at driver startup.
  7310. * Returns 0 for success, errors for failure.
  7311. */
  7312. int cik_init(struct radeon_device *rdev)
  7313. {
  7314. struct radeon_ring *ring;
  7315. int r;
  7316. /* Read BIOS */
  7317. if (!radeon_get_bios(rdev)) {
  7318. if (ASIC_IS_AVIVO(rdev))
  7319. return -EINVAL;
  7320. }
  7321. /* Must be an ATOMBIOS */
  7322. if (!rdev->is_atom_bios) {
  7323. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7324. return -EINVAL;
  7325. }
  7326. r = radeon_atombios_init(rdev);
  7327. if (r)
  7328. return r;
  7329. /* Post card if necessary */
  7330. if (!radeon_card_posted(rdev)) {
  7331. if (!rdev->bios) {
  7332. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7333. return -EINVAL;
  7334. }
  7335. DRM_INFO("GPU not posted. posting now...\n");
  7336. atom_asic_init(rdev->mode_info.atom_context);
  7337. }
  7338. /* init golden registers */
  7339. cik_init_golden_registers(rdev);
  7340. /* Initialize scratch registers */
  7341. cik_scratch_init(rdev);
  7342. /* Initialize surface registers */
  7343. radeon_surface_init(rdev);
  7344. /* Initialize clocks */
  7345. radeon_get_clock_info(rdev->ddev);
  7346. /* Fence driver */
  7347. r = radeon_fence_driver_init(rdev);
  7348. if (r)
  7349. return r;
  7350. /* initialize memory controller */
  7351. r = cik_mc_init(rdev);
  7352. if (r)
  7353. return r;
  7354. /* Memory manager */
  7355. r = radeon_bo_init(rdev);
  7356. if (r)
  7357. return r;
  7358. if (rdev->flags & RADEON_IS_IGP) {
  7359. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7360. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7361. r = cik_init_microcode(rdev);
  7362. if (r) {
  7363. DRM_ERROR("Failed to load firmware!\n");
  7364. return r;
  7365. }
  7366. }
  7367. } else {
  7368. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7369. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7370. !rdev->mc_fw) {
  7371. r = cik_init_microcode(rdev);
  7372. if (r) {
  7373. DRM_ERROR("Failed to load firmware!\n");
  7374. return r;
  7375. }
  7376. }
  7377. }
  7378. /* Initialize power management */
  7379. radeon_pm_init(rdev);
  7380. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7381. ring->ring_obj = NULL;
  7382. r600_ring_init(rdev, ring, 1024 * 1024);
  7383. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7384. ring->ring_obj = NULL;
  7385. r600_ring_init(rdev, ring, 1024 * 1024);
  7386. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7387. if (r)
  7388. return r;
  7389. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7390. ring->ring_obj = NULL;
  7391. r600_ring_init(rdev, ring, 1024 * 1024);
  7392. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7393. if (r)
  7394. return r;
  7395. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7396. ring->ring_obj = NULL;
  7397. r600_ring_init(rdev, ring, 256 * 1024);
  7398. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7399. ring->ring_obj = NULL;
  7400. r600_ring_init(rdev, ring, 256 * 1024);
  7401. r = radeon_uvd_init(rdev);
  7402. if (!r) {
  7403. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7404. ring->ring_obj = NULL;
  7405. r600_ring_init(rdev, ring, 4096);
  7406. }
  7407. r = radeon_vce_init(rdev);
  7408. if (!r) {
  7409. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7410. ring->ring_obj = NULL;
  7411. r600_ring_init(rdev, ring, 4096);
  7412. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7413. ring->ring_obj = NULL;
  7414. r600_ring_init(rdev, ring, 4096);
  7415. }
  7416. rdev->ih.ring_obj = NULL;
  7417. r600_ih_ring_init(rdev, 64 * 1024);
  7418. r = r600_pcie_gart_init(rdev);
  7419. if (r)
  7420. return r;
  7421. rdev->accel_working = true;
  7422. r = cik_startup(rdev);
  7423. if (r) {
  7424. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7425. cik_cp_fini(rdev);
  7426. cik_sdma_fini(rdev);
  7427. cik_irq_fini(rdev);
  7428. sumo_rlc_fini(rdev);
  7429. cik_mec_fini(rdev);
  7430. radeon_wb_fini(rdev);
  7431. radeon_ib_pool_fini(rdev);
  7432. radeon_vm_manager_fini(rdev);
  7433. radeon_irq_kms_fini(rdev);
  7434. cik_pcie_gart_fini(rdev);
  7435. rdev->accel_working = false;
  7436. }
  7437. /* Don't start up if the MC ucode is missing.
  7438. * The default clocks and voltages before the MC ucode
  7439. * is loaded are not suffient for advanced operations.
  7440. */
  7441. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7442. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7443. return -EINVAL;
  7444. }
  7445. return 0;
  7446. }
  7447. /**
  7448. * cik_fini - asic specific driver and hw fini
  7449. *
  7450. * @rdev: radeon_device pointer
  7451. *
  7452. * Tear down the asic specific driver variables and program the hw
  7453. * to an idle state (CIK).
  7454. * Called at driver unload.
  7455. */
  7456. void cik_fini(struct radeon_device *rdev)
  7457. {
  7458. radeon_pm_fini(rdev);
  7459. cik_cp_fini(rdev);
  7460. cik_sdma_fini(rdev);
  7461. cik_fini_pg(rdev);
  7462. cik_fini_cg(rdev);
  7463. cik_irq_fini(rdev);
  7464. sumo_rlc_fini(rdev);
  7465. cik_mec_fini(rdev);
  7466. radeon_wb_fini(rdev);
  7467. radeon_vm_manager_fini(rdev);
  7468. radeon_ib_pool_fini(rdev);
  7469. radeon_irq_kms_fini(rdev);
  7470. uvd_v1_0_fini(rdev);
  7471. radeon_uvd_fini(rdev);
  7472. radeon_vce_fini(rdev);
  7473. cik_pcie_gart_fini(rdev);
  7474. r600_vram_scratch_fini(rdev);
  7475. radeon_gem_fini(rdev);
  7476. radeon_fence_driver_fini(rdev);
  7477. radeon_bo_fini(rdev);
  7478. radeon_atombios_fini(rdev);
  7479. kfree(rdev->bios);
  7480. rdev->bios = NULL;
  7481. }
  7482. void dce8_program_fmt(struct drm_encoder *encoder)
  7483. {
  7484. struct drm_device *dev = encoder->dev;
  7485. struct radeon_device *rdev = dev->dev_private;
  7486. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7487. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7488. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7489. int bpc = 0;
  7490. u32 tmp = 0;
  7491. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7492. if (connector) {
  7493. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7494. bpc = radeon_get_monitor_bpc(connector);
  7495. dither = radeon_connector->dither;
  7496. }
  7497. /* LVDS/eDP FMT is set up by atom */
  7498. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7499. return;
  7500. /* not needed for analog */
  7501. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7502. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7503. return;
  7504. if (bpc == 0)
  7505. return;
  7506. switch (bpc) {
  7507. case 6:
  7508. if (dither == RADEON_FMT_DITHER_ENABLE)
  7509. /* XXX sort out optimal dither settings */
  7510. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7511. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7512. else
  7513. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7514. break;
  7515. case 8:
  7516. if (dither == RADEON_FMT_DITHER_ENABLE)
  7517. /* XXX sort out optimal dither settings */
  7518. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7519. FMT_RGB_RANDOM_ENABLE |
  7520. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7521. else
  7522. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7523. break;
  7524. case 10:
  7525. if (dither == RADEON_FMT_DITHER_ENABLE)
  7526. /* XXX sort out optimal dither settings */
  7527. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7528. FMT_RGB_RANDOM_ENABLE |
  7529. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7530. else
  7531. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7532. break;
  7533. default:
  7534. /* not needed */
  7535. break;
  7536. }
  7537. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7538. }
  7539. /* display watermark setup */
  7540. /**
  7541. * dce8_line_buffer_adjust - Set up the line buffer
  7542. *
  7543. * @rdev: radeon_device pointer
  7544. * @radeon_crtc: the selected display controller
  7545. * @mode: the current display mode on the selected display
  7546. * controller
  7547. *
  7548. * Setup up the line buffer allocation for
  7549. * the selected display controller (CIK).
  7550. * Returns the line buffer size in pixels.
  7551. */
  7552. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7553. struct radeon_crtc *radeon_crtc,
  7554. struct drm_display_mode *mode)
  7555. {
  7556. u32 tmp, buffer_alloc, i;
  7557. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7558. /*
  7559. * Line Buffer Setup
  7560. * There are 6 line buffers, one for each display controllers.
  7561. * There are 3 partitions per LB. Select the number of partitions
  7562. * to enable based on the display width. For display widths larger
  7563. * than 4096, you need use to use 2 display controllers and combine
  7564. * them using the stereo blender.
  7565. */
  7566. if (radeon_crtc->base.enabled && mode) {
  7567. if (mode->crtc_hdisplay < 1920) {
  7568. tmp = 1;
  7569. buffer_alloc = 2;
  7570. } else if (mode->crtc_hdisplay < 2560) {
  7571. tmp = 2;
  7572. buffer_alloc = 2;
  7573. } else if (mode->crtc_hdisplay < 4096) {
  7574. tmp = 0;
  7575. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7576. } else {
  7577. DRM_DEBUG_KMS("Mode too big for LB!\n");
  7578. tmp = 0;
  7579. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7580. }
  7581. } else {
  7582. tmp = 1;
  7583. buffer_alloc = 0;
  7584. }
  7585. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  7586. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  7587. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  7588. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  7589. for (i = 0; i < rdev->usec_timeout; i++) {
  7590. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  7591. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  7592. break;
  7593. udelay(1);
  7594. }
  7595. if (radeon_crtc->base.enabled && mode) {
  7596. switch (tmp) {
  7597. case 0:
  7598. default:
  7599. return 4096 * 2;
  7600. case 1:
  7601. return 1920 * 2;
  7602. case 2:
  7603. return 2560 * 2;
  7604. }
  7605. }
  7606. /* controller not enabled, so no lb used */
  7607. return 0;
  7608. }
  7609. /**
  7610. * cik_get_number_of_dram_channels - get the number of dram channels
  7611. *
  7612. * @rdev: radeon_device pointer
  7613. *
  7614. * Look up the number of video ram channels (CIK).
  7615. * Used for display watermark bandwidth calculations
  7616. * Returns the number of dram channels
  7617. */
  7618. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  7619. {
  7620. u32 tmp = RREG32(MC_SHARED_CHMAP);
  7621. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  7622. case 0:
  7623. default:
  7624. return 1;
  7625. case 1:
  7626. return 2;
  7627. case 2:
  7628. return 4;
  7629. case 3:
  7630. return 8;
  7631. case 4:
  7632. return 3;
  7633. case 5:
  7634. return 6;
  7635. case 6:
  7636. return 10;
  7637. case 7:
  7638. return 12;
  7639. case 8:
  7640. return 16;
  7641. }
  7642. }
  7643. struct dce8_wm_params {
  7644. u32 dram_channels; /* number of dram channels */
  7645. u32 yclk; /* bandwidth per dram data pin in kHz */
  7646. u32 sclk; /* engine clock in kHz */
  7647. u32 disp_clk; /* display clock in kHz */
  7648. u32 src_width; /* viewport width */
  7649. u32 active_time; /* active display time in ns */
  7650. u32 blank_time; /* blank time in ns */
  7651. bool interlaced; /* mode is interlaced */
  7652. fixed20_12 vsc; /* vertical scale ratio */
  7653. u32 num_heads; /* number of active crtcs */
  7654. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  7655. u32 lb_size; /* line buffer allocated to pipe */
  7656. u32 vtaps; /* vertical scaler taps */
  7657. };
  7658. /**
  7659. * dce8_dram_bandwidth - get the dram bandwidth
  7660. *
  7661. * @wm: watermark calculation data
  7662. *
  7663. * Calculate the raw dram bandwidth (CIK).
  7664. * Used for display watermark bandwidth calculations
  7665. * Returns the dram bandwidth in MBytes/s
  7666. */
  7667. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  7668. {
  7669. /* Calculate raw DRAM Bandwidth */
  7670. fixed20_12 dram_efficiency; /* 0.7 */
  7671. fixed20_12 yclk, dram_channels, bandwidth;
  7672. fixed20_12 a;
  7673. a.full = dfixed_const(1000);
  7674. yclk.full = dfixed_const(wm->yclk);
  7675. yclk.full = dfixed_div(yclk, a);
  7676. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7677. a.full = dfixed_const(10);
  7678. dram_efficiency.full = dfixed_const(7);
  7679. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  7680. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7681. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  7682. return dfixed_trunc(bandwidth);
  7683. }
  7684. /**
  7685. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  7686. *
  7687. * @wm: watermark calculation data
  7688. *
  7689. * Calculate the dram bandwidth used for display (CIK).
  7690. * Used for display watermark bandwidth calculations
  7691. * Returns the dram bandwidth for display in MBytes/s
  7692. */
  7693. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7694. {
  7695. /* Calculate DRAM Bandwidth and the part allocated to display. */
  7696. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  7697. fixed20_12 yclk, dram_channels, bandwidth;
  7698. fixed20_12 a;
  7699. a.full = dfixed_const(1000);
  7700. yclk.full = dfixed_const(wm->yclk);
  7701. yclk.full = dfixed_div(yclk, a);
  7702. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7703. a.full = dfixed_const(10);
  7704. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  7705. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  7706. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7707. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  7708. return dfixed_trunc(bandwidth);
  7709. }
  7710. /**
  7711. * dce8_data_return_bandwidth - get the data return bandwidth
  7712. *
  7713. * @wm: watermark calculation data
  7714. *
  7715. * Calculate the data return bandwidth used for display (CIK).
  7716. * Used for display watermark bandwidth calculations
  7717. * Returns the data return bandwidth in MBytes/s
  7718. */
  7719. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  7720. {
  7721. /* Calculate the display Data return Bandwidth */
  7722. fixed20_12 return_efficiency; /* 0.8 */
  7723. fixed20_12 sclk, bandwidth;
  7724. fixed20_12 a;
  7725. a.full = dfixed_const(1000);
  7726. sclk.full = dfixed_const(wm->sclk);
  7727. sclk.full = dfixed_div(sclk, a);
  7728. a.full = dfixed_const(10);
  7729. return_efficiency.full = dfixed_const(8);
  7730. return_efficiency.full = dfixed_div(return_efficiency, a);
  7731. a.full = dfixed_const(32);
  7732. bandwidth.full = dfixed_mul(a, sclk);
  7733. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  7734. return dfixed_trunc(bandwidth);
  7735. }
  7736. /**
  7737. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  7738. *
  7739. * @wm: watermark calculation data
  7740. *
  7741. * Calculate the dmif bandwidth used for display (CIK).
  7742. * Used for display watermark bandwidth calculations
  7743. * Returns the dmif bandwidth in MBytes/s
  7744. */
  7745. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  7746. {
  7747. /* Calculate the DMIF Request Bandwidth */
  7748. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  7749. fixed20_12 disp_clk, bandwidth;
  7750. fixed20_12 a, b;
  7751. a.full = dfixed_const(1000);
  7752. disp_clk.full = dfixed_const(wm->disp_clk);
  7753. disp_clk.full = dfixed_div(disp_clk, a);
  7754. a.full = dfixed_const(32);
  7755. b.full = dfixed_mul(a, disp_clk);
  7756. a.full = dfixed_const(10);
  7757. disp_clk_request_efficiency.full = dfixed_const(8);
  7758. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  7759. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7760. return dfixed_trunc(bandwidth);
  7761. }
  7762. /**
  7763. * dce8_available_bandwidth - get the min available bandwidth
  7764. *
  7765. * @wm: watermark calculation data
  7766. *
  7767. * Calculate the min available bandwidth used for display (CIK).
  7768. * Used for display watermark bandwidth calculations
  7769. * Returns the min available bandwidth in MBytes/s
  7770. */
  7771. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7772. {
  7773. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7774. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7775. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7776. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7777. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7778. }
  7779. /**
  7780. * dce8_average_bandwidth - get the average available bandwidth
  7781. *
  7782. * @wm: watermark calculation data
  7783. *
  7784. * Calculate the average available bandwidth used for display (CIK).
  7785. * Used for display watermark bandwidth calculations
  7786. * Returns the average available bandwidth in MBytes/s
  7787. */
  7788. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7789. {
  7790. /* Calculate the display mode Average Bandwidth
  7791. * DisplayMode should contain the source and destination dimensions,
  7792. * timing, etc.
  7793. */
  7794. fixed20_12 bpp;
  7795. fixed20_12 line_time;
  7796. fixed20_12 src_width;
  7797. fixed20_12 bandwidth;
  7798. fixed20_12 a;
  7799. a.full = dfixed_const(1000);
  7800. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7801. line_time.full = dfixed_div(line_time, a);
  7802. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7803. src_width.full = dfixed_const(wm->src_width);
  7804. bandwidth.full = dfixed_mul(src_width, bpp);
  7805. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7806. bandwidth.full = dfixed_div(bandwidth, line_time);
  7807. return dfixed_trunc(bandwidth);
  7808. }
  7809. /**
  7810. * dce8_latency_watermark - get the latency watermark
  7811. *
  7812. * @wm: watermark calculation data
  7813. *
  7814. * Calculate the latency watermark (CIK).
  7815. * Used for display watermark bandwidth calculations
  7816. * Returns the latency watermark in ns
  7817. */
  7818. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7819. {
  7820. /* First calculate the latency in ns */
  7821. u32 mc_latency = 2000; /* 2000 ns. */
  7822. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7823. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7824. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7825. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7826. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7827. (wm->num_heads * cursor_line_pair_return_time);
  7828. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7829. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7830. u32 tmp, dmif_size = 12288;
  7831. fixed20_12 a, b, c;
  7832. if (wm->num_heads == 0)
  7833. return 0;
  7834. a.full = dfixed_const(2);
  7835. b.full = dfixed_const(1);
  7836. if ((wm->vsc.full > a.full) ||
  7837. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7838. (wm->vtaps >= 5) ||
  7839. ((wm->vsc.full >= a.full) && wm->interlaced))
  7840. max_src_lines_per_dst_line = 4;
  7841. else
  7842. max_src_lines_per_dst_line = 2;
  7843. a.full = dfixed_const(available_bandwidth);
  7844. b.full = dfixed_const(wm->num_heads);
  7845. a.full = dfixed_div(a, b);
  7846. b.full = dfixed_const(mc_latency + 512);
  7847. c.full = dfixed_const(wm->disp_clk);
  7848. b.full = dfixed_div(b, c);
  7849. c.full = dfixed_const(dmif_size);
  7850. b.full = dfixed_div(c, b);
  7851. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7852. b.full = dfixed_const(1000);
  7853. c.full = dfixed_const(wm->disp_clk);
  7854. b.full = dfixed_div(c, b);
  7855. c.full = dfixed_const(wm->bytes_per_pixel);
  7856. b.full = dfixed_mul(b, c);
  7857. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7858. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7859. b.full = dfixed_const(1000);
  7860. c.full = dfixed_const(lb_fill_bw);
  7861. b.full = dfixed_div(c, b);
  7862. a.full = dfixed_div(a, b);
  7863. line_fill_time = dfixed_trunc(a);
  7864. if (line_fill_time < wm->active_time)
  7865. return latency;
  7866. else
  7867. return latency + (line_fill_time - wm->active_time);
  7868. }
  7869. /**
  7870. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7871. * average and available dram bandwidth
  7872. *
  7873. * @wm: watermark calculation data
  7874. *
  7875. * Check if the display average bandwidth fits in the display
  7876. * dram bandwidth (CIK).
  7877. * Used for display watermark bandwidth calculations
  7878. * Returns true if the display fits, false if not.
  7879. */
  7880. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7881. {
  7882. if (dce8_average_bandwidth(wm) <=
  7883. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7884. return true;
  7885. else
  7886. return false;
  7887. }
  7888. /**
  7889. * dce8_average_bandwidth_vs_available_bandwidth - check
  7890. * average and available bandwidth
  7891. *
  7892. * @wm: watermark calculation data
  7893. *
  7894. * Check if the display average bandwidth fits in the display
  7895. * available bandwidth (CIK).
  7896. * Used for display watermark bandwidth calculations
  7897. * Returns true if the display fits, false if not.
  7898. */
  7899. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  7900. {
  7901. if (dce8_average_bandwidth(wm) <=
  7902. (dce8_available_bandwidth(wm) / wm->num_heads))
  7903. return true;
  7904. else
  7905. return false;
  7906. }
  7907. /**
  7908. * dce8_check_latency_hiding - check latency hiding
  7909. *
  7910. * @wm: watermark calculation data
  7911. *
  7912. * Check latency hiding (CIK).
  7913. * Used for display watermark bandwidth calculations
  7914. * Returns true if the display fits, false if not.
  7915. */
  7916. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7917. {
  7918. u32 lb_partitions = wm->lb_size / wm->src_width;
  7919. u32 line_time = wm->active_time + wm->blank_time;
  7920. u32 latency_tolerant_lines;
  7921. u32 latency_hiding;
  7922. fixed20_12 a;
  7923. a.full = dfixed_const(1);
  7924. if (wm->vsc.full > a.full)
  7925. latency_tolerant_lines = 1;
  7926. else {
  7927. if (lb_partitions <= (wm->vtaps + 1))
  7928. latency_tolerant_lines = 1;
  7929. else
  7930. latency_tolerant_lines = 2;
  7931. }
  7932. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7933. if (dce8_latency_watermark(wm) <= latency_hiding)
  7934. return true;
  7935. else
  7936. return false;
  7937. }
  7938. /**
  7939. * dce8_program_watermarks - program display watermarks
  7940. *
  7941. * @rdev: radeon_device pointer
  7942. * @radeon_crtc: the selected display controller
  7943. * @lb_size: line buffer size
  7944. * @num_heads: number of display controllers in use
  7945. *
  7946. * Calculate and program the display watermarks for the
  7947. * selected display controller (CIK).
  7948. */
  7949. static void dce8_program_watermarks(struct radeon_device *rdev,
  7950. struct radeon_crtc *radeon_crtc,
  7951. u32 lb_size, u32 num_heads)
  7952. {
  7953. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7954. struct dce8_wm_params wm_low, wm_high;
  7955. u32 pixel_period;
  7956. u32 line_time = 0;
  7957. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7958. u32 tmp, wm_mask;
  7959. if (radeon_crtc->base.enabled && num_heads && mode) {
  7960. pixel_period = 1000000 / (u32)mode->clock;
  7961. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7962. /* watermark for high clocks */
  7963. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7964. rdev->pm.dpm_enabled) {
  7965. wm_high.yclk =
  7966. radeon_dpm_get_mclk(rdev, false) * 10;
  7967. wm_high.sclk =
  7968. radeon_dpm_get_sclk(rdev, false) * 10;
  7969. } else {
  7970. wm_high.yclk = rdev->pm.current_mclk * 10;
  7971. wm_high.sclk = rdev->pm.current_sclk * 10;
  7972. }
  7973. wm_high.disp_clk = mode->clock;
  7974. wm_high.src_width = mode->crtc_hdisplay;
  7975. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7976. wm_high.blank_time = line_time - wm_high.active_time;
  7977. wm_high.interlaced = false;
  7978. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7979. wm_high.interlaced = true;
  7980. wm_high.vsc = radeon_crtc->vsc;
  7981. wm_high.vtaps = 1;
  7982. if (radeon_crtc->rmx_type != RMX_OFF)
  7983. wm_high.vtaps = 2;
  7984. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7985. wm_high.lb_size = lb_size;
  7986. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7987. wm_high.num_heads = num_heads;
  7988. /* set for high clocks */
  7989. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7990. /* possibly force display priority to high */
  7991. /* should really do this at mode validation time... */
  7992. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7993. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7994. !dce8_check_latency_hiding(&wm_high) ||
  7995. (rdev->disp_priority == 2)) {
  7996. DRM_DEBUG_KMS("force priority to high\n");
  7997. }
  7998. /* watermark for low clocks */
  7999. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8000. rdev->pm.dpm_enabled) {
  8001. wm_low.yclk =
  8002. radeon_dpm_get_mclk(rdev, true) * 10;
  8003. wm_low.sclk =
  8004. radeon_dpm_get_sclk(rdev, true) * 10;
  8005. } else {
  8006. wm_low.yclk = rdev->pm.current_mclk * 10;
  8007. wm_low.sclk = rdev->pm.current_sclk * 10;
  8008. }
  8009. wm_low.disp_clk = mode->clock;
  8010. wm_low.src_width = mode->crtc_hdisplay;
  8011. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8012. wm_low.blank_time = line_time - wm_low.active_time;
  8013. wm_low.interlaced = false;
  8014. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8015. wm_low.interlaced = true;
  8016. wm_low.vsc = radeon_crtc->vsc;
  8017. wm_low.vtaps = 1;
  8018. if (radeon_crtc->rmx_type != RMX_OFF)
  8019. wm_low.vtaps = 2;
  8020. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8021. wm_low.lb_size = lb_size;
  8022. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8023. wm_low.num_heads = num_heads;
  8024. /* set for low clocks */
  8025. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8026. /* possibly force display priority to high */
  8027. /* should really do this at mode validation time... */
  8028. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8029. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8030. !dce8_check_latency_hiding(&wm_low) ||
  8031. (rdev->disp_priority == 2)) {
  8032. DRM_DEBUG_KMS("force priority to high\n");
  8033. }
  8034. }
  8035. /* select wm A */
  8036. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8037. tmp = wm_mask;
  8038. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8039. tmp |= LATENCY_WATERMARK_MASK(1);
  8040. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8041. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8042. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8043. LATENCY_HIGH_WATERMARK(line_time)));
  8044. /* select wm B */
  8045. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8046. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8047. tmp |= LATENCY_WATERMARK_MASK(2);
  8048. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8049. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8050. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8051. LATENCY_HIGH_WATERMARK(line_time)));
  8052. /* restore original selection */
  8053. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8054. /* save values for DPM */
  8055. radeon_crtc->line_time = line_time;
  8056. radeon_crtc->wm_high = latency_watermark_a;
  8057. radeon_crtc->wm_low = latency_watermark_b;
  8058. }
  8059. /**
  8060. * dce8_bandwidth_update - program display watermarks
  8061. *
  8062. * @rdev: radeon_device pointer
  8063. *
  8064. * Calculate and program the display watermarks and line
  8065. * buffer allocation (CIK).
  8066. */
  8067. void dce8_bandwidth_update(struct radeon_device *rdev)
  8068. {
  8069. struct drm_display_mode *mode = NULL;
  8070. u32 num_heads = 0, lb_size;
  8071. int i;
  8072. radeon_update_display_priority(rdev);
  8073. for (i = 0; i < rdev->num_crtc; i++) {
  8074. if (rdev->mode_info.crtcs[i]->base.enabled)
  8075. num_heads++;
  8076. }
  8077. for (i = 0; i < rdev->num_crtc; i++) {
  8078. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8079. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8080. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8081. }
  8082. }
  8083. /**
  8084. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8085. *
  8086. * @rdev: radeon_device pointer
  8087. *
  8088. * Fetches a GPU clock counter snapshot (SI).
  8089. * Returns the 64 bit clock counter snapshot.
  8090. */
  8091. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8092. {
  8093. uint64_t clock;
  8094. mutex_lock(&rdev->gpu_clock_mutex);
  8095. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8096. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8097. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8098. mutex_unlock(&rdev->gpu_clock_mutex);
  8099. return clock;
  8100. }
  8101. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8102. u32 cntl_reg, u32 status_reg)
  8103. {
  8104. int r, i;
  8105. struct atom_clock_dividers dividers;
  8106. uint32_t tmp;
  8107. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8108. clock, false, &dividers);
  8109. if (r)
  8110. return r;
  8111. tmp = RREG32_SMC(cntl_reg);
  8112. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8113. tmp |= dividers.post_divider;
  8114. WREG32_SMC(cntl_reg, tmp);
  8115. for (i = 0; i < 100; i++) {
  8116. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8117. break;
  8118. mdelay(10);
  8119. }
  8120. if (i == 100)
  8121. return -ETIMEDOUT;
  8122. return 0;
  8123. }
  8124. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8125. {
  8126. int r = 0;
  8127. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8128. if (r)
  8129. return r;
  8130. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8131. return r;
  8132. }
  8133. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8134. {
  8135. struct pci_dev *root = rdev->pdev->bus->self;
  8136. int bridge_pos, gpu_pos;
  8137. u32 speed_cntl, mask, current_data_rate;
  8138. int ret, i;
  8139. u16 tmp16;
  8140. if (radeon_pcie_gen2 == 0)
  8141. return;
  8142. if (rdev->flags & RADEON_IS_IGP)
  8143. return;
  8144. if (!(rdev->flags & RADEON_IS_PCIE))
  8145. return;
  8146. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8147. if (ret != 0)
  8148. return;
  8149. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8150. return;
  8151. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8152. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8153. LC_CURRENT_DATA_RATE_SHIFT;
  8154. if (mask & DRM_PCIE_SPEED_80) {
  8155. if (current_data_rate == 2) {
  8156. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8157. return;
  8158. }
  8159. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8160. } else if (mask & DRM_PCIE_SPEED_50) {
  8161. if (current_data_rate == 1) {
  8162. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8163. return;
  8164. }
  8165. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8166. }
  8167. bridge_pos = pci_pcie_cap(root);
  8168. if (!bridge_pos)
  8169. return;
  8170. gpu_pos = pci_pcie_cap(rdev->pdev);
  8171. if (!gpu_pos)
  8172. return;
  8173. if (mask & DRM_PCIE_SPEED_80) {
  8174. /* re-try equalization if gen3 is not already enabled */
  8175. if (current_data_rate != 2) {
  8176. u16 bridge_cfg, gpu_cfg;
  8177. u16 bridge_cfg2, gpu_cfg2;
  8178. u32 max_lw, current_lw, tmp;
  8179. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8180. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8181. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8182. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8183. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8184. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8185. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8186. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8187. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8188. if (current_lw < max_lw) {
  8189. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8190. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8191. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8192. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8193. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8194. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8195. }
  8196. }
  8197. for (i = 0; i < 10; i++) {
  8198. /* check status */
  8199. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8200. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8201. break;
  8202. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8203. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8204. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8205. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8206. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8207. tmp |= LC_SET_QUIESCE;
  8208. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8209. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8210. tmp |= LC_REDO_EQ;
  8211. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8212. mdelay(100);
  8213. /* linkctl */
  8214. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8215. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8216. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8217. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8218. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8219. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8220. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8221. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8222. /* linkctl2 */
  8223. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8224. tmp16 &= ~((1 << 4) | (7 << 9));
  8225. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8226. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8227. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8228. tmp16 &= ~((1 << 4) | (7 << 9));
  8229. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8230. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8231. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8232. tmp &= ~LC_SET_QUIESCE;
  8233. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8234. }
  8235. }
  8236. }
  8237. /* set the link speed */
  8238. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8239. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8240. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8241. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8242. tmp16 &= ~0xf;
  8243. if (mask & DRM_PCIE_SPEED_80)
  8244. tmp16 |= 3; /* gen3 */
  8245. else if (mask & DRM_PCIE_SPEED_50)
  8246. tmp16 |= 2; /* gen2 */
  8247. else
  8248. tmp16 |= 1; /* gen1 */
  8249. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8250. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8251. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8252. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8253. for (i = 0; i < rdev->usec_timeout; i++) {
  8254. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8255. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8256. break;
  8257. udelay(1);
  8258. }
  8259. }
  8260. static void cik_program_aspm(struct radeon_device *rdev)
  8261. {
  8262. u32 data, orig;
  8263. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8264. bool disable_clkreq = false;
  8265. if (radeon_aspm == 0)
  8266. return;
  8267. /* XXX double check IGPs */
  8268. if (rdev->flags & RADEON_IS_IGP)
  8269. return;
  8270. if (!(rdev->flags & RADEON_IS_PCIE))
  8271. return;
  8272. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8273. data &= ~LC_XMIT_N_FTS_MASK;
  8274. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8275. if (orig != data)
  8276. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8277. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8278. data |= LC_GO_TO_RECOVERY;
  8279. if (orig != data)
  8280. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8281. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8282. data |= P_IGNORE_EDB_ERR;
  8283. if (orig != data)
  8284. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8285. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8286. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8287. data |= LC_PMI_TO_L1_DIS;
  8288. if (!disable_l0s)
  8289. data |= LC_L0S_INACTIVITY(7);
  8290. if (!disable_l1) {
  8291. data |= LC_L1_INACTIVITY(7);
  8292. data &= ~LC_PMI_TO_L1_DIS;
  8293. if (orig != data)
  8294. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8295. if (!disable_plloff_in_l1) {
  8296. bool clk_req_support;
  8297. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8298. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8299. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8300. if (orig != data)
  8301. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8302. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8303. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8304. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8305. if (orig != data)
  8306. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8307. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8308. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8309. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8310. if (orig != data)
  8311. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8312. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8313. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8314. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8315. if (orig != data)
  8316. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8317. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8318. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8319. data |= LC_DYN_LANES_PWR_STATE(3);
  8320. if (orig != data)
  8321. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8322. if (!disable_clkreq) {
  8323. struct pci_dev *root = rdev->pdev->bus->self;
  8324. u32 lnkcap;
  8325. clk_req_support = false;
  8326. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8327. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8328. clk_req_support = true;
  8329. } else {
  8330. clk_req_support = false;
  8331. }
  8332. if (clk_req_support) {
  8333. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8334. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8335. if (orig != data)
  8336. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8337. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8338. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8339. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8340. if (orig != data)
  8341. WREG32_SMC(THM_CLK_CNTL, data);
  8342. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8343. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8344. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8345. if (orig != data)
  8346. WREG32_SMC(MISC_CLK_CTRL, data);
  8347. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8348. data &= ~BCLK_AS_XCLK;
  8349. if (orig != data)
  8350. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8351. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8352. data &= ~FORCE_BIF_REFCLK_EN;
  8353. if (orig != data)
  8354. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8355. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8356. data &= ~MPLL_CLKOUT_SEL_MASK;
  8357. data |= MPLL_CLKOUT_SEL(4);
  8358. if (orig != data)
  8359. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8360. }
  8361. }
  8362. } else {
  8363. if (orig != data)
  8364. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8365. }
  8366. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8367. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8368. if (orig != data)
  8369. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8370. if (!disable_l0s) {
  8371. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8372. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8373. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8374. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8375. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8376. data &= ~LC_L0S_INACTIVITY_MASK;
  8377. if (orig != data)
  8378. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8379. }
  8380. }
  8381. }
  8382. }