hns_roce_hw_v2.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805
  1. /*
  2. * Copyright (c) 2016-2017 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/acpi.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/kernel.h>
  36. #include <net/addrconf.h>
  37. #include <rdma/ib_umem.h>
  38. #include "hnae3.h"
  39. #include "hns_roce_common.h"
  40. #include "hns_roce_device.h"
  41. #include "hns_roce_cmd.h"
  42. #include "hns_roce_hem.h"
  43. #include "hns_roce_hw_v2.h"
  44. static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
  45. struct ib_sge *sg)
  46. {
  47. dseg->lkey = cpu_to_le32(sg->lkey);
  48. dseg->addr = cpu_to_le64(sg->addr);
  49. dseg->len = cpu_to_le32(sg->length);
  50. }
  51. static int set_rwqe_data_seg(struct ib_qp *ibqp, struct ib_send_wr *wr,
  52. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
  53. void *wqe, unsigned int *sge_ind,
  54. struct ib_send_wr **bad_wr)
  55. {
  56. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  57. struct hns_roce_v2_wqe_data_seg *dseg = wqe;
  58. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  59. int i;
  60. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  61. if (le32_to_cpu(rc_sq_wqe->msg_len) >
  62. hr_dev->caps.max_sq_inline) {
  63. *bad_wr = wr;
  64. dev_err(hr_dev->dev, "inline len(1-%d)=%d, illegal",
  65. rc_sq_wqe->msg_len, hr_dev->caps.max_sq_inline);
  66. return -EINVAL;
  67. }
  68. for (i = 0; i < wr->num_sge; i++) {
  69. memcpy(wqe, ((void *)wr->sg_list[i].addr),
  70. wr->sg_list[i].length);
  71. wqe += wr->sg_list[i].length;
  72. }
  73. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_INLINE_S,
  74. 1);
  75. } else {
  76. if (wr->num_sge <= 2) {
  77. for (i = 0; i < wr->num_sge; i++) {
  78. if (likely(wr->sg_list[i].length)) {
  79. set_data_seg_v2(dseg, wr->sg_list + i);
  80. dseg++;
  81. }
  82. }
  83. } else {
  84. roce_set_field(rc_sq_wqe->byte_20,
  85. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  86. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  87. (*sge_ind) & (qp->sge.sge_cnt - 1));
  88. for (i = 0; i < 2; i++) {
  89. if (likely(wr->sg_list[i].length)) {
  90. set_data_seg_v2(dseg, wr->sg_list + i);
  91. dseg++;
  92. }
  93. }
  94. dseg = get_send_extend_sge(qp,
  95. (*sge_ind) & (qp->sge.sge_cnt - 1));
  96. for (i = 0; i < wr->num_sge - 2; i++) {
  97. if (likely(wr->sg_list[i + 2].length)) {
  98. set_data_seg_v2(dseg,
  99. wr->sg_list + 2 + i);
  100. dseg++;
  101. (*sge_ind)++;
  102. }
  103. }
  104. }
  105. roce_set_field(rc_sq_wqe->byte_16,
  106. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
  107. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, wr->num_sge);
  108. }
  109. return 0;
  110. }
  111. static int hns_roce_v2_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  112. struct ib_send_wr **bad_wr)
  113. {
  114. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  115. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  116. struct hns_roce_v2_ud_send_wqe *ud_sq_wqe;
  117. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe;
  118. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  119. struct hns_roce_v2_wqe_data_seg *dseg;
  120. struct device *dev = hr_dev->dev;
  121. struct hns_roce_v2_db sq_db;
  122. unsigned int sge_ind = 0;
  123. unsigned int owner_bit;
  124. unsigned long flags;
  125. unsigned int ind;
  126. void *wqe = NULL;
  127. u32 tmp_len = 0;
  128. bool loopback;
  129. int ret = 0;
  130. u8 *smac;
  131. int nreq;
  132. int i;
  133. if (unlikely(ibqp->qp_type != IB_QPT_RC &&
  134. ibqp->qp_type != IB_QPT_GSI &&
  135. ibqp->qp_type != IB_QPT_UD)) {
  136. dev_err(dev, "Not supported QP(0x%x)type!\n", ibqp->qp_type);
  137. *bad_wr = NULL;
  138. return -EOPNOTSUPP;
  139. }
  140. if (unlikely(qp->state == IB_QPS_RESET || qp->state == IB_QPS_INIT ||
  141. qp->state == IB_QPS_RTR)) {
  142. dev_err(dev, "Post WQE fail, QP state %d err!\n", qp->state);
  143. *bad_wr = wr;
  144. return -EINVAL;
  145. }
  146. spin_lock_irqsave(&qp->sq.lock, flags);
  147. ind = qp->sq_next_wqe;
  148. sge_ind = qp->next_sge;
  149. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  150. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  151. ret = -ENOMEM;
  152. *bad_wr = wr;
  153. goto out;
  154. }
  155. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  156. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  157. wr->num_sge, qp->sq.max_gs);
  158. ret = -EINVAL;
  159. *bad_wr = wr;
  160. goto out;
  161. }
  162. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  163. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  164. wr->wr_id;
  165. owner_bit = ~(qp->sq.head >> ilog2(qp->sq.wqe_cnt)) & 0x1;
  166. /* Corresponding to the QP type, wqe process separately */
  167. if (ibqp->qp_type == IB_QPT_GSI) {
  168. ud_sq_wqe = wqe;
  169. memset(ud_sq_wqe, 0, sizeof(*ud_sq_wqe));
  170. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_0_M,
  171. V2_UD_SEND_WQE_DMAC_0_S, ah->av.mac[0]);
  172. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_1_M,
  173. V2_UD_SEND_WQE_DMAC_1_S, ah->av.mac[1]);
  174. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_2_M,
  175. V2_UD_SEND_WQE_DMAC_2_S, ah->av.mac[2]);
  176. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_3_M,
  177. V2_UD_SEND_WQE_DMAC_3_S, ah->av.mac[3]);
  178. roce_set_field(ud_sq_wqe->byte_48,
  179. V2_UD_SEND_WQE_BYTE_48_DMAC_4_M,
  180. V2_UD_SEND_WQE_BYTE_48_DMAC_4_S,
  181. ah->av.mac[4]);
  182. roce_set_field(ud_sq_wqe->byte_48,
  183. V2_UD_SEND_WQE_BYTE_48_DMAC_5_M,
  184. V2_UD_SEND_WQE_BYTE_48_DMAC_5_S,
  185. ah->av.mac[5]);
  186. /* MAC loopback */
  187. smac = (u8 *)hr_dev->dev_addr[qp->port];
  188. loopback = ether_addr_equal_unaligned(ah->av.mac,
  189. smac) ? 1 : 0;
  190. roce_set_bit(ud_sq_wqe->byte_40,
  191. V2_UD_SEND_WQE_BYTE_40_LBI_S, loopback);
  192. roce_set_field(ud_sq_wqe->byte_4,
  193. V2_UD_SEND_WQE_BYTE_4_OPCODE_M,
  194. V2_UD_SEND_WQE_BYTE_4_OPCODE_S,
  195. HNS_ROCE_V2_WQE_OP_SEND);
  196. for (i = 0; i < wr->num_sge; i++)
  197. tmp_len += wr->sg_list[i].length;
  198. ud_sq_wqe->msg_len =
  199. cpu_to_le32(le32_to_cpu(ud_sq_wqe->msg_len) + tmp_len);
  200. switch (wr->opcode) {
  201. case IB_WR_SEND_WITH_IMM:
  202. case IB_WR_RDMA_WRITE_WITH_IMM:
  203. ud_sq_wqe->immtdata = wr->ex.imm_data;
  204. break;
  205. default:
  206. ud_sq_wqe->immtdata = 0;
  207. break;
  208. }
  209. /* Set sig attr */
  210. roce_set_bit(ud_sq_wqe->byte_4,
  211. V2_UD_SEND_WQE_BYTE_4_CQE_S,
  212. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  213. /* Set se attr */
  214. roce_set_bit(ud_sq_wqe->byte_4,
  215. V2_UD_SEND_WQE_BYTE_4_SE_S,
  216. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  217. roce_set_bit(ud_sq_wqe->byte_4,
  218. V2_UD_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  219. roce_set_field(ud_sq_wqe->byte_16,
  220. V2_UD_SEND_WQE_BYTE_16_PD_M,
  221. V2_UD_SEND_WQE_BYTE_16_PD_S,
  222. to_hr_pd(ibqp->pd)->pdn);
  223. roce_set_field(ud_sq_wqe->byte_16,
  224. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M,
  225. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S,
  226. wr->num_sge);
  227. roce_set_field(ud_sq_wqe->byte_20,
  228. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  229. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  230. sge_ind & (qp->sge.sge_cnt - 1));
  231. roce_set_field(ud_sq_wqe->byte_24,
  232. V2_UD_SEND_WQE_BYTE_24_UDPSPN_M,
  233. V2_UD_SEND_WQE_BYTE_24_UDPSPN_S, 0);
  234. ud_sq_wqe->qkey =
  235. cpu_to_le32(ud_wr(wr)->remote_qkey & 0x80000000 ?
  236. qp->qkey : ud_wr(wr)->remote_qkey);
  237. roce_set_field(ud_sq_wqe->byte_32,
  238. V2_UD_SEND_WQE_BYTE_32_DQPN_M,
  239. V2_UD_SEND_WQE_BYTE_32_DQPN_S,
  240. ud_wr(wr)->remote_qpn);
  241. roce_set_field(ud_sq_wqe->byte_36,
  242. V2_UD_SEND_WQE_BYTE_36_VLAN_M,
  243. V2_UD_SEND_WQE_BYTE_36_VLAN_S,
  244. le16_to_cpu(ah->av.vlan));
  245. roce_set_field(ud_sq_wqe->byte_36,
  246. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M,
  247. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S,
  248. ah->av.hop_limit);
  249. roce_set_field(ud_sq_wqe->byte_36,
  250. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  251. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  252. 0);
  253. roce_set_field(ud_sq_wqe->byte_36,
  254. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  255. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  256. 0);
  257. roce_set_field(ud_sq_wqe->byte_40,
  258. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M,
  259. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S, 0);
  260. roce_set_field(ud_sq_wqe->byte_40,
  261. V2_UD_SEND_WQE_BYTE_40_SL_M,
  262. V2_UD_SEND_WQE_BYTE_40_SL_S,
  263. le32_to_cpu(ah->av.sl_tclass_flowlabel) >>
  264. HNS_ROCE_SL_SHIFT);
  265. roce_set_field(ud_sq_wqe->byte_40,
  266. V2_UD_SEND_WQE_BYTE_40_PORTN_M,
  267. V2_UD_SEND_WQE_BYTE_40_PORTN_S,
  268. qp->port);
  269. roce_set_field(ud_sq_wqe->byte_48,
  270. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M,
  271. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S,
  272. hns_get_gid_index(hr_dev, qp->phy_port,
  273. ah->av.gid_index));
  274. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0],
  275. GID_LEN_V2);
  276. dseg = get_send_extend_sge(qp,
  277. sge_ind & (qp->sge.sge_cnt - 1));
  278. for (i = 0; i < wr->num_sge; i++) {
  279. set_data_seg_v2(dseg + i, wr->sg_list + i);
  280. sge_ind++;
  281. }
  282. ind++;
  283. } else if (ibqp->qp_type == IB_QPT_RC) {
  284. rc_sq_wqe = wqe;
  285. memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
  286. for (i = 0; i < wr->num_sge; i++)
  287. tmp_len += wr->sg_list[i].length;
  288. rc_sq_wqe->msg_len =
  289. cpu_to_le32(le32_to_cpu(rc_sq_wqe->msg_len) + tmp_len);
  290. switch (wr->opcode) {
  291. case IB_WR_SEND_WITH_IMM:
  292. case IB_WR_RDMA_WRITE_WITH_IMM:
  293. rc_sq_wqe->immtdata = wr->ex.imm_data;
  294. break;
  295. case IB_WR_SEND_WITH_INV:
  296. rc_sq_wqe->inv_key =
  297. cpu_to_le32(wr->ex.invalidate_rkey);
  298. break;
  299. default:
  300. rc_sq_wqe->immtdata = 0;
  301. break;
  302. }
  303. roce_set_bit(rc_sq_wqe->byte_4,
  304. V2_RC_SEND_WQE_BYTE_4_FENCE_S,
  305. (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
  306. roce_set_bit(rc_sq_wqe->byte_4,
  307. V2_RC_SEND_WQE_BYTE_4_SE_S,
  308. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  309. roce_set_bit(rc_sq_wqe->byte_4,
  310. V2_RC_SEND_WQE_BYTE_4_CQE_S,
  311. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  312. roce_set_bit(rc_sq_wqe->byte_4,
  313. V2_RC_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  314. switch (wr->opcode) {
  315. case IB_WR_RDMA_READ:
  316. roce_set_field(rc_sq_wqe->byte_4,
  317. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  318. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  319. HNS_ROCE_V2_WQE_OP_RDMA_READ);
  320. rc_sq_wqe->rkey =
  321. cpu_to_le32(rdma_wr(wr)->rkey);
  322. rc_sq_wqe->va =
  323. cpu_to_le64(rdma_wr(wr)->remote_addr);
  324. break;
  325. case IB_WR_RDMA_WRITE:
  326. roce_set_field(rc_sq_wqe->byte_4,
  327. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  328. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  329. HNS_ROCE_V2_WQE_OP_RDMA_WRITE);
  330. rc_sq_wqe->rkey =
  331. cpu_to_le32(rdma_wr(wr)->rkey);
  332. rc_sq_wqe->va =
  333. cpu_to_le64(rdma_wr(wr)->remote_addr);
  334. break;
  335. case IB_WR_RDMA_WRITE_WITH_IMM:
  336. roce_set_field(rc_sq_wqe->byte_4,
  337. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  338. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  339. HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM);
  340. rc_sq_wqe->rkey =
  341. cpu_to_le32(rdma_wr(wr)->rkey);
  342. rc_sq_wqe->va =
  343. cpu_to_le64(rdma_wr(wr)->remote_addr);
  344. break;
  345. case IB_WR_SEND:
  346. roce_set_field(rc_sq_wqe->byte_4,
  347. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  348. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  349. HNS_ROCE_V2_WQE_OP_SEND);
  350. break;
  351. case IB_WR_SEND_WITH_INV:
  352. roce_set_field(rc_sq_wqe->byte_4,
  353. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  354. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  355. HNS_ROCE_V2_WQE_OP_SEND_WITH_INV);
  356. break;
  357. case IB_WR_SEND_WITH_IMM:
  358. roce_set_field(rc_sq_wqe->byte_4,
  359. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  360. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  361. HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM);
  362. break;
  363. case IB_WR_LOCAL_INV:
  364. roce_set_field(rc_sq_wqe->byte_4,
  365. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  366. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  367. HNS_ROCE_V2_WQE_OP_LOCAL_INV);
  368. break;
  369. case IB_WR_ATOMIC_CMP_AND_SWP:
  370. roce_set_field(rc_sq_wqe->byte_4,
  371. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  372. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  373. HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP);
  374. break;
  375. case IB_WR_ATOMIC_FETCH_AND_ADD:
  376. roce_set_field(rc_sq_wqe->byte_4,
  377. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  378. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  379. HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD);
  380. break;
  381. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  382. roce_set_field(rc_sq_wqe->byte_4,
  383. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  384. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  385. HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP);
  386. break;
  387. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  388. roce_set_field(rc_sq_wqe->byte_4,
  389. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  390. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  391. HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD);
  392. break;
  393. default:
  394. roce_set_field(rc_sq_wqe->byte_4,
  395. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  396. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  397. HNS_ROCE_V2_WQE_OP_MASK);
  398. break;
  399. }
  400. wqe += sizeof(struct hns_roce_v2_rc_send_wqe);
  401. dseg = wqe;
  402. ret = set_rwqe_data_seg(ibqp, wr, rc_sq_wqe, wqe,
  403. &sge_ind, bad_wr);
  404. if (ret)
  405. goto out;
  406. ind++;
  407. } else {
  408. dev_err(dev, "Illegal qp_type(0x%x)\n", ibqp->qp_type);
  409. spin_unlock_irqrestore(&qp->sq.lock, flags);
  410. return -EOPNOTSUPP;
  411. }
  412. }
  413. out:
  414. if (likely(nreq)) {
  415. qp->sq.head += nreq;
  416. /* Memory barrier */
  417. wmb();
  418. sq_db.byte_4 = 0;
  419. sq_db.parameter = 0;
  420. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  421. V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
  422. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  423. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
  424. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_CONS_IDX_M,
  425. V2_DB_PARAMETER_CONS_IDX_S,
  426. qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1));
  427. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
  428. V2_DB_PARAMETER_SL_S, qp->sl);
  429. hns_roce_write64_k((__le32 *)&sq_db, qp->sq.db_reg_l);
  430. qp->sq_next_wqe = ind;
  431. qp->next_sge = sge_ind;
  432. }
  433. spin_unlock_irqrestore(&qp->sq.lock, flags);
  434. return ret;
  435. }
  436. static int hns_roce_v2_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  437. struct ib_recv_wr **bad_wr)
  438. {
  439. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  440. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  441. struct hns_roce_v2_wqe_data_seg *dseg;
  442. struct hns_roce_rinl_sge *sge_list;
  443. struct device *dev = hr_dev->dev;
  444. struct hns_roce_v2_db rq_db;
  445. unsigned long flags;
  446. void *wqe = NULL;
  447. int ret = 0;
  448. int nreq;
  449. int ind;
  450. int i;
  451. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  452. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  453. if (hr_qp->state == IB_QPS_RESET || hr_qp->state == IB_QPS_ERR) {
  454. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  455. *bad_wr = wr;
  456. return -EINVAL;
  457. }
  458. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  459. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  460. hr_qp->ibqp.recv_cq)) {
  461. ret = -ENOMEM;
  462. *bad_wr = wr;
  463. goto out;
  464. }
  465. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  466. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  467. wr->num_sge, hr_qp->rq.max_gs);
  468. ret = -EINVAL;
  469. *bad_wr = wr;
  470. goto out;
  471. }
  472. wqe = get_recv_wqe(hr_qp, ind);
  473. dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
  474. for (i = 0; i < wr->num_sge; i++) {
  475. if (!wr->sg_list[i].length)
  476. continue;
  477. set_data_seg_v2(dseg, wr->sg_list + i);
  478. dseg++;
  479. }
  480. if (i < hr_qp->rq.max_gs) {
  481. dseg[i].lkey = cpu_to_le32(HNS_ROCE_INVALID_LKEY);
  482. dseg[i].addr = 0;
  483. }
  484. /* rq support inline data */
  485. sge_list = hr_qp->rq_inl_buf.wqe_list[ind].sg_list;
  486. hr_qp->rq_inl_buf.wqe_list[ind].sge_cnt = (u32)wr->num_sge;
  487. for (i = 0; i < wr->num_sge; i++) {
  488. sge_list[i].addr = (void *)(u64)wr->sg_list[i].addr;
  489. sge_list[i].len = wr->sg_list[i].length;
  490. }
  491. hr_qp->rq.wrid[ind] = wr->wr_id;
  492. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  493. }
  494. out:
  495. if (likely(nreq)) {
  496. hr_qp->rq.head += nreq;
  497. /* Memory barrier */
  498. wmb();
  499. rq_db.byte_4 = 0;
  500. rq_db.parameter = 0;
  501. roce_set_field(rq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  502. V2_DB_BYTE_4_TAG_S, hr_qp->qpn);
  503. roce_set_field(rq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  504. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_RQ_DB);
  505. roce_set_field(rq_db.parameter, V2_DB_PARAMETER_CONS_IDX_M,
  506. V2_DB_PARAMETER_CONS_IDX_S, hr_qp->rq.head);
  507. hns_roce_write64_k((__le32 *)&rq_db, hr_qp->rq.db_reg_l);
  508. }
  509. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  510. return ret;
  511. }
  512. static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
  513. {
  514. int ntu = ring->next_to_use;
  515. int ntc = ring->next_to_clean;
  516. int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
  517. return ring->desc_num - used - 1;
  518. }
  519. static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
  520. struct hns_roce_v2_cmq_ring *ring)
  521. {
  522. int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
  523. ring->desc = kzalloc(size, GFP_KERNEL);
  524. if (!ring->desc)
  525. return -ENOMEM;
  526. ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
  527. DMA_BIDIRECTIONAL);
  528. if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
  529. ring->desc_dma_addr = 0;
  530. kfree(ring->desc);
  531. ring->desc = NULL;
  532. return -ENOMEM;
  533. }
  534. return 0;
  535. }
  536. static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
  537. struct hns_roce_v2_cmq_ring *ring)
  538. {
  539. dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
  540. ring->desc_num * sizeof(struct hns_roce_cmq_desc),
  541. DMA_BIDIRECTIONAL);
  542. kfree(ring->desc);
  543. }
  544. static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
  545. {
  546. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  547. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  548. &priv->cmq.csq : &priv->cmq.crq;
  549. ring->flag = ring_type;
  550. ring->next_to_clean = 0;
  551. ring->next_to_use = 0;
  552. return hns_roce_alloc_cmq_desc(hr_dev, ring);
  553. }
  554. static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
  555. {
  556. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  557. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  558. &priv->cmq.csq : &priv->cmq.crq;
  559. dma_addr_t dma = ring->desc_dma_addr;
  560. if (ring_type == TYPE_CSQ) {
  561. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
  562. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
  563. upper_32_bits(dma));
  564. roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
  565. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  566. HNS_ROCE_CMQ_ENABLE);
  567. roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
  568. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
  569. } else {
  570. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
  571. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
  572. upper_32_bits(dma));
  573. roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
  574. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  575. HNS_ROCE_CMQ_ENABLE);
  576. roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
  577. roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
  578. }
  579. }
  580. static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
  581. {
  582. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  583. int ret;
  584. /* Setup the queue entries for command queue */
  585. priv->cmq.csq.desc_num = 1024;
  586. priv->cmq.crq.desc_num = 1024;
  587. /* Setup the lock for command queue */
  588. spin_lock_init(&priv->cmq.csq.lock);
  589. spin_lock_init(&priv->cmq.crq.lock);
  590. /* Setup Tx write back timeout */
  591. priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
  592. /* Init CSQ */
  593. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
  594. if (ret) {
  595. dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
  596. return ret;
  597. }
  598. /* Init CRQ */
  599. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
  600. if (ret) {
  601. dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
  602. goto err_crq;
  603. }
  604. /* Init CSQ REG */
  605. hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
  606. /* Init CRQ REG */
  607. hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
  608. return 0;
  609. err_crq:
  610. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  611. return ret;
  612. }
  613. static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
  614. {
  615. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  616. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  617. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
  618. }
  619. static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
  620. enum hns_roce_opcode_type opcode,
  621. bool is_read)
  622. {
  623. memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
  624. desc->opcode = cpu_to_le16(opcode);
  625. desc->flag =
  626. cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
  627. if (is_read)
  628. desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
  629. else
  630. desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
  631. }
  632. static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
  633. {
  634. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  635. u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  636. return head == priv->cmq.csq.next_to_use;
  637. }
  638. static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
  639. {
  640. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  641. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  642. struct hns_roce_cmq_desc *desc;
  643. u16 ntc = csq->next_to_clean;
  644. u32 head;
  645. int clean = 0;
  646. desc = &csq->desc[ntc];
  647. head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  648. while (head != ntc) {
  649. memset(desc, 0, sizeof(*desc));
  650. ntc++;
  651. if (ntc == csq->desc_num)
  652. ntc = 0;
  653. desc = &csq->desc[ntc];
  654. clean++;
  655. }
  656. csq->next_to_clean = ntc;
  657. return clean;
  658. }
  659. static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
  660. struct hns_roce_cmq_desc *desc, int num)
  661. {
  662. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  663. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  664. struct hns_roce_cmq_desc *desc_to_use;
  665. bool complete = false;
  666. u32 timeout = 0;
  667. int handle = 0;
  668. u16 desc_ret;
  669. int ret = 0;
  670. int ntc;
  671. spin_lock_bh(&csq->lock);
  672. if (num > hns_roce_cmq_space(csq)) {
  673. spin_unlock_bh(&csq->lock);
  674. return -EBUSY;
  675. }
  676. /*
  677. * Record the location of desc in the cmq for this time
  678. * which will be use for hardware to write back
  679. */
  680. ntc = csq->next_to_use;
  681. while (handle < num) {
  682. desc_to_use = &csq->desc[csq->next_to_use];
  683. *desc_to_use = desc[handle];
  684. dev_dbg(hr_dev->dev, "set cmq desc:\n");
  685. csq->next_to_use++;
  686. if (csq->next_to_use == csq->desc_num)
  687. csq->next_to_use = 0;
  688. handle++;
  689. }
  690. /* Write to hardware */
  691. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
  692. /*
  693. * If the command is sync, wait for the firmware to write back,
  694. * if multi descriptors to be sent, use the first one to check
  695. */
  696. if ((desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
  697. do {
  698. if (hns_roce_cmq_csq_done(hr_dev))
  699. break;
  700. udelay(1);
  701. timeout++;
  702. } while (timeout < priv->cmq.tx_timeout);
  703. }
  704. if (hns_roce_cmq_csq_done(hr_dev)) {
  705. complete = true;
  706. handle = 0;
  707. while (handle < num) {
  708. /* get the result of hardware write back */
  709. desc_to_use = &csq->desc[ntc];
  710. desc[handle] = *desc_to_use;
  711. dev_dbg(hr_dev->dev, "Get cmq desc:\n");
  712. desc_ret = desc[handle].retval;
  713. if (desc_ret == CMD_EXEC_SUCCESS)
  714. ret = 0;
  715. else
  716. ret = -EIO;
  717. priv->cmq.last_status = desc_ret;
  718. ntc++;
  719. handle++;
  720. if (ntc == csq->desc_num)
  721. ntc = 0;
  722. }
  723. }
  724. if (!complete)
  725. ret = -EAGAIN;
  726. /* clean the command send queue */
  727. handle = hns_roce_cmq_csq_clean(hr_dev);
  728. if (handle != num)
  729. dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
  730. handle, num);
  731. spin_unlock_bh(&csq->lock);
  732. return ret;
  733. }
  734. static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
  735. {
  736. struct hns_roce_query_version *resp;
  737. struct hns_roce_cmq_desc desc;
  738. int ret;
  739. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
  740. ret = hns_roce_cmq_send(hr_dev, &desc, 1);
  741. if (ret)
  742. return ret;
  743. resp = (struct hns_roce_query_version *)desc.data;
  744. hr_dev->hw_rev = le32_to_cpu(resp->rocee_hw_version);
  745. hr_dev->vendor_id = le32_to_cpu(resp->rocee_vendor_id);
  746. return 0;
  747. }
  748. static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
  749. {
  750. struct hns_roce_cfg_global_param *req;
  751. struct hns_roce_cmq_desc desc;
  752. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
  753. false);
  754. req = (struct hns_roce_cfg_global_param *)desc.data;
  755. memset(req, 0, sizeof(*req));
  756. roce_set_field(req->time_cfg_udp_port,
  757. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
  758. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
  759. roce_set_field(req->time_cfg_udp_port,
  760. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
  761. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
  762. return hns_roce_cmq_send(hr_dev, &desc, 1);
  763. }
  764. static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
  765. {
  766. struct hns_roce_cmq_desc desc[2];
  767. struct hns_roce_pf_res *res;
  768. int ret;
  769. int i;
  770. for (i = 0; i < 2; i++) {
  771. hns_roce_cmq_setup_basic_desc(&desc[i],
  772. HNS_ROCE_OPC_QUERY_PF_RES, true);
  773. if (i == 0)
  774. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  775. else
  776. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  777. }
  778. ret = hns_roce_cmq_send(hr_dev, desc, 2);
  779. if (ret)
  780. return ret;
  781. res = (struct hns_roce_pf_res *)desc[0].data;
  782. hr_dev->caps.qpc_bt_num = roce_get_field(res->qpc_bt_idx_num,
  783. PF_RES_DATA_1_PF_QPC_BT_NUM_M,
  784. PF_RES_DATA_1_PF_QPC_BT_NUM_S);
  785. hr_dev->caps.srqc_bt_num = roce_get_field(res->srqc_bt_idx_num,
  786. PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
  787. PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
  788. hr_dev->caps.cqc_bt_num = roce_get_field(res->cqc_bt_idx_num,
  789. PF_RES_DATA_3_PF_CQC_BT_NUM_M,
  790. PF_RES_DATA_3_PF_CQC_BT_NUM_S);
  791. hr_dev->caps.mpt_bt_num = roce_get_field(res->mpt_bt_idx_num,
  792. PF_RES_DATA_4_PF_MPT_BT_NUM_M,
  793. PF_RES_DATA_4_PF_MPT_BT_NUM_S);
  794. return 0;
  795. }
  796. static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
  797. {
  798. struct hns_roce_cmq_desc desc[2];
  799. struct hns_roce_vf_res_a *req_a;
  800. struct hns_roce_vf_res_b *req_b;
  801. int i;
  802. req_a = (struct hns_roce_vf_res_a *)desc[0].data;
  803. req_b = (struct hns_roce_vf_res_b *)desc[1].data;
  804. memset(req_a, 0, sizeof(*req_a));
  805. memset(req_b, 0, sizeof(*req_b));
  806. for (i = 0; i < 2; i++) {
  807. hns_roce_cmq_setup_basic_desc(&desc[i],
  808. HNS_ROCE_OPC_ALLOC_VF_RES, false);
  809. if (i == 0)
  810. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  811. else
  812. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  813. if (i == 0) {
  814. roce_set_field(req_a->vf_qpc_bt_idx_num,
  815. VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
  816. VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
  817. roce_set_field(req_a->vf_qpc_bt_idx_num,
  818. VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
  819. VF_RES_A_DATA_1_VF_QPC_BT_NUM_S,
  820. HNS_ROCE_VF_QPC_BT_NUM);
  821. roce_set_field(req_a->vf_srqc_bt_idx_num,
  822. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
  823. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
  824. roce_set_field(req_a->vf_srqc_bt_idx_num,
  825. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
  826. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
  827. HNS_ROCE_VF_SRQC_BT_NUM);
  828. roce_set_field(req_a->vf_cqc_bt_idx_num,
  829. VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
  830. VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
  831. roce_set_field(req_a->vf_cqc_bt_idx_num,
  832. VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
  833. VF_RES_A_DATA_3_VF_CQC_BT_NUM_S,
  834. HNS_ROCE_VF_CQC_BT_NUM);
  835. roce_set_field(req_a->vf_mpt_bt_idx_num,
  836. VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
  837. VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
  838. roce_set_field(req_a->vf_mpt_bt_idx_num,
  839. VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
  840. VF_RES_A_DATA_4_VF_MPT_BT_NUM_S,
  841. HNS_ROCE_VF_MPT_BT_NUM);
  842. roce_set_field(req_a->vf_eqc_bt_idx_num,
  843. VF_RES_A_DATA_5_VF_EQC_IDX_M,
  844. VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
  845. roce_set_field(req_a->vf_eqc_bt_idx_num,
  846. VF_RES_A_DATA_5_VF_EQC_NUM_M,
  847. VF_RES_A_DATA_5_VF_EQC_NUM_S,
  848. HNS_ROCE_VF_EQC_NUM);
  849. } else {
  850. roce_set_field(req_b->vf_smac_idx_num,
  851. VF_RES_B_DATA_1_VF_SMAC_IDX_M,
  852. VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
  853. roce_set_field(req_b->vf_smac_idx_num,
  854. VF_RES_B_DATA_1_VF_SMAC_NUM_M,
  855. VF_RES_B_DATA_1_VF_SMAC_NUM_S,
  856. HNS_ROCE_VF_SMAC_NUM);
  857. roce_set_field(req_b->vf_sgid_idx_num,
  858. VF_RES_B_DATA_2_VF_SGID_IDX_M,
  859. VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
  860. roce_set_field(req_b->vf_sgid_idx_num,
  861. VF_RES_B_DATA_2_VF_SGID_NUM_M,
  862. VF_RES_B_DATA_2_VF_SGID_NUM_S,
  863. HNS_ROCE_VF_SGID_NUM);
  864. roce_set_field(req_b->vf_qid_idx_sl_num,
  865. VF_RES_B_DATA_3_VF_QID_IDX_M,
  866. VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
  867. roce_set_field(req_b->vf_qid_idx_sl_num,
  868. VF_RES_B_DATA_3_VF_SL_NUM_M,
  869. VF_RES_B_DATA_3_VF_SL_NUM_S,
  870. HNS_ROCE_VF_SL_NUM);
  871. }
  872. }
  873. return hns_roce_cmq_send(hr_dev, desc, 2);
  874. }
  875. static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
  876. {
  877. u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
  878. u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
  879. u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
  880. u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
  881. struct hns_roce_cfg_bt_attr *req;
  882. struct hns_roce_cmq_desc desc;
  883. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
  884. req = (struct hns_roce_cfg_bt_attr *)desc.data;
  885. memset(req, 0, sizeof(*req));
  886. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
  887. CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
  888. hr_dev->caps.qpc_ba_pg_sz);
  889. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
  890. CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
  891. hr_dev->caps.qpc_buf_pg_sz);
  892. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
  893. CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
  894. qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
  895. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
  896. CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
  897. hr_dev->caps.srqc_ba_pg_sz);
  898. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
  899. CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
  900. hr_dev->caps.srqc_buf_pg_sz);
  901. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
  902. CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
  903. srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
  904. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
  905. CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
  906. hr_dev->caps.cqc_ba_pg_sz);
  907. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
  908. CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
  909. hr_dev->caps.cqc_buf_pg_sz);
  910. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
  911. CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
  912. cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
  913. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
  914. CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
  915. hr_dev->caps.mpt_ba_pg_sz);
  916. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
  917. CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
  918. hr_dev->caps.mpt_buf_pg_sz);
  919. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
  920. CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
  921. mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
  922. return hns_roce_cmq_send(hr_dev, &desc, 1);
  923. }
  924. static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
  925. {
  926. struct hns_roce_caps *caps = &hr_dev->caps;
  927. int ret;
  928. ret = hns_roce_cmq_query_hw_info(hr_dev);
  929. if (ret) {
  930. dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
  931. ret);
  932. return ret;
  933. }
  934. ret = hns_roce_config_global_param(hr_dev);
  935. if (ret) {
  936. dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
  937. ret);
  938. }
  939. /* Get pf resource owned by every pf */
  940. ret = hns_roce_query_pf_resource(hr_dev);
  941. if (ret) {
  942. dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
  943. ret);
  944. return ret;
  945. }
  946. ret = hns_roce_alloc_vf_resource(hr_dev);
  947. if (ret) {
  948. dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
  949. ret);
  950. return ret;
  951. }
  952. hr_dev->vendor_part_id = 0;
  953. hr_dev->sys_image_guid = 0;
  954. caps->num_qps = HNS_ROCE_V2_MAX_QP_NUM;
  955. caps->max_wqes = HNS_ROCE_V2_MAX_WQE_NUM;
  956. caps->num_cqs = HNS_ROCE_V2_MAX_CQ_NUM;
  957. caps->max_cqes = HNS_ROCE_V2_MAX_CQE_NUM;
  958. caps->max_sq_sg = HNS_ROCE_V2_MAX_SQ_SGE_NUM;
  959. caps->max_rq_sg = HNS_ROCE_V2_MAX_RQ_SGE_NUM;
  960. caps->max_sq_inline = HNS_ROCE_V2_MAX_SQ_INLINE;
  961. caps->num_uars = HNS_ROCE_V2_UAR_NUM;
  962. caps->phy_num_uars = HNS_ROCE_V2_PHY_UAR_NUM;
  963. caps->num_aeq_vectors = HNS_ROCE_V2_AEQE_VEC_NUM;
  964. caps->num_comp_vectors = HNS_ROCE_V2_COMP_VEC_NUM;
  965. caps->num_other_vectors = HNS_ROCE_V2_ABNORMAL_VEC_NUM;
  966. caps->num_mtpts = HNS_ROCE_V2_MAX_MTPT_NUM;
  967. caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
  968. caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
  969. caps->num_pds = HNS_ROCE_V2_MAX_PD_NUM;
  970. caps->max_qp_init_rdma = HNS_ROCE_V2_MAX_QP_INIT_RDMA;
  971. caps->max_qp_dest_rdma = HNS_ROCE_V2_MAX_QP_DEST_RDMA;
  972. caps->max_sq_desc_sz = HNS_ROCE_V2_MAX_SQ_DESC_SZ;
  973. caps->max_rq_desc_sz = HNS_ROCE_V2_MAX_RQ_DESC_SZ;
  974. caps->max_srq_desc_sz = HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
  975. caps->qpc_entry_sz = HNS_ROCE_V2_QPC_ENTRY_SZ;
  976. caps->irrl_entry_sz = HNS_ROCE_V2_IRRL_ENTRY_SZ;
  977. caps->trrl_entry_sz = HNS_ROCE_V2_TRRL_ENTRY_SZ;
  978. caps->cqc_entry_sz = HNS_ROCE_V2_CQC_ENTRY_SZ;
  979. caps->mtpt_entry_sz = HNS_ROCE_V2_MTPT_ENTRY_SZ;
  980. caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
  981. caps->cq_entry_sz = HNS_ROCE_V2_CQE_ENTRY_SIZE;
  982. caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
  983. caps->reserved_lkey = 0;
  984. caps->reserved_pds = 0;
  985. caps->reserved_mrws = 1;
  986. caps->reserved_uars = 0;
  987. caps->reserved_cqs = 0;
  988. caps->qpc_ba_pg_sz = 0;
  989. caps->qpc_buf_pg_sz = 0;
  990. caps->qpc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  991. caps->srqc_ba_pg_sz = 0;
  992. caps->srqc_buf_pg_sz = 0;
  993. caps->srqc_hop_num = HNS_ROCE_HOP_NUM_0;
  994. caps->cqc_ba_pg_sz = 0;
  995. caps->cqc_buf_pg_sz = 0;
  996. caps->cqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  997. caps->mpt_ba_pg_sz = 0;
  998. caps->mpt_buf_pg_sz = 0;
  999. caps->mpt_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1000. caps->pbl_ba_pg_sz = 0;
  1001. caps->pbl_buf_pg_sz = 0;
  1002. caps->pbl_hop_num = HNS_ROCE_PBL_HOP_NUM;
  1003. caps->mtt_ba_pg_sz = 0;
  1004. caps->mtt_buf_pg_sz = 0;
  1005. caps->mtt_hop_num = HNS_ROCE_MTT_HOP_NUM;
  1006. caps->cqe_ba_pg_sz = 0;
  1007. caps->cqe_buf_pg_sz = 0;
  1008. caps->cqe_hop_num = HNS_ROCE_CQE_HOP_NUM;
  1009. caps->eqe_ba_pg_sz = 0;
  1010. caps->eqe_buf_pg_sz = 0;
  1011. caps->eqe_hop_num = HNS_ROCE_EQE_HOP_NUM;
  1012. caps->chunk_sz = HNS_ROCE_V2_TABLE_CHUNK_SIZE;
  1013. caps->flags = HNS_ROCE_CAP_FLAG_REREG_MR |
  1014. HNS_ROCE_CAP_FLAG_ROCE_V1_V2 |
  1015. HNS_ROCE_CAP_FLAG_RQ_INLINE;
  1016. caps->pkey_table_len[0] = 1;
  1017. caps->gid_table_len[0] = HNS_ROCE_V2_GID_INDEX_NUM;
  1018. caps->ceqe_depth = HNS_ROCE_V2_COMP_EQE_NUM;
  1019. caps->aeqe_depth = HNS_ROCE_V2_ASYNC_EQE_NUM;
  1020. caps->local_ca_ack_delay = 0;
  1021. caps->max_mtu = IB_MTU_4096;
  1022. ret = hns_roce_v2_set_bt(hr_dev);
  1023. if (ret)
  1024. dev_err(hr_dev->dev, "Configure bt attribute fail, ret = %d.\n",
  1025. ret);
  1026. return ret;
  1027. }
  1028. static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
  1029. {
  1030. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1031. return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
  1032. }
  1033. static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
  1034. {
  1035. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1036. return status & HNS_ROCE_HW_MB_STATUS_MASK;
  1037. }
  1038. static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
  1039. u64 out_param, u32 in_modifier, u8 op_modifier,
  1040. u16 op, u16 token, int event)
  1041. {
  1042. struct device *dev = hr_dev->dev;
  1043. u32 __iomem *hcr = (u32 __iomem *)(hr_dev->reg_base +
  1044. ROCEE_VF_MB_CFG0_REG);
  1045. unsigned long end;
  1046. u32 val0 = 0;
  1047. u32 val1 = 0;
  1048. end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
  1049. while (hns_roce_v2_cmd_pending(hr_dev)) {
  1050. if (time_after(jiffies, end)) {
  1051. dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
  1052. (int)end);
  1053. return -EAGAIN;
  1054. }
  1055. cond_resched();
  1056. }
  1057. roce_set_field(val0, HNS_ROCE_VF_MB4_TAG_MASK,
  1058. HNS_ROCE_VF_MB4_TAG_SHIFT, in_modifier);
  1059. roce_set_field(val0, HNS_ROCE_VF_MB4_CMD_MASK,
  1060. HNS_ROCE_VF_MB4_CMD_SHIFT, op);
  1061. roce_set_field(val1, HNS_ROCE_VF_MB5_EVENT_MASK,
  1062. HNS_ROCE_VF_MB5_EVENT_SHIFT, event);
  1063. roce_set_field(val1, HNS_ROCE_VF_MB5_TOKEN_MASK,
  1064. HNS_ROCE_VF_MB5_TOKEN_SHIFT, token);
  1065. __raw_writeq(cpu_to_le64(in_param), hcr + 0);
  1066. __raw_writeq(cpu_to_le64(out_param), hcr + 2);
  1067. /* Memory barrier */
  1068. wmb();
  1069. __raw_writel(cpu_to_le32(val0), hcr + 4);
  1070. __raw_writel(cpu_to_le32(val1), hcr + 5);
  1071. mmiowb();
  1072. return 0;
  1073. }
  1074. static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
  1075. unsigned long timeout)
  1076. {
  1077. struct device *dev = hr_dev->dev;
  1078. unsigned long end = 0;
  1079. u32 status;
  1080. end = msecs_to_jiffies(timeout) + jiffies;
  1081. while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
  1082. cond_resched();
  1083. if (hns_roce_v2_cmd_pending(hr_dev)) {
  1084. dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
  1085. return -ETIMEDOUT;
  1086. }
  1087. status = hns_roce_v2_cmd_complete(hr_dev);
  1088. if (status != 0x1) {
  1089. dev_err(dev, "mailbox status 0x%x!\n", status);
  1090. return -EBUSY;
  1091. }
  1092. return 0;
  1093. }
  1094. static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
  1095. int gid_index, union ib_gid *gid,
  1096. const struct ib_gid_attr *attr)
  1097. {
  1098. enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1099. u32 *p;
  1100. u32 val;
  1101. if (!gid || !attr)
  1102. return -EINVAL;
  1103. if (attr->gid_type == IB_GID_TYPE_ROCE)
  1104. sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1105. if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
  1106. if (ipv6_addr_v4mapped((void *)gid))
  1107. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
  1108. else
  1109. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
  1110. }
  1111. p = (u32 *)&gid->raw[0];
  1112. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG0_REG +
  1113. 0x20 * gid_index);
  1114. p = (u32 *)&gid->raw[4];
  1115. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG1_REG +
  1116. 0x20 * gid_index);
  1117. p = (u32 *)&gid->raw[8];
  1118. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG2_REG +
  1119. 0x20 * gid_index);
  1120. p = (u32 *)&gid->raw[0xc];
  1121. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG3_REG +
  1122. 0x20 * gid_index);
  1123. val = roce_read(hr_dev, ROCEE_VF_SGID_CFG4_REG + 0x20 * gid_index);
  1124. roce_set_field(val, ROCEE_VF_SGID_CFG4_SGID_TYPE_M,
  1125. ROCEE_VF_SGID_CFG4_SGID_TYPE_S, sgid_type);
  1126. roce_write(hr_dev, ROCEE_VF_SGID_CFG4_REG + 0x20 * gid_index, val);
  1127. return 0;
  1128. }
  1129. static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
  1130. u8 *addr)
  1131. {
  1132. u16 reg_smac_h;
  1133. u32 reg_smac_l;
  1134. u32 val;
  1135. reg_smac_l = *(u32 *)(&addr[0]);
  1136. roce_raw_write(reg_smac_l, hr_dev->reg_base + ROCEE_VF_SMAC_CFG0_REG +
  1137. 0x08 * phy_port);
  1138. val = roce_read(hr_dev, ROCEE_VF_SMAC_CFG1_REG + 0x08 * phy_port);
  1139. reg_smac_h = *(u16 *)(&addr[4]);
  1140. roce_set_field(val, ROCEE_VF_SMAC_CFG1_VF_SMAC_H_M,
  1141. ROCEE_VF_SMAC_CFG1_VF_SMAC_H_S, reg_smac_h);
  1142. roce_write(hr_dev, ROCEE_VF_SMAC_CFG1_REG + 0x08 * phy_port, val);
  1143. return 0;
  1144. }
  1145. static int hns_roce_v2_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  1146. unsigned long mtpt_idx)
  1147. {
  1148. struct hns_roce_v2_mpt_entry *mpt_entry;
  1149. struct scatterlist *sg;
  1150. u64 page_addr;
  1151. u64 *pages;
  1152. int i, j;
  1153. int len;
  1154. int entry;
  1155. mpt_entry = mb_buf;
  1156. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1157. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  1158. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
  1159. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  1160. V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
  1161. HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
  1162. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1163. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  1164. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S, mr->pbl_ba_pg_sz);
  1165. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1166. V2_MPT_BYTE_4_PD_S, mr->pd);
  1167. mpt_entry->byte_4_pd_hop_st = cpu_to_le32(mpt_entry->byte_4_pd_hop_st);
  1168. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
  1169. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  1170. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 0);
  1171. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
  1172. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  1173. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S, 0);
  1174. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1175. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1176. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1177. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1178. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1179. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1180. mpt_entry->byte_8_mw_cnt_en = cpu_to_le32(mpt_entry->byte_8_mw_cnt_en);
  1181. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
  1182. mr->type == MR_TYPE_MR ? 0 : 1);
  1183. mpt_entry->byte_12_mw_pa = cpu_to_le32(mpt_entry->byte_12_mw_pa);
  1184. mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
  1185. mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
  1186. mpt_entry->lkey = cpu_to_le32(mr->key);
  1187. mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
  1188. mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
  1189. if (mr->type == MR_TYPE_DMA)
  1190. return 0;
  1191. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1192. mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1193. roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
  1194. V2_MPT_BYTE_48_PBL_BA_H_S,
  1195. upper_32_bits(mr->pbl_ba >> 3));
  1196. mpt_entry->byte_48_mode_ba = cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1197. pages = (u64 *)__get_free_page(GFP_KERNEL);
  1198. if (!pages)
  1199. return -ENOMEM;
  1200. i = 0;
  1201. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1202. len = sg_dma_len(sg) >> PAGE_SHIFT;
  1203. for (j = 0; j < len; ++j) {
  1204. page_addr = sg_dma_address(sg) +
  1205. (j << mr->umem->page_shift);
  1206. pages[i] = page_addr >> 6;
  1207. /* Record the first 2 entry directly to MTPT table */
  1208. if (i >= HNS_ROCE_V2_MAX_INNER_MTPT_NUM - 1)
  1209. goto found;
  1210. i++;
  1211. }
  1212. }
  1213. found:
  1214. mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
  1215. roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
  1216. V2_MPT_BYTE_56_PA0_H_S,
  1217. upper_32_bits(pages[0]));
  1218. mpt_entry->byte_56_pa0_h = cpu_to_le32(mpt_entry->byte_56_pa0_h);
  1219. mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
  1220. roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
  1221. V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
  1222. free_page((unsigned long)pages);
  1223. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1224. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1225. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S, mr->pbl_buf_pg_sz);
  1226. mpt_entry->byte_64_buf_pa1 = cpu_to_le32(mpt_entry->byte_64_buf_pa1);
  1227. return 0;
  1228. }
  1229. static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
  1230. struct hns_roce_mr *mr, int flags,
  1231. u32 pdn, int mr_access_flags, u64 iova,
  1232. u64 size, void *mb_buf)
  1233. {
  1234. struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
  1235. if (flags & IB_MR_REREG_PD) {
  1236. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1237. V2_MPT_BYTE_4_PD_S, pdn);
  1238. mr->pd = pdn;
  1239. }
  1240. if (flags & IB_MR_REREG_ACCESS) {
  1241. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1242. V2_MPT_BYTE_8_BIND_EN_S,
  1243. (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
  1244. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1245. V2_MPT_BYTE_8_ATOMIC_EN_S,
  1246. (mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0));
  1247. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1248. (mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1249. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1250. (mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1251. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1252. (mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1253. }
  1254. if (flags & IB_MR_REREG_TRANS) {
  1255. mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
  1256. mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
  1257. mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
  1258. mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
  1259. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1260. mpt_entry->pbl_ba_l =
  1261. cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1262. roce_set_field(mpt_entry->byte_48_mode_ba,
  1263. V2_MPT_BYTE_48_PBL_BA_H_M,
  1264. V2_MPT_BYTE_48_PBL_BA_H_S,
  1265. upper_32_bits(mr->pbl_ba >> 3));
  1266. mpt_entry->byte_48_mode_ba =
  1267. cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1268. mr->iova = iova;
  1269. mr->size = size;
  1270. }
  1271. return 0;
  1272. }
  1273. static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1274. {
  1275. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1276. n * HNS_ROCE_V2_CQE_ENTRY_SIZE);
  1277. }
  1278. static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1279. {
  1280. struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
  1281. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1282. return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
  1283. !!(n & (hr_cq->ib_cq.cqe + 1))) ? cqe : NULL;
  1284. }
  1285. static struct hns_roce_v2_cqe *next_cqe_sw_v2(struct hns_roce_cq *hr_cq)
  1286. {
  1287. return get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
  1288. }
  1289. static void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1290. {
  1291. struct hns_roce_v2_cq_db cq_db;
  1292. cq_db.byte_4 = 0;
  1293. cq_db.parameter = 0;
  1294. roce_set_field(cq_db.byte_4, V2_CQ_DB_BYTE_4_TAG_M,
  1295. V2_CQ_DB_BYTE_4_TAG_S, hr_cq->cqn);
  1296. roce_set_field(cq_db.byte_4, V2_CQ_DB_BYTE_4_CMD_M,
  1297. V2_CQ_DB_BYTE_4_CMD_S, HNS_ROCE_V2_CQ_DB_PTR);
  1298. roce_set_field(cq_db.parameter, V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1299. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1300. cons_index & ((hr_cq->cq_depth << 1) - 1));
  1301. roce_set_field(cq_db.parameter, V2_CQ_DB_PARAMETER_CMD_SN_M,
  1302. V2_CQ_DB_PARAMETER_CMD_SN_S, 1);
  1303. hns_roce_write64_k((__be32 *)&cq_db, hr_cq->cq_db_l);
  1304. }
  1305. static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1306. struct hns_roce_srq *srq)
  1307. {
  1308. struct hns_roce_v2_cqe *cqe, *dest;
  1309. u32 prod_index;
  1310. int nfreed = 0;
  1311. u8 owner_bit;
  1312. for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
  1313. ++prod_index) {
  1314. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1315. break;
  1316. }
  1317. /*
  1318. * Now backwards through the CQ, removing CQ entries
  1319. * that match our QP by overwriting them with next entries.
  1320. */
  1321. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1322. cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1323. if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1324. V2_CQE_BYTE_16_LCL_QPN_S) &
  1325. HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
  1326. /* In v1 engine, not support SRQ */
  1327. ++nfreed;
  1328. } else if (nfreed) {
  1329. dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
  1330. hr_cq->ib_cq.cqe);
  1331. owner_bit = roce_get_bit(dest->byte_4,
  1332. V2_CQE_BYTE_4_OWNER_S);
  1333. memcpy(dest, cqe, sizeof(*cqe));
  1334. roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
  1335. owner_bit);
  1336. }
  1337. }
  1338. if (nfreed) {
  1339. hr_cq->cons_index += nfreed;
  1340. /*
  1341. * Make sure update of buffer contents is done before
  1342. * updating consumer index.
  1343. */
  1344. wmb();
  1345. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1346. }
  1347. }
  1348. static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1349. struct hns_roce_srq *srq)
  1350. {
  1351. spin_lock_irq(&hr_cq->lock);
  1352. __hns_roce_v2_cq_clean(hr_cq, qpn, srq);
  1353. spin_unlock_irq(&hr_cq->lock);
  1354. }
  1355. static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
  1356. struct hns_roce_cq *hr_cq, void *mb_buf,
  1357. u64 *mtts, dma_addr_t dma_handle, int nent,
  1358. u32 vector)
  1359. {
  1360. struct hns_roce_v2_cq_context *cq_context;
  1361. cq_context = mb_buf;
  1362. memset(cq_context, 0, sizeof(*cq_context));
  1363. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
  1364. V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
  1365. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_ARM_ST_M,
  1366. V2_CQC_BYTE_4_ARM_ST_S, REG_NXT_CEQE);
  1367. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
  1368. V2_CQC_BYTE_4_SHIFT_S, ilog2((unsigned int)nent));
  1369. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
  1370. V2_CQC_BYTE_4_CEQN_S, vector);
  1371. cq_context->byte_4_pg_ceqn = cpu_to_le32(cq_context->byte_4_pg_ceqn);
  1372. roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
  1373. V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
  1374. cq_context->cqe_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  1375. cq_context->cqe_cur_blk_addr =
  1376. cpu_to_le32(cq_context->cqe_cur_blk_addr);
  1377. roce_set_field(cq_context->byte_16_hop_addr,
  1378. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
  1379. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
  1380. cpu_to_le32((mtts[0]) >> (32 + PAGE_ADDR_SHIFT)));
  1381. roce_set_field(cq_context->byte_16_hop_addr,
  1382. V2_CQC_BYTE_16_CQE_HOP_NUM_M,
  1383. V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
  1384. HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
  1385. cq_context->cqe_nxt_blk_addr = (u32)(mtts[1] >> PAGE_ADDR_SHIFT);
  1386. roce_set_field(cq_context->byte_24_pgsz_addr,
  1387. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
  1388. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
  1389. cpu_to_le32((mtts[1]) >> (32 + PAGE_ADDR_SHIFT)));
  1390. roce_set_field(cq_context->byte_24_pgsz_addr,
  1391. V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
  1392. V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
  1393. hr_dev->caps.cqe_ba_pg_sz);
  1394. roce_set_field(cq_context->byte_24_pgsz_addr,
  1395. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
  1396. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
  1397. hr_dev->caps.cqe_buf_pg_sz);
  1398. cq_context->cqe_ba = (u32)(dma_handle >> 3);
  1399. roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
  1400. V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
  1401. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1402. V2_CQC_BYTE_56_CQ_MAX_CNT_M,
  1403. V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  1404. HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM);
  1405. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1406. V2_CQC_BYTE_56_CQ_PERIOD_M,
  1407. V2_CQC_BYTE_56_CQ_PERIOD_S,
  1408. HNS_ROCE_V2_CQ_DEFAULT_INTERVAL);
  1409. }
  1410. static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
  1411. enum ib_cq_notify_flags flags)
  1412. {
  1413. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1414. u32 notification_flag;
  1415. u32 doorbell[2];
  1416. doorbell[0] = 0;
  1417. doorbell[1] = 0;
  1418. notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  1419. V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
  1420. /*
  1421. * flags = 0; Notification Flag = 1, next
  1422. * flags = 1; Notification Flag = 0, solocited
  1423. */
  1424. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
  1425. hr_cq->cqn);
  1426. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
  1427. HNS_ROCE_V2_CQ_DB_NTR);
  1428. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1429. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1430. hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1));
  1431. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
  1432. V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
  1433. roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
  1434. notification_flag);
  1435. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1436. return 0;
  1437. }
  1438. static int hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe *cqe,
  1439. struct hns_roce_qp **cur_qp,
  1440. struct ib_wc *wc)
  1441. {
  1442. struct hns_roce_rinl_sge *sge_list;
  1443. u32 wr_num, wr_cnt, sge_num;
  1444. u32 sge_cnt, data_len, size;
  1445. void *wqe_buf;
  1446. wr_num = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_WQE_INDX_M,
  1447. V2_CQE_BYTE_4_WQE_INDX_S) & 0xffff;
  1448. wr_cnt = wr_num & ((*cur_qp)->rq.wqe_cnt - 1);
  1449. sge_list = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sg_list;
  1450. sge_num = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sge_cnt;
  1451. wqe_buf = get_recv_wqe(*cur_qp, wr_cnt);
  1452. data_len = wc->byte_len;
  1453. for (sge_cnt = 0; (sge_cnt < sge_num) && (data_len); sge_cnt++) {
  1454. size = min(sge_list[sge_cnt].len, data_len);
  1455. memcpy((void *)sge_list[sge_cnt].addr, wqe_buf, size);
  1456. data_len -= size;
  1457. wqe_buf += size;
  1458. }
  1459. if (data_len) {
  1460. wc->status = IB_WC_LOC_LEN_ERR;
  1461. return -EAGAIN;
  1462. }
  1463. return 0;
  1464. }
  1465. static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
  1466. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1467. {
  1468. struct hns_roce_dev *hr_dev;
  1469. struct hns_roce_v2_cqe *cqe;
  1470. struct hns_roce_qp *hr_qp;
  1471. struct hns_roce_wq *wq;
  1472. int is_send;
  1473. u16 wqe_ctr;
  1474. u32 opcode;
  1475. u32 status;
  1476. int qpn;
  1477. int ret;
  1478. /* Find cqe according to consumer index */
  1479. cqe = next_cqe_sw_v2(hr_cq);
  1480. if (!cqe)
  1481. return -EAGAIN;
  1482. ++hr_cq->cons_index;
  1483. /* Memory barrier */
  1484. rmb();
  1485. /* 0->SQ, 1->RQ */
  1486. is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
  1487. qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1488. V2_CQE_BYTE_16_LCL_QPN_S);
  1489. if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1490. hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1491. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1492. if (unlikely(!hr_qp)) {
  1493. dev_err(hr_dev->dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1494. hr_cq->cqn, (qpn & HNS_ROCE_V2_CQE_QPN_MASK));
  1495. return -EINVAL;
  1496. }
  1497. *cur_qp = hr_qp;
  1498. }
  1499. wc->qp = &(*cur_qp)->ibqp;
  1500. wc->vendor_err = 0;
  1501. status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
  1502. V2_CQE_BYTE_4_STATUS_S);
  1503. switch (status & HNS_ROCE_V2_CQE_STATUS_MASK) {
  1504. case HNS_ROCE_CQE_V2_SUCCESS:
  1505. wc->status = IB_WC_SUCCESS;
  1506. break;
  1507. case HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR:
  1508. wc->status = IB_WC_LOC_LEN_ERR;
  1509. break;
  1510. case HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR:
  1511. wc->status = IB_WC_LOC_QP_OP_ERR;
  1512. break;
  1513. case HNS_ROCE_CQE_V2_LOCAL_PROT_ERR:
  1514. wc->status = IB_WC_LOC_PROT_ERR;
  1515. break;
  1516. case HNS_ROCE_CQE_V2_WR_FLUSH_ERR:
  1517. wc->status = IB_WC_WR_FLUSH_ERR;
  1518. break;
  1519. case HNS_ROCE_CQE_V2_MW_BIND_ERR:
  1520. wc->status = IB_WC_MW_BIND_ERR;
  1521. break;
  1522. case HNS_ROCE_CQE_V2_BAD_RESP_ERR:
  1523. wc->status = IB_WC_BAD_RESP_ERR;
  1524. break;
  1525. case HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR:
  1526. wc->status = IB_WC_LOC_ACCESS_ERR;
  1527. break;
  1528. case HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR:
  1529. wc->status = IB_WC_REM_INV_REQ_ERR;
  1530. break;
  1531. case HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR:
  1532. wc->status = IB_WC_REM_ACCESS_ERR;
  1533. break;
  1534. case HNS_ROCE_CQE_V2_REMOTE_OP_ERR:
  1535. wc->status = IB_WC_REM_OP_ERR;
  1536. break;
  1537. case HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR:
  1538. wc->status = IB_WC_RETRY_EXC_ERR;
  1539. break;
  1540. case HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR:
  1541. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1542. break;
  1543. case HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR:
  1544. wc->status = IB_WC_REM_ABORT_ERR;
  1545. break;
  1546. default:
  1547. wc->status = IB_WC_GENERAL_ERR;
  1548. break;
  1549. }
  1550. /* CQE status error, directly return */
  1551. if (wc->status != IB_WC_SUCCESS)
  1552. return 0;
  1553. if (is_send) {
  1554. wc->wc_flags = 0;
  1555. /* SQ corresponding to CQE */
  1556. switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1557. V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
  1558. case HNS_ROCE_SQ_OPCODE_SEND:
  1559. wc->opcode = IB_WC_SEND;
  1560. break;
  1561. case HNS_ROCE_SQ_OPCODE_SEND_WITH_INV:
  1562. wc->opcode = IB_WC_SEND;
  1563. break;
  1564. case HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM:
  1565. wc->opcode = IB_WC_SEND;
  1566. wc->wc_flags |= IB_WC_WITH_IMM;
  1567. break;
  1568. case HNS_ROCE_SQ_OPCODE_RDMA_READ:
  1569. wc->opcode = IB_WC_RDMA_READ;
  1570. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1571. break;
  1572. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE:
  1573. wc->opcode = IB_WC_RDMA_WRITE;
  1574. break;
  1575. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM:
  1576. wc->opcode = IB_WC_RDMA_WRITE;
  1577. wc->wc_flags |= IB_WC_WITH_IMM;
  1578. break;
  1579. case HNS_ROCE_SQ_OPCODE_LOCAL_INV:
  1580. wc->opcode = IB_WC_LOCAL_INV;
  1581. wc->wc_flags |= IB_WC_WITH_INVALIDATE;
  1582. break;
  1583. case HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP:
  1584. wc->opcode = IB_WC_COMP_SWAP;
  1585. wc->byte_len = 8;
  1586. break;
  1587. case HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD:
  1588. wc->opcode = IB_WC_FETCH_ADD;
  1589. wc->byte_len = 8;
  1590. break;
  1591. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP:
  1592. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  1593. wc->byte_len = 8;
  1594. break;
  1595. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD:
  1596. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  1597. wc->byte_len = 8;
  1598. break;
  1599. case HNS_ROCE_SQ_OPCODE_FAST_REG_WR:
  1600. wc->opcode = IB_WC_REG_MR;
  1601. break;
  1602. case HNS_ROCE_SQ_OPCODE_BIND_MW:
  1603. wc->opcode = IB_WC_REG_MR;
  1604. break;
  1605. default:
  1606. wc->status = IB_WC_GENERAL_ERR;
  1607. break;
  1608. }
  1609. wq = &(*cur_qp)->sq;
  1610. if ((*cur_qp)->sq_signal_bits) {
  1611. /*
  1612. * If sg_signal_bit is 1,
  1613. * firstly tail pointer updated to wqe
  1614. * which current cqe correspond to
  1615. */
  1616. wqe_ctr = (u16)roce_get_field(cqe->byte_4,
  1617. V2_CQE_BYTE_4_WQE_INDX_M,
  1618. V2_CQE_BYTE_4_WQE_INDX_S);
  1619. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1620. (wq->wqe_cnt - 1);
  1621. }
  1622. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1623. ++wq->tail;
  1624. } else {
  1625. /* RQ correspond to CQE */
  1626. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1627. opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1628. V2_CQE_BYTE_4_OPCODE_S);
  1629. switch (opcode & 0x1f) {
  1630. case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
  1631. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1632. wc->wc_flags = IB_WC_WITH_IMM;
  1633. wc->ex.imm_data = cqe->immtdata;
  1634. break;
  1635. case HNS_ROCE_V2_OPCODE_SEND:
  1636. wc->opcode = IB_WC_RECV;
  1637. wc->wc_flags = 0;
  1638. break;
  1639. case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
  1640. wc->opcode = IB_WC_RECV;
  1641. wc->wc_flags = IB_WC_WITH_IMM;
  1642. wc->ex.imm_data = cqe->immtdata;
  1643. break;
  1644. case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
  1645. wc->opcode = IB_WC_RECV;
  1646. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  1647. wc->ex.invalidate_rkey = le32_to_cpu(cqe->rkey);
  1648. break;
  1649. default:
  1650. wc->status = IB_WC_GENERAL_ERR;
  1651. break;
  1652. }
  1653. if ((wc->qp->qp_type == IB_QPT_RC ||
  1654. wc->qp->qp_type == IB_QPT_UC) &&
  1655. (opcode == HNS_ROCE_V2_OPCODE_SEND ||
  1656. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_IMM ||
  1657. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_INV) &&
  1658. (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_RQ_INLINE_S))) {
  1659. ret = hns_roce_handle_recv_inl_wqe(cqe, cur_qp, wc);
  1660. if (ret)
  1661. return -EAGAIN;
  1662. }
  1663. /* Update tail pointer, record wr_id */
  1664. wq = &(*cur_qp)->rq;
  1665. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1666. ++wq->tail;
  1667. wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
  1668. V2_CQE_BYTE_32_SL_S);
  1669. wc->src_qp = (u8)roce_get_field(cqe->byte_32,
  1670. V2_CQE_BYTE_32_RMT_QPN_M,
  1671. V2_CQE_BYTE_32_RMT_QPN_S);
  1672. wc->wc_flags |= (roce_get_bit(cqe->byte_32,
  1673. V2_CQE_BYTE_32_GRH_S) ?
  1674. IB_WC_GRH : 0);
  1675. wc->port_num = roce_get_field(cqe->byte_32,
  1676. V2_CQE_BYTE_32_PORTN_M, V2_CQE_BYTE_32_PORTN_S);
  1677. wc->pkey_index = 0;
  1678. memcpy(wc->smac, cqe->smac, 4);
  1679. wc->smac[4] = roce_get_field(cqe->byte_28,
  1680. V2_CQE_BYTE_28_SMAC_4_M,
  1681. V2_CQE_BYTE_28_SMAC_4_S);
  1682. wc->smac[5] = roce_get_field(cqe->byte_28,
  1683. V2_CQE_BYTE_28_SMAC_5_M,
  1684. V2_CQE_BYTE_28_SMAC_5_S);
  1685. wc->vlan_id = 0xffff;
  1686. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  1687. wc->network_hdr_type = roce_get_field(cqe->byte_28,
  1688. V2_CQE_BYTE_28_PORT_TYPE_M,
  1689. V2_CQE_BYTE_28_PORT_TYPE_S);
  1690. }
  1691. return 0;
  1692. }
  1693. static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
  1694. struct ib_wc *wc)
  1695. {
  1696. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1697. struct hns_roce_qp *cur_qp = NULL;
  1698. unsigned long flags;
  1699. int npolled;
  1700. spin_lock_irqsave(&hr_cq->lock, flags);
  1701. for (npolled = 0; npolled < num_entries; ++npolled) {
  1702. if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
  1703. break;
  1704. }
  1705. if (npolled) {
  1706. /* Memory barrier */
  1707. wmb();
  1708. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1709. }
  1710. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1711. return npolled;
  1712. }
  1713. static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
  1714. struct hns_roce_hem_table *table, int obj,
  1715. int step_idx)
  1716. {
  1717. struct device *dev = hr_dev->dev;
  1718. struct hns_roce_cmd_mailbox *mailbox;
  1719. struct hns_roce_hem_iter iter;
  1720. struct hns_roce_hem_mhop mhop;
  1721. struct hns_roce_hem *hem;
  1722. unsigned long mhop_obj = obj;
  1723. int i, j, k;
  1724. int ret = 0;
  1725. u64 hem_idx = 0;
  1726. u64 l1_idx = 0;
  1727. u64 bt_ba = 0;
  1728. u32 chunk_ba_num;
  1729. u32 hop_num;
  1730. u16 op = 0xff;
  1731. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  1732. return 0;
  1733. hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
  1734. i = mhop.l0_idx;
  1735. j = mhop.l1_idx;
  1736. k = mhop.l2_idx;
  1737. hop_num = mhop.hop_num;
  1738. chunk_ba_num = mhop.bt_chunk_size / 8;
  1739. if (hop_num == 2) {
  1740. hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
  1741. k;
  1742. l1_idx = i * chunk_ba_num + j;
  1743. } else if (hop_num == 1) {
  1744. hem_idx = i * chunk_ba_num + j;
  1745. } else if (hop_num == HNS_ROCE_HOP_NUM_0) {
  1746. hem_idx = i;
  1747. }
  1748. switch (table->type) {
  1749. case HEM_TYPE_QPC:
  1750. op = HNS_ROCE_CMD_WRITE_QPC_BT0;
  1751. break;
  1752. case HEM_TYPE_MTPT:
  1753. op = HNS_ROCE_CMD_WRITE_MPT_BT0;
  1754. break;
  1755. case HEM_TYPE_CQC:
  1756. op = HNS_ROCE_CMD_WRITE_CQC_BT0;
  1757. break;
  1758. case HEM_TYPE_SRQC:
  1759. op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
  1760. break;
  1761. default:
  1762. dev_warn(dev, "Table %d not to be written by mailbox!\n",
  1763. table->type);
  1764. return 0;
  1765. }
  1766. op += step_idx;
  1767. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1768. if (IS_ERR(mailbox))
  1769. return PTR_ERR(mailbox);
  1770. if (check_whether_last_step(hop_num, step_idx)) {
  1771. hem = table->hem[hem_idx];
  1772. for (hns_roce_hem_first(hem, &iter);
  1773. !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
  1774. bt_ba = hns_roce_hem_addr(&iter);
  1775. /* configure the ba, tag, and op */
  1776. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma,
  1777. obj, 0, op,
  1778. HNS_ROCE_CMD_TIMEOUT_MSECS);
  1779. }
  1780. } else {
  1781. if (step_idx == 0)
  1782. bt_ba = table->bt_l0_dma_addr[i];
  1783. else if (step_idx == 1 && hop_num == 2)
  1784. bt_ba = table->bt_l1_dma_addr[l1_idx];
  1785. /* configure the ba, tag, and op */
  1786. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
  1787. 0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
  1788. }
  1789. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1790. return ret;
  1791. }
  1792. static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
  1793. struct hns_roce_hem_table *table, int obj,
  1794. int step_idx)
  1795. {
  1796. struct device *dev = hr_dev->dev;
  1797. struct hns_roce_cmd_mailbox *mailbox;
  1798. int ret = 0;
  1799. u16 op = 0xff;
  1800. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  1801. return 0;
  1802. switch (table->type) {
  1803. case HEM_TYPE_QPC:
  1804. op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
  1805. break;
  1806. case HEM_TYPE_MTPT:
  1807. op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
  1808. break;
  1809. case HEM_TYPE_CQC:
  1810. op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
  1811. break;
  1812. case HEM_TYPE_SRQC:
  1813. op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
  1814. break;
  1815. default:
  1816. dev_warn(dev, "Table %d not to be destroyed by mailbox!\n",
  1817. table->type);
  1818. return 0;
  1819. }
  1820. op += step_idx;
  1821. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1822. if (IS_ERR(mailbox))
  1823. return PTR_ERR(mailbox);
  1824. /* configure the tag and op */
  1825. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
  1826. HNS_ROCE_CMD_TIMEOUT_MSECS);
  1827. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1828. return ret;
  1829. }
  1830. static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
  1831. struct hns_roce_mtt *mtt,
  1832. enum ib_qp_state cur_state,
  1833. enum ib_qp_state new_state,
  1834. struct hns_roce_v2_qp_context *context,
  1835. struct hns_roce_qp *hr_qp)
  1836. {
  1837. struct hns_roce_cmd_mailbox *mailbox;
  1838. int ret;
  1839. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1840. if (IS_ERR(mailbox))
  1841. return PTR_ERR(mailbox);
  1842. memcpy(mailbox->buf, context, sizeof(*context) * 2);
  1843. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  1844. HNS_ROCE_CMD_MODIFY_QPC,
  1845. HNS_ROCE_CMD_TIMEOUT_MSECS);
  1846. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1847. return ret;
  1848. }
  1849. static void set_access_flags(struct hns_roce_qp *hr_qp,
  1850. struct hns_roce_v2_qp_context *context,
  1851. struct hns_roce_v2_qp_context *qpc_mask,
  1852. const struct ib_qp_attr *attr, int attr_mask)
  1853. {
  1854. u8 dest_rd_atomic;
  1855. u32 access_flags;
  1856. dest_rd_atomic = (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) ?
  1857. attr->max_dest_rd_atomic : hr_qp->resp_depth;
  1858. access_flags = (attr_mask & IB_QP_ACCESS_FLAGS) ?
  1859. attr->qp_access_flags : hr_qp->atomic_rd_en;
  1860. if (!dest_rd_atomic)
  1861. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1862. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  1863. !!(access_flags & IB_ACCESS_REMOTE_READ));
  1864. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
  1865. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  1866. !!(access_flags & IB_ACCESS_REMOTE_WRITE));
  1867. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
  1868. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  1869. !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
  1870. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
  1871. }
  1872. static void modify_qp_reset_to_init(struct ib_qp *ibqp,
  1873. const struct ib_qp_attr *attr,
  1874. int attr_mask,
  1875. struct hns_roce_v2_qp_context *context,
  1876. struct hns_roce_v2_qp_context *qpc_mask)
  1877. {
  1878. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  1879. /*
  1880. * In v2 engine, software pass context and context mask to hardware
  1881. * when modifying qp. If software need modify some fields in context,
  1882. * we should set all bits of the relevant fields in context mask to
  1883. * 0 at the same time, else set them to 0x1.
  1884. */
  1885. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  1886. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  1887. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  1888. V2_QPC_BYTE_4_TST_S, 0);
  1889. if (ibqp->qp_type == IB_QPT_GSI)
  1890. roce_set_field(context->byte_4_sqpn_tst,
  1891. V2_QPC_BYTE_4_SGE_SHIFT_M,
  1892. V2_QPC_BYTE_4_SGE_SHIFT_S,
  1893. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  1894. else
  1895. roce_set_field(context->byte_4_sqpn_tst,
  1896. V2_QPC_BYTE_4_SGE_SHIFT_M,
  1897. V2_QPC_BYTE_4_SGE_SHIFT_S,
  1898. hr_qp->sq.max_gs > 2 ?
  1899. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  1900. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  1901. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  1902. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  1903. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  1904. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  1905. V2_QPC_BYTE_4_SQPN_S, 0);
  1906. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  1907. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  1908. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  1909. V2_QPC_BYTE_16_PD_S, 0);
  1910. roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  1911. V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
  1912. roce_set_field(qpc_mask->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  1913. V2_QPC_BYTE_20_RQWS_S, 0);
  1914. roce_set_field(context->byte_20_smac_sgid_idx,
  1915. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  1916. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1917. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  1918. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  1919. roce_set_field(context->byte_20_smac_sgid_idx,
  1920. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  1921. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  1922. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  1923. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  1924. /* No VLAN need to set 0xFFF */
  1925. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  1926. V2_QPC_BYTE_24_VLAN_IDX_S, 0xfff);
  1927. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  1928. V2_QPC_BYTE_24_VLAN_IDX_S, 0);
  1929. /*
  1930. * Set some fields in context to zero, Because the default values
  1931. * of all fields in context are zero, we need not set them to 0 again.
  1932. * but we should set the relevant fields of context mask to 0.
  1933. */
  1934. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_TX_ERR_S, 0);
  1935. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_RX_ERR_S, 0);
  1936. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_TX_ERR_S, 0);
  1937. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_RX_ERR_S, 0);
  1938. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_MAPID_M,
  1939. V2_QPC_BYTE_60_MAPID_S, 0);
  1940. roce_set_bit(qpc_mask->byte_60_qpst_mapid,
  1941. V2_QPC_BYTE_60_INNER_MAP_IND_S, 0);
  1942. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_MAP_IND_S,
  1943. 0);
  1944. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_RQ_MAP_IND_S,
  1945. 0);
  1946. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_EXT_MAP_IND_S,
  1947. 0);
  1948. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_RLS_IND_S,
  1949. 0);
  1950. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_EXT_IND_S,
  1951. 0);
  1952. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CNP_TX_FLAG_S, 0);
  1953. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CE_FLAG_S, 0);
  1954. if (attr_mask & IB_QP_QKEY) {
  1955. context->qkey_xrcd = attr->qkey;
  1956. qpc_mask->qkey_xrcd = 0;
  1957. hr_qp->qkey = attr->qkey;
  1958. }
  1959. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S, 1);
  1960. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S, 0);
  1961. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  1962. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  1963. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  1964. V2_QPC_BYTE_80_RX_CQN_S, 0);
  1965. if (ibqp->srq) {
  1966. roce_set_field(context->byte_76_srqn_op_en,
  1967. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  1968. to_hr_srq(ibqp->srq)->srqn);
  1969. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  1970. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  1971. roce_set_bit(context->byte_76_srqn_op_en,
  1972. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  1973. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  1974. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  1975. }
  1976. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  1977. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  1978. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  1979. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  1980. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  1981. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  1982. roce_set_field(qpc_mask->byte_92_srq_info, V2_QPC_BYTE_92_SRQ_INFO_M,
  1983. V2_QPC_BYTE_92_SRQ_INFO_S, 0);
  1984. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  1985. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  1986. roce_set_field(qpc_mask->byte_104_rq_sge,
  1987. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M,
  1988. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S, 0);
  1989. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  1990. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  1991. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  1992. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  1993. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  1994. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  1995. V2_QPC_BYTE_108_RX_REQ_RNR_S, 0);
  1996. qpc_mask->rq_rnr_timer = 0;
  1997. qpc_mask->rx_msg_len = 0;
  1998. qpc_mask->rx_rkey_pkt_info = 0;
  1999. qpc_mask->rx_va = 0;
  2000. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2001. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2002. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2003. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2004. roce_set_bit(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RSVD_RAQ_MAP_S, 0);
  2005. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M,
  2006. V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S, 0);
  2007. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M,
  2008. V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S, 0);
  2009. roce_set_field(qpc_mask->byte_144_raq,
  2010. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M,
  2011. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S, 0);
  2012. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_RTY_INI_IND_S,
  2013. 0);
  2014. roce_set_field(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_CREDIT_M,
  2015. V2_QPC_BYTE_144_RAQ_CREDIT_S, 0);
  2016. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RESP_RTY_FLG_S, 0);
  2017. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RQ_MSN_M,
  2018. V2_QPC_BYTE_148_RQ_MSN_S, 0);
  2019. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RAQ_SYNDROME_M,
  2020. V2_QPC_BYTE_148_RAQ_SYNDROME_S, 0);
  2021. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2022. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2023. roce_set_field(qpc_mask->byte_152_raq,
  2024. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M,
  2025. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S, 0);
  2026. roce_set_field(qpc_mask->byte_156_raq, V2_QPC_BYTE_156_RAQ_USE_PKTN_M,
  2027. V2_QPC_BYTE_156_RAQ_USE_PKTN_S, 0);
  2028. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2029. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  2030. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
  2031. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2032. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M,
  2033. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S, 0);
  2034. roce_set_field(context->byte_168_irrl_idx,
  2035. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2036. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  2037. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2038. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2039. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2040. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  2041. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2042. V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S, 0);
  2043. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2044. V2_QPC_BYTE_168_SQ_INVLD_FLG_S, 0);
  2045. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2046. V2_QPC_BYTE_168_IRRL_IDX_LSB_M,
  2047. V2_QPC_BYTE_168_IRRL_IDX_LSB_S, 0);
  2048. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2049. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 4);
  2050. roce_set_field(qpc_mask->byte_172_sq_psn,
  2051. V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2052. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 0);
  2053. roce_set_bit(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_MSG_RNR_FLG_S,
  2054. 0);
  2055. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2056. V2_QPC_BYTE_176_MSG_USE_PKTN_M,
  2057. V2_QPC_BYTE_176_MSG_USE_PKTN_S, 0);
  2058. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2059. V2_QPC_BYTE_176_IRRL_HEAD_PRE_M,
  2060. V2_QPC_BYTE_176_IRRL_HEAD_PRE_S, 0);
  2061. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2062. V2_QPC_BYTE_184_IRRL_IDX_MSB_M,
  2063. V2_QPC_BYTE_184_IRRL_IDX_MSB_S, 0);
  2064. qpc_mask->cur_sge_offset = 0;
  2065. roce_set_field(qpc_mask->byte_192_ext_sge,
  2066. V2_QPC_BYTE_192_CUR_SGE_IDX_M,
  2067. V2_QPC_BYTE_192_CUR_SGE_IDX_S, 0);
  2068. roce_set_field(qpc_mask->byte_192_ext_sge,
  2069. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M,
  2070. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S, 0);
  2071. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2072. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2073. roce_set_field(qpc_mask->byte_200_sq_max, V2_QPC_BYTE_200_SQ_MAX_IDX_M,
  2074. V2_QPC_BYTE_200_SQ_MAX_IDX_S, 0);
  2075. roce_set_field(qpc_mask->byte_200_sq_max,
  2076. V2_QPC_BYTE_200_LCL_OPERATED_CNT_M,
  2077. V2_QPC_BYTE_200_LCL_OPERATED_CNT_S, 0);
  2078. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RNR_FLG_S, 0);
  2079. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RTY_FLG_S, 0);
  2080. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2081. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2082. qpc_mask->sq_timer = 0;
  2083. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2084. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2085. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2086. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2087. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2088. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2089. qpc_mask->irrl_cur_sge_offset = 0;
  2090. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2091. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2092. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2093. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2094. V2_QPC_BYTE_240_IRRL_TAIL_RD_M,
  2095. V2_QPC_BYTE_240_IRRL_TAIL_RD_S, 0);
  2096. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2097. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2098. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2099. roce_set_field(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_M,
  2100. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2101. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_ACK_PSN_ERR_S,
  2102. 0);
  2103. roce_set_field(qpc_mask->byte_248_ack_psn,
  2104. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2105. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2106. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_VLD_S,
  2107. 0);
  2108. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2109. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2110. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_CQ_ERR_IND_S,
  2111. 0);
  2112. hr_qp->access_flags = attr->qp_access_flags;
  2113. hr_qp->pkey_index = attr->pkey_index;
  2114. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2115. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2116. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2117. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2118. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_ERR_TYPE_M,
  2119. V2_QPC_BYTE_252_ERR_TYPE_S, 0);
  2120. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2121. V2_QPC_BYTE_256_RQ_CQE_IDX_M,
  2122. V2_QPC_BYTE_256_RQ_CQE_IDX_S, 0);
  2123. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2124. V2_QPC_BYTE_256_SQ_FLUSH_IDX_M,
  2125. V2_QPC_BYTE_256_SQ_FLUSH_IDX_S, 0);
  2126. }
  2127. static void modify_qp_init_to_init(struct ib_qp *ibqp,
  2128. const struct ib_qp_attr *attr, int attr_mask,
  2129. struct hns_roce_v2_qp_context *context,
  2130. struct hns_roce_v2_qp_context *qpc_mask)
  2131. {
  2132. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2133. /*
  2134. * In v2 engine, software pass context and context mask to hardware
  2135. * when modifying qp. If software need modify some fields in context,
  2136. * we should set all bits of the relevant fields in context mask to
  2137. * 0 at the same time, else set them to 0x1.
  2138. */
  2139. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2140. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2141. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2142. V2_QPC_BYTE_4_TST_S, 0);
  2143. if (ibqp->qp_type == IB_QPT_GSI)
  2144. roce_set_field(context->byte_4_sqpn_tst,
  2145. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2146. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2147. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2148. else
  2149. roce_set_field(context->byte_4_sqpn_tst,
  2150. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2151. V2_QPC_BYTE_4_SGE_SHIFT_S, hr_qp->sq.max_gs > 2 ?
  2152. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2153. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2154. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2155. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  2156. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2157. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  2158. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2159. 0);
  2160. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2161. !!(attr->qp_access_flags &
  2162. IB_ACCESS_REMOTE_WRITE));
  2163. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2164. 0);
  2165. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2166. !!(attr->qp_access_flags &
  2167. IB_ACCESS_REMOTE_ATOMIC));
  2168. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2169. 0);
  2170. } else {
  2171. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2172. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
  2173. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2174. 0);
  2175. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2176. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
  2177. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2178. 0);
  2179. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2180. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2181. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2182. 0);
  2183. }
  2184. roce_set_field(context->byte_20_smac_sgid_idx,
  2185. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2186. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2187. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2188. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2189. roce_set_field(context->byte_20_smac_sgid_idx,
  2190. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2191. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2192. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2193. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2194. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2195. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2196. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2197. V2_QPC_BYTE_16_PD_S, 0);
  2198. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2199. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2200. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2201. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2202. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2203. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2204. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2205. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2206. if (ibqp->srq) {
  2207. roce_set_bit(context->byte_76_srqn_op_en,
  2208. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2209. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2210. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2211. roce_set_field(context->byte_76_srqn_op_en,
  2212. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2213. to_hr_srq(ibqp->srq)->srqn);
  2214. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2215. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2216. }
  2217. if (attr_mask & IB_QP_QKEY) {
  2218. context->qkey_xrcd = attr->qkey;
  2219. qpc_mask->qkey_xrcd = 0;
  2220. }
  2221. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2222. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2223. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2224. V2_QPC_BYTE_4_SQPN_S, 0);
  2225. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2226. V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
  2227. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2228. V2_QPC_BYTE_56_DQPN_S, 0);
  2229. roce_set_field(context->byte_168_irrl_idx,
  2230. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2231. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  2232. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2233. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2234. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2235. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  2236. }
  2237. static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
  2238. const struct ib_qp_attr *attr, int attr_mask,
  2239. struct hns_roce_v2_qp_context *context,
  2240. struct hns_roce_v2_qp_context *qpc_mask)
  2241. {
  2242. const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
  2243. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2244. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2245. struct device *dev = hr_dev->dev;
  2246. dma_addr_t dma_handle_3;
  2247. dma_addr_t dma_handle_2;
  2248. dma_addr_t dma_handle;
  2249. u32 page_size;
  2250. u8 port_num;
  2251. u64 *mtts_3;
  2252. u64 *mtts_2;
  2253. u64 *mtts;
  2254. u8 *dmac;
  2255. u8 *smac;
  2256. int port;
  2257. /* Search qp buf's mtts */
  2258. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2259. hr_qp->mtt.first_seg, &dma_handle);
  2260. if (!mtts) {
  2261. dev_err(dev, "qp buf pa find failed\n");
  2262. return -EINVAL;
  2263. }
  2264. /* Search IRRL's mtts */
  2265. mtts_2 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
  2266. hr_qp->qpn, &dma_handle_2);
  2267. if (!mtts_2) {
  2268. dev_err(dev, "qp irrl_table find failed\n");
  2269. return -EINVAL;
  2270. }
  2271. /* Search TRRL's mtts */
  2272. mtts_3 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
  2273. hr_qp->qpn, &dma_handle_3);
  2274. if (!mtts_3) {
  2275. dev_err(dev, "qp trrl_table find failed\n");
  2276. return -EINVAL;
  2277. }
  2278. if ((attr_mask & IB_QP_ALT_PATH) || (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2279. (attr_mask & IB_QP_PKEY_INDEX) || (attr_mask & IB_QP_QKEY)) {
  2280. dev_err(dev, "INIT2RTR attr_mask (0x%x) error\n", attr_mask);
  2281. return -EINVAL;
  2282. }
  2283. dmac = (u8 *)attr->ah_attr.roce.dmac;
  2284. context->wqe_sge_ba = (u32)(dma_handle >> 3);
  2285. qpc_mask->wqe_sge_ba = 0;
  2286. /*
  2287. * In v2 engine, software pass context and context mask to hardware
  2288. * when modifying qp. If software need modify some fields in context,
  2289. * we should set all bits of the relevant fields in context mask to
  2290. * 0 at the same time, else set them to 0x1.
  2291. */
  2292. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2293. V2_QPC_BYTE_12_WQE_SGE_BA_S, dma_handle >> (32 + 3));
  2294. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2295. V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
  2296. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2297. V2_QPC_BYTE_12_SQ_HOP_NUM_S,
  2298. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2299. 0 : hr_dev->caps.mtt_hop_num);
  2300. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2301. V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
  2302. roce_set_field(context->byte_20_smac_sgid_idx,
  2303. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2304. V2_QPC_BYTE_20_SGE_HOP_NUM_S,
  2305. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2306. hr_dev->caps.mtt_hop_num : 0);
  2307. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2308. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2309. V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
  2310. roce_set_field(context->byte_20_smac_sgid_idx,
  2311. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2312. V2_QPC_BYTE_20_RQ_HOP_NUM_S,
  2313. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2314. 0 : hr_dev->caps.mtt_hop_num);
  2315. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2316. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2317. V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
  2318. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2319. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2320. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
  2321. hr_dev->caps.mtt_ba_pg_sz);
  2322. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2323. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2324. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
  2325. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2326. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2327. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
  2328. hr_dev->caps.mtt_buf_pg_sz);
  2329. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2330. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2331. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
  2332. roce_set_field(context->byte_80_rnr_rx_cqn,
  2333. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2334. V2_QPC_BYTE_80_MIN_RNR_TIME_S, attr->min_rnr_timer);
  2335. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
  2336. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2337. V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
  2338. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2339. context->rq_cur_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size]
  2340. >> PAGE_ADDR_SHIFT);
  2341. qpc_mask->rq_cur_blk_addr = 0;
  2342. roce_set_field(context->byte_92_srq_info,
  2343. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2344. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
  2345. mtts[hr_qp->rq.offset / page_size]
  2346. >> (32 + PAGE_ADDR_SHIFT));
  2347. roce_set_field(qpc_mask->byte_92_srq_info,
  2348. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2349. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
  2350. context->rq_nxt_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size + 1]
  2351. >> PAGE_ADDR_SHIFT);
  2352. qpc_mask->rq_nxt_blk_addr = 0;
  2353. roce_set_field(context->byte_104_rq_sge,
  2354. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2355. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
  2356. mtts[hr_qp->rq.offset / page_size + 1]
  2357. >> (32 + PAGE_ADDR_SHIFT));
  2358. roce_set_field(qpc_mask->byte_104_rq_sge,
  2359. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2360. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
  2361. roce_set_field(context->byte_108_rx_reqepsn,
  2362. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2363. V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
  2364. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2365. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2366. V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
  2367. roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2368. V2_QPC_BYTE_132_TRRL_BA_S, dma_handle_3 >> 4);
  2369. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2370. V2_QPC_BYTE_132_TRRL_BA_S, 0);
  2371. context->trrl_ba = (u32)(dma_handle_3 >> (16 + 4));
  2372. qpc_mask->trrl_ba = 0;
  2373. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2374. V2_QPC_BYTE_140_TRRL_BA_S,
  2375. (u32)(dma_handle_3 >> (32 + 16 + 4)));
  2376. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2377. V2_QPC_BYTE_140_TRRL_BA_S, 0);
  2378. context->irrl_ba = (u32)(dma_handle_2 >> 6);
  2379. qpc_mask->irrl_ba = 0;
  2380. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2381. V2_QPC_BYTE_208_IRRL_BA_S,
  2382. dma_handle_2 >> (32 + 6));
  2383. roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2384. V2_QPC_BYTE_208_IRRL_BA_S, 0);
  2385. roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
  2386. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
  2387. roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2388. hr_qp->sq_signal_bits);
  2389. roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2390. 0);
  2391. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
  2392. smac = (u8 *)hr_dev->dev_addr[port];
  2393. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2394. if (ether_addr_equal_unaligned(dmac, smac) ||
  2395. hr_dev->loop_idc == 0x1) {
  2396. roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
  2397. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
  2398. }
  2399. if ((attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) &&
  2400. attr->max_dest_rd_atomic) {
  2401. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2402. V2_QPC_BYTE_140_RR_MAX_S,
  2403. fls(attr->max_dest_rd_atomic - 1));
  2404. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2405. V2_QPC_BYTE_140_RR_MAX_S, 0);
  2406. }
  2407. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2408. V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
  2409. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2410. V2_QPC_BYTE_56_DQPN_S, 0);
  2411. /* Configure GID index */
  2412. port_num = rdma_ah_get_port_num(&attr->ah_attr);
  2413. roce_set_field(context->byte_20_smac_sgid_idx,
  2414. V2_QPC_BYTE_20_SGID_IDX_M,
  2415. V2_QPC_BYTE_20_SGID_IDX_S,
  2416. hns_get_gid_index(hr_dev, port_num - 1,
  2417. grh->sgid_index));
  2418. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2419. V2_QPC_BYTE_20_SGID_IDX_M,
  2420. V2_QPC_BYTE_20_SGID_IDX_S, 0);
  2421. memcpy(&(context->dmac), dmac, 4);
  2422. roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2423. V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
  2424. qpc_mask->dmac = 0;
  2425. roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2426. V2_QPC_BYTE_52_DMAC_S, 0);
  2427. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2428. V2_QPC_BYTE_56_LP_PKTN_INI_S, 4);
  2429. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2430. V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
  2431. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2432. V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
  2433. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2434. V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
  2435. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2436. V2_QPC_BYTE_28_FL_S, grh->flow_label);
  2437. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2438. V2_QPC_BYTE_28_FL_S, 0);
  2439. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2440. V2_QPC_BYTE_24_TC_S, grh->traffic_class);
  2441. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2442. V2_QPC_BYTE_24_TC_S, 0);
  2443. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_UD)
  2444. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2445. V2_QPC_BYTE_24_MTU_S, IB_MTU_4096);
  2446. else
  2447. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2448. V2_QPC_BYTE_24_MTU_S, attr->path_mtu);
  2449. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2450. V2_QPC_BYTE_24_MTU_S, 0);
  2451. memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
  2452. memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
  2453. roce_set_field(context->byte_84_rq_ci_pi,
  2454. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2455. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
  2456. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2457. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2458. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2459. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2460. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2461. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2462. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2463. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2464. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2465. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2466. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2467. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2468. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2469. context->rq_rnr_timer = 0;
  2470. qpc_mask->rq_rnr_timer = 0;
  2471. roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2472. V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
  2473. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2474. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2475. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2476. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2477. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2478. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2479. roce_set_field(context->byte_168_irrl_idx,
  2480. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2481. V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
  2482. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2483. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2484. V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
  2485. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2486. V2_QPC_BYTE_28_SL_S, rdma_ah_get_sl(&attr->ah_attr));
  2487. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2488. V2_QPC_BYTE_28_SL_S, 0);
  2489. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2490. return 0;
  2491. }
  2492. static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
  2493. const struct ib_qp_attr *attr, int attr_mask,
  2494. struct hns_roce_v2_qp_context *context,
  2495. struct hns_roce_v2_qp_context *qpc_mask)
  2496. {
  2497. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2498. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2499. struct device *dev = hr_dev->dev;
  2500. dma_addr_t dma_handle;
  2501. u32 page_size;
  2502. u64 *mtts;
  2503. /* Search qp buf's mtts */
  2504. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2505. hr_qp->mtt.first_seg, &dma_handle);
  2506. if (!mtts) {
  2507. dev_err(dev, "qp buf pa find failed\n");
  2508. return -EINVAL;
  2509. }
  2510. /* If exist optional param, return error */
  2511. if ((attr_mask & IB_QP_ALT_PATH) || (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2512. (attr_mask & IB_QP_QKEY) || (attr_mask & IB_QP_PATH_MIG_STATE) ||
  2513. (attr_mask & IB_QP_CUR_STATE) ||
  2514. (attr_mask & IB_QP_MIN_RNR_TIMER)) {
  2515. dev_err(dev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
  2516. return -EINVAL;
  2517. }
  2518. /*
  2519. * In v2 engine, software pass context and context mask to hardware
  2520. * when modifying qp. If software need modify some fields in context,
  2521. * we should set all bits of the relevant fields in context mask to
  2522. * 0 at the same time, else set them to 0x1.
  2523. */
  2524. roce_set_field(context->byte_60_qpst_mapid,
  2525. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2526. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, attr->retry_cnt);
  2527. roce_set_field(qpc_mask->byte_60_qpst_mapid,
  2528. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2529. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, 0);
  2530. context->sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2531. roce_set_field(context->byte_168_irrl_idx,
  2532. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2533. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
  2534. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2535. qpc_mask->sq_cur_blk_addr = 0;
  2536. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2537. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2538. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
  2539. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2540. context->sq_cur_sge_blk_addr =
  2541. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2542. ((u32)(mtts[hr_qp->sge.offset / page_size]
  2543. >> PAGE_ADDR_SHIFT)) : 0;
  2544. roce_set_field(context->byte_184_irrl_idx,
  2545. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2546. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
  2547. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2548. (mtts[hr_qp->sge.offset / page_size] >>
  2549. (32 + PAGE_ADDR_SHIFT)) : 0);
  2550. qpc_mask->sq_cur_sge_blk_addr = 0;
  2551. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2552. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2553. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
  2554. context->rx_sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2555. roce_set_field(context->byte_232_irrl_sge,
  2556. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2557. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
  2558. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2559. qpc_mask->rx_sq_cur_blk_addr = 0;
  2560. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2561. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2562. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
  2563. /*
  2564. * Set some fields in context to zero, Because the default values
  2565. * of all fields in context are zero, we need not set them to 0 again.
  2566. * but we should set the relevant fields of context mask to 0.
  2567. */
  2568. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2569. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2570. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2571. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2572. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2573. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2574. roce_set_field(context->byte_244_rnr_rxack,
  2575. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2576. V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
  2577. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2578. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2579. V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
  2580. roce_set_field(qpc_mask->byte_248_ack_psn,
  2581. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2582. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2583. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2584. V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
  2585. roce_set_field(qpc_mask->byte_248_ack_psn,
  2586. V2_QPC_BYTE_248_IRRL_PSN_M,
  2587. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2588. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2589. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2590. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2591. roce_set_field(context->byte_220_retry_psn_msn,
  2592. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2593. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
  2594. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2595. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2596. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
  2597. roce_set_field(context->byte_224_retry_msg,
  2598. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2599. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, attr->sq_psn >> 16);
  2600. roce_set_field(qpc_mask->byte_224_retry_msg,
  2601. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2602. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
  2603. roce_set_field(context->byte_224_retry_msg,
  2604. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2605. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, attr->sq_psn);
  2606. roce_set_field(qpc_mask->byte_224_retry_msg,
  2607. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2608. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
  2609. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2610. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2611. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2612. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2613. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2614. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2615. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2616. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2617. V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
  2618. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2619. V2_QPC_BYTE_212_RETRY_CNT_S, 0);
  2620. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2621. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, attr->retry_cnt);
  2622. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2623. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
  2624. roce_set_field(context->byte_244_rnr_rxack,
  2625. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2626. V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
  2627. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2628. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2629. V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
  2630. roce_set_field(context->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2631. V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
  2632. roce_set_field(qpc_mask->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2633. V2_QPC_BYTE_244_RNR_CNT_S, 0);
  2634. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2635. V2_QPC_BYTE_212_LSN_S, 0x100);
  2636. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2637. V2_QPC_BYTE_212_LSN_S, 0);
  2638. if (attr_mask & IB_QP_TIMEOUT) {
  2639. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2640. V2_QPC_BYTE_28_AT_S, attr->timeout);
  2641. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2642. V2_QPC_BYTE_28_AT_S, 0);
  2643. }
  2644. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2645. V2_QPC_BYTE_28_SL_S,
  2646. rdma_ah_get_sl(&attr->ah_attr));
  2647. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2648. V2_QPC_BYTE_28_SL_S, 0);
  2649. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2650. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2651. V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
  2652. roce_set_field(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2653. V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
  2654. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2655. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2656. roce_set_field(context->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2657. V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
  2658. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2659. V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
  2660. if ((attr_mask & IB_QP_MAX_QP_RD_ATOMIC) && attr->max_rd_atomic) {
  2661. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
  2662. V2_QPC_BYTE_208_SR_MAX_S,
  2663. fls(attr->max_rd_atomic - 1));
  2664. roce_set_field(qpc_mask->byte_208_irrl,
  2665. V2_QPC_BYTE_208_SR_MAX_M,
  2666. V2_QPC_BYTE_208_SR_MAX_S, 0);
  2667. }
  2668. return 0;
  2669. }
  2670. static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
  2671. const struct ib_qp_attr *attr,
  2672. int attr_mask, enum ib_qp_state cur_state,
  2673. enum ib_qp_state new_state)
  2674. {
  2675. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2676. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2677. struct hns_roce_v2_qp_context *context;
  2678. struct hns_roce_v2_qp_context *qpc_mask;
  2679. struct device *dev = hr_dev->dev;
  2680. int ret = -EINVAL;
  2681. context = kzalloc(2 * sizeof(*context), GFP_KERNEL);
  2682. if (!context)
  2683. return -ENOMEM;
  2684. qpc_mask = context + 1;
  2685. /*
  2686. * In v2 engine, software pass context and context mask to hardware
  2687. * when modifying qp. If software need modify some fields in context,
  2688. * we should set all bits of the relevant fields in context mask to
  2689. * 0 at the same time, else set them to 0x1.
  2690. */
  2691. memset(qpc_mask, 0xff, sizeof(*qpc_mask));
  2692. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2693. modify_qp_reset_to_init(ibqp, attr, attr_mask, context,
  2694. qpc_mask);
  2695. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2696. modify_qp_init_to_init(ibqp, attr, attr_mask, context,
  2697. qpc_mask);
  2698. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2699. ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
  2700. qpc_mask);
  2701. if (ret)
  2702. goto out;
  2703. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2704. ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
  2705. qpc_mask);
  2706. if (ret)
  2707. goto out;
  2708. } else if ((cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) ||
  2709. (cur_state == IB_QPS_SQE && new_state == IB_QPS_RTS) ||
  2710. (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD) ||
  2711. (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD) ||
  2712. (cur_state == IB_QPS_SQD && new_state == IB_QPS_RTS) ||
  2713. (cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2714. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2715. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2716. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2717. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2718. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2719. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2720. (cur_state == IB_QPS_SQD && new_state == IB_QPS_ERR) ||
  2721. (cur_state == IB_QPS_SQE && new_state == IB_QPS_ERR)) {
  2722. /* Nothing */
  2723. ;
  2724. } else {
  2725. dev_err(dev, "Illegal state for QP!\n");
  2726. goto out;
  2727. }
  2728. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2729. set_access_flags(hr_qp, context, qpc_mask, attr, attr_mask);
  2730. /* Every status migrate must change state */
  2731. roce_set_field(context->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  2732. V2_QPC_BYTE_60_QP_ST_S, new_state);
  2733. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  2734. V2_QPC_BYTE_60_QP_ST_S, 0);
  2735. /* SW pass context to HW */
  2736. ret = hns_roce_v2_qp_modify(hr_dev, &hr_qp->mtt, cur_state, new_state,
  2737. context, hr_qp);
  2738. if (ret) {
  2739. dev_err(dev, "hns_roce_qp_modify failed(%d)\n", ret);
  2740. goto out;
  2741. }
  2742. hr_qp->state = new_state;
  2743. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2744. hr_qp->atomic_rd_en = attr->qp_access_flags;
  2745. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2746. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  2747. if (attr_mask & IB_QP_PORT) {
  2748. hr_qp->port = attr->port_num - 1;
  2749. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  2750. }
  2751. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2752. hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2753. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2754. if (ibqp->send_cq != ibqp->recv_cq)
  2755. hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
  2756. hr_qp->qpn, NULL);
  2757. hr_qp->rq.head = 0;
  2758. hr_qp->rq.tail = 0;
  2759. hr_qp->sq.head = 0;
  2760. hr_qp->sq.tail = 0;
  2761. hr_qp->sq_next_wqe = 0;
  2762. hr_qp->next_sge = 0;
  2763. }
  2764. out:
  2765. kfree(context);
  2766. return ret;
  2767. }
  2768. static inline enum ib_qp_state to_ib_qp_st(enum hns_roce_v2_qp_state state)
  2769. {
  2770. switch (state) {
  2771. case HNS_ROCE_QP_ST_RST: return IB_QPS_RESET;
  2772. case HNS_ROCE_QP_ST_INIT: return IB_QPS_INIT;
  2773. case HNS_ROCE_QP_ST_RTR: return IB_QPS_RTR;
  2774. case HNS_ROCE_QP_ST_RTS: return IB_QPS_RTS;
  2775. case HNS_ROCE_QP_ST_SQ_DRAINING:
  2776. case HNS_ROCE_QP_ST_SQD: return IB_QPS_SQD;
  2777. case HNS_ROCE_QP_ST_SQER: return IB_QPS_SQE;
  2778. case HNS_ROCE_QP_ST_ERR: return IB_QPS_ERR;
  2779. default: return -1;
  2780. }
  2781. }
  2782. static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
  2783. struct hns_roce_qp *hr_qp,
  2784. struct hns_roce_v2_qp_context *hr_context)
  2785. {
  2786. struct hns_roce_cmd_mailbox *mailbox;
  2787. int ret;
  2788. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2789. if (IS_ERR(mailbox))
  2790. return PTR_ERR(mailbox);
  2791. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  2792. HNS_ROCE_CMD_QUERY_QPC,
  2793. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2794. if (ret) {
  2795. dev_err(hr_dev->dev, "QUERY QP cmd process error\n");
  2796. goto out;
  2797. }
  2798. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  2799. out:
  2800. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2801. return ret;
  2802. }
  2803. static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2804. int qp_attr_mask,
  2805. struct ib_qp_init_attr *qp_init_attr)
  2806. {
  2807. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2808. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2809. struct hns_roce_v2_qp_context *context;
  2810. struct device *dev = hr_dev->dev;
  2811. int tmp_qp_state;
  2812. int state;
  2813. int ret;
  2814. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2815. if (!context)
  2816. return -ENOMEM;
  2817. memset(qp_attr, 0, sizeof(*qp_attr));
  2818. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  2819. mutex_lock(&hr_qp->mutex);
  2820. if (hr_qp->state == IB_QPS_RESET) {
  2821. qp_attr->qp_state = IB_QPS_RESET;
  2822. ret = 0;
  2823. goto done;
  2824. }
  2825. ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, context);
  2826. if (ret) {
  2827. dev_err(dev, "query qpc error\n");
  2828. ret = -EINVAL;
  2829. goto out;
  2830. }
  2831. state = roce_get_field(context->byte_60_qpst_mapid,
  2832. V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
  2833. tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
  2834. if (tmp_qp_state == -1) {
  2835. dev_err(dev, "Illegal ib_qp_state\n");
  2836. ret = -EINVAL;
  2837. goto out;
  2838. }
  2839. hr_qp->state = (u8)tmp_qp_state;
  2840. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  2841. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->byte_24_mtu_tc,
  2842. V2_QPC_BYTE_24_MTU_M,
  2843. V2_QPC_BYTE_24_MTU_S);
  2844. qp_attr->path_mig_state = IB_MIG_ARMED;
  2845. qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
  2846. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  2847. qp_attr->qkey = V2_QKEY_VAL;
  2848. qp_attr->rq_psn = roce_get_field(context->byte_108_rx_reqepsn,
  2849. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2850. V2_QPC_BYTE_108_RX_REQ_EPSN_S);
  2851. qp_attr->sq_psn = (u32)roce_get_field(context->byte_172_sq_psn,
  2852. V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2853. V2_QPC_BYTE_172_SQ_CUR_PSN_S);
  2854. qp_attr->dest_qp_num = (u8)roce_get_field(context->byte_56_dqpn_err,
  2855. V2_QPC_BYTE_56_DQPN_M,
  2856. V2_QPC_BYTE_56_DQPN_S);
  2857. qp_attr->qp_access_flags = ((roce_get_bit(context->byte_76_srqn_op_en,
  2858. V2_QPC_BYTE_76_RRE_S)) << 2) |
  2859. ((roce_get_bit(context->byte_76_srqn_op_en,
  2860. V2_QPC_BYTE_76_RWE_S)) << 1) |
  2861. ((roce_get_bit(context->byte_76_srqn_op_en,
  2862. V2_QPC_BYTE_76_ATE_S)) << 3);
  2863. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  2864. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  2865. struct ib_global_route *grh =
  2866. rdma_ah_retrieve_grh(&qp_attr->ah_attr);
  2867. rdma_ah_set_sl(&qp_attr->ah_attr,
  2868. roce_get_field(context->byte_28_at_fl,
  2869. V2_QPC_BYTE_28_SL_M,
  2870. V2_QPC_BYTE_28_SL_S));
  2871. grh->flow_label = roce_get_field(context->byte_28_at_fl,
  2872. V2_QPC_BYTE_28_FL_M,
  2873. V2_QPC_BYTE_28_FL_S);
  2874. grh->sgid_index = roce_get_field(context->byte_20_smac_sgid_idx,
  2875. V2_QPC_BYTE_20_SGID_IDX_M,
  2876. V2_QPC_BYTE_20_SGID_IDX_S);
  2877. grh->hop_limit = roce_get_field(context->byte_24_mtu_tc,
  2878. V2_QPC_BYTE_24_HOP_LIMIT_M,
  2879. V2_QPC_BYTE_24_HOP_LIMIT_S);
  2880. grh->traffic_class = roce_get_field(context->byte_24_mtu_tc,
  2881. V2_QPC_BYTE_24_TC_M,
  2882. V2_QPC_BYTE_24_TC_S);
  2883. memcpy(grh->dgid.raw, context->dgid, sizeof(grh->dgid.raw));
  2884. }
  2885. qp_attr->port_num = hr_qp->port + 1;
  2886. qp_attr->sq_draining = 0;
  2887. qp_attr->max_rd_atomic = 1 << roce_get_field(context->byte_208_irrl,
  2888. V2_QPC_BYTE_208_SR_MAX_M,
  2889. V2_QPC_BYTE_208_SR_MAX_S);
  2890. qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context->byte_140_raq,
  2891. V2_QPC_BYTE_140_RR_MAX_M,
  2892. V2_QPC_BYTE_140_RR_MAX_S);
  2893. qp_attr->min_rnr_timer = (u8)roce_get_field(context->byte_80_rnr_rx_cqn,
  2894. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2895. V2_QPC_BYTE_80_MIN_RNR_TIME_S);
  2896. qp_attr->timeout = (u8)roce_get_field(context->byte_28_at_fl,
  2897. V2_QPC_BYTE_28_AT_M,
  2898. V2_QPC_BYTE_28_AT_S);
  2899. qp_attr->retry_cnt = roce_get_field(context->byte_212_lsn,
  2900. V2_QPC_BYTE_212_RETRY_CNT_M,
  2901. V2_QPC_BYTE_212_RETRY_CNT_S);
  2902. qp_attr->rnr_retry = context->rq_rnr_timer;
  2903. done:
  2904. qp_attr->cur_qp_state = qp_attr->qp_state;
  2905. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2906. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2907. if (!ibqp->uobject) {
  2908. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2909. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2910. } else {
  2911. qp_attr->cap.max_send_wr = 0;
  2912. qp_attr->cap.max_send_sge = 0;
  2913. }
  2914. qp_init_attr->cap = qp_attr->cap;
  2915. out:
  2916. mutex_unlock(&hr_qp->mutex);
  2917. kfree(context);
  2918. return ret;
  2919. }
  2920. static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
  2921. struct hns_roce_qp *hr_qp,
  2922. int is_user)
  2923. {
  2924. struct hns_roce_cq *send_cq, *recv_cq;
  2925. struct device *dev = hr_dev->dev;
  2926. int ret;
  2927. if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
  2928. /* Modify qp to reset before destroying qp */
  2929. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
  2930. hr_qp->state, IB_QPS_RESET);
  2931. if (ret) {
  2932. dev_err(dev, "modify QP %06lx to ERR failed.\n",
  2933. hr_qp->qpn);
  2934. return ret;
  2935. }
  2936. }
  2937. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  2938. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  2939. hns_roce_lock_cqs(send_cq, recv_cq);
  2940. if (!is_user) {
  2941. __hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  2942. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  2943. if (send_cq != recv_cq)
  2944. __hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
  2945. }
  2946. hns_roce_qp_remove(hr_dev, hr_qp);
  2947. hns_roce_unlock_cqs(send_cq, recv_cq);
  2948. hns_roce_qp_free(hr_dev, hr_qp);
  2949. /* Not special_QP, free their QPN */
  2950. if ((hr_qp->ibqp.qp_type == IB_QPT_RC) ||
  2951. (hr_qp->ibqp.qp_type == IB_QPT_UC) ||
  2952. (hr_qp->ibqp.qp_type == IB_QPT_UD))
  2953. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  2954. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  2955. if (is_user) {
  2956. ib_umem_release(hr_qp->umem);
  2957. } else {
  2958. kfree(hr_qp->sq.wrid);
  2959. kfree(hr_qp->rq.wrid);
  2960. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  2961. }
  2962. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  2963. kfree(hr_qp->rq_inl_buf.wqe_list[0].sg_list);
  2964. kfree(hr_qp->rq_inl_buf.wqe_list);
  2965. }
  2966. return 0;
  2967. }
  2968. static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp)
  2969. {
  2970. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2971. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2972. int ret;
  2973. ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, !!ibqp->pd->uobject);
  2974. if (ret) {
  2975. dev_err(hr_dev->dev, "Destroy qp failed(%d)\n", ret);
  2976. return ret;
  2977. }
  2978. if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
  2979. kfree(hr_to_hr_sqp(hr_qp));
  2980. else
  2981. kfree(hr_qp);
  2982. return 0;
  2983. }
  2984. static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  2985. {
  2986. struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
  2987. struct hns_roce_v2_cq_context *cq_context;
  2988. struct hns_roce_cq *hr_cq = to_hr_cq(cq);
  2989. struct hns_roce_v2_cq_context *cqc_mask;
  2990. struct hns_roce_cmd_mailbox *mailbox;
  2991. int ret;
  2992. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2993. if (IS_ERR(mailbox))
  2994. return PTR_ERR(mailbox);
  2995. cq_context = mailbox->buf;
  2996. cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
  2997. memset(cqc_mask, 0xff, sizeof(*cqc_mask));
  2998. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  2999. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3000. cq_count);
  3001. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3002. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3003. 0);
  3004. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3005. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3006. cq_period);
  3007. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3008. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3009. 0);
  3010. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
  3011. HNS_ROCE_CMD_MODIFY_CQC,
  3012. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3013. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3014. if (ret)
  3015. dev_err(hr_dev->dev, "MODIFY CQ Failed to cmd mailbox.\n");
  3016. return ret;
  3017. }
  3018. static void set_eq_cons_index_v2(struct hns_roce_eq *eq)
  3019. {
  3020. u32 doorbell[2];
  3021. doorbell[0] = 0;
  3022. doorbell[1] = 0;
  3023. if (eq->type_flag == HNS_ROCE_AEQ) {
  3024. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3025. HNS_ROCE_V2_EQ_DB_CMD_S,
  3026. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3027. HNS_ROCE_EQ_DB_CMD_AEQ :
  3028. HNS_ROCE_EQ_DB_CMD_AEQ_ARMED);
  3029. } else {
  3030. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_TAG_M,
  3031. HNS_ROCE_V2_EQ_DB_TAG_S, eq->eqn);
  3032. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3033. HNS_ROCE_V2_EQ_DB_CMD_S,
  3034. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3035. HNS_ROCE_EQ_DB_CMD_CEQ :
  3036. HNS_ROCE_EQ_DB_CMD_CEQ_ARMED);
  3037. }
  3038. roce_set_field(doorbell[1], HNS_ROCE_V2_EQ_DB_PARA_M,
  3039. HNS_ROCE_V2_EQ_DB_PARA_S,
  3040. (eq->cons_index & HNS_ROCE_V2_CONS_IDX_M));
  3041. hns_roce_write64_k(doorbell, eq->doorbell);
  3042. }
  3043. static void hns_roce_v2_wq_catas_err_handle(struct hns_roce_dev *hr_dev,
  3044. struct hns_roce_aeqe *aeqe,
  3045. u32 qpn)
  3046. {
  3047. struct device *dev = hr_dev->dev;
  3048. int sub_type;
  3049. dev_warn(dev, "Local work queue catastrophic error.\n");
  3050. sub_type = roce_get_field(aeqe->asyn, HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3051. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3052. switch (sub_type) {
  3053. case HNS_ROCE_LWQCE_QPC_ERROR:
  3054. dev_warn(dev, "QP %d, QPC error.\n", qpn);
  3055. break;
  3056. case HNS_ROCE_LWQCE_MTU_ERROR:
  3057. dev_warn(dev, "QP %d, MTU error.\n", qpn);
  3058. break;
  3059. case HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR:
  3060. dev_warn(dev, "QP %d, WQE BA addr error.\n", qpn);
  3061. break;
  3062. case HNS_ROCE_LWQCE_WQE_ADDR_ERROR:
  3063. dev_warn(dev, "QP %d, WQE addr error.\n", qpn);
  3064. break;
  3065. case HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR:
  3066. dev_warn(dev, "QP %d, WQE shift error.\n", qpn);
  3067. break;
  3068. default:
  3069. dev_err(dev, "Unhandled sub_event type %d.\n", sub_type);
  3070. break;
  3071. }
  3072. }
  3073. static void hns_roce_v2_local_wq_access_err_handle(struct hns_roce_dev *hr_dev,
  3074. struct hns_roce_aeqe *aeqe, u32 qpn)
  3075. {
  3076. struct device *dev = hr_dev->dev;
  3077. int sub_type;
  3078. dev_warn(dev, "Local access violation work queue error.\n");
  3079. sub_type = roce_get_field(aeqe->asyn, HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3080. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3081. switch (sub_type) {
  3082. case HNS_ROCE_LAVWQE_R_KEY_VIOLATION:
  3083. dev_warn(dev, "QP %d, R_key violation.\n", qpn);
  3084. break;
  3085. case HNS_ROCE_LAVWQE_LENGTH_ERROR:
  3086. dev_warn(dev, "QP %d, length error.\n", qpn);
  3087. break;
  3088. case HNS_ROCE_LAVWQE_VA_ERROR:
  3089. dev_warn(dev, "QP %d, VA error.\n", qpn);
  3090. break;
  3091. case HNS_ROCE_LAVWQE_PD_ERROR:
  3092. dev_err(dev, "QP %d, PD error.\n", qpn);
  3093. break;
  3094. case HNS_ROCE_LAVWQE_RW_ACC_ERROR:
  3095. dev_warn(dev, "QP %d, rw acc error.\n", qpn);
  3096. break;
  3097. case HNS_ROCE_LAVWQE_KEY_STATE_ERROR:
  3098. dev_warn(dev, "QP %d, key state error.\n", qpn);
  3099. break;
  3100. case HNS_ROCE_LAVWQE_MR_OPERATION_ERROR:
  3101. dev_warn(dev, "QP %d, MR operation error.\n", qpn);
  3102. break;
  3103. default:
  3104. dev_err(dev, "Unhandled sub_event type %d.\n", sub_type);
  3105. break;
  3106. }
  3107. }
  3108. static void hns_roce_v2_qp_err_handle(struct hns_roce_dev *hr_dev,
  3109. struct hns_roce_aeqe *aeqe,
  3110. int event_type)
  3111. {
  3112. struct device *dev = hr_dev->dev;
  3113. u32 qpn;
  3114. qpn = roce_get_field(aeqe->event.qp_event.qp,
  3115. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3116. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3117. switch (event_type) {
  3118. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3119. dev_warn(dev, "Communication established.\n");
  3120. break;
  3121. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3122. dev_warn(dev, "Send queue drained.\n");
  3123. break;
  3124. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3125. hns_roce_v2_wq_catas_err_handle(hr_dev, aeqe, qpn);
  3126. break;
  3127. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3128. dev_warn(dev, "Invalid request local work queue error.\n");
  3129. break;
  3130. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3131. hns_roce_v2_local_wq_access_err_handle(hr_dev, aeqe, qpn);
  3132. break;
  3133. default:
  3134. break;
  3135. }
  3136. hns_roce_qp_event(hr_dev, qpn, event_type);
  3137. }
  3138. static void hns_roce_v2_cq_err_handle(struct hns_roce_dev *hr_dev,
  3139. struct hns_roce_aeqe *aeqe,
  3140. int event_type)
  3141. {
  3142. struct device *dev = hr_dev->dev;
  3143. u32 cqn;
  3144. cqn = roce_get_field(aeqe->event.cq_event.cq,
  3145. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3146. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3147. switch (event_type) {
  3148. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3149. dev_warn(dev, "CQ 0x%x access err.\n", cqn);
  3150. break;
  3151. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3152. dev_warn(dev, "CQ 0x%x overflow\n", cqn);
  3153. break;
  3154. default:
  3155. break;
  3156. }
  3157. hns_roce_cq_event(hr_dev, cqn, event_type);
  3158. }
  3159. static struct hns_roce_aeqe *get_aeqe_v2(struct hns_roce_eq *eq, u32 entry)
  3160. {
  3161. u32 buf_chk_sz;
  3162. unsigned long off;
  3163. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3164. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3165. return (struct hns_roce_aeqe *)((char *)(eq->buf_list->buf) +
  3166. off % buf_chk_sz);
  3167. }
  3168. static struct hns_roce_aeqe *mhop_get_aeqe(struct hns_roce_eq *eq, u32 entry)
  3169. {
  3170. u32 buf_chk_sz;
  3171. unsigned long off;
  3172. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3173. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3174. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3175. return (struct hns_roce_aeqe *)((u8 *)(eq->bt_l0) +
  3176. off % buf_chk_sz);
  3177. else
  3178. return (struct hns_roce_aeqe *)((u8 *)
  3179. (eq->buf[off / buf_chk_sz]) + off % buf_chk_sz);
  3180. }
  3181. static struct hns_roce_aeqe *next_aeqe_sw_v2(struct hns_roce_eq *eq)
  3182. {
  3183. struct hns_roce_aeqe *aeqe;
  3184. if (!eq->hop_num)
  3185. aeqe = get_aeqe_v2(eq, eq->cons_index);
  3186. else
  3187. aeqe = mhop_get_aeqe(eq, eq->cons_index);
  3188. return (roce_get_bit(aeqe->asyn, HNS_ROCE_V2_AEQ_AEQE_OWNER_S) ^
  3189. !!(eq->cons_index & eq->entries)) ? aeqe : NULL;
  3190. }
  3191. static int hns_roce_v2_aeq_int(struct hns_roce_dev *hr_dev,
  3192. struct hns_roce_eq *eq)
  3193. {
  3194. struct device *dev = hr_dev->dev;
  3195. struct hns_roce_aeqe *aeqe;
  3196. int aeqe_found = 0;
  3197. int event_type;
  3198. while ((aeqe = next_aeqe_sw_v2(eq))) {
  3199. /* Make sure we read AEQ entry after we have checked the
  3200. * ownership bit
  3201. */
  3202. dma_rmb();
  3203. event_type = roce_get_field(aeqe->asyn,
  3204. HNS_ROCE_V2_AEQE_EVENT_TYPE_M,
  3205. HNS_ROCE_V2_AEQE_EVENT_TYPE_S);
  3206. switch (event_type) {
  3207. case HNS_ROCE_EVENT_TYPE_PATH_MIG:
  3208. dev_warn(dev, "Path migrated succeeded.\n");
  3209. break;
  3210. case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
  3211. dev_warn(dev, "Path migration failed.\n");
  3212. break;
  3213. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3214. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3215. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3216. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3217. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3218. hns_roce_v2_qp_err_handle(hr_dev, aeqe, event_type);
  3219. break;
  3220. case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
  3221. case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
  3222. case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
  3223. dev_warn(dev, "SRQ not support.\n");
  3224. break;
  3225. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3226. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3227. hns_roce_v2_cq_err_handle(hr_dev, aeqe, event_type);
  3228. break;
  3229. case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
  3230. dev_warn(dev, "DB overflow.\n");
  3231. break;
  3232. case HNS_ROCE_EVENT_TYPE_MB:
  3233. hns_roce_cmd_event(hr_dev,
  3234. le16_to_cpu(aeqe->event.cmd.token),
  3235. aeqe->event.cmd.status,
  3236. le64_to_cpu(aeqe->event.cmd.out_param));
  3237. break;
  3238. case HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW:
  3239. dev_warn(dev, "CEQ overflow.\n");
  3240. break;
  3241. case HNS_ROCE_EVENT_TYPE_FLR:
  3242. dev_warn(dev, "Function level reset.\n");
  3243. break;
  3244. default:
  3245. dev_err(dev, "Unhandled event %d on EQ %d at idx %u.\n",
  3246. event_type, eq->eqn, eq->cons_index);
  3247. break;
  3248. };
  3249. ++eq->cons_index;
  3250. aeqe_found = 1;
  3251. if (eq->cons_index > (2 * eq->entries - 1)) {
  3252. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3253. eq->cons_index = 0;
  3254. }
  3255. }
  3256. set_eq_cons_index_v2(eq);
  3257. return aeqe_found;
  3258. }
  3259. static struct hns_roce_ceqe *get_ceqe_v2(struct hns_roce_eq *eq, u32 entry)
  3260. {
  3261. u32 buf_chk_sz;
  3262. unsigned long off;
  3263. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3264. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3265. return (struct hns_roce_ceqe *)((char *)(eq->buf_list->buf) +
  3266. off % buf_chk_sz);
  3267. }
  3268. static struct hns_roce_ceqe *mhop_get_ceqe(struct hns_roce_eq *eq, u32 entry)
  3269. {
  3270. u32 buf_chk_sz;
  3271. unsigned long off;
  3272. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3273. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3274. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3275. return (struct hns_roce_ceqe *)((u8 *)(eq->bt_l0) +
  3276. off % buf_chk_sz);
  3277. else
  3278. return (struct hns_roce_ceqe *)((u8 *)(eq->buf[off /
  3279. buf_chk_sz]) + off % buf_chk_sz);
  3280. }
  3281. static struct hns_roce_ceqe *next_ceqe_sw_v2(struct hns_roce_eq *eq)
  3282. {
  3283. struct hns_roce_ceqe *ceqe;
  3284. if (!eq->hop_num)
  3285. ceqe = get_ceqe_v2(eq, eq->cons_index);
  3286. else
  3287. ceqe = mhop_get_ceqe(eq, eq->cons_index);
  3288. return (!!(roce_get_bit(ceqe->comp, HNS_ROCE_V2_CEQ_CEQE_OWNER_S))) ^
  3289. (!!(eq->cons_index & eq->entries)) ? ceqe : NULL;
  3290. }
  3291. static int hns_roce_v2_ceq_int(struct hns_roce_dev *hr_dev,
  3292. struct hns_roce_eq *eq)
  3293. {
  3294. struct device *dev = hr_dev->dev;
  3295. struct hns_roce_ceqe *ceqe;
  3296. int ceqe_found = 0;
  3297. u32 cqn;
  3298. while ((ceqe = next_ceqe_sw_v2(eq))) {
  3299. /* Make sure we read CEQ entry after we have checked the
  3300. * ownership bit
  3301. */
  3302. dma_rmb();
  3303. cqn = roce_get_field(ceqe->comp,
  3304. HNS_ROCE_V2_CEQE_COMP_CQN_M,
  3305. HNS_ROCE_V2_CEQE_COMP_CQN_S);
  3306. hns_roce_cq_completion(hr_dev, cqn);
  3307. ++eq->cons_index;
  3308. ceqe_found = 1;
  3309. if (eq->cons_index > (2 * eq->entries - 1)) {
  3310. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3311. eq->cons_index = 0;
  3312. }
  3313. }
  3314. set_eq_cons_index_v2(eq);
  3315. return ceqe_found;
  3316. }
  3317. static irqreturn_t hns_roce_v2_msix_interrupt_eq(int irq, void *eq_ptr)
  3318. {
  3319. struct hns_roce_eq *eq = eq_ptr;
  3320. struct hns_roce_dev *hr_dev = eq->hr_dev;
  3321. int int_work = 0;
  3322. if (eq->type_flag == HNS_ROCE_CEQ)
  3323. /* Completion event interrupt */
  3324. int_work = hns_roce_v2_ceq_int(hr_dev, eq);
  3325. else
  3326. /* Asychronous event interrupt */
  3327. int_work = hns_roce_v2_aeq_int(hr_dev, eq);
  3328. return IRQ_RETVAL(int_work);
  3329. }
  3330. static irqreturn_t hns_roce_v2_msix_interrupt_abn(int irq, void *dev_id)
  3331. {
  3332. struct hns_roce_dev *hr_dev = dev_id;
  3333. struct device *dev = hr_dev->dev;
  3334. int int_work = 0;
  3335. u32 int_st;
  3336. u32 int_en;
  3337. /* Abnormal interrupt */
  3338. int_st = roce_read(hr_dev, ROCEE_VF_ABN_INT_ST_REG);
  3339. int_en = roce_read(hr_dev, ROCEE_VF_ABN_INT_EN_REG);
  3340. if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S)) {
  3341. dev_err(dev, "AEQ overflow!\n");
  3342. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S, 1);
  3343. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3344. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3345. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3346. int_work = 1;
  3347. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S)) {
  3348. dev_err(dev, "BUS ERR!\n");
  3349. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S, 1);
  3350. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3351. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3352. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3353. int_work = 1;
  3354. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S)) {
  3355. dev_err(dev, "OTHER ERR!\n");
  3356. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S, 1);
  3357. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3358. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3359. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3360. int_work = 1;
  3361. } else
  3362. dev_err(dev, "There is no abnormal irq found!\n");
  3363. return IRQ_RETVAL(int_work);
  3364. }
  3365. static void hns_roce_v2_int_mask_enable(struct hns_roce_dev *hr_dev,
  3366. int eq_num, int enable_flag)
  3367. {
  3368. int i;
  3369. if (enable_flag == EQ_ENABLE) {
  3370. for (i = 0; i < eq_num; i++)
  3371. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3372. i * EQ_REG_OFFSET,
  3373. HNS_ROCE_V2_VF_EVENT_INT_EN_M);
  3374. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3375. HNS_ROCE_V2_VF_ABN_INT_EN_M);
  3376. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3377. HNS_ROCE_V2_VF_ABN_INT_CFG_M);
  3378. } else {
  3379. for (i = 0; i < eq_num; i++)
  3380. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3381. i * EQ_REG_OFFSET,
  3382. HNS_ROCE_V2_VF_EVENT_INT_EN_M & 0x0);
  3383. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3384. HNS_ROCE_V2_VF_ABN_INT_EN_M & 0x0);
  3385. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3386. HNS_ROCE_V2_VF_ABN_INT_CFG_M & 0x0);
  3387. }
  3388. }
  3389. static void hns_roce_v2_destroy_eqc(struct hns_roce_dev *hr_dev, int eqn)
  3390. {
  3391. struct device *dev = hr_dev->dev;
  3392. int ret;
  3393. if (eqn < hr_dev->caps.num_comp_vectors)
  3394. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3395. 0, HNS_ROCE_CMD_DESTROY_CEQC,
  3396. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3397. else
  3398. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3399. 0, HNS_ROCE_CMD_DESTROY_AEQC,
  3400. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3401. if (ret)
  3402. dev_err(dev, "[mailbox cmd] destroy eqc(%d) failed.\n", eqn);
  3403. }
  3404. static void hns_roce_mhop_free_eq(struct hns_roce_dev *hr_dev,
  3405. struct hns_roce_eq *eq)
  3406. {
  3407. struct device *dev = hr_dev->dev;
  3408. u64 idx;
  3409. u64 size;
  3410. u32 buf_chk_sz;
  3411. u32 bt_chk_sz;
  3412. u32 mhop_num;
  3413. int eqe_alloc;
  3414. int ba_num;
  3415. int i = 0;
  3416. int j = 0;
  3417. mhop_num = hr_dev->caps.eqe_hop_num;
  3418. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3419. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  3420. ba_num = (PAGE_ALIGN(eq->entries * eq->eqe_size) + buf_chk_sz - 1) /
  3421. buf_chk_sz;
  3422. /* hop_num = 0 */
  3423. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  3424. dma_free_coherent(dev, (unsigned int)(eq->entries *
  3425. eq->eqe_size), eq->bt_l0, eq->l0_dma);
  3426. return;
  3427. }
  3428. /* hop_num = 1 or hop = 2 */
  3429. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  3430. if (mhop_num == 1) {
  3431. for (i = 0; i < eq->l0_last_num; i++) {
  3432. if (i == eq->l0_last_num - 1) {
  3433. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  3434. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  3435. dma_free_coherent(dev, size, eq->buf[i],
  3436. eq->buf_dma[i]);
  3437. break;
  3438. }
  3439. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  3440. eq->buf_dma[i]);
  3441. }
  3442. } else if (mhop_num == 2) {
  3443. for (i = 0; i < eq->l0_last_num; i++) {
  3444. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  3445. eq->l1_dma[i]);
  3446. for (j = 0; j < bt_chk_sz / 8; j++) {
  3447. idx = i * (bt_chk_sz / 8) + j;
  3448. if ((i == eq->l0_last_num - 1)
  3449. && j == eq->l1_last_num - 1) {
  3450. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  3451. * idx;
  3452. size = (eq->entries - eqe_alloc)
  3453. * eq->eqe_size;
  3454. dma_free_coherent(dev, size,
  3455. eq->buf[idx],
  3456. eq->buf_dma[idx]);
  3457. break;
  3458. }
  3459. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  3460. eq->buf_dma[idx]);
  3461. }
  3462. }
  3463. }
  3464. kfree(eq->buf_dma);
  3465. kfree(eq->buf);
  3466. kfree(eq->l1_dma);
  3467. kfree(eq->bt_l1);
  3468. eq->buf_dma = NULL;
  3469. eq->buf = NULL;
  3470. eq->l1_dma = NULL;
  3471. eq->bt_l1 = NULL;
  3472. }
  3473. static void hns_roce_v2_free_eq(struct hns_roce_dev *hr_dev,
  3474. struct hns_roce_eq *eq)
  3475. {
  3476. u32 buf_chk_sz;
  3477. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3478. if (hr_dev->caps.eqe_hop_num) {
  3479. hns_roce_mhop_free_eq(hr_dev, eq);
  3480. return;
  3481. }
  3482. if (eq->buf_list)
  3483. dma_free_coherent(hr_dev->dev, buf_chk_sz,
  3484. eq->buf_list->buf, eq->buf_list->map);
  3485. }
  3486. static void hns_roce_config_eqc(struct hns_roce_dev *hr_dev,
  3487. struct hns_roce_eq *eq,
  3488. void *mb_buf)
  3489. {
  3490. struct hns_roce_eq_context *eqc;
  3491. eqc = mb_buf;
  3492. memset(eqc, 0, sizeof(struct hns_roce_eq_context));
  3493. /* init eqc */
  3494. eq->doorbell = hr_dev->reg_base + ROCEE_VF_EQ_DB_CFG0_REG;
  3495. eq->hop_num = hr_dev->caps.eqe_hop_num;
  3496. eq->cons_index = 0;
  3497. eq->over_ignore = HNS_ROCE_V2_EQ_OVER_IGNORE_0;
  3498. eq->coalesce = HNS_ROCE_V2_EQ_COALESCE_0;
  3499. eq->arm_st = HNS_ROCE_V2_EQ_ALWAYS_ARMED;
  3500. eq->eqe_ba_pg_sz = hr_dev->caps.eqe_ba_pg_sz;
  3501. eq->eqe_buf_pg_sz = hr_dev->caps.eqe_buf_pg_sz;
  3502. eq->shift = ilog2((unsigned int)eq->entries);
  3503. if (!eq->hop_num)
  3504. eq->eqe_ba = eq->buf_list->map;
  3505. else
  3506. eq->eqe_ba = eq->l0_dma;
  3507. /* set eqc state */
  3508. roce_set_field(eqc->byte_4,
  3509. HNS_ROCE_EQC_EQ_ST_M,
  3510. HNS_ROCE_EQC_EQ_ST_S,
  3511. HNS_ROCE_V2_EQ_STATE_VALID);
  3512. /* set eqe hop num */
  3513. roce_set_field(eqc->byte_4,
  3514. HNS_ROCE_EQC_HOP_NUM_M,
  3515. HNS_ROCE_EQC_HOP_NUM_S, eq->hop_num);
  3516. /* set eqc over_ignore */
  3517. roce_set_field(eqc->byte_4,
  3518. HNS_ROCE_EQC_OVER_IGNORE_M,
  3519. HNS_ROCE_EQC_OVER_IGNORE_S, eq->over_ignore);
  3520. /* set eqc coalesce */
  3521. roce_set_field(eqc->byte_4,
  3522. HNS_ROCE_EQC_COALESCE_M,
  3523. HNS_ROCE_EQC_COALESCE_S, eq->coalesce);
  3524. /* set eqc arm_state */
  3525. roce_set_field(eqc->byte_4,
  3526. HNS_ROCE_EQC_ARM_ST_M,
  3527. HNS_ROCE_EQC_ARM_ST_S, eq->arm_st);
  3528. /* set eqn */
  3529. roce_set_field(eqc->byte_4,
  3530. HNS_ROCE_EQC_EQN_M,
  3531. HNS_ROCE_EQC_EQN_S, eq->eqn);
  3532. /* set eqe_cnt */
  3533. roce_set_field(eqc->byte_4,
  3534. HNS_ROCE_EQC_EQE_CNT_M,
  3535. HNS_ROCE_EQC_EQE_CNT_S,
  3536. HNS_ROCE_EQ_INIT_EQE_CNT);
  3537. /* set eqe_ba_pg_sz */
  3538. roce_set_field(eqc->byte_8,
  3539. HNS_ROCE_EQC_BA_PG_SZ_M,
  3540. HNS_ROCE_EQC_BA_PG_SZ_S, eq->eqe_ba_pg_sz);
  3541. /* set eqe_buf_pg_sz */
  3542. roce_set_field(eqc->byte_8,
  3543. HNS_ROCE_EQC_BUF_PG_SZ_M,
  3544. HNS_ROCE_EQC_BUF_PG_SZ_S, eq->eqe_buf_pg_sz);
  3545. /* set eq_producer_idx */
  3546. roce_set_field(eqc->byte_8,
  3547. HNS_ROCE_EQC_PROD_INDX_M,
  3548. HNS_ROCE_EQC_PROD_INDX_S,
  3549. HNS_ROCE_EQ_INIT_PROD_IDX);
  3550. /* set eq_max_cnt */
  3551. roce_set_field(eqc->byte_12,
  3552. HNS_ROCE_EQC_MAX_CNT_M,
  3553. HNS_ROCE_EQC_MAX_CNT_S, eq->eq_max_cnt);
  3554. /* set eq_period */
  3555. roce_set_field(eqc->byte_12,
  3556. HNS_ROCE_EQC_PERIOD_M,
  3557. HNS_ROCE_EQC_PERIOD_S, eq->eq_period);
  3558. /* set eqe_report_timer */
  3559. roce_set_field(eqc->eqe_report_timer,
  3560. HNS_ROCE_EQC_REPORT_TIMER_M,
  3561. HNS_ROCE_EQC_REPORT_TIMER_S,
  3562. HNS_ROCE_EQ_INIT_REPORT_TIMER);
  3563. /* set eqe_ba [34:3] */
  3564. roce_set_field(eqc->eqe_ba0,
  3565. HNS_ROCE_EQC_EQE_BA_L_M,
  3566. HNS_ROCE_EQC_EQE_BA_L_S, eq->eqe_ba >> 3);
  3567. /* set eqe_ba [64:35] */
  3568. roce_set_field(eqc->eqe_ba1,
  3569. HNS_ROCE_EQC_EQE_BA_H_M,
  3570. HNS_ROCE_EQC_EQE_BA_H_S, eq->eqe_ba >> 35);
  3571. /* set eq shift */
  3572. roce_set_field(eqc->byte_28,
  3573. HNS_ROCE_EQC_SHIFT_M,
  3574. HNS_ROCE_EQC_SHIFT_S, eq->shift);
  3575. /* set eq MSI_IDX */
  3576. roce_set_field(eqc->byte_28,
  3577. HNS_ROCE_EQC_MSI_INDX_M,
  3578. HNS_ROCE_EQC_MSI_INDX_S,
  3579. HNS_ROCE_EQ_INIT_MSI_IDX);
  3580. /* set cur_eqe_ba [27:12] */
  3581. roce_set_field(eqc->byte_28,
  3582. HNS_ROCE_EQC_CUR_EQE_BA_L_M,
  3583. HNS_ROCE_EQC_CUR_EQE_BA_L_S, eq->cur_eqe_ba >> 12);
  3584. /* set cur_eqe_ba [59:28] */
  3585. roce_set_field(eqc->byte_32,
  3586. HNS_ROCE_EQC_CUR_EQE_BA_M_M,
  3587. HNS_ROCE_EQC_CUR_EQE_BA_M_S, eq->cur_eqe_ba >> 28);
  3588. /* set cur_eqe_ba [63:60] */
  3589. roce_set_field(eqc->byte_36,
  3590. HNS_ROCE_EQC_CUR_EQE_BA_H_M,
  3591. HNS_ROCE_EQC_CUR_EQE_BA_H_S, eq->cur_eqe_ba >> 60);
  3592. /* set eq consumer idx */
  3593. roce_set_field(eqc->byte_36,
  3594. HNS_ROCE_EQC_CONS_INDX_M,
  3595. HNS_ROCE_EQC_CONS_INDX_S,
  3596. HNS_ROCE_EQ_INIT_CONS_IDX);
  3597. /* set nex_eqe_ba[43:12] */
  3598. roce_set_field(eqc->nxt_eqe_ba0,
  3599. HNS_ROCE_EQC_NXT_EQE_BA_L_M,
  3600. HNS_ROCE_EQC_NXT_EQE_BA_L_S, eq->nxt_eqe_ba >> 12);
  3601. /* set nex_eqe_ba[63:44] */
  3602. roce_set_field(eqc->nxt_eqe_ba1,
  3603. HNS_ROCE_EQC_NXT_EQE_BA_H_M,
  3604. HNS_ROCE_EQC_NXT_EQE_BA_H_S, eq->nxt_eqe_ba >> 44);
  3605. }
  3606. static int hns_roce_mhop_alloc_eq(struct hns_roce_dev *hr_dev,
  3607. struct hns_roce_eq *eq)
  3608. {
  3609. struct device *dev = hr_dev->dev;
  3610. int eq_alloc_done = 0;
  3611. int eq_buf_cnt = 0;
  3612. int eqe_alloc;
  3613. u32 buf_chk_sz;
  3614. u32 bt_chk_sz;
  3615. u32 mhop_num;
  3616. u64 size;
  3617. u64 idx;
  3618. int ba_num;
  3619. int bt_num;
  3620. int record_i;
  3621. int record_j;
  3622. int i = 0;
  3623. int j = 0;
  3624. mhop_num = hr_dev->caps.eqe_hop_num;
  3625. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3626. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  3627. ba_num = (PAGE_ALIGN(eq->entries * eq->eqe_size) + buf_chk_sz - 1)
  3628. / buf_chk_sz;
  3629. bt_num = (ba_num + bt_chk_sz / 8 - 1) / (bt_chk_sz / 8);
  3630. /* hop_num = 0 */
  3631. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  3632. if (eq->entries > buf_chk_sz / eq->eqe_size) {
  3633. dev_err(dev, "eq entries %d is larger than buf_pg_sz!",
  3634. eq->entries);
  3635. return -EINVAL;
  3636. }
  3637. eq->bt_l0 = dma_alloc_coherent(dev, eq->entries * eq->eqe_size,
  3638. &(eq->l0_dma), GFP_KERNEL);
  3639. if (!eq->bt_l0)
  3640. return -ENOMEM;
  3641. eq->cur_eqe_ba = eq->l0_dma;
  3642. eq->nxt_eqe_ba = 0;
  3643. memset(eq->bt_l0, 0, eq->entries * eq->eqe_size);
  3644. return 0;
  3645. }
  3646. eq->buf_dma = kcalloc(ba_num, sizeof(*eq->buf_dma), GFP_KERNEL);
  3647. if (!eq->buf_dma)
  3648. return -ENOMEM;
  3649. eq->buf = kcalloc(ba_num, sizeof(*eq->buf), GFP_KERNEL);
  3650. if (!eq->buf)
  3651. goto err_kcalloc_buf;
  3652. if (mhop_num == 2) {
  3653. eq->l1_dma = kcalloc(bt_num, sizeof(*eq->l1_dma), GFP_KERNEL);
  3654. if (!eq->l1_dma)
  3655. goto err_kcalloc_l1_dma;
  3656. eq->bt_l1 = kcalloc(bt_num, sizeof(*eq->bt_l1), GFP_KERNEL);
  3657. if (!eq->bt_l1)
  3658. goto err_kcalloc_bt_l1;
  3659. }
  3660. /* alloc L0 BT */
  3661. eq->bt_l0 = dma_alloc_coherent(dev, bt_chk_sz, &eq->l0_dma, GFP_KERNEL);
  3662. if (!eq->bt_l0)
  3663. goto err_dma_alloc_l0;
  3664. if (mhop_num == 1) {
  3665. if (ba_num > (bt_chk_sz / 8))
  3666. dev_err(dev, "ba_num %d is too large for 1 hop\n",
  3667. ba_num);
  3668. /* alloc buf */
  3669. for (i = 0; i < bt_chk_sz / 8; i++) {
  3670. if (eq_buf_cnt + 1 < ba_num) {
  3671. size = buf_chk_sz;
  3672. } else {
  3673. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  3674. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  3675. }
  3676. eq->buf[i] = dma_alloc_coherent(dev, size,
  3677. &(eq->buf_dma[i]),
  3678. GFP_KERNEL);
  3679. if (!eq->buf[i])
  3680. goto err_dma_alloc_buf;
  3681. memset(eq->buf[i], 0, size);
  3682. *(eq->bt_l0 + i) = eq->buf_dma[i];
  3683. eq_buf_cnt++;
  3684. if (eq_buf_cnt >= ba_num)
  3685. break;
  3686. }
  3687. eq->cur_eqe_ba = eq->buf_dma[0];
  3688. eq->nxt_eqe_ba = eq->buf_dma[1];
  3689. } else if (mhop_num == 2) {
  3690. /* alloc L1 BT and buf */
  3691. for (i = 0; i < bt_chk_sz / 8; i++) {
  3692. eq->bt_l1[i] = dma_alloc_coherent(dev, bt_chk_sz,
  3693. &(eq->l1_dma[i]),
  3694. GFP_KERNEL);
  3695. if (!eq->bt_l1[i])
  3696. goto err_dma_alloc_l1;
  3697. *(eq->bt_l0 + i) = eq->l1_dma[i];
  3698. for (j = 0; j < bt_chk_sz / 8; j++) {
  3699. idx = i * bt_chk_sz / 8 + j;
  3700. if (eq_buf_cnt + 1 < ba_num) {
  3701. size = buf_chk_sz;
  3702. } else {
  3703. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  3704. * idx;
  3705. size = (eq->entries - eqe_alloc)
  3706. * eq->eqe_size;
  3707. }
  3708. eq->buf[idx] = dma_alloc_coherent(dev, size,
  3709. &(eq->buf_dma[idx]),
  3710. GFP_KERNEL);
  3711. if (!eq->buf[idx])
  3712. goto err_dma_alloc_buf;
  3713. memset(eq->buf[idx], 0, size);
  3714. *(eq->bt_l1[i] + j) = eq->buf_dma[idx];
  3715. eq_buf_cnt++;
  3716. if (eq_buf_cnt >= ba_num) {
  3717. eq_alloc_done = 1;
  3718. break;
  3719. }
  3720. }
  3721. if (eq_alloc_done)
  3722. break;
  3723. }
  3724. eq->cur_eqe_ba = eq->buf_dma[0];
  3725. eq->nxt_eqe_ba = eq->buf_dma[1];
  3726. }
  3727. eq->l0_last_num = i + 1;
  3728. if (mhop_num == 2)
  3729. eq->l1_last_num = j + 1;
  3730. return 0;
  3731. err_dma_alloc_l1:
  3732. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  3733. eq->bt_l0 = NULL;
  3734. eq->l0_dma = 0;
  3735. for (i -= 1; i >= 0; i--) {
  3736. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  3737. eq->l1_dma[i]);
  3738. for (j = 0; j < bt_chk_sz / 8; j++) {
  3739. idx = i * bt_chk_sz / 8 + j;
  3740. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  3741. eq->buf_dma[idx]);
  3742. }
  3743. }
  3744. goto err_dma_alloc_l0;
  3745. err_dma_alloc_buf:
  3746. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  3747. eq->bt_l0 = NULL;
  3748. eq->l0_dma = 0;
  3749. if (mhop_num == 1)
  3750. for (i -= 1; i >= 0; i--)
  3751. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  3752. eq->buf_dma[i]);
  3753. else if (mhop_num == 2) {
  3754. record_i = i;
  3755. record_j = j;
  3756. for (; i >= 0; i--) {
  3757. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  3758. eq->l1_dma[i]);
  3759. for (j = 0; j < bt_chk_sz / 8; j++) {
  3760. if (i == record_i && j >= record_j)
  3761. break;
  3762. idx = i * bt_chk_sz / 8 + j;
  3763. dma_free_coherent(dev, buf_chk_sz,
  3764. eq->buf[idx],
  3765. eq->buf_dma[idx]);
  3766. }
  3767. }
  3768. }
  3769. err_dma_alloc_l0:
  3770. kfree(eq->bt_l1);
  3771. eq->bt_l1 = NULL;
  3772. err_kcalloc_bt_l1:
  3773. kfree(eq->l1_dma);
  3774. eq->l1_dma = NULL;
  3775. err_kcalloc_l1_dma:
  3776. kfree(eq->buf);
  3777. eq->buf = NULL;
  3778. err_kcalloc_buf:
  3779. kfree(eq->buf_dma);
  3780. eq->buf_dma = NULL;
  3781. return -ENOMEM;
  3782. }
  3783. static int hns_roce_v2_create_eq(struct hns_roce_dev *hr_dev,
  3784. struct hns_roce_eq *eq,
  3785. unsigned int eq_cmd)
  3786. {
  3787. struct device *dev = hr_dev->dev;
  3788. struct hns_roce_cmd_mailbox *mailbox;
  3789. u32 buf_chk_sz = 0;
  3790. int ret;
  3791. /* Allocate mailbox memory */
  3792. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3793. if (IS_ERR(mailbox))
  3794. return PTR_ERR(mailbox);
  3795. if (!hr_dev->caps.eqe_hop_num) {
  3796. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3797. eq->buf_list = kzalloc(sizeof(struct hns_roce_buf_list),
  3798. GFP_KERNEL);
  3799. if (!eq->buf_list) {
  3800. ret = -ENOMEM;
  3801. goto free_cmd_mbox;
  3802. }
  3803. eq->buf_list->buf = dma_alloc_coherent(dev, buf_chk_sz,
  3804. &(eq->buf_list->map),
  3805. GFP_KERNEL);
  3806. if (!eq->buf_list->buf) {
  3807. ret = -ENOMEM;
  3808. goto err_alloc_buf;
  3809. }
  3810. memset(eq->buf_list->buf, 0, buf_chk_sz);
  3811. } else {
  3812. ret = hns_roce_mhop_alloc_eq(hr_dev, eq);
  3813. if (ret) {
  3814. ret = -ENOMEM;
  3815. goto free_cmd_mbox;
  3816. }
  3817. }
  3818. hns_roce_config_eqc(hr_dev, eq, mailbox->buf);
  3819. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, eq->eqn, 0,
  3820. eq_cmd, HNS_ROCE_CMD_TIMEOUT_MSECS);
  3821. if (ret) {
  3822. dev_err(dev, "[mailbox cmd] creat eqc failed.\n");
  3823. goto err_cmd_mbox;
  3824. }
  3825. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3826. return 0;
  3827. err_cmd_mbox:
  3828. if (!hr_dev->caps.eqe_hop_num)
  3829. dma_free_coherent(dev, buf_chk_sz, eq->buf_list->buf,
  3830. eq->buf_list->map);
  3831. else {
  3832. hns_roce_mhop_free_eq(hr_dev, eq);
  3833. goto free_cmd_mbox;
  3834. }
  3835. err_alloc_buf:
  3836. kfree(eq->buf_list);
  3837. free_cmd_mbox:
  3838. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3839. return ret;
  3840. }
  3841. static int hns_roce_v2_init_eq_table(struct hns_roce_dev *hr_dev)
  3842. {
  3843. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  3844. struct device *dev = hr_dev->dev;
  3845. struct hns_roce_eq *eq;
  3846. unsigned int eq_cmd;
  3847. int irq_num;
  3848. int eq_num;
  3849. int other_num;
  3850. int comp_num;
  3851. int aeq_num;
  3852. int i, j, k;
  3853. int ret;
  3854. other_num = hr_dev->caps.num_other_vectors;
  3855. comp_num = hr_dev->caps.num_comp_vectors;
  3856. aeq_num = hr_dev->caps.num_aeq_vectors;
  3857. eq_num = comp_num + aeq_num;
  3858. irq_num = eq_num + other_num;
  3859. eq_table->eq = kcalloc(eq_num, sizeof(*eq_table->eq), GFP_KERNEL);
  3860. if (!eq_table->eq)
  3861. return -ENOMEM;
  3862. for (i = 0; i < irq_num; i++) {
  3863. hr_dev->irq_names[i] = kzalloc(HNS_ROCE_INT_NAME_LEN,
  3864. GFP_KERNEL);
  3865. if (!hr_dev->irq_names[i]) {
  3866. ret = -ENOMEM;
  3867. goto err_failed_kzalloc;
  3868. }
  3869. }
  3870. /* create eq */
  3871. for (j = 0; j < eq_num; j++) {
  3872. eq = &eq_table->eq[j];
  3873. eq->hr_dev = hr_dev;
  3874. eq->eqn = j;
  3875. if (j < comp_num) {
  3876. /* CEQ */
  3877. eq_cmd = HNS_ROCE_CMD_CREATE_CEQC;
  3878. eq->type_flag = HNS_ROCE_CEQ;
  3879. eq->entries = hr_dev->caps.ceqe_depth;
  3880. eq->eqe_size = HNS_ROCE_CEQ_ENTRY_SIZE;
  3881. eq->irq = hr_dev->irq[j + other_num + aeq_num];
  3882. eq->eq_max_cnt = HNS_ROCE_CEQ_DEFAULT_BURST_NUM;
  3883. eq->eq_period = HNS_ROCE_CEQ_DEFAULT_INTERVAL;
  3884. } else {
  3885. /* AEQ */
  3886. eq_cmd = HNS_ROCE_CMD_CREATE_AEQC;
  3887. eq->type_flag = HNS_ROCE_AEQ;
  3888. eq->entries = hr_dev->caps.aeqe_depth;
  3889. eq->eqe_size = HNS_ROCE_AEQ_ENTRY_SIZE;
  3890. eq->irq = hr_dev->irq[j - comp_num + other_num];
  3891. eq->eq_max_cnt = HNS_ROCE_AEQ_DEFAULT_BURST_NUM;
  3892. eq->eq_period = HNS_ROCE_AEQ_DEFAULT_INTERVAL;
  3893. }
  3894. ret = hns_roce_v2_create_eq(hr_dev, eq, eq_cmd);
  3895. if (ret) {
  3896. dev_err(dev, "eq create failed.\n");
  3897. goto err_create_eq_fail;
  3898. }
  3899. }
  3900. /* enable irq */
  3901. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_ENABLE);
  3902. /* irq contains: abnormal + AEQ + CEQ*/
  3903. for (k = 0; k < irq_num; k++)
  3904. if (k < other_num)
  3905. snprintf((char *)hr_dev->irq_names[k],
  3906. HNS_ROCE_INT_NAME_LEN, "hns-abn-%d", k);
  3907. else if (k < (other_num + aeq_num))
  3908. snprintf((char *)hr_dev->irq_names[k],
  3909. HNS_ROCE_INT_NAME_LEN, "hns-aeq-%d",
  3910. k - other_num);
  3911. else
  3912. snprintf((char *)hr_dev->irq_names[k],
  3913. HNS_ROCE_INT_NAME_LEN, "hns-ceq-%d",
  3914. k - other_num - aeq_num);
  3915. for (k = 0; k < irq_num; k++) {
  3916. if (k < other_num)
  3917. ret = request_irq(hr_dev->irq[k],
  3918. hns_roce_v2_msix_interrupt_abn,
  3919. 0, hr_dev->irq_names[k], hr_dev);
  3920. else if (k < (other_num + comp_num))
  3921. ret = request_irq(eq_table->eq[k - other_num].irq,
  3922. hns_roce_v2_msix_interrupt_eq,
  3923. 0, hr_dev->irq_names[k + aeq_num],
  3924. &eq_table->eq[k - other_num]);
  3925. else
  3926. ret = request_irq(eq_table->eq[k - other_num].irq,
  3927. hns_roce_v2_msix_interrupt_eq,
  3928. 0, hr_dev->irq_names[k - comp_num],
  3929. &eq_table->eq[k - other_num]);
  3930. if (ret) {
  3931. dev_err(dev, "Request irq error!\n");
  3932. goto err_request_irq_fail;
  3933. }
  3934. }
  3935. return 0;
  3936. err_request_irq_fail:
  3937. for (k -= 1; k >= 0; k--)
  3938. if (k < other_num)
  3939. free_irq(hr_dev->irq[k], hr_dev);
  3940. else
  3941. free_irq(eq_table->eq[k - other_num].irq,
  3942. &eq_table->eq[k - other_num]);
  3943. err_create_eq_fail:
  3944. for (j -= 1; j >= 0; j--)
  3945. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[j]);
  3946. err_failed_kzalloc:
  3947. for (i -= 1; i >= 0; i--)
  3948. kfree(hr_dev->irq_names[i]);
  3949. kfree(eq_table->eq);
  3950. return ret;
  3951. }
  3952. static void hns_roce_v2_cleanup_eq_table(struct hns_roce_dev *hr_dev)
  3953. {
  3954. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  3955. int irq_num;
  3956. int eq_num;
  3957. int i;
  3958. eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
  3959. irq_num = eq_num + hr_dev->caps.num_other_vectors;
  3960. /* Disable irq */
  3961. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
  3962. for (i = 0; i < hr_dev->caps.num_other_vectors; i++)
  3963. free_irq(hr_dev->irq[i], hr_dev);
  3964. for (i = 0; i < eq_num; i++) {
  3965. hns_roce_v2_destroy_eqc(hr_dev, i);
  3966. free_irq(eq_table->eq[i].irq, &eq_table->eq[i]);
  3967. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[i]);
  3968. }
  3969. for (i = 0; i < irq_num; i++)
  3970. kfree(hr_dev->irq_names[i]);
  3971. kfree(eq_table->eq);
  3972. }
  3973. static const struct hns_roce_hw hns_roce_hw_v2 = {
  3974. .cmq_init = hns_roce_v2_cmq_init,
  3975. .cmq_exit = hns_roce_v2_cmq_exit,
  3976. .hw_profile = hns_roce_v2_profile,
  3977. .post_mbox = hns_roce_v2_post_mbox,
  3978. .chk_mbox = hns_roce_v2_chk_mbox,
  3979. .set_gid = hns_roce_v2_set_gid,
  3980. .set_mac = hns_roce_v2_set_mac,
  3981. .write_mtpt = hns_roce_v2_write_mtpt,
  3982. .rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
  3983. .write_cqc = hns_roce_v2_write_cqc,
  3984. .set_hem = hns_roce_v2_set_hem,
  3985. .clear_hem = hns_roce_v2_clear_hem,
  3986. .modify_qp = hns_roce_v2_modify_qp,
  3987. .query_qp = hns_roce_v2_query_qp,
  3988. .destroy_qp = hns_roce_v2_destroy_qp,
  3989. .modify_cq = hns_roce_v2_modify_cq,
  3990. .post_send = hns_roce_v2_post_send,
  3991. .post_recv = hns_roce_v2_post_recv,
  3992. .req_notify_cq = hns_roce_v2_req_notify_cq,
  3993. .poll_cq = hns_roce_v2_poll_cq,
  3994. .init_eq = hns_roce_v2_init_eq_table,
  3995. .cleanup_eq = hns_roce_v2_cleanup_eq_table,
  3996. };
  3997. static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
  3998. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
  3999. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
  4000. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
  4001. /* required last entry */
  4002. {0, }
  4003. };
  4004. static int hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
  4005. struct hnae3_handle *handle)
  4006. {
  4007. const struct pci_device_id *id;
  4008. int i;
  4009. id = pci_match_id(hns_roce_hw_v2_pci_tbl, hr_dev->pci_dev);
  4010. if (!id) {
  4011. dev_err(hr_dev->dev, "device is not compatible!\n");
  4012. return -ENXIO;
  4013. }
  4014. hr_dev->hw = &hns_roce_hw_v2;
  4015. hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
  4016. hr_dev->odb_offset = hr_dev->sdb_offset;
  4017. /* Get info from NIC driver. */
  4018. hr_dev->reg_base = handle->rinfo.roce_io_base;
  4019. hr_dev->caps.num_ports = 1;
  4020. hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
  4021. hr_dev->iboe.phy_port[0] = 0;
  4022. addrconf_addr_eui48((u8 *)&hr_dev->ib_dev.node_guid,
  4023. hr_dev->iboe.netdevs[0]->dev_addr);
  4024. for (i = 0; i < HNS_ROCE_V2_MAX_IRQ_NUM; i++)
  4025. hr_dev->irq[i] = pci_irq_vector(handle->pdev,
  4026. i + handle->rinfo.base_vector);
  4027. /* cmd issue mode: 0 is poll, 1 is event */
  4028. hr_dev->cmd_mod = 1;
  4029. hr_dev->loop_idc = 0;
  4030. return 0;
  4031. }
  4032. static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
  4033. {
  4034. struct hns_roce_dev *hr_dev;
  4035. int ret;
  4036. hr_dev = (struct hns_roce_dev *)ib_alloc_device(sizeof(*hr_dev));
  4037. if (!hr_dev)
  4038. return -ENOMEM;
  4039. hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
  4040. if (!hr_dev->priv) {
  4041. ret = -ENOMEM;
  4042. goto error_failed_kzalloc;
  4043. }
  4044. hr_dev->pci_dev = handle->pdev;
  4045. hr_dev->dev = &handle->pdev->dev;
  4046. handle->priv = hr_dev;
  4047. ret = hns_roce_hw_v2_get_cfg(hr_dev, handle);
  4048. if (ret) {
  4049. dev_err(hr_dev->dev, "Get Configuration failed!\n");
  4050. goto error_failed_get_cfg;
  4051. }
  4052. ret = hns_roce_init(hr_dev);
  4053. if (ret) {
  4054. dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
  4055. goto error_failed_get_cfg;
  4056. }
  4057. return 0;
  4058. error_failed_get_cfg:
  4059. kfree(hr_dev->priv);
  4060. error_failed_kzalloc:
  4061. ib_dealloc_device(&hr_dev->ib_dev);
  4062. return ret;
  4063. }
  4064. static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
  4065. bool reset)
  4066. {
  4067. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4068. hns_roce_exit(hr_dev);
  4069. kfree(hr_dev->priv);
  4070. ib_dealloc_device(&hr_dev->ib_dev);
  4071. }
  4072. static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
  4073. .init_instance = hns_roce_hw_v2_init_instance,
  4074. .uninit_instance = hns_roce_hw_v2_uninit_instance,
  4075. };
  4076. static struct hnae3_client hns_roce_hw_v2_client = {
  4077. .name = "hns_roce_hw_v2",
  4078. .type = HNAE3_CLIENT_ROCE,
  4079. .ops = &hns_roce_hw_v2_ops,
  4080. };
  4081. static int __init hns_roce_hw_v2_init(void)
  4082. {
  4083. return hnae3_register_client(&hns_roce_hw_v2_client);
  4084. }
  4085. static void __exit hns_roce_hw_v2_exit(void)
  4086. {
  4087. hnae3_unregister_client(&hns_roce_hw_v2_client);
  4088. }
  4089. module_init(hns_roce_hw_v2_init);
  4090. module_exit(hns_roce_hw_v2_exit);
  4091. MODULE_LICENSE("Dual BSD/GPL");
  4092. MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
  4093. MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
  4094. MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
  4095. MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");