opal-api.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763
  1. /*
  2. * PowerNV OPAL definitions.
  3. *
  4. * Copyright 2011 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_I2C_TIMEOUT -17
  32. #define OPAL_I2C_INVALID_CMD -18
  33. #define OPAL_I2C_LBUS_PARITY -19
  34. #define OPAL_I2C_BKEND_OVERRUN -20
  35. #define OPAL_I2C_BKEND_ACCESS -21
  36. #define OPAL_I2C_ARBT_LOST -22
  37. #define OPAL_I2C_NACK_RCVD -23
  38. #define OPAL_I2C_STOP_ERR -24
  39. /* API Tokens (in r0) */
  40. #define OPAL_INVALID_CALL -1
  41. #define OPAL_CONSOLE_WRITE 1
  42. #define OPAL_CONSOLE_READ 2
  43. #define OPAL_RTC_READ 3
  44. #define OPAL_RTC_WRITE 4
  45. #define OPAL_CEC_POWER_DOWN 5
  46. #define OPAL_CEC_REBOOT 6
  47. #define OPAL_READ_NVRAM 7
  48. #define OPAL_WRITE_NVRAM 8
  49. #define OPAL_HANDLE_INTERRUPT 9
  50. #define OPAL_POLL_EVENTS 10
  51. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  52. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  53. #define OPAL_PCI_CONFIG_READ_BYTE 13
  54. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  55. #define OPAL_PCI_CONFIG_READ_WORD 15
  56. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  57. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  58. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  59. #define OPAL_SET_XIVE 19
  60. #define OPAL_GET_XIVE 20
  61. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  62. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  63. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  64. #define OPAL_PCI_SHPC 24
  65. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  66. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  67. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  68. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  69. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  70. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  71. #define OPAL_PCI_SET_PE 31
  72. #define OPAL_PCI_SET_PELTV 32
  73. #define OPAL_PCI_SET_MVE 33
  74. #define OPAL_PCI_SET_MVE_ENABLE 34
  75. #define OPAL_PCI_GET_XIVE_REISSUE 35
  76. #define OPAL_PCI_SET_XIVE_REISSUE 36
  77. #define OPAL_PCI_SET_XIVE_PE 37
  78. #define OPAL_GET_XIVE_SOURCE 38
  79. #define OPAL_GET_MSI_32 39
  80. #define OPAL_GET_MSI_64 40
  81. #define OPAL_START_CPU 41
  82. #define OPAL_QUERY_CPU_STATUS 42
  83. #define OPAL_WRITE_OPPANEL 43
  84. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  85. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  86. #define OPAL_PCI_RESET 49
  87. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  88. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  89. #define OPAL_PCI_FENCE_PHB 52
  90. #define OPAL_PCI_REINIT 53
  91. #define OPAL_PCI_MASK_PE_ERROR 54
  92. #define OPAL_SET_SLOT_LED_STATUS 55
  93. #define OPAL_GET_EPOW_STATUS 56
  94. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  95. #define OPAL_RESERVED1 58
  96. #define OPAL_RESERVED2 59
  97. #define OPAL_PCI_NEXT_ERROR 60
  98. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  99. #define OPAL_PCI_POLL 62
  100. #define OPAL_PCI_MSI_EOI 63
  101. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  102. #define OPAL_XSCOM_READ 65
  103. #define OPAL_XSCOM_WRITE 66
  104. #define OPAL_LPC_READ 67
  105. #define OPAL_LPC_WRITE 68
  106. #define OPAL_RETURN_CPU 69
  107. #define OPAL_REINIT_CPUS 70
  108. #define OPAL_ELOG_READ 71
  109. #define OPAL_ELOG_WRITE 72
  110. #define OPAL_ELOG_ACK 73
  111. #define OPAL_ELOG_RESEND 74
  112. #define OPAL_ELOG_SIZE 75
  113. #define OPAL_FLASH_VALIDATE 76
  114. #define OPAL_FLASH_MANAGE 77
  115. #define OPAL_FLASH_UPDATE 78
  116. #define OPAL_RESYNC_TIMEBASE 79
  117. #define OPAL_CHECK_TOKEN 80
  118. #define OPAL_DUMP_INIT 81
  119. #define OPAL_DUMP_INFO 82
  120. #define OPAL_DUMP_READ 83
  121. #define OPAL_DUMP_ACK 84
  122. #define OPAL_GET_MSG 85
  123. #define OPAL_CHECK_ASYNC_COMPLETION 86
  124. #define OPAL_SYNC_HOST_REBOOT 87
  125. #define OPAL_SENSOR_READ 88
  126. #define OPAL_GET_PARAM 89
  127. #define OPAL_SET_PARAM 90
  128. #define OPAL_DUMP_RESEND 91
  129. #define OPAL_PCI_SET_PHB_CXL_MODE 93
  130. #define OPAL_DUMP_INFO2 94
  131. #define OPAL_PCI_ERR_INJECT 96
  132. #define OPAL_PCI_EEH_FREEZE_SET 97
  133. #define OPAL_HANDLE_HMI 98
  134. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  135. #define OPAL_SLW_SET_REG 100
  136. #define OPAL_REGISTER_DUMP_REGION 101
  137. #define OPAL_UNREGISTER_DUMP_REGION 102
  138. #define OPAL_WRITE_TPO 103
  139. #define OPAL_READ_TPO 104
  140. #define OPAL_IPMI_SEND 107
  141. #define OPAL_IPMI_RECV 108
  142. #define OPAL_I2C_REQUEST 109
  143. /* Device tree flags */
  144. /* Flags set in power-mgmt nodes in device tree if
  145. * respective idle states are supported in the platform.
  146. */
  147. #define OPAL_PM_NAP_ENABLED 0x00010000
  148. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  149. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  150. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000
  151. #ifndef __ASSEMBLY__
  152. /* Other enums */
  153. enum OpalVendorApiTokens {
  154. OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
  155. };
  156. enum OpalFreezeState {
  157. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  158. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  159. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  160. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  161. OPAL_EEH_STOPPED_RESET = 4,
  162. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  163. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  164. };
  165. enum OpalEehFreezeActionToken {
  166. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  167. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  168. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  169. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  170. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  171. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  172. };
  173. enum OpalPciStatusToken {
  174. OPAL_EEH_NO_ERROR = 0,
  175. OPAL_EEH_IOC_ERROR = 1,
  176. OPAL_EEH_PHB_ERROR = 2,
  177. OPAL_EEH_PE_ERROR = 3,
  178. OPAL_EEH_PE_MMIO_ERROR = 4,
  179. OPAL_EEH_PE_DMA_ERROR = 5
  180. };
  181. enum OpalPciErrorSeverity {
  182. OPAL_EEH_SEV_NO_ERROR = 0,
  183. OPAL_EEH_SEV_IOC_DEAD = 1,
  184. OPAL_EEH_SEV_PHB_DEAD = 2,
  185. OPAL_EEH_SEV_PHB_FENCED = 3,
  186. OPAL_EEH_SEV_PE_ER = 4,
  187. OPAL_EEH_SEV_INF = 5
  188. };
  189. enum OpalErrinjectType {
  190. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  191. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  192. };
  193. enum OpalErrinjectFunc {
  194. /* IOA bus specific errors */
  195. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  196. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  197. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  198. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  199. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  200. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  201. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  202. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  203. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  204. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  205. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  206. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  207. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  208. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  209. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  210. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  211. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  212. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  213. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  214. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  215. };
  216. enum OpalShpcAction {
  217. OPAL_SHPC_GET_LINK_STATE = 0,
  218. OPAL_SHPC_GET_SLOT_STATE = 1
  219. };
  220. enum OpalShpcLinkState {
  221. OPAL_SHPC_LINK_DOWN = 0,
  222. OPAL_SHPC_LINK_UP = 1
  223. };
  224. enum OpalMmioWindowType {
  225. OPAL_M32_WINDOW_TYPE = 1,
  226. OPAL_M64_WINDOW_TYPE = 2,
  227. OPAL_IO_WINDOW_TYPE = 3
  228. };
  229. enum OpalShpcSlotState {
  230. OPAL_SHPC_DEV_NOT_PRESENT = 0,
  231. OPAL_SHPC_DEV_PRESENT = 1
  232. };
  233. enum OpalExceptionHandler {
  234. OPAL_MACHINE_CHECK_HANDLER = 1,
  235. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  236. OPAL_SOFTPATCH_HANDLER = 3
  237. };
  238. enum OpalPendingState {
  239. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  240. OPAL_EVENT_NVRAM = 0x2,
  241. OPAL_EVENT_RTC = 0x4,
  242. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  243. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  244. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  245. OPAL_EVENT_ERROR_LOG = 0x40,
  246. OPAL_EVENT_EPOW = 0x80,
  247. OPAL_EVENT_LED_STATUS = 0x100,
  248. OPAL_EVENT_PCI_ERROR = 0x200,
  249. OPAL_EVENT_DUMP_AVAIL = 0x400,
  250. OPAL_EVENT_MSG_PENDING = 0x800,
  251. };
  252. enum OpalMessageType {
  253. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  254. * additional params function-specific
  255. */
  256. OPAL_MSG_MEM_ERR,
  257. OPAL_MSG_EPOW,
  258. OPAL_MSG_SHUTDOWN, /* params[0] = 1 reboot, 0 shutdown */
  259. OPAL_MSG_HMI_EVT,
  260. OPAL_MSG_TYPE_MAX,
  261. };
  262. enum OpalThreadStatus {
  263. OPAL_THREAD_INACTIVE = 0x0,
  264. OPAL_THREAD_STARTED = 0x1,
  265. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  266. };
  267. enum OpalPciBusCompare {
  268. OpalPciBusAny = 0, /* Any bus number match */
  269. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  270. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  271. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  272. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  273. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  274. OpalPciBusAll = 7, /* Match bus number exactly */
  275. };
  276. enum OpalDeviceCompare {
  277. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  278. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  279. };
  280. enum OpalFuncCompare {
  281. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  282. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  283. };
  284. enum OpalPeAction {
  285. OPAL_UNMAP_PE = 0,
  286. OPAL_MAP_PE = 1
  287. };
  288. enum OpalPeltvAction {
  289. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  290. OPAL_ADD_PE_TO_DOMAIN = 1
  291. };
  292. enum OpalMveEnableAction {
  293. OPAL_DISABLE_MVE = 0,
  294. OPAL_ENABLE_MVE = 1
  295. };
  296. enum OpalM64EnableAction {
  297. OPAL_DISABLE_M64 = 0,
  298. OPAL_ENABLE_M64_SPLIT = 1,
  299. OPAL_ENABLE_M64_NON_SPLIT = 2
  300. };
  301. enum OpalPciResetScope {
  302. OPAL_RESET_PHB_COMPLETE = 1,
  303. OPAL_RESET_PCI_LINK = 2,
  304. OPAL_RESET_PHB_ERROR = 3,
  305. OPAL_RESET_PCI_HOT = 4,
  306. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  307. OPAL_RESET_PCI_IODA_TABLE = 6
  308. };
  309. enum OpalPciReinitScope {
  310. OPAL_REINIT_PCI_DEV = 1000
  311. };
  312. enum OpalPciResetState {
  313. OPAL_DEASSERT_RESET = 0,
  314. OPAL_ASSERT_RESET = 1
  315. };
  316. enum OpalPciMaskAction {
  317. OPAL_UNMASK_ERROR_TYPE = 0,
  318. OPAL_MASK_ERROR_TYPE = 1
  319. };
  320. enum OpalSlotLedType {
  321. OPAL_SLOT_LED_ID_TYPE = 0,
  322. OPAL_SLOT_LED_FAULT_TYPE = 1
  323. };
  324. enum OpalLedAction {
  325. OPAL_TURN_OFF_LED = 0,
  326. OPAL_TURN_ON_LED = 1,
  327. OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
  328. };
  329. enum OpalEpowStatus {
  330. OPAL_EPOW_NONE = 0,
  331. OPAL_EPOW_UPS = 1,
  332. OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
  333. OPAL_EPOW_OVER_INTERNAL_TEMP = 3
  334. };
  335. /*
  336. * Address cycle types for LPC accesses. These also correspond
  337. * to the content of the first cell of the "reg" property for
  338. * device nodes on the LPC bus
  339. */
  340. enum OpalLPCAddressType {
  341. OPAL_LPC_MEM = 0,
  342. OPAL_LPC_IO = 1,
  343. OPAL_LPC_FW = 2,
  344. };
  345. /* System parameter permission */
  346. enum OpalSysparamPerm {
  347. OPAL_SYSPARAM_READ = 0x1,
  348. OPAL_SYSPARAM_WRITE = 0x2,
  349. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  350. };
  351. struct opal_msg {
  352. __be32 msg_type;
  353. __be32 reserved;
  354. __be64 params[8];
  355. };
  356. enum {
  357. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  358. };
  359. struct opal_ipmi_msg {
  360. uint8_t version;
  361. uint8_t netfn;
  362. uint8_t cmd;
  363. uint8_t data[];
  364. };
  365. /* FSP memory errors handling */
  366. enum OpalMemErr_Version {
  367. OpalMemErr_V1 = 1,
  368. };
  369. enum OpalMemErrType {
  370. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  371. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  372. OPAL_MEM_ERR_TYPE_SCRUB,
  373. };
  374. /* Memory Reilience error type */
  375. enum OpalMemErr_ResilErrType {
  376. OPAL_MEM_RESILIENCE_CE = 0,
  377. OPAL_MEM_RESILIENCE_UE,
  378. OPAL_MEM_RESILIENCE_UE_SCRUB,
  379. };
  380. /* Dynamic Memory Deallocation type */
  381. enum OpalMemErr_DynErrType {
  382. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  383. };
  384. /* OpalMemoryErrorData->flags */
  385. #define OPAL_MEM_CORRECTED_ERROR 0x0001
  386. #define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
  387. #define OPAL_MEM_ACK_REQUIRED 0x8000
  388. struct OpalMemoryErrorData {
  389. enum OpalMemErr_Version version:8; /* 0x00 */
  390. enum OpalMemErrType type:8; /* 0x01 */
  391. __be16 flags; /* 0x02 */
  392. uint8_t reserved_1[4]; /* 0x04 */
  393. union {
  394. /* Memory Resilience corrected/uncorrected error info */
  395. struct {
  396. enum OpalMemErr_ResilErrType resil_err_type:8;
  397. uint8_t reserved_1[7];
  398. __be64 physical_address_start;
  399. __be64 physical_address_end;
  400. } resilience;
  401. /* Dynamic memory deallocation error info */
  402. struct {
  403. enum OpalMemErr_DynErrType dyn_err_type:8;
  404. uint8_t reserved_1[7];
  405. __be64 physical_address_start;
  406. __be64 physical_address_end;
  407. } dyn_dealloc;
  408. } u;
  409. };
  410. /* HMI interrupt event */
  411. enum OpalHMI_Version {
  412. OpalHMIEvt_V1 = 1,
  413. };
  414. enum OpalHMI_Severity {
  415. OpalHMI_SEV_NO_ERROR = 0,
  416. OpalHMI_SEV_WARNING = 1,
  417. OpalHMI_SEV_ERROR_SYNC = 2,
  418. OpalHMI_SEV_FATAL = 3,
  419. };
  420. enum OpalHMI_Disposition {
  421. OpalHMI_DISPOSITION_RECOVERED = 0,
  422. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  423. };
  424. enum OpalHMI_ErrType {
  425. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  426. OpalHMI_ERROR_PROC_RECOV_DONE,
  427. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  428. OpalHMI_ERROR_PROC_RECOV_MASKED,
  429. OpalHMI_ERROR_TFAC,
  430. OpalHMI_ERROR_TFMR_PARITY,
  431. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  432. OpalHMI_ERROR_XSCOM_FAIL,
  433. OpalHMI_ERROR_XSCOM_DONE,
  434. OpalHMI_ERROR_SCOM_FIR,
  435. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  436. OpalHMI_ERROR_HYP_RESOURCE,
  437. };
  438. struct OpalHMIEvent {
  439. uint8_t version; /* 0x00 */
  440. uint8_t severity; /* 0x01 */
  441. uint8_t type; /* 0x02 */
  442. uint8_t disposition; /* 0x03 */
  443. uint8_t reserved_1[4]; /* 0x04 */
  444. __be64 hmer;
  445. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  446. __be64 tfmr;
  447. };
  448. enum {
  449. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  450. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  451. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  452. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  453. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  454. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  455. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  456. };
  457. struct OpalIoP7IOCErrorData {
  458. __be16 type;
  459. /* GEM */
  460. __be64 gemXfir;
  461. __be64 gemRfir;
  462. __be64 gemRirqfir;
  463. __be64 gemMask;
  464. __be64 gemRwof;
  465. /* LEM */
  466. __be64 lemFir;
  467. __be64 lemErrMask;
  468. __be64 lemAction0;
  469. __be64 lemAction1;
  470. __be64 lemWof;
  471. union {
  472. struct OpalIoP7IOCRgcErrorData {
  473. __be64 rgcStatus; /* 3E1C10 */
  474. __be64 rgcLdcp; /* 3E1C18 */
  475. }rgc;
  476. struct OpalIoP7IOCBiErrorData {
  477. __be64 biLdcp0; /* 3C0100, 3C0118 */
  478. __be64 biLdcp1; /* 3C0108, 3C0120 */
  479. __be64 biLdcp2; /* 3C0110, 3C0128 */
  480. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  481. u8 biDownbound; /* BI Downbound or Upbound */
  482. }bi;
  483. struct OpalIoP7IOCCiErrorData {
  484. __be64 ciPortStatus; /* 3Dn008 */
  485. __be64 ciPortLdcp; /* 3Dn010 */
  486. u8 ciPort; /* Index of CI port: 0/1 */
  487. }ci;
  488. };
  489. };
  490. /**
  491. * This structure defines the overlay which will be used to store PHB error
  492. * data upon request.
  493. */
  494. enum {
  495. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  496. };
  497. enum {
  498. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  499. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
  500. };
  501. enum {
  502. OPAL_P7IOC_NUM_PEST_REGS = 128,
  503. OPAL_PHB3_NUM_PEST_REGS = 256
  504. };
  505. /* CAPI modes for PHB */
  506. enum {
  507. OPAL_PHB_CAPI_MODE_PCIE = 0,
  508. OPAL_PHB_CAPI_MODE_CAPI = 1,
  509. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  510. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  511. };
  512. struct OpalIoPhbErrorCommon {
  513. __be32 version;
  514. __be32 ioType;
  515. __be32 len;
  516. };
  517. struct OpalIoP7IOCPhbErrorData {
  518. struct OpalIoPhbErrorCommon common;
  519. __be32 brdgCtl;
  520. // P7IOC utl regs
  521. __be32 portStatusReg;
  522. __be32 rootCmplxStatus;
  523. __be32 busAgentStatus;
  524. // P7IOC cfg regs
  525. __be32 deviceStatus;
  526. __be32 slotStatus;
  527. __be32 linkStatus;
  528. __be32 devCmdStatus;
  529. __be32 devSecStatus;
  530. // cfg AER regs
  531. __be32 rootErrorStatus;
  532. __be32 uncorrErrorStatus;
  533. __be32 corrErrorStatus;
  534. __be32 tlpHdr1;
  535. __be32 tlpHdr2;
  536. __be32 tlpHdr3;
  537. __be32 tlpHdr4;
  538. __be32 sourceId;
  539. __be32 rsv3;
  540. // Record data about the call to allocate a buffer.
  541. __be64 errorClass;
  542. __be64 correlator;
  543. //P7IOC MMIO Error Regs
  544. __be64 p7iocPlssr; // n120
  545. __be64 p7iocCsr; // n110
  546. __be64 lemFir; // nC00
  547. __be64 lemErrorMask; // nC18
  548. __be64 lemWOF; // nC40
  549. __be64 phbErrorStatus; // nC80
  550. __be64 phbFirstErrorStatus; // nC88
  551. __be64 phbErrorLog0; // nCC0
  552. __be64 phbErrorLog1; // nCC8
  553. __be64 mmioErrorStatus; // nD00
  554. __be64 mmioFirstErrorStatus; // nD08
  555. __be64 mmioErrorLog0; // nD40
  556. __be64 mmioErrorLog1; // nD48
  557. __be64 dma0ErrorStatus; // nD80
  558. __be64 dma0FirstErrorStatus; // nD88
  559. __be64 dma0ErrorLog0; // nDC0
  560. __be64 dma0ErrorLog1; // nDC8
  561. __be64 dma1ErrorStatus; // nE00
  562. __be64 dma1FirstErrorStatus; // nE08
  563. __be64 dma1ErrorLog0; // nE40
  564. __be64 dma1ErrorLog1; // nE48
  565. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  566. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  567. };
  568. struct OpalIoPhb3ErrorData {
  569. struct OpalIoPhbErrorCommon common;
  570. __be32 brdgCtl;
  571. /* PHB3 UTL regs */
  572. __be32 portStatusReg;
  573. __be32 rootCmplxStatus;
  574. __be32 busAgentStatus;
  575. /* PHB3 cfg regs */
  576. __be32 deviceStatus;
  577. __be32 slotStatus;
  578. __be32 linkStatus;
  579. __be32 devCmdStatus;
  580. __be32 devSecStatus;
  581. /* cfg AER regs */
  582. __be32 rootErrorStatus;
  583. __be32 uncorrErrorStatus;
  584. __be32 corrErrorStatus;
  585. __be32 tlpHdr1;
  586. __be32 tlpHdr2;
  587. __be32 tlpHdr3;
  588. __be32 tlpHdr4;
  589. __be32 sourceId;
  590. __be32 rsv3;
  591. /* Record data about the call to allocate a buffer */
  592. __be64 errorClass;
  593. __be64 correlator;
  594. __be64 nFir; /* 000 */
  595. __be64 nFirMask; /* 003 */
  596. __be64 nFirWOF; /* 008 */
  597. /* PHB3 MMIO Error Regs */
  598. __be64 phbPlssr; /* 120 */
  599. __be64 phbCsr; /* 110 */
  600. __be64 lemFir; /* C00 */
  601. __be64 lemErrorMask; /* C18 */
  602. __be64 lemWOF; /* C40 */
  603. __be64 phbErrorStatus; /* C80 */
  604. __be64 phbFirstErrorStatus; /* C88 */
  605. __be64 phbErrorLog0; /* CC0 */
  606. __be64 phbErrorLog1; /* CC8 */
  607. __be64 mmioErrorStatus; /* D00 */
  608. __be64 mmioFirstErrorStatus; /* D08 */
  609. __be64 mmioErrorLog0; /* D40 */
  610. __be64 mmioErrorLog1; /* D48 */
  611. __be64 dma0ErrorStatus; /* D80 */
  612. __be64 dma0FirstErrorStatus; /* D88 */
  613. __be64 dma0ErrorLog0; /* DC0 */
  614. __be64 dma0ErrorLog1; /* DC8 */
  615. __be64 dma1ErrorStatus; /* E00 */
  616. __be64 dma1FirstErrorStatus; /* E08 */
  617. __be64 dma1ErrorLog0; /* E40 */
  618. __be64 dma1ErrorLog1; /* E48 */
  619. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  620. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  621. };
  622. enum {
  623. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  624. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  625. };
  626. typedef struct oppanel_line {
  627. const char * line;
  628. uint64_t line_len;
  629. } oppanel_line_t;
  630. /*
  631. * SG entries
  632. *
  633. * WARNING: The current implementation requires each entry
  634. * to represent a block that is 4k aligned *and* each block
  635. * size except the last one in the list to be as well.
  636. */
  637. struct opal_sg_entry {
  638. __be64 data;
  639. __be64 length;
  640. };
  641. /* SG list */
  642. struct opal_sg_list {
  643. __be64 length;
  644. __be64 next;
  645. struct opal_sg_entry entry[];
  646. };
  647. /*
  648. * Dump region ID range usable by the OS
  649. */
  650. #define OPAL_DUMP_REGION_HOST_START 0x80
  651. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  652. #define OPAL_DUMP_REGION_HOST_END 0xFF
  653. /* OPAL I2C request */
  654. struct opal_i2c_request {
  655. uint8_t type;
  656. #define OPAL_I2C_RAW_READ 0
  657. #define OPAL_I2C_RAW_WRITE 1
  658. #define OPAL_I2C_SM_READ 2
  659. #define OPAL_I2C_SM_WRITE 3
  660. uint8_t flags;
  661. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  662. uint8_t subaddr_sz; /* Max 4 */
  663. uint8_t reserved;
  664. __be16 addr; /* 7 or 10 bit address */
  665. __be16 reserved2;
  666. __be32 subaddr; /* Sub-address if any */
  667. __be32 size; /* Data size */
  668. __be64 buffer_ra; /* Buffer real address */
  669. };
  670. #endif /* __ASSEMBLY__ */
  671. #endif /* __OPAL_API_H */