mlx5_ifc.h 206 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_IFC_H
  33. #define MLX5_IFC_H
  34. #include "mlx5_ifc_fpga.h"
  35. enum {
  36. MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
  37. MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
  38. MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
  39. MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
  40. MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
  41. MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
  42. MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
  43. MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
  44. MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
  45. MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
  46. MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
  47. MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
  48. MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
  49. MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
  50. MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
  51. MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
  52. MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
  53. MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
  54. MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
  55. MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
  56. MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
  57. MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
  58. MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
  59. MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb,
  60. MLX5_EVENT_TYPE_CODING_FPGA_ERROR = 0x20,
  61. };
  62. enum {
  63. MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
  64. MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
  65. MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
  66. MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3
  67. };
  68. enum {
  69. MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
  70. MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
  71. };
  72. enum {
  73. MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
  74. MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
  75. MLX5_CMD_OP_INIT_HCA = 0x102,
  76. MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
  77. MLX5_CMD_OP_ENABLE_HCA = 0x104,
  78. MLX5_CMD_OP_DISABLE_HCA = 0x105,
  79. MLX5_CMD_OP_QUERY_PAGES = 0x107,
  80. MLX5_CMD_OP_MANAGE_PAGES = 0x108,
  81. MLX5_CMD_OP_SET_HCA_CAP = 0x109,
  82. MLX5_CMD_OP_QUERY_ISSI = 0x10a,
  83. MLX5_CMD_OP_SET_ISSI = 0x10b,
  84. MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d,
  85. MLX5_CMD_OP_CREATE_MKEY = 0x200,
  86. MLX5_CMD_OP_QUERY_MKEY = 0x201,
  87. MLX5_CMD_OP_DESTROY_MKEY = 0x202,
  88. MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
  89. MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
  90. MLX5_CMD_OP_ALLOC_MEMIC = 0x205,
  91. MLX5_CMD_OP_DEALLOC_MEMIC = 0x206,
  92. MLX5_CMD_OP_CREATE_EQ = 0x301,
  93. MLX5_CMD_OP_DESTROY_EQ = 0x302,
  94. MLX5_CMD_OP_QUERY_EQ = 0x303,
  95. MLX5_CMD_OP_GEN_EQE = 0x304,
  96. MLX5_CMD_OP_CREATE_CQ = 0x400,
  97. MLX5_CMD_OP_DESTROY_CQ = 0x401,
  98. MLX5_CMD_OP_QUERY_CQ = 0x402,
  99. MLX5_CMD_OP_MODIFY_CQ = 0x403,
  100. MLX5_CMD_OP_CREATE_QP = 0x500,
  101. MLX5_CMD_OP_DESTROY_QP = 0x501,
  102. MLX5_CMD_OP_RST2INIT_QP = 0x502,
  103. MLX5_CMD_OP_INIT2RTR_QP = 0x503,
  104. MLX5_CMD_OP_RTR2RTS_QP = 0x504,
  105. MLX5_CMD_OP_RTS2RTS_QP = 0x505,
  106. MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
  107. MLX5_CMD_OP_2ERR_QP = 0x507,
  108. MLX5_CMD_OP_2RST_QP = 0x50a,
  109. MLX5_CMD_OP_QUERY_QP = 0x50b,
  110. MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
  111. MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
  112. MLX5_CMD_OP_CREATE_PSV = 0x600,
  113. MLX5_CMD_OP_DESTROY_PSV = 0x601,
  114. MLX5_CMD_OP_CREATE_SRQ = 0x700,
  115. MLX5_CMD_OP_DESTROY_SRQ = 0x701,
  116. MLX5_CMD_OP_QUERY_SRQ = 0x702,
  117. MLX5_CMD_OP_ARM_RQ = 0x703,
  118. MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
  119. MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
  120. MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
  121. MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
  122. MLX5_CMD_OP_CREATE_DCT = 0x710,
  123. MLX5_CMD_OP_DESTROY_DCT = 0x711,
  124. MLX5_CMD_OP_DRAIN_DCT = 0x712,
  125. MLX5_CMD_OP_QUERY_DCT = 0x713,
  126. MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
  127. MLX5_CMD_OP_CREATE_XRQ = 0x717,
  128. MLX5_CMD_OP_DESTROY_XRQ = 0x718,
  129. MLX5_CMD_OP_QUERY_XRQ = 0x719,
  130. MLX5_CMD_OP_ARM_XRQ = 0x71a,
  131. MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
  132. MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
  133. MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
  134. MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
  135. MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
  136. MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
  137. MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
  138. MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
  139. MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
  140. MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
  141. MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
  142. MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
  143. MLX5_CMD_OP_QUERY_VNIC_ENV = 0x76f,
  144. MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
  145. MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
  146. MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
  147. MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
  148. MLX5_CMD_OP_SET_PP_RATE_LIMIT = 0x780,
  149. MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781,
  150. MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782,
  151. MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783,
  152. MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784,
  153. MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785,
  154. MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786,
  155. MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787,
  156. MLX5_CMD_OP_ALLOC_PD = 0x800,
  157. MLX5_CMD_OP_DEALLOC_PD = 0x801,
  158. MLX5_CMD_OP_ALLOC_UAR = 0x802,
  159. MLX5_CMD_OP_DEALLOC_UAR = 0x803,
  160. MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
  161. MLX5_CMD_OP_ACCESS_REG = 0x805,
  162. MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
  163. MLX5_CMD_OP_DETACH_FROM_MCG = 0x807,
  164. MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
  165. MLX5_CMD_OP_MAD_IFC = 0x50d,
  166. MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
  167. MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
  168. MLX5_CMD_OP_NOP = 0x80d,
  169. MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
  170. MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
  171. MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
  172. MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
  173. MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
  174. MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
  175. MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
  176. MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
  177. MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
  178. MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
  179. MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
  180. MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
  181. MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
  182. MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
  183. MLX5_CMD_OP_SET_WOL_ROL = 0x830,
  184. MLX5_CMD_OP_QUERY_WOL_ROL = 0x831,
  185. MLX5_CMD_OP_CREATE_LAG = 0x840,
  186. MLX5_CMD_OP_MODIFY_LAG = 0x841,
  187. MLX5_CMD_OP_QUERY_LAG = 0x842,
  188. MLX5_CMD_OP_DESTROY_LAG = 0x843,
  189. MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844,
  190. MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845,
  191. MLX5_CMD_OP_CREATE_TIR = 0x900,
  192. MLX5_CMD_OP_MODIFY_TIR = 0x901,
  193. MLX5_CMD_OP_DESTROY_TIR = 0x902,
  194. MLX5_CMD_OP_QUERY_TIR = 0x903,
  195. MLX5_CMD_OP_CREATE_SQ = 0x904,
  196. MLX5_CMD_OP_MODIFY_SQ = 0x905,
  197. MLX5_CMD_OP_DESTROY_SQ = 0x906,
  198. MLX5_CMD_OP_QUERY_SQ = 0x907,
  199. MLX5_CMD_OP_CREATE_RQ = 0x908,
  200. MLX5_CMD_OP_MODIFY_RQ = 0x909,
  201. MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910,
  202. MLX5_CMD_OP_DESTROY_RQ = 0x90a,
  203. MLX5_CMD_OP_QUERY_RQ = 0x90b,
  204. MLX5_CMD_OP_CREATE_RMP = 0x90c,
  205. MLX5_CMD_OP_MODIFY_RMP = 0x90d,
  206. MLX5_CMD_OP_DESTROY_RMP = 0x90e,
  207. MLX5_CMD_OP_QUERY_RMP = 0x90f,
  208. MLX5_CMD_OP_CREATE_TIS = 0x912,
  209. MLX5_CMD_OP_MODIFY_TIS = 0x913,
  210. MLX5_CMD_OP_DESTROY_TIS = 0x914,
  211. MLX5_CMD_OP_QUERY_TIS = 0x915,
  212. MLX5_CMD_OP_CREATE_RQT = 0x916,
  213. MLX5_CMD_OP_MODIFY_RQT = 0x917,
  214. MLX5_CMD_OP_DESTROY_RQT = 0x918,
  215. MLX5_CMD_OP_QUERY_RQT = 0x919,
  216. MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
  217. MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
  218. MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
  219. MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
  220. MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
  221. MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
  222. MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
  223. MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
  224. MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
  225. MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
  226. MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
  227. MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a,
  228. MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
  229. MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,
  230. MLX5_CMD_OP_ALLOC_ENCAP_HEADER = 0x93d,
  231. MLX5_CMD_OP_DEALLOC_ENCAP_HEADER = 0x93e,
  232. MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT = 0x940,
  233. MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
  234. MLX5_CMD_OP_FPGA_CREATE_QP = 0x960,
  235. MLX5_CMD_OP_FPGA_MODIFY_QP = 0x961,
  236. MLX5_CMD_OP_FPGA_QUERY_QP = 0x962,
  237. MLX5_CMD_OP_FPGA_DESTROY_QP = 0x963,
  238. MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS = 0x964,
  239. MLX5_CMD_OP_MAX
  240. };
  241. struct mlx5_ifc_flow_table_fields_supported_bits {
  242. u8 outer_dmac[0x1];
  243. u8 outer_smac[0x1];
  244. u8 outer_ether_type[0x1];
  245. u8 outer_ip_version[0x1];
  246. u8 outer_first_prio[0x1];
  247. u8 outer_first_cfi[0x1];
  248. u8 outer_first_vid[0x1];
  249. u8 outer_ipv4_ttl[0x1];
  250. u8 outer_second_prio[0x1];
  251. u8 outer_second_cfi[0x1];
  252. u8 outer_second_vid[0x1];
  253. u8 reserved_at_b[0x1];
  254. u8 outer_sip[0x1];
  255. u8 outer_dip[0x1];
  256. u8 outer_frag[0x1];
  257. u8 outer_ip_protocol[0x1];
  258. u8 outer_ip_ecn[0x1];
  259. u8 outer_ip_dscp[0x1];
  260. u8 outer_udp_sport[0x1];
  261. u8 outer_udp_dport[0x1];
  262. u8 outer_tcp_sport[0x1];
  263. u8 outer_tcp_dport[0x1];
  264. u8 outer_tcp_flags[0x1];
  265. u8 outer_gre_protocol[0x1];
  266. u8 outer_gre_key[0x1];
  267. u8 outer_vxlan_vni[0x1];
  268. u8 reserved_at_1a[0x5];
  269. u8 source_eswitch_port[0x1];
  270. u8 inner_dmac[0x1];
  271. u8 inner_smac[0x1];
  272. u8 inner_ether_type[0x1];
  273. u8 inner_ip_version[0x1];
  274. u8 inner_first_prio[0x1];
  275. u8 inner_first_cfi[0x1];
  276. u8 inner_first_vid[0x1];
  277. u8 reserved_at_27[0x1];
  278. u8 inner_second_prio[0x1];
  279. u8 inner_second_cfi[0x1];
  280. u8 inner_second_vid[0x1];
  281. u8 reserved_at_2b[0x1];
  282. u8 inner_sip[0x1];
  283. u8 inner_dip[0x1];
  284. u8 inner_frag[0x1];
  285. u8 inner_ip_protocol[0x1];
  286. u8 inner_ip_ecn[0x1];
  287. u8 inner_ip_dscp[0x1];
  288. u8 inner_udp_sport[0x1];
  289. u8 inner_udp_dport[0x1];
  290. u8 inner_tcp_sport[0x1];
  291. u8 inner_tcp_dport[0x1];
  292. u8 inner_tcp_flags[0x1];
  293. u8 reserved_at_37[0x9];
  294. u8 reserved_at_40[0x17];
  295. u8 outer_esp_spi[0x1];
  296. u8 reserved_at_58[0x2];
  297. u8 bth_dst_qp[0x1];
  298. u8 reserved_at_5b[0x25];
  299. };
  300. struct mlx5_ifc_flow_table_prop_layout_bits {
  301. u8 ft_support[0x1];
  302. u8 reserved_at_1[0x1];
  303. u8 flow_counter[0x1];
  304. u8 flow_modify_en[0x1];
  305. u8 modify_root[0x1];
  306. u8 identified_miss_table_mode[0x1];
  307. u8 flow_table_modify[0x1];
  308. u8 encap[0x1];
  309. u8 decap[0x1];
  310. u8 reserved_at_9[0x1];
  311. u8 pop_vlan[0x1];
  312. u8 push_vlan[0x1];
  313. u8 reserved_at_c[0x14];
  314. u8 reserved_at_20[0x2];
  315. u8 log_max_ft_size[0x6];
  316. u8 log_max_modify_header_context[0x8];
  317. u8 max_modify_header_actions[0x8];
  318. u8 max_ft_level[0x8];
  319. u8 reserved_at_40[0x20];
  320. u8 reserved_at_60[0x18];
  321. u8 log_max_ft_num[0x8];
  322. u8 reserved_at_80[0x18];
  323. u8 log_max_destination[0x8];
  324. u8 log_max_flow_counter[0x8];
  325. u8 reserved_at_a8[0x10];
  326. u8 log_max_flow[0x8];
  327. u8 reserved_at_c0[0x40];
  328. struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
  329. struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
  330. };
  331. struct mlx5_ifc_odp_per_transport_service_cap_bits {
  332. u8 send[0x1];
  333. u8 receive[0x1];
  334. u8 write[0x1];
  335. u8 read[0x1];
  336. u8 atomic[0x1];
  337. u8 srq_receive[0x1];
  338. u8 reserved_at_6[0x1a];
  339. };
  340. struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
  341. u8 smac_47_16[0x20];
  342. u8 smac_15_0[0x10];
  343. u8 ethertype[0x10];
  344. u8 dmac_47_16[0x20];
  345. u8 dmac_15_0[0x10];
  346. u8 first_prio[0x3];
  347. u8 first_cfi[0x1];
  348. u8 first_vid[0xc];
  349. u8 ip_protocol[0x8];
  350. u8 ip_dscp[0x6];
  351. u8 ip_ecn[0x2];
  352. u8 cvlan_tag[0x1];
  353. u8 svlan_tag[0x1];
  354. u8 frag[0x1];
  355. u8 ip_version[0x4];
  356. u8 tcp_flags[0x9];
  357. u8 tcp_sport[0x10];
  358. u8 tcp_dport[0x10];
  359. u8 reserved_at_c0[0x18];
  360. u8 ttl_hoplimit[0x8];
  361. u8 udp_sport[0x10];
  362. u8 udp_dport[0x10];
  363. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
  364. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
  365. };
  366. struct mlx5_ifc_fte_match_set_misc_bits {
  367. u8 reserved_at_0[0x8];
  368. u8 source_sqn[0x18];
  369. u8 source_eswitch_owner_vhca_id[0x10];
  370. u8 source_port[0x10];
  371. u8 outer_second_prio[0x3];
  372. u8 outer_second_cfi[0x1];
  373. u8 outer_second_vid[0xc];
  374. u8 inner_second_prio[0x3];
  375. u8 inner_second_cfi[0x1];
  376. u8 inner_second_vid[0xc];
  377. u8 outer_second_cvlan_tag[0x1];
  378. u8 inner_second_cvlan_tag[0x1];
  379. u8 outer_second_svlan_tag[0x1];
  380. u8 inner_second_svlan_tag[0x1];
  381. u8 reserved_at_64[0xc];
  382. u8 gre_protocol[0x10];
  383. u8 gre_key_h[0x18];
  384. u8 gre_key_l[0x8];
  385. u8 vxlan_vni[0x18];
  386. u8 reserved_at_b8[0x8];
  387. u8 reserved_at_c0[0x20];
  388. u8 reserved_at_e0[0xc];
  389. u8 outer_ipv6_flow_label[0x14];
  390. u8 reserved_at_100[0xc];
  391. u8 inner_ipv6_flow_label[0x14];
  392. u8 reserved_at_120[0x28];
  393. u8 bth_dst_qp[0x18];
  394. u8 reserved_at_160[0x20];
  395. u8 outer_esp_spi[0x20];
  396. u8 reserved_at_1a0[0x60];
  397. };
  398. struct mlx5_ifc_cmd_pas_bits {
  399. u8 pa_h[0x20];
  400. u8 pa_l[0x14];
  401. u8 reserved_at_34[0xc];
  402. };
  403. struct mlx5_ifc_uint64_bits {
  404. u8 hi[0x20];
  405. u8 lo[0x20];
  406. };
  407. enum {
  408. MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
  409. MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
  410. MLX5_ADS_STAT_RATE_10GBPS = 0x8,
  411. MLX5_ADS_STAT_RATE_30GBPS = 0x9,
  412. MLX5_ADS_STAT_RATE_5GBPS = 0xa,
  413. MLX5_ADS_STAT_RATE_20GBPS = 0xb,
  414. MLX5_ADS_STAT_RATE_40GBPS = 0xc,
  415. MLX5_ADS_STAT_RATE_60GBPS = 0xd,
  416. MLX5_ADS_STAT_RATE_80GBPS = 0xe,
  417. MLX5_ADS_STAT_RATE_120GBPS = 0xf,
  418. };
  419. struct mlx5_ifc_ads_bits {
  420. u8 fl[0x1];
  421. u8 free_ar[0x1];
  422. u8 reserved_at_2[0xe];
  423. u8 pkey_index[0x10];
  424. u8 reserved_at_20[0x8];
  425. u8 grh[0x1];
  426. u8 mlid[0x7];
  427. u8 rlid[0x10];
  428. u8 ack_timeout[0x5];
  429. u8 reserved_at_45[0x3];
  430. u8 src_addr_index[0x8];
  431. u8 reserved_at_50[0x4];
  432. u8 stat_rate[0x4];
  433. u8 hop_limit[0x8];
  434. u8 reserved_at_60[0x4];
  435. u8 tclass[0x8];
  436. u8 flow_label[0x14];
  437. u8 rgid_rip[16][0x8];
  438. u8 reserved_at_100[0x4];
  439. u8 f_dscp[0x1];
  440. u8 f_ecn[0x1];
  441. u8 reserved_at_106[0x1];
  442. u8 f_eth_prio[0x1];
  443. u8 ecn[0x2];
  444. u8 dscp[0x6];
  445. u8 udp_sport[0x10];
  446. u8 dei_cfi[0x1];
  447. u8 eth_prio[0x3];
  448. u8 sl[0x4];
  449. u8 vhca_port_num[0x8];
  450. u8 rmac_47_32[0x10];
  451. u8 rmac_31_0[0x20];
  452. };
  453. struct mlx5_ifc_flow_table_nic_cap_bits {
  454. u8 nic_rx_multi_path_tirs[0x1];
  455. u8 nic_rx_multi_path_tirs_fts[0x1];
  456. u8 allow_sniffer_and_nic_rx_shared_tir[0x1];
  457. u8 reserved_at_3[0x1fd];
  458. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
  459. u8 reserved_at_400[0x200];
  460. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
  461. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
  462. u8 reserved_at_a00[0x200];
  463. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
  464. u8 reserved_at_e00[0x7200];
  465. };
  466. struct mlx5_ifc_flow_table_eswitch_cap_bits {
  467. u8 reserved_at_0[0x200];
  468. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
  469. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
  470. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
  471. u8 reserved_at_800[0x7800];
  472. };
  473. struct mlx5_ifc_e_switch_cap_bits {
  474. u8 vport_svlan_strip[0x1];
  475. u8 vport_cvlan_strip[0x1];
  476. u8 vport_svlan_insert[0x1];
  477. u8 vport_cvlan_insert_if_not_exist[0x1];
  478. u8 vport_cvlan_insert_overwrite[0x1];
  479. u8 reserved_at_5[0x18];
  480. u8 merged_eswitch[0x1];
  481. u8 nic_vport_node_guid_modify[0x1];
  482. u8 nic_vport_port_guid_modify[0x1];
  483. u8 vxlan_encap_decap[0x1];
  484. u8 nvgre_encap_decap[0x1];
  485. u8 reserved_at_22[0x9];
  486. u8 log_max_encap_headers[0x5];
  487. u8 reserved_2b[0x6];
  488. u8 max_encap_header_size[0xa];
  489. u8 reserved_40[0x7c0];
  490. };
  491. struct mlx5_ifc_qos_cap_bits {
  492. u8 packet_pacing[0x1];
  493. u8 esw_scheduling[0x1];
  494. u8 esw_bw_share[0x1];
  495. u8 esw_rate_limit[0x1];
  496. u8 reserved_at_4[0x1];
  497. u8 packet_pacing_burst_bound[0x1];
  498. u8 packet_pacing_typical_size[0x1];
  499. u8 reserved_at_7[0x19];
  500. u8 reserved_at_20[0x20];
  501. u8 packet_pacing_max_rate[0x20];
  502. u8 packet_pacing_min_rate[0x20];
  503. u8 reserved_at_80[0x10];
  504. u8 packet_pacing_rate_table_size[0x10];
  505. u8 esw_element_type[0x10];
  506. u8 esw_tsar_type[0x10];
  507. u8 reserved_at_c0[0x10];
  508. u8 max_qos_para_vport[0x10];
  509. u8 max_tsar_bw_share[0x20];
  510. u8 reserved_at_100[0x700];
  511. };
  512. struct mlx5_ifc_debug_cap_bits {
  513. u8 reserved_at_0[0x20];
  514. u8 reserved_at_20[0x2];
  515. u8 stall_detect[0x1];
  516. u8 reserved_at_23[0x1d];
  517. u8 reserved_at_40[0x7c0];
  518. };
  519. struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
  520. u8 csum_cap[0x1];
  521. u8 vlan_cap[0x1];
  522. u8 lro_cap[0x1];
  523. u8 lro_psh_flag[0x1];
  524. u8 lro_time_stamp[0x1];
  525. u8 reserved_at_5[0x2];
  526. u8 wqe_vlan_insert[0x1];
  527. u8 self_lb_en_modifiable[0x1];
  528. u8 reserved_at_9[0x2];
  529. u8 max_lso_cap[0x5];
  530. u8 multi_pkt_send_wqe[0x2];
  531. u8 wqe_inline_mode[0x2];
  532. u8 rss_ind_tbl_cap[0x4];
  533. u8 reg_umr_sq[0x1];
  534. u8 scatter_fcs[0x1];
  535. u8 enhanced_multi_pkt_send_wqe[0x1];
  536. u8 tunnel_lso_const_out_ip_id[0x1];
  537. u8 reserved_at_1c[0x2];
  538. u8 tunnel_stateless_gre[0x1];
  539. u8 tunnel_stateless_vxlan[0x1];
  540. u8 swp[0x1];
  541. u8 swp_csum[0x1];
  542. u8 swp_lso[0x1];
  543. u8 reserved_at_23[0x1b];
  544. u8 max_geneve_opt_len[0x1];
  545. u8 tunnel_stateless_geneve_rx[0x1];
  546. u8 reserved_at_40[0x10];
  547. u8 lro_min_mss_size[0x10];
  548. u8 reserved_at_60[0x120];
  549. u8 lro_timer_supported_periods[4][0x20];
  550. u8 reserved_at_200[0x600];
  551. };
  552. struct mlx5_ifc_roce_cap_bits {
  553. u8 roce_apm[0x1];
  554. u8 reserved_at_1[0x1f];
  555. u8 reserved_at_20[0x60];
  556. u8 reserved_at_80[0xc];
  557. u8 l3_type[0x4];
  558. u8 reserved_at_90[0x8];
  559. u8 roce_version[0x8];
  560. u8 reserved_at_a0[0x10];
  561. u8 r_roce_dest_udp_port[0x10];
  562. u8 r_roce_max_src_udp_port[0x10];
  563. u8 r_roce_min_src_udp_port[0x10];
  564. u8 reserved_at_e0[0x10];
  565. u8 roce_address_table_size[0x10];
  566. u8 reserved_at_100[0x700];
  567. };
  568. struct mlx5_ifc_device_mem_cap_bits {
  569. u8 memic[0x1];
  570. u8 reserved_at_1[0x1f];
  571. u8 reserved_at_20[0xb];
  572. u8 log_min_memic_alloc_size[0x5];
  573. u8 reserved_at_30[0x8];
  574. u8 log_max_memic_addr_alignment[0x8];
  575. u8 memic_bar_start_addr[0x40];
  576. u8 memic_bar_size[0x20];
  577. u8 max_memic_size[0x20];
  578. u8 reserved_at_c0[0x740];
  579. };
  580. enum {
  581. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
  582. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
  583. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
  584. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
  585. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
  586. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
  587. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
  588. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
  589. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
  590. };
  591. enum {
  592. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
  593. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
  594. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
  595. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
  596. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
  597. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
  598. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
  599. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
  600. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
  601. };
  602. struct mlx5_ifc_atomic_caps_bits {
  603. u8 reserved_at_0[0x40];
  604. u8 atomic_req_8B_endianness_mode[0x2];
  605. u8 reserved_at_42[0x4];
  606. u8 supported_atomic_req_8B_endianness_mode_1[0x1];
  607. u8 reserved_at_47[0x19];
  608. u8 reserved_at_60[0x20];
  609. u8 reserved_at_80[0x10];
  610. u8 atomic_operations[0x10];
  611. u8 reserved_at_a0[0x10];
  612. u8 atomic_size_qp[0x10];
  613. u8 reserved_at_c0[0x10];
  614. u8 atomic_size_dc[0x10];
  615. u8 reserved_at_e0[0x720];
  616. };
  617. struct mlx5_ifc_odp_cap_bits {
  618. u8 reserved_at_0[0x40];
  619. u8 sig[0x1];
  620. u8 reserved_at_41[0x1f];
  621. u8 reserved_at_60[0x20];
  622. struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
  623. struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
  624. struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
  625. u8 reserved_at_e0[0x720];
  626. };
  627. struct mlx5_ifc_calc_op {
  628. u8 reserved_at_0[0x10];
  629. u8 reserved_at_10[0x9];
  630. u8 op_swap_endianness[0x1];
  631. u8 op_min[0x1];
  632. u8 op_xor[0x1];
  633. u8 op_or[0x1];
  634. u8 op_and[0x1];
  635. u8 op_max[0x1];
  636. u8 op_add[0x1];
  637. };
  638. struct mlx5_ifc_vector_calc_cap_bits {
  639. u8 calc_matrix[0x1];
  640. u8 reserved_at_1[0x1f];
  641. u8 reserved_at_20[0x8];
  642. u8 max_vec_count[0x8];
  643. u8 reserved_at_30[0xd];
  644. u8 max_chunk_size[0x3];
  645. struct mlx5_ifc_calc_op calc0;
  646. struct mlx5_ifc_calc_op calc1;
  647. struct mlx5_ifc_calc_op calc2;
  648. struct mlx5_ifc_calc_op calc3;
  649. u8 reserved_at_e0[0x720];
  650. };
  651. enum {
  652. MLX5_WQ_TYPE_LINKED_LIST = 0x0,
  653. MLX5_WQ_TYPE_CYCLIC = 0x1,
  654. MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
  655. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
  656. };
  657. enum {
  658. MLX5_WQ_END_PAD_MODE_NONE = 0x0,
  659. MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
  660. };
  661. enum {
  662. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
  663. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
  664. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
  665. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
  666. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
  667. };
  668. enum {
  669. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
  670. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
  671. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
  672. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
  673. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
  674. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
  675. };
  676. enum {
  677. MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
  678. MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
  679. };
  680. enum {
  681. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
  682. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
  683. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
  684. };
  685. enum {
  686. MLX5_CAP_PORT_TYPE_IB = 0x0,
  687. MLX5_CAP_PORT_TYPE_ETH = 0x1,
  688. };
  689. enum {
  690. MLX5_CAP_UMR_FENCE_STRONG = 0x0,
  691. MLX5_CAP_UMR_FENCE_SMALL = 0x1,
  692. MLX5_CAP_UMR_FENCE_NONE = 0x2,
  693. };
  694. struct mlx5_ifc_cmd_hca_cap_bits {
  695. u8 reserved_at_0[0x30];
  696. u8 vhca_id[0x10];
  697. u8 reserved_at_40[0x40];
  698. u8 log_max_srq_sz[0x8];
  699. u8 log_max_qp_sz[0x8];
  700. u8 reserved_at_90[0xb];
  701. u8 log_max_qp[0x5];
  702. u8 reserved_at_a0[0xb];
  703. u8 log_max_srq[0x5];
  704. u8 reserved_at_b0[0x10];
  705. u8 reserved_at_c0[0x8];
  706. u8 log_max_cq_sz[0x8];
  707. u8 reserved_at_d0[0xb];
  708. u8 log_max_cq[0x5];
  709. u8 log_max_eq_sz[0x8];
  710. u8 reserved_at_e8[0x2];
  711. u8 log_max_mkey[0x6];
  712. u8 reserved_at_f0[0xc];
  713. u8 log_max_eq[0x4];
  714. u8 max_indirection[0x8];
  715. u8 fixed_buffer_size[0x1];
  716. u8 log_max_mrw_sz[0x7];
  717. u8 force_teardown[0x1];
  718. u8 reserved_at_111[0x1];
  719. u8 log_max_bsf_list_size[0x6];
  720. u8 umr_extended_translation_offset[0x1];
  721. u8 null_mkey[0x1];
  722. u8 log_max_klm_list_size[0x6];
  723. u8 reserved_at_120[0xa];
  724. u8 log_max_ra_req_dc[0x6];
  725. u8 reserved_at_130[0xa];
  726. u8 log_max_ra_res_dc[0x6];
  727. u8 reserved_at_140[0xa];
  728. u8 log_max_ra_req_qp[0x6];
  729. u8 reserved_at_150[0xa];
  730. u8 log_max_ra_res_qp[0x6];
  731. u8 end_pad[0x1];
  732. u8 cc_query_allowed[0x1];
  733. u8 cc_modify_allowed[0x1];
  734. u8 start_pad[0x1];
  735. u8 cache_line_128byte[0x1];
  736. u8 reserved_at_165[0xa];
  737. u8 qcam_reg[0x1];
  738. u8 gid_table_size[0x10];
  739. u8 out_of_seq_cnt[0x1];
  740. u8 vport_counters[0x1];
  741. u8 retransmission_q_counters[0x1];
  742. u8 debug[0x1];
  743. u8 modify_rq_counter_set_id[0x1];
  744. u8 rq_delay_drop[0x1];
  745. u8 max_qp_cnt[0xa];
  746. u8 pkey_table_size[0x10];
  747. u8 vport_group_manager[0x1];
  748. u8 vhca_group_manager[0x1];
  749. u8 ib_virt[0x1];
  750. u8 eth_virt[0x1];
  751. u8 vnic_env_queue_counters[0x1];
  752. u8 ets[0x1];
  753. u8 nic_flow_table[0x1];
  754. u8 eswitch_flow_table[0x1];
  755. u8 device_memory[0x1];
  756. u8 mcam_reg[0x1];
  757. u8 pcam_reg[0x1];
  758. u8 local_ca_ack_delay[0x5];
  759. u8 port_module_event[0x1];
  760. u8 enhanced_error_q_counters[0x1];
  761. u8 ports_check[0x1];
  762. u8 reserved_at_1b3[0x1];
  763. u8 disable_link_up[0x1];
  764. u8 beacon_led[0x1];
  765. u8 port_type[0x2];
  766. u8 num_ports[0x8];
  767. u8 reserved_at_1c0[0x1];
  768. u8 pps[0x1];
  769. u8 pps_modify[0x1];
  770. u8 log_max_msg[0x5];
  771. u8 reserved_at_1c8[0x4];
  772. u8 max_tc[0x4];
  773. u8 reserved_at_1d0[0x1];
  774. u8 dcbx[0x1];
  775. u8 general_notification_event[0x1];
  776. u8 reserved_at_1d3[0x2];
  777. u8 fpga[0x1];
  778. u8 rol_s[0x1];
  779. u8 rol_g[0x1];
  780. u8 reserved_at_1d8[0x1];
  781. u8 wol_s[0x1];
  782. u8 wol_g[0x1];
  783. u8 wol_a[0x1];
  784. u8 wol_b[0x1];
  785. u8 wol_m[0x1];
  786. u8 wol_u[0x1];
  787. u8 wol_p[0x1];
  788. u8 stat_rate_support[0x10];
  789. u8 reserved_at_1f0[0xc];
  790. u8 cqe_version[0x4];
  791. u8 compact_address_vector[0x1];
  792. u8 striding_rq[0x1];
  793. u8 reserved_at_202[0x1];
  794. u8 ipoib_enhanced_offloads[0x1];
  795. u8 ipoib_basic_offloads[0x1];
  796. u8 reserved_at_205[0x1];
  797. u8 repeated_block_disabled[0x1];
  798. u8 umr_modify_entity_size_disabled[0x1];
  799. u8 umr_modify_atomic_disabled[0x1];
  800. u8 umr_indirect_mkey_disabled[0x1];
  801. u8 umr_fence[0x2];
  802. u8 reserved_at_20c[0x3];
  803. u8 drain_sigerr[0x1];
  804. u8 cmdif_checksum[0x2];
  805. u8 sigerr_cqe[0x1];
  806. u8 reserved_at_213[0x1];
  807. u8 wq_signature[0x1];
  808. u8 sctr_data_cqe[0x1];
  809. u8 reserved_at_216[0x1];
  810. u8 sho[0x1];
  811. u8 tph[0x1];
  812. u8 rf[0x1];
  813. u8 dct[0x1];
  814. u8 qos[0x1];
  815. u8 eth_net_offloads[0x1];
  816. u8 roce[0x1];
  817. u8 atomic[0x1];
  818. u8 reserved_at_21f[0x1];
  819. u8 cq_oi[0x1];
  820. u8 cq_resize[0x1];
  821. u8 cq_moderation[0x1];
  822. u8 reserved_at_223[0x3];
  823. u8 cq_eq_remap[0x1];
  824. u8 pg[0x1];
  825. u8 block_lb_mc[0x1];
  826. u8 reserved_at_229[0x1];
  827. u8 scqe_break_moderation[0x1];
  828. u8 cq_period_start_from_cqe[0x1];
  829. u8 cd[0x1];
  830. u8 reserved_at_22d[0x1];
  831. u8 apm[0x1];
  832. u8 vector_calc[0x1];
  833. u8 umr_ptr_rlky[0x1];
  834. u8 imaicl[0x1];
  835. u8 reserved_at_232[0x4];
  836. u8 qkv[0x1];
  837. u8 pkv[0x1];
  838. u8 set_deth_sqpn[0x1];
  839. u8 reserved_at_239[0x3];
  840. u8 xrc[0x1];
  841. u8 ud[0x1];
  842. u8 uc[0x1];
  843. u8 rc[0x1];
  844. u8 uar_4k[0x1];
  845. u8 reserved_at_241[0x9];
  846. u8 uar_sz[0x6];
  847. u8 reserved_at_250[0x8];
  848. u8 log_pg_sz[0x8];
  849. u8 bf[0x1];
  850. u8 driver_version[0x1];
  851. u8 pad_tx_eth_packet[0x1];
  852. u8 reserved_at_263[0x8];
  853. u8 log_bf_reg_size[0x5];
  854. u8 reserved_at_270[0xb];
  855. u8 lag_master[0x1];
  856. u8 num_lag_ports[0x4];
  857. u8 reserved_at_280[0x10];
  858. u8 max_wqe_sz_sq[0x10];
  859. u8 reserved_at_2a0[0x10];
  860. u8 max_wqe_sz_rq[0x10];
  861. u8 max_flow_counter_31_16[0x10];
  862. u8 max_wqe_sz_sq_dc[0x10];
  863. u8 reserved_at_2e0[0x7];
  864. u8 max_qp_mcg[0x19];
  865. u8 reserved_at_300[0x18];
  866. u8 log_max_mcg[0x8];
  867. u8 reserved_at_320[0x3];
  868. u8 log_max_transport_domain[0x5];
  869. u8 reserved_at_328[0x3];
  870. u8 log_max_pd[0x5];
  871. u8 reserved_at_330[0xb];
  872. u8 log_max_xrcd[0x5];
  873. u8 nic_receive_steering_discard[0x1];
  874. u8 receive_discard_vport_down[0x1];
  875. u8 transmit_discard_vport_down[0x1];
  876. u8 reserved_at_343[0x5];
  877. u8 log_max_flow_counter_bulk[0x8];
  878. u8 max_flow_counter_15_0[0x10];
  879. u8 reserved_at_360[0x3];
  880. u8 log_max_rq[0x5];
  881. u8 reserved_at_368[0x3];
  882. u8 log_max_sq[0x5];
  883. u8 reserved_at_370[0x3];
  884. u8 log_max_tir[0x5];
  885. u8 reserved_at_378[0x3];
  886. u8 log_max_tis[0x5];
  887. u8 basic_cyclic_rcv_wqe[0x1];
  888. u8 reserved_at_381[0x2];
  889. u8 log_max_rmp[0x5];
  890. u8 reserved_at_388[0x3];
  891. u8 log_max_rqt[0x5];
  892. u8 reserved_at_390[0x3];
  893. u8 log_max_rqt_size[0x5];
  894. u8 reserved_at_398[0x3];
  895. u8 log_max_tis_per_sq[0x5];
  896. u8 ext_stride_num_range[0x1];
  897. u8 reserved_at_3a1[0x2];
  898. u8 log_max_stride_sz_rq[0x5];
  899. u8 reserved_at_3a8[0x3];
  900. u8 log_min_stride_sz_rq[0x5];
  901. u8 reserved_at_3b0[0x3];
  902. u8 log_max_stride_sz_sq[0x5];
  903. u8 reserved_at_3b8[0x3];
  904. u8 log_min_stride_sz_sq[0x5];
  905. u8 hairpin[0x1];
  906. u8 reserved_at_3c1[0x2];
  907. u8 log_max_hairpin_queues[0x5];
  908. u8 reserved_at_3c8[0x3];
  909. u8 log_max_hairpin_wq_data_sz[0x5];
  910. u8 reserved_at_3d0[0x3];
  911. u8 log_max_hairpin_num_packets[0x5];
  912. u8 reserved_at_3d8[0x3];
  913. u8 log_max_wq_sz[0x5];
  914. u8 nic_vport_change_event[0x1];
  915. u8 disable_local_lb_uc[0x1];
  916. u8 disable_local_lb_mc[0x1];
  917. u8 log_min_hairpin_wq_data_sz[0x5];
  918. u8 reserved_at_3e8[0x3];
  919. u8 log_max_vlan_list[0x5];
  920. u8 reserved_at_3f0[0x3];
  921. u8 log_max_current_mc_list[0x5];
  922. u8 reserved_at_3f8[0x3];
  923. u8 log_max_current_uc_list[0x5];
  924. u8 reserved_at_400[0x80];
  925. u8 reserved_at_480[0x3];
  926. u8 log_max_l2_table[0x5];
  927. u8 reserved_at_488[0x8];
  928. u8 log_uar_page_sz[0x10];
  929. u8 reserved_at_4a0[0x20];
  930. u8 device_frequency_mhz[0x20];
  931. u8 device_frequency_khz[0x20];
  932. u8 reserved_at_500[0x20];
  933. u8 num_of_uars_per_page[0x20];
  934. u8 reserved_at_540[0x40];
  935. u8 reserved_at_580[0x3d];
  936. u8 cqe_128_always[0x1];
  937. u8 cqe_compression_128[0x1];
  938. u8 cqe_compression[0x1];
  939. u8 cqe_compression_timeout[0x10];
  940. u8 cqe_compression_max_num[0x10];
  941. u8 reserved_at_5e0[0x10];
  942. u8 tag_matching[0x1];
  943. u8 rndv_offload_rc[0x1];
  944. u8 rndv_offload_dc[0x1];
  945. u8 log_tag_matching_list_sz[0x5];
  946. u8 reserved_at_5f8[0x3];
  947. u8 log_max_xrq[0x5];
  948. u8 affiliate_nic_vport_criteria[0x8];
  949. u8 native_port_num[0x8];
  950. u8 num_vhca_ports[0x8];
  951. u8 reserved_at_618[0x6];
  952. u8 sw_owner_id[0x1];
  953. u8 reserved_at_61f[0x1e1];
  954. };
  955. enum mlx5_flow_destination_type {
  956. MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0,
  957. MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
  958. MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2,
  959. MLX5_FLOW_DESTINATION_TYPE_PORT = 0x99,
  960. MLX5_FLOW_DESTINATION_TYPE_COUNTER = 0x100,
  961. };
  962. struct mlx5_ifc_dest_format_struct_bits {
  963. u8 destination_type[0x8];
  964. u8 destination_id[0x18];
  965. u8 destination_eswitch_owner_vhca_id_valid[0x1];
  966. u8 reserved_at_21[0xf];
  967. u8 destination_eswitch_owner_vhca_id[0x10];
  968. };
  969. struct mlx5_ifc_flow_counter_list_bits {
  970. u8 flow_counter_id[0x20];
  971. u8 reserved_at_20[0x20];
  972. };
  973. union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
  974. struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
  975. struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
  976. u8 reserved_at_0[0x40];
  977. };
  978. struct mlx5_ifc_fte_match_param_bits {
  979. struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
  980. struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
  981. struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
  982. u8 reserved_at_600[0xa00];
  983. };
  984. enum {
  985. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
  986. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
  987. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
  988. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
  989. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
  990. };
  991. struct mlx5_ifc_rx_hash_field_select_bits {
  992. u8 l3_prot_type[0x1];
  993. u8 l4_prot_type[0x1];
  994. u8 selected_fields[0x1e];
  995. };
  996. enum {
  997. MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
  998. MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
  999. };
  1000. enum {
  1001. MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
  1002. MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
  1003. };
  1004. struct mlx5_ifc_wq_bits {
  1005. u8 wq_type[0x4];
  1006. u8 wq_signature[0x1];
  1007. u8 end_padding_mode[0x2];
  1008. u8 cd_slave[0x1];
  1009. u8 reserved_at_8[0x18];
  1010. u8 hds_skip_first_sge[0x1];
  1011. u8 log2_hds_buf_size[0x3];
  1012. u8 reserved_at_24[0x7];
  1013. u8 page_offset[0x5];
  1014. u8 lwm[0x10];
  1015. u8 reserved_at_40[0x8];
  1016. u8 pd[0x18];
  1017. u8 reserved_at_60[0x8];
  1018. u8 uar_page[0x18];
  1019. u8 dbr_addr[0x40];
  1020. u8 hw_counter[0x20];
  1021. u8 sw_counter[0x20];
  1022. u8 reserved_at_100[0xc];
  1023. u8 log_wq_stride[0x4];
  1024. u8 reserved_at_110[0x3];
  1025. u8 log_wq_pg_sz[0x5];
  1026. u8 reserved_at_118[0x3];
  1027. u8 log_wq_sz[0x5];
  1028. u8 reserved_at_120[0x3];
  1029. u8 log_hairpin_num_packets[0x5];
  1030. u8 reserved_at_128[0x3];
  1031. u8 log_hairpin_data_sz[0x5];
  1032. u8 reserved_at_130[0x4];
  1033. u8 log_wqe_num_of_strides[0x4];
  1034. u8 two_byte_shift_en[0x1];
  1035. u8 reserved_at_139[0x4];
  1036. u8 log_wqe_stride_size[0x3];
  1037. u8 reserved_at_140[0x4c0];
  1038. struct mlx5_ifc_cmd_pas_bits pas[0];
  1039. };
  1040. struct mlx5_ifc_rq_num_bits {
  1041. u8 reserved_at_0[0x8];
  1042. u8 rq_num[0x18];
  1043. };
  1044. struct mlx5_ifc_mac_address_layout_bits {
  1045. u8 reserved_at_0[0x10];
  1046. u8 mac_addr_47_32[0x10];
  1047. u8 mac_addr_31_0[0x20];
  1048. };
  1049. struct mlx5_ifc_vlan_layout_bits {
  1050. u8 reserved_at_0[0x14];
  1051. u8 vlan[0x0c];
  1052. u8 reserved_at_20[0x20];
  1053. };
  1054. struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
  1055. u8 reserved_at_0[0xa0];
  1056. u8 min_time_between_cnps[0x20];
  1057. u8 reserved_at_c0[0x12];
  1058. u8 cnp_dscp[0x6];
  1059. u8 reserved_at_d8[0x4];
  1060. u8 cnp_prio_mode[0x1];
  1061. u8 cnp_802p_prio[0x3];
  1062. u8 reserved_at_e0[0x720];
  1063. };
  1064. struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
  1065. u8 reserved_at_0[0x60];
  1066. u8 reserved_at_60[0x4];
  1067. u8 clamp_tgt_rate[0x1];
  1068. u8 reserved_at_65[0x3];
  1069. u8 clamp_tgt_rate_after_time_inc[0x1];
  1070. u8 reserved_at_69[0x17];
  1071. u8 reserved_at_80[0x20];
  1072. u8 rpg_time_reset[0x20];
  1073. u8 rpg_byte_reset[0x20];
  1074. u8 rpg_threshold[0x20];
  1075. u8 rpg_max_rate[0x20];
  1076. u8 rpg_ai_rate[0x20];
  1077. u8 rpg_hai_rate[0x20];
  1078. u8 rpg_gd[0x20];
  1079. u8 rpg_min_dec_fac[0x20];
  1080. u8 rpg_min_rate[0x20];
  1081. u8 reserved_at_1c0[0xe0];
  1082. u8 rate_to_set_on_first_cnp[0x20];
  1083. u8 dce_tcp_g[0x20];
  1084. u8 dce_tcp_rtt[0x20];
  1085. u8 rate_reduce_monitor_period[0x20];
  1086. u8 reserved_at_320[0x20];
  1087. u8 initial_alpha_value[0x20];
  1088. u8 reserved_at_360[0x4a0];
  1089. };
  1090. struct mlx5_ifc_cong_control_802_1qau_rp_bits {
  1091. u8 reserved_at_0[0x80];
  1092. u8 rppp_max_rps[0x20];
  1093. u8 rpg_time_reset[0x20];
  1094. u8 rpg_byte_reset[0x20];
  1095. u8 rpg_threshold[0x20];
  1096. u8 rpg_max_rate[0x20];
  1097. u8 rpg_ai_rate[0x20];
  1098. u8 rpg_hai_rate[0x20];
  1099. u8 rpg_gd[0x20];
  1100. u8 rpg_min_dec_fac[0x20];
  1101. u8 rpg_min_rate[0x20];
  1102. u8 reserved_at_1c0[0x640];
  1103. };
  1104. enum {
  1105. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
  1106. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
  1107. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
  1108. };
  1109. struct mlx5_ifc_resize_field_select_bits {
  1110. u8 resize_field_select[0x20];
  1111. };
  1112. enum {
  1113. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
  1114. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
  1115. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
  1116. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
  1117. };
  1118. struct mlx5_ifc_modify_field_select_bits {
  1119. u8 modify_field_select[0x20];
  1120. };
  1121. struct mlx5_ifc_field_select_r_roce_np_bits {
  1122. u8 field_select_r_roce_np[0x20];
  1123. };
  1124. struct mlx5_ifc_field_select_r_roce_rp_bits {
  1125. u8 field_select_r_roce_rp[0x20];
  1126. };
  1127. enum {
  1128. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
  1129. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
  1130. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
  1131. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
  1132. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
  1133. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
  1134. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
  1135. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
  1136. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
  1137. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
  1138. };
  1139. struct mlx5_ifc_field_select_802_1qau_rp_bits {
  1140. u8 field_select_8021qaurp[0x20];
  1141. };
  1142. struct mlx5_ifc_phys_layer_cntrs_bits {
  1143. u8 time_since_last_clear_high[0x20];
  1144. u8 time_since_last_clear_low[0x20];
  1145. u8 symbol_errors_high[0x20];
  1146. u8 symbol_errors_low[0x20];
  1147. u8 sync_headers_errors_high[0x20];
  1148. u8 sync_headers_errors_low[0x20];
  1149. u8 edpl_bip_errors_lane0_high[0x20];
  1150. u8 edpl_bip_errors_lane0_low[0x20];
  1151. u8 edpl_bip_errors_lane1_high[0x20];
  1152. u8 edpl_bip_errors_lane1_low[0x20];
  1153. u8 edpl_bip_errors_lane2_high[0x20];
  1154. u8 edpl_bip_errors_lane2_low[0x20];
  1155. u8 edpl_bip_errors_lane3_high[0x20];
  1156. u8 edpl_bip_errors_lane3_low[0x20];
  1157. u8 fc_fec_corrected_blocks_lane0_high[0x20];
  1158. u8 fc_fec_corrected_blocks_lane0_low[0x20];
  1159. u8 fc_fec_corrected_blocks_lane1_high[0x20];
  1160. u8 fc_fec_corrected_blocks_lane1_low[0x20];
  1161. u8 fc_fec_corrected_blocks_lane2_high[0x20];
  1162. u8 fc_fec_corrected_blocks_lane2_low[0x20];
  1163. u8 fc_fec_corrected_blocks_lane3_high[0x20];
  1164. u8 fc_fec_corrected_blocks_lane3_low[0x20];
  1165. u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
  1166. u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
  1167. u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
  1168. u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
  1169. u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
  1170. u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
  1171. u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
  1172. u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
  1173. u8 rs_fec_corrected_blocks_high[0x20];
  1174. u8 rs_fec_corrected_blocks_low[0x20];
  1175. u8 rs_fec_uncorrectable_blocks_high[0x20];
  1176. u8 rs_fec_uncorrectable_blocks_low[0x20];
  1177. u8 rs_fec_no_errors_blocks_high[0x20];
  1178. u8 rs_fec_no_errors_blocks_low[0x20];
  1179. u8 rs_fec_single_error_blocks_high[0x20];
  1180. u8 rs_fec_single_error_blocks_low[0x20];
  1181. u8 rs_fec_corrected_symbols_total_high[0x20];
  1182. u8 rs_fec_corrected_symbols_total_low[0x20];
  1183. u8 rs_fec_corrected_symbols_lane0_high[0x20];
  1184. u8 rs_fec_corrected_symbols_lane0_low[0x20];
  1185. u8 rs_fec_corrected_symbols_lane1_high[0x20];
  1186. u8 rs_fec_corrected_symbols_lane1_low[0x20];
  1187. u8 rs_fec_corrected_symbols_lane2_high[0x20];
  1188. u8 rs_fec_corrected_symbols_lane2_low[0x20];
  1189. u8 rs_fec_corrected_symbols_lane3_high[0x20];
  1190. u8 rs_fec_corrected_symbols_lane3_low[0x20];
  1191. u8 link_down_events[0x20];
  1192. u8 successful_recovery_events[0x20];
  1193. u8 reserved_at_640[0x180];
  1194. };
  1195. struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
  1196. u8 time_since_last_clear_high[0x20];
  1197. u8 time_since_last_clear_low[0x20];
  1198. u8 phy_received_bits_high[0x20];
  1199. u8 phy_received_bits_low[0x20];
  1200. u8 phy_symbol_errors_high[0x20];
  1201. u8 phy_symbol_errors_low[0x20];
  1202. u8 phy_corrected_bits_high[0x20];
  1203. u8 phy_corrected_bits_low[0x20];
  1204. u8 phy_corrected_bits_lane0_high[0x20];
  1205. u8 phy_corrected_bits_lane0_low[0x20];
  1206. u8 phy_corrected_bits_lane1_high[0x20];
  1207. u8 phy_corrected_bits_lane1_low[0x20];
  1208. u8 phy_corrected_bits_lane2_high[0x20];
  1209. u8 phy_corrected_bits_lane2_low[0x20];
  1210. u8 phy_corrected_bits_lane3_high[0x20];
  1211. u8 phy_corrected_bits_lane3_low[0x20];
  1212. u8 reserved_at_200[0x5c0];
  1213. };
  1214. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
  1215. u8 symbol_error_counter[0x10];
  1216. u8 link_error_recovery_counter[0x8];
  1217. u8 link_downed_counter[0x8];
  1218. u8 port_rcv_errors[0x10];
  1219. u8 port_rcv_remote_physical_errors[0x10];
  1220. u8 port_rcv_switch_relay_errors[0x10];
  1221. u8 port_xmit_discards[0x10];
  1222. u8 port_xmit_constraint_errors[0x8];
  1223. u8 port_rcv_constraint_errors[0x8];
  1224. u8 reserved_at_70[0x8];
  1225. u8 link_overrun_errors[0x8];
  1226. u8 reserved_at_80[0x10];
  1227. u8 vl_15_dropped[0x10];
  1228. u8 reserved_at_a0[0x80];
  1229. u8 port_xmit_wait[0x20];
  1230. };
  1231. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
  1232. u8 transmit_queue_high[0x20];
  1233. u8 transmit_queue_low[0x20];
  1234. u8 reserved_at_40[0x780];
  1235. };
  1236. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
  1237. u8 rx_octets_high[0x20];
  1238. u8 rx_octets_low[0x20];
  1239. u8 reserved_at_40[0xc0];
  1240. u8 rx_frames_high[0x20];
  1241. u8 rx_frames_low[0x20];
  1242. u8 tx_octets_high[0x20];
  1243. u8 tx_octets_low[0x20];
  1244. u8 reserved_at_180[0xc0];
  1245. u8 tx_frames_high[0x20];
  1246. u8 tx_frames_low[0x20];
  1247. u8 rx_pause_high[0x20];
  1248. u8 rx_pause_low[0x20];
  1249. u8 rx_pause_duration_high[0x20];
  1250. u8 rx_pause_duration_low[0x20];
  1251. u8 tx_pause_high[0x20];
  1252. u8 tx_pause_low[0x20];
  1253. u8 tx_pause_duration_high[0x20];
  1254. u8 tx_pause_duration_low[0x20];
  1255. u8 rx_pause_transition_high[0x20];
  1256. u8 rx_pause_transition_low[0x20];
  1257. u8 reserved_at_3c0[0x40];
  1258. u8 device_stall_minor_watermark_cnt_high[0x20];
  1259. u8 device_stall_minor_watermark_cnt_low[0x20];
  1260. u8 device_stall_critical_watermark_cnt_high[0x20];
  1261. u8 device_stall_critical_watermark_cnt_low[0x20];
  1262. u8 reserved_at_480[0x340];
  1263. };
  1264. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
  1265. u8 port_transmit_wait_high[0x20];
  1266. u8 port_transmit_wait_low[0x20];
  1267. u8 reserved_at_40[0x100];
  1268. u8 rx_buffer_almost_full_high[0x20];
  1269. u8 rx_buffer_almost_full_low[0x20];
  1270. u8 rx_buffer_full_high[0x20];
  1271. u8 rx_buffer_full_low[0x20];
  1272. u8 reserved_at_1c0[0x600];
  1273. };
  1274. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
  1275. u8 dot3stats_alignment_errors_high[0x20];
  1276. u8 dot3stats_alignment_errors_low[0x20];
  1277. u8 dot3stats_fcs_errors_high[0x20];
  1278. u8 dot3stats_fcs_errors_low[0x20];
  1279. u8 dot3stats_single_collision_frames_high[0x20];
  1280. u8 dot3stats_single_collision_frames_low[0x20];
  1281. u8 dot3stats_multiple_collision_frames_high[0x20];
  1282. u8 dot3stats_multiple_collision_frames_low[0x20];
  1283. u8 dot3stats_sqe_test_errors_high[0x20];
  1284. u8 dot3stats_sqe_test_errors_low[0x20];
  1285. u8 dot3stats_deferred_transmissions_high[0x20];
  1286. u8 dot3stats_deferred_transmissions_low[0x20];
  1287. u8 dot3stats_late_collisions_high[0x20];
  1288. u8 dot3stats_late_collisions_low[0x20];
  1289. u8 dot3stats_excessive_collisions_high[0x20];
  1290. u8 dot3stats_excessive_collisions_low[0x20];
  1291. u8 dot3stats_internal_mac_transmit_errors_high[0x20];
  1292. u8 dot3stats_internal_mac_transmit_errors_low[0x20];
  1293. u8 dot3stats_carrier_sense_errors_high[0x20];
  1294. u8 dot3stats_carrier_sense_errors_low[0x20];
  1295. u8 dot3stats_frame_too_longs_high[0x20];
  1296. u8 dot3stats_frame_too_longs_low[0x20];
  1297. u8 dot3stats_internal_mac_receive_errors_high[0x20];
  1298. u8 dot3stats_internal_mac_receive_errors_low[0x20];
  1299. u8 dot3stats_symbol_errors_high[0x20];
  1300. u8 dot3stats_symbol_errors_low[0x20];
  1301. u8 dot3control_in_unknown_opcodes_high[0x20];
  1302. u8 dot3control_in_unknown_opcodes_low[0x20];
  1303. u8 dot3in_pause_frames_high[0x20];
  1304. u8 dot3in_pause_frames_low[0x20];
  1305. u8 dot3out_pause_frames_high[0x20];
  1306. u8 dot3out_pause_frames_low[0x20];
  1307. u8 reserved_at_400[0x3c0];
  1308. };
  1309. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
  1310. u8 ether_stats_drop_events_high[0x20];
  1311. u8 ether_stats_drop_events_low[0x20];
  1312. u8 ether_stats_octets_high[0x20];
  1313. u8 ether_stats_octets_low[0x20];
  1314. u8 ether_stats_pkts_high[0x20];
  1315. u8 ether_stats_pkts_low[0x20];
  1316. u8 ether_stats_broadcast_pkts_high[0x20];
  1317. u8 ether_stats_broadcast_pkts_low[0x20];
  1318. u8 ether_stats_multicast_pkts_high[0x20];
  1319. u8 ether_stats_multicast_pkts_low[0x20];
  1320. u8 ether_stats_crc_align_errors_high[0x20];
  1321. u8 ether_stats_crc_align_errors_low[0x20];
  1322. u8 ether_stats_undersize_pkts_high[0x20];
  1323. u8 ether_stats_undersize_pkts_low[0x20];
  1324. u8 ether_stats_oversize_pkts_high[0x20];
  1325. u8 ether_stats_oversize_pkts_low[0x20];
  1326. u8 ether_stats_fragments_high[0x20];
  1327. u8 ether_stats_fragments_low[0x20];
  1328. u8 ether_stats_jabbers_high[0x20];
  1329. u8 ether_stats_jabbers_low[0x20];
  1330. u8 ether_stats_collisions_high[0x20];
  1331. u8 ether_stats_collisions_low[0x20];
  1332. u8 ether_stats_pkts64octets_high[0x20];
  1333. u8 ether_stats_pkts64octets_low[0x20];
  1334. u8 ether_stats_pkts65to127octets_high[0x20];
  1335. u8 ether_stats_pkts65to127octets_low[0x20];
  1336. u8 ether_stats_pkts128to255octets_high[0x20];
  1337. u8 ether_stats_pkts128to255octets_low[0x20];
  1338. u8 ether_stats_pkts256to511octets_high[0x20];
  1339. u8 ether_stats_pkts256to511octets_low[0x20];
  1340. u8 ether_stats_pkts512to1023octets_high[0x20];
  1341. u8 ether_stats_pkts512to1023octets_low[0x20];
  1342. u8 ether_stats_pkts1024to1518octets_high[0x20];
  1343. u8 ether_stats_pkts1024to1518octets_low[0x20];
  1344. u8 ether_stats_pkts1519to2047octets_high[0x20];
  1345. u8 ether_stats_pkts1519to2047octets_low[0x20];
  1346. u8 ether_stats_pkts2048to4095octets_high[0x20];
  1347. u8 ether_stats_pkts2048to4095octets_low[0x20];
  1348. u8 ether_stats_pkts4096to8191octets_high[0x20];
  1349. u8 ether_stats_pkts4096to8191octets_low[0x20];
  1350. u8 ether_stats_pkts8192to10239octets_high[0x20];
  1351. u8 ether_stats_pkts8192to10239octets_low[0x20];
  1352. u8 reserved_at_540[0x280];
  1353. };
  1354. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
  1355. u8 if_in_octets_high[0x20];
  1356. u8 if_in_octets_low[0x20];
  1357. u8 if_in_ucast_pkts_high[0x20];
  1358. u8 if_in_ucast_pkts_low[0x20];
  1359. u8 if_in_discards_high[0x20];
  1360. u8 if_in_discards_low[0x20];
  1361. u8 if_in_errors_high[0x20];
  1362. u8 if_in_errors_low[0x20];
  1363. u8 if_in_unknown_protos_high[0x20];
  1364. u8 if_in_unknown_protos_low[0x20];
  1365. u8 if_out_octets_high[0x20];
  1366. u8 if_out_octets_low[0x20];
  1367. u8 if_out_ucast_pkts_high[0x20];
  1368. u8 if_out_ucast_pkts_low[0x20];
  1369. u8 if_out_discards_high[0x20];
  1370. u8 if_out_discards_low[0x20];
  1371. u8 if_out_errors_high[0x20];
  1372. u8 if_out_errors_low[0x20];
  1373. u8 if_in_multicast_pkts_high[0x20];
  1374. u8 if_in_multicast_pkts_low[0x20];
  1375. u8 if_in_broadcast_pkts_high[0x20];
  1376. u8 if_in_broadcast_pkts_low[0x20];
  1377. u8 if_out_multicast_pkts_high[0x20];
  1378. u8 if_out_multicast_pkts_low[0x20];
  1379. u8 if_out_broadcast_pkts_high[0x20];
  1380. u8 if_out_broadcast_pkts_low[0x20];
  1381. u8 reserved_at_340[0x480];
  1382. };
  1383. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
  1384. u8 a_frames_transmitted_ok_high[0x20];
  1385. u8 a_frames_transmitted_ok_low[0x20];
  1386. u8 a_frames_received_ok_high[0x20];
  1387. u8 a_frames_received_ok_low[0x20];
  1388. u8 a_frame_check_sequence_errors_high[0x20];
  1389. u8 a_frame_check_sequence_errors_low[0x20];
  1390. u8 a_alignment_errors_high[0x20];
  1391. u8 a_alignment_errors_low[0x20];
  1392. u8 a_octets_transmitted_ok_high[0x20];
  1393. u8 a_octets_transmitted_ok_low[0x20];
  1394. u8 a_octets_received_ok_high[0x20];
  1395. u8 a_octets_received_ok_low[0x20];
  1396. u8 a_multicast_frames_xmitted_ok_high[0x20];
  1397. u8 a_multicast_frames_xmitted_ok_low[0x20];
  1398. u8 a_broadcast_frames_xmitted_ok_high[0x20];
  1399. u8 a_broadcast_frames_xmitted_ok_low[0x20];
  1400. u8 a_multicast_frames_received_ok_high[0x20];
  1401. u8 a_multicast_frames_received_ok_low[0x20];
  1402. u8 a_broadcast_frames_received_ok_high[0x20];
  1403. u8 a_broadcast_frames_received_ok_low[0x20];
  1404. u8 a_in_range_length_errors_high[0x20];
  1405. u8 a_in_range_length_errors_low[0x20];
  1406. u8 a_out_of_range_length_field_high[0x20];
  1407. u8 a_out_of_range_length_field_low[0x20];
  1408. u8 a_frame_too_long_errors_high[0x20];
  1409. u8 a_frame_too_long_errors_low[0x20];
  1410. u8 a_symbol_error_during_carrier_high[0x20];
  1411. u8 a_symbol_error_during_carrier_low[0x20];
  1412. u8 a_mac_control_frames_transmitted_high[0x20];
  1413. u8 a_mac_control_frames_transmitted_low[0x20];
  1414. u8 a_mac_control_frames_received_high[0x20];
  1415. u8 a_mac_control_frames_received_low[0x20];
  1416. u8 a_unsupported_opcodes_received_high[0x20];
  1417. u8 a_unsupported_opcodes_received_low[0x20];
  1418. u8 a_pause_mac_ctrl_frames_received_high[0x20];
  1419. u8 a_pause_mac_ctrl_frames_received_low[0x20];
  1420. u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
  1421. u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
  1422. u8 reserved_at_4c0[0x300];
  1423. };
  1424. struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
  1425. u8 life_time_counter_high[0x20];
  1426. u8 life_time_counter_low[0x20];
  1427. u8 rx_errors[0x20];
  1428. u8 tx_errors[0x20];
  1429. u8 l0_to_recovery_eieos[0x20];
  1430. u8 l0_to_recovery_ts[0x20];
  1431. u8 l0_to_recovery_framing[0x20];
  1432. u8 l0_to_recovery_retrain[0x20];
  1433. u8 crc_error_dllp[0x20];
  1434. u8 crc_error_tlp[0x20];
  1435. u8 tx_overflow_buffer_pkt_high[0x20];
  1436. u8 tx_overflow_buffer_pkt_low[0x20];
  1437. u8 outbound_stalled_reads[0x20];
  1438. u8 outbound_stalled_writes[0x20];
  1439. u8 outbound_stalled_reads_events[0x20];
  1440. u8 outbound_stalled_writes_events[0x20];
  1441. u8 reserved_at_200[0x5c0];
  1442. };
  1443. struct mlx5_ifc_cmd_inter_comp_event_bits {
  1444. u8 command_completion_vector[0x20];
  1445. u8 reserved_at_20[0xc0];
  1446. };
  1447. struct mlx5_ifc_stall_vl_event_bits {
  1448. u8 reserved_at_0[0x18];
  1449. u8 port_num[0x1];
  1450. u8 reserved_at_19[0x3];
  1451. u8 vl[0x4];
  1452. u8 reserved_at_20[0xa0];
  1453. };
  1454. struct mlx5_ifc_db_bf_congestion_event_bits {
  1455. u8 event_subtype[0x8];
  1456. u8 reserved_at_8[0x8];
  1457. u8 congestion_level[0x8];
  1458. u8 reserved_at_18[0x8];
  1459. u8 reserved_at_20[0xa0];
  1460. };
  1461. struct mlx5_ifc_gpio_event_bits {
  1462. u8 reserved_at_0[0x60];
  1463. u8 gpio_event_hi[0x20];
  1464. u8 gpio_event_lo[0x20];
  1465. u8 reserved_at_a0[0x40];
  1466. };
  1467. struct mlx5_ifc_port_state_change_event_bits {
  1468. u8 reserved_at_0[0x40];
  1469. u8 port_num[0x4];
  1470. u8 reserved_at_44[0x1c];
  1471. u8 reserved_at_60[0x80];
  1472. };
  1473. struct mlx5_ifc_dropped_packet_logged_bits {
  1474. u8 reserved_at_0[0xe0];
  1475. };
  1476. enum {
  1477. MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
  1478. MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
  1479. };
  1480. struct mlx5_ifc_cq_error_bits {
  1481. u8 reserved_at_0[0x8];
  1482. u8 cqn[0x18];
  1483. u8 reserved_at_20[0x20];
  1484. u8 reserved_at_40[0x18];
  1485. u8 syndrome[0x8];
  1486. u8 reserved_at_60[0x80];
  1487. };
  1488. struct mlx5_ifc_rdma_page_fault_event_bits {
  1489. u8 bytes_committed[0x20];
  1490. u8 r_key[0x20];
  1491. u8 reserved_at_40[0x10];
  1492. u8 packet_len[0x10];
  1493. u8 rdma_op_len[0x20];
  1494. u8 rdma_va[0x40];
  1495. u8 reserved_at_c0[0x5];
  1496. u8 rdma[0x1];
  1497. u8 write[0x1];
  1498. u8 requestor[0x1];
  1499. u8 qp_number[0x18];
  1500. };
  1501. struct mlx5_ifc_wqe_associated_page_fault_event_bits {
  1502. u8 bytes_committed[0x20];
  1503. u8 reserved_at_20[0x10];
  1504. u8 wqe_index[0x10];
  1505. u8 reserved_at_40[0x10];
  1506. u8 len[0x10];
  1507. u8 reserved_at_60[0x60];
  1508. u8 reserved_at_c0[0x5];
  1509. u8 rdma[0x1];
  1510. u8 write_read[0x1];
  1511. u8 requestor[0x1];
  1512. u8 qpn[0x18];
  1513. };
  1514. struct mlx5_ifc_qp_events_bits {
  1515. u8 reserved_at_0[0xa0];
  1516. u8 type[0x8];
  1517. u8 reserved_at_a8[0x18];
  1518. u8 reserved_at_c0[0x8];
  1519. u8 qpn_rqn_sqn[0x18];
  1520. };
  1521. struct mlx5_ifc_dct_events_bits {
  1522. u8 reserved_at_0[0xc0];
  1523. u8 reserved_at_c0[0x8];
  1524. u8 dct_number[0x18];
  1525. };
  1526. struct mlx5_ifc_comp_event_bits {
  1527. u8 reserved_at_0[0xc0];
  1528. u8 reserved_at_c0[0x8];
  1529. u8 cq_number[0x18];
  1530. };
  1531. enum {
  1532. MLX5_QPC_STATE_RST = 0x0,
  1533. MLX5_QPC_STATE_INIT = 0x1,
  1534. MLX5_QPC_STATE_RTR = 0x2,
  1535. MLX5_QPC_STATE_RTS = 0x3,
  1536. MLX5_QPC_STATE_SQER = 0x4,
  1537. MLX5_QPC_STATE_ERR = 0x6,
  1538. MLX5_QPC_STATE_SQD = 0x7,
  1539. MLX5_QPC_STATE_SUSPENDED = 0x9,
  1540. };
  1541. enum {
  1542. MLX5_QPC_ST_RC = 0x0,
  1543. MLX5_QPC_ST_UC = 0x1,
  1544. MLX5_QPC_ST_UD = 0x2,
  1545. MLX5_QPC_ST_XRC = 0x3,
  1546. MLX5_QPC_ST_DCI = 0x5,
  1547. MLX5_QPC_ST_QP0 = 0x7,
  1548. MLX5_QPC_ST_QP1 = 0x8,
  1549. MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
  1550. MLX5_QPC_ST_REG_UMR = 0xc,
  1551. };
  1552. enum {
  1553. MLX5_QPC_PM_STATE_ARMED = 0x0,
  1554. MLX5_QPC_PM_STATE_REARM = 0x1,
  1555. MLX5_QPC_PM_STATE_RESERVED = 0x2,
  1556. MLX5_QPC_PM_STATE_MIGRATED = 0x3,
  1557. };
  1558. enum {
  1559. MLX5_QPC_OFFLOAD_TYPE_RNDV = 0x1,
  1560. };
  1561. enum {
  1562. MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
  1563. MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
  1564. };
  1565. enum {
  1566. MLX5_QPC_MTU_256_BYTES = 0x1,
  1567. MLX5_QPC_MTU_512_BYTES = 0x2,
  1568. MLX5_QPC_MTU_1K_BYTES = 0x3,
  1569. MLX5_QPC_MTU_2K_BYTES = 0x4,
  1570. MLX5_QPC_MTU_4K_BYTES = 0x5,
  1571. MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
  1572. };
  1573. enum {
  1574. MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
  1575. MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
  1576. MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
  1577. MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
  1578. MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
  1579. MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
  1580. MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
  1581. MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
  1582. };
  1583. enum {
  1584. MLX5_QPC_CS_REQ_DISABLE = 0x0,
  1585. MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
  1586. MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
  1587. };
  1588. enum {
  1589. MLX5_QPC_CS_RES_DISABLE = 0x0,
  1590. MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
  1591. MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
  1592. };
  1593. struct mlx5_ifc_qpc_bits {
  1594. u8 state[0x4];
  1595. u8 lag_tx_port_affinity[0x4];
  1596. u8 st[0x8];
  1597. u8 reserved_at_10[0x3];
  1598. u8 pm_state[0x2];
  1599. u8 reserved_at_15[0x3];
  1600. u8 offload_type[0x4];
  1601. u8 end_padding_mode[0x2];
  1602. u8 reserved_at_1e[0x2];
  1603. u8 wq_signature[0x1];
  1604. u8 block_lb_mc[0x1];
  1605. u8 atomic_like_write_en[0x1];
  1606. u8 latency_sensitive[0x1];
  1607. u8 reserved_at_24[0x1];
  1608. u8 drain_sigerr[0x1];
  1609. u8 reserved_at_26[0x2];
  1610. u8 pd[0x18];
  1611. u8 mtu[0x3];
  1612. u8 log_msg_max[0x5];
  1613. u8 reserved_at_48[0x1];
  1614. u8 log_rq_size[0x4];
  1615. u8 log_rq_stride[0x3];
  1616. u8 no_sq[0x1];
  1617. u8 log_sq_size[0x4];
  1618. u8 reserved_at_55[0x6];
  1619. u8 rlky[0x1];
  1620. u8 ulp_stateless_offload_mode[0x4];
  1621. u8 counter_set_id[0x8];
  1622. u8 uar_page[0x18];
  1623. u8 reserved_at_80[0x8];
  1624. u8 user_index[0x18];
  1625. u8 reserved_at_a0[0x3];
  1626. u8 log_page_size[0x5];
  1627. u8 remote_qpn[0x18];
  1628. struct mlx5_ifc_ads_bits primary_address_path;
  1629. struct mlx5_ifc_ads_bits secondary_address_path;
  1630. u8 log_ack_req_freq[0x4];
  1631. u8 reserved_at_384[0x4];
  1632. u8 log_sra_max[0x3];
  1633. u8 reserved_at_38b[0x2];
  1634. u8 retry_count[0x3];
  1635. u8 rnr_retry[0x3];
  1636. u8 reserved_at_393[0x1];
  1637. u8 fre[0x1];
  1638. u8 cur_rnr_retry[0x3];
  1639. u8 cur_retry_count[0x3];
  1640. u8 reserved_at_39b[0x5];
  1641. u8 reserved_at_3a0[0x20];
  1642. u8 reserved_at_3c0[0x8];
  1643. u8 next_send_psn[0x18];
  1644. u8 reserved_at_3e0[0x8];
  1645. u8 cqn_snd[0x18];
  1646. u8 reserved_at_400[0x8];
  1647. u8 deth_sqpn[0x18];
  1648. u8 reserved_at_420[0x20];
  1649. u8 reserved_at_440[0x8];
  1650. u8 last_acked_psn[0x18];
  1651. u8 reserved_at_460[0x8];
  1652. u8 ssn[0x18];
  1653. u8 reserved_at_480[0x8];
  1654. u8 log_rra_max[0x3];
  1655. u8 reserved_at_48b[0x1];
  1656. u8 atomic_mode[0x4];
  1657. u8 rre[0x1];
  1658. u8 rwe[0x1];
  1659. u8 rae[0x1];
  1660. u8 reserved_at_493[0x1];
  1661. u8 page_offset[0x6];
  1662. u8 reserved_at_49a[0x3];
  1663. u8 cd_slave_receive[0x1];
  1664. u8 cd_slave_send[0x1];
  1665. u8 cd_master[0x1];
  1666. u8 reserved_at_4a0[0x3];
  1667. u8 min_rnr_nak[0x5];
  1668. u8 next_rcv_psn[0x18];
  1669. u8 reserved_at_4c0[0x8];
  1670. u8 xrcd[0x18];
  1671. u8 reserved_at_4e0[0x8];
  1672. u8 cqn_rcv[0x18];
  1673. u8 dbr_addr[0x40];
  1674. u8 q_key[0x20];
  1675. u8 reserved_at_560[0x5];
  1676. u8 rq_type[0x3];
  1677. u8 srqn_rmpn_xrqn[0x18];
  1678. u8 reserved_at_580[0x8];
  1679. u8 rmsn[0x18];
  1680. u8 hw_sq_wqebb_counter[0x10];
  1681. u8 sw_sq_wqebb_counter[0x10];
  1682. u8 hw_rq_counter[0x20];
  1683. u8 sw_rq_counter[0x20];
  1684. u8 reserved_at_600[0x20];
  1685. u8 reserved_at_620[0xf];
  1686. u8 cgs[0x1];
  1687. u8 cs_req[0x8];
  1688. u8 cs_res[0x8];
  1689. u8 dc_access_key[0x40];
  1690. u8 reserved_at_680[0xc0];
  1691. };
  1692. struct mlx5_ifc_roce_addr_layout_bits {
  1693. u8 source_l3_address[16][0x8];
  1694. u8 reserved_at_80[0x3];
  1695. u8 vlan_valid[0x1];
  1696. u8 vlan_id[0xc];
  1697. u8 source_mac_47_32[0x10];
  1698. u8 source_mac_31_0[0x20];
  1699. u8 reserved_at_c0[0x14];
  1700. u8 roce_l3_type[0x4];
  1701. u8 roce_version[0x8];
  1702. u8 reserved_at_e0[0x20];
  1703. };
  1704. union mlx5_ifc_hca_cap_union_bits {
  1705. struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
  1706. struct mlx5_ifc_odp_cap_bits odp_cap;
  1707. struct mlx5_ifc_atomic_caps_bits atomic_caps;
  1708. struct mlx5_ifc_roce_cap_bits roce_cap;
  1709. struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
  1710. struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
  1711. struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
  1712. struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
  1713. struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
  1714. struct mlx5_ifc_qos_cap_bits qos_cap;
  1715. struct mlx5_ifc_fpga_cap_bits fpga_cap;
  1716. u8 reserved_at_0[0x8000];
  1717. };
  1718. enum {
  1719. MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
  1720. MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
  1721. MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
  1722. MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8,
  1723. MLX5_FLOW_CONTEXT_ACTION_ENCAP = 0x10,
  1724. MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20,
  1725. MLX5_FLOW_CONTEXT_ACTION_MOD_HDR = 0x40,
  1726. MLX5_FLOW_CONTEXT_ACTION_VLAN_POP = 0x80,
  1727. MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
  1728. };
  1729. struct mlx5_ifc_vlan_bits {
  1730. u8 ethtype[0x10];
  1731. u8 prio[0x3];
  1732. u8 cfi[0x1];
  1733. u8 vid[0xc];
  1734. };
  1735. struct mlx5_ifc_flow_context_bits {
  1736. struct mlx5_ifc_vlan_bits push_vlan;
  1737. u8 group_id[0x20];
  1738. u8 reserved_at_40[0x8];
  1739. u8 flow_tag[0x18];
  1740. u8 reserved_at_60[0x10];
  1741. u8 action[0x10];
  1742. u8 reserved_at_80[0x8];
  1743. u8 destination_list_size[0x18];
  1744. u8 reserved_at_a0[0x8];
  1745. u8 flow_counter_list_size[0x18];
  1746. u8 encap_id[0x20];
  1747. u8 modify_header_id[0x20];
  1748. u8 reserved_at_100[0x100];
  1749. struct mlx5_ifc_fte_match_param_bits match_value;
  1750. u8 reserved_at_1200[0x600];
  1751. union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
  1752. };
  1753. enum {
  1754. MLX5_XRC_SRQC_STATE_GOOD = 0x0,
  1755. MLX5_XRC_SRQC_STATE_ERROR = 0x1,
  1756. };
  1757. struct mlx5_ifc_xrc_srqc_bits {
  1758. u8 state[0x4];
  1759. u8 log_xrc_srq_size[0x4];
  1760. u8 reserved_at_8[0x18];
  1761. u8 wq_signature[0x1];
  1762. u8 cont_srq[0x1];
  1763. u8 reserved_at_22[0x1];
  1764. u8 rlky[0x1];
  1765. u8 basic_cyclic_rcv_wqe[0x1];
  1766. u8 log_rq_stride[0x3];
  1767. u8 xrcd[0x18];
  1768. u8 page_offset[0x6];
  1769. u8 reserved_at_46[0x2];
  1770. u8 cqn[0x18];
  1771. u8 reserved_at_60[0x20];
  1772. u8 user_index_equal_xrc_srqn[0x1];
  1773. u8 reserved_at_81[0x1];
  1774. u8 log_page_size[0x6];
  1775. u8 user_index[0x18];
  1776. u8 reserved_at_a0[0x20];
  1777. u8 reserved_at_c0[0x8];
  1778. u8 pd[0x18];
  1779. u8 lwm[0x10];
  1780. u8 wqe_cnt[0x10];
  1781. u8 reserved_at_100[0x40];
  1782. u8 db_record_addr_h[0x20];
  1783. u8 db_record_addr_l[0x1e];
  1784. u8 reserved_at_17e[0x2];
  1785. u8 reserved_at_180[0x80];
  1786. };
  1787. struct mlx5_ifc_vnic_diagnostic_statistics_bits {
  1788. u8 counter_error_queues[0x20];
  1789. u8 total_error_queues[0x20];
  1790. u8 send_queue_priority_update_flow[0x20];
  1791. u8 reserved_at_60[0x20];
  1792. u8 nic_receive_steering_discard[0x40];
  1793. u8 receive_discard_vport_down[0x40];
  1794. u8 transmit_discard_vport_down[0x40];
  1795. u8 reserved_at_140[0xec0];
  1796. };
  1797. struct mlx5_ifc_traffic_counter_bits {
  1798. u8 packets[0x40];
  1799. u8 octets[0x40];
  1800. };
  1801. struct mlx5_ifc_tisc_bits {
  1802. u8 strict_lag_tx_port_affinity[0x1];
  1803. u8 reserved_at_1[0x3];
  1804. u8 lag_tx_port_affinity[0x04];
  1805. u8 reserved_at_8[0x4];
  1806. u8 prio[0x4];
  1807. u8 reserved_at_10[0x10];
  1808. u8 reserved_at_20[0x100];
  1809. u8 reserved_at_120[0x8];
  1810. u8 transport_domain[0x18];
  1811. u8 reserved_at_140[0x8];
  1812. u8 underlay_qpn[0x18];
  1813. u8 reserved_at_160[0x3a0];
  1814. };
  1815. enum {
  1816. MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
  1817. MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
  1818. };
  1819. enum {
  1820. MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
  1821. MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
  1822. };
  1823. enum {
  1824. MLX5_RX_HASH_FN_NONE = 0x0,
  1825. MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
  1826. MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
  1827. };
  1828. enum {
  1829. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_ = 0x1,
  1830. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_ = 0x2,
  1831. };
  1832. struct mlx5_ifc_tirc_bits {
  1833. u8 reserved_at_0[0x20];
  1834. u8 disp_type[0x4];
  1835. u8 reserved_at_24[0x1c];
  1836. u8 reserved_at_40[0x40];
  1837. u8 reserved_at_80[0x4];
  1838. u8 lro_timeout_period_usecs[0x10];
  1839. u8 lro_enable_mask[0x4];
  1840. u8 lro_max_ip_payload_size[0x8];
  1841. u8 reserved_at_a0[0x40];
  1842. u8 reserved_at_e0[0x8];
  1843. u8 inline_rqn[0x18];
  1844. u8 rx_hash_symmetric[0x1];
  1845. u8 reserved_at_101[0x1];
  1846. u8 tunneled_offload_en[0x1];
  1847. u8 reserved_at_103[0x5];
  1848. u8 indirect_table[0x18];
  1849. u8 rx_hash_fn[0x4];
  1850. u8 reserved_at_124[0x2];
  1851. u8 self_lb_block[0x2];
  1852. u8 transport_domain[0x18];
  1853. u8 rx_hash_toeplitz_key[10][0x20];
  1854. struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
  1855. struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
  1856. u8 reserved_at_2c0[0x4c0];
  1857. };
  1858. enum {
  1859. MLX5_SRQC_STATE_GOOD = 0x0,
  1860. MLX5_SRQC_STATE_ERROR = 0x1,
  1861. };
  1862. struct mlx5_ifc_srqc_bits {
  1863. u8 state[0x4];
  1864. u8 log_srq_size[0x4];
  1865. u8 reserved_at_8[0x18];
  1866. u8 wq_signature[0x1];
  1867. u8 cont_srq[0x1];
  1868. u8 reserved_at_22[0x1];
  1869. u8 rlky[0x1];
  1870. u8 reserved_at_24[0x1];
  1871. u8 log_rq_stride[0x3];
  1872. u8 xrcd[0x18];
  1873. u8 page_offset[0x6];
  1874. u8 reserved_at_46[0x2];
  1875. u8 cqn[0x18];
  1876. u8 reserved_at_60[0x20];
  1877. u8 reserved_at_80[0x2];
  1878. u8 log_page_size[0x6];
  1879. u8 reserved_at_88[0x18];
  1880. u8 reserved_at_a0[0x20];
  1881. u8 reserved_at_c0[0x8];
  1882. u8 pd[0x18];
  1883. u8 lwm[0x10];
  1884. u8 wqe_cnt[0x10];
  1885. u8 reserved_at_100[0x40];
  1886. u8 dbr_addr[0x40];
  1887. u8 reserved_at_180[0x80];
  1888. };
  1889. enum {
  1890. MLX5_SQC_STATE_RST = 0x0,
  1891. MLX5_SQC_STATE_RDY = 0x1,
  1892. MLX5_SQC_STATE_ERR = 0x3,
  1893. };
  1894. struct mlx5_ifc_sqc_bits {
  1895. u8 rlky[0x1];
  1896. u8 cd_master[0x1];
  1897. u8 fre[0x1];
  1898. u8 flush_in_error_en[0x1];
  1899. u8 allow_multi_pkt_send_wqe[0x1];
  1900. u8 min_wqe_inline_mode[0x3];
  1901. u8 state[0x4];
  1902. u8 reg_umr[0x1];
  1903. u8 allow_swp[0x1];
  1904. u8 hairpin[0x1];
  1905. u8 reserved_at_f[0x11];
  1906. u8 reserved_at_20[0x8];
  1907. u8 user_index[0x18];
  1908. u8 reserved_at_40[0x8];
  1909. u8 cqn[0x18];
  1910. u8 reserved_at_60[0x8];
  1911. u8 hairpin_peer_rq[0x18];
  1912. u8 reserved_at_80[0x10];
  1913. u8 hairpin_peer_vhca[0x10];
  1914. u8 reserved_at_a0[0x50];
  1915. u8 packet_pacing_rate_limit_index[0x10];
  1916. u8 tis_lst_sz[0x10];
  1917. u8 reserved_at_110[0x10];
  1918. u8 reserved_at_120[0x40];
  1919. u8 reserved_at_160[0x8];
  1920. u8 tis_num_0[0x18];
  1921. struct mlx5_ifc_wq_bits wq;
  1922. };
  1923. enum {
  1924. SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
  1925. SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
  1926. SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
  1927. SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
  1928. };
  1929. struct mlx5_ifc_scheduling_context_bits {
  1930. u8 element_type[0x8];
  1931. u8 reserved_at_8[0x18];
  1932. u8 element_attributes[0x20];
  1933. u8 parent_element_id[0x20];
  1934. u8 reserved_at_60[0x40];
  1935. u8 bw_share[0x20];
  1936. u8 max_average_bw[0x20];
  1937. u8 reserved_at_e0[0x120];
  1938. };
  1939. struct mlx5_ifc_rqtc_bits {
  1940. u8 reserved_at_0[0xa0];
  1941. u8 reserved_at_a0[0x10];
  1942. u8 rqt_max_size[0x10];
  1943. u8 reserved_at_c0[0x10];
  1944. u8 rqt_actual_size[0x10];
  1945. u8 reserved_at_e0[0x6a0];
  1946. struct mlx5_ifc_rq_num_bits rq_num[0];
  1947. };
  1948. enum {
  1949. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  1950. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
  1951. };
  1952. enum {
  1953. MLX5_RQC_STATE_RST = 0x0,
  1954. MLX5_RQC_STATE_RDY = 0x1,
  1955. MLX5_RQC_STATE_ERR = 0x3,
  1956. };
  1957. struct mlx5_ifc_rqc_bits {
  1958. u8 rlky[0x1];
  1959. u8 delay_drop_en[0x1];
  1960. u8 scatter_fcs[0x1];
  1961. u8 vsd[0x1];
  1962. u8 mem_rq_type[0x4];
  1963. u8 state[0x4];
  1964. u8 reserved_at_c[0x1];
  1965. u8 flush_in_error_en[0x1];
  1966. u8 hairpin[0x1];
  1967. u8 reserved_at_f[0x11];
  1968. u8 reserved_at_20[0x8];
  1969. u8 user_index[0x18];
  1970. u8 reserved_at_40[0x8];
  1971. u8 cqn[0x18];
  1972. u8 counter_set_id[0x8];
  1973. u8 reserved_at_68[0x18];
  1974. u8 reserved_at_80[0x8];
  1975. u8 rmpn[0x18];
  1976. u8 reserved_at_a0[0x8];
  1977. u8 hairpin_peer_sq[0x18];
  1978. u8 reserved_at_c0[0x10];
  1979. u8 hairpin_peer_vhca[0x10];
  1980. u8 reserved_at_e0[0xa0];
  1981. struct mlx5_ifc_wq_bits wq;
  1982. };
  1983. enum {
  1984. MLX5_RMPC_STATE_RDY = 0x1,
  1985. MLX5_RMPC_STATE_ERR = 0x3,
  1986. };
  1987. struct mlx5_ifc_rmpc_bits {
  1988. u8 reserved_at_0[0x8];
  1989. u8 state[0x4];
  1990. u8 reserved_at_c[0x14];
  1991. u8 basic_cyclic_rcv_wqe[0x1];
  1992. u8 reserved_at_21[0x1f];
  1993. u8 reserved_at_40[0x140];
  1994. struct mlx5_ifc_wq_bits wq;
  1995. };
  1996. struct mlx5_ifc_nic_vport_context_bits {
  1997. u8 reserved_at_0[0x5];
  1998. u8 min_wqe_inline_mode[0x3];
  1999. u8 reserved_at_8[0x15];
  2000. u8 disable_mc_local_lb[0x1];
  2001. u8 disable_uc_local_lb[0x1];
  2002. u8 roce_en[0x1];
  2003. u8 arm_change_event[0x1];
  2004. u8 reserved_at_21[0x1a];
  2005. u8 event_on_mtu[0x1];
  2006. u8 event_on_promisc_change[0x1];
  2007. u8 event_on_vlan_change[0x1];
  2008. u8 event_on_mc_address_change[0x1];
  2009. u8 event_on_uc_address_change[0x1];
  2010. u8 reserved_at_40[0xc];
  2011. u8 affiliation_criteria[0x4];
  2012. u8 affiliated_vhca_id[0x10];
  2013. u8 reserved_at_60[0xd0];
  2014. u8 mtu[0x10];
  2015. u8 system_image_guid[0x40];
  2016. u8 port_guid[0x40];
  2017. u8 node_guid[0x40];
  2018. u8 reserved_at_200[0x140];
  2019. u8 qkey_violation_counter[0x10];
  2020. u8 reserved_at_350[0x430];
  2021. u8 promisc_uc[0x1];
  2022. u8 promisc_mc[0x1];
  2023. u8 promisc_all[0x1];
  2024. u8 reserved_at_783[0x2];
  2025. u8 allowed_list_type[0x3];
  2026. u8 reserved_at_788[0xc];
  2027. u8 allowed_list_size[0xc];
  2028. struct mlx5_ifc_mac_address_layout_bits permanent_address;
  2029. u8 reserved_at_7e0[0x20];
  2030. u8 current_uc_mac_address[0][0x40];
  2031. };
  2032. enum {
  2033. MLX5_MKC_ACCESS_MODE_PA = 0x0,
  2034. MLX5_MKC_ACCESS_MODE_MTT = 0x1,
  2035. MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
  2036. MLX5_MKC_ACCESS_MODE_KSM = 0x3,
  2037. MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
  2038. };
  2039. struct mlx5_ifc_mkc_bits {
  2040. u8 reserved_at_0[0x1];
  2041. u8 free[0x1];
  2042. u8 reserved_at_2[0x1];
  2043. u8 access_mode_4_2[0x3];
  2044. u8 reserved_at_6[0x7];
  2045. u8 relaxed_ordering_write[0x1];
  2046. u8 reserved_at_e[0x1];
  2047. u8 small_fence_on_rdma_read_response[0x1];
  2048. u8 umr_en[0x1];
  2049. u8 a[0x1];
  2050. u8 rw[0x1];
  2051. u8 rr[0x1];
  2052. u8 lw[0x1];
  2053. u8 lr[0x1];
  2054. u8 access_mode_1_0[0x2];
  2055. u8 reserved_at_18[0x8];
  2056. u8 qpn[0x18];
  2057. u8 mkey_7_0[0x8];
  2058. u8 reserved_at_40[0x20];
  2059. u8 length64[0x1];
  2060. u8 bsf_en[0x1];
  2061. u8 sync_umr[0x1];
  2062. u8 reserved_at_63[0x2];
  2063. u8 expected_sigerr_count[0x1];
  2064. u8 reserved_at_66[0x1];
  2065. u8 en_rinval[0x1];
  2066. u8 pd[0x18];
  2067. u8 start_addr[0x40];
  2068. u8 len[0x40];
  2069. u8 bsf_octword_size[0x20];
  2070. u8 reserved_at_120[0x80];
  2071. u8 translations_octword_size[0x20];
  2072. u8 reserved_at_1c0[0x1b];
  2073. u8 log_page_size[0x5];
  2074. u8 reserved_at_1e0[0x20];
  2075. };
  2076. struct mlx5_ifc_pkey_bits {
  2077. u8 reserved_at_0[0x10];
  2078. u8 pkey[0x10];
  2079. };
  2080. struct mlx5_ifc_array128_auto_bits {
  2081. u8 array128_auto[16][0x8];
  2082. };
  2083. struct mlx5_ifc_hca_vport_context_bits {
  2084. u8 field_select[0x20];
  2085. u8 reserved_at_20[0xe0];
  2086. u8 sm_virt_aware[0x1];
  2087. u8 has_smi[0x1];
  2088. u8 has_raw[0x1];
  2089. u8 grh_required[0x1];
  2090. u8 reserved_at_104[0xc];
  2091. u8 port_physical_state[0x4];
  2092. u8 vport_state_policy[0x4];
  2093. u8 port_state[0x4];
  2094. u8 vport_state[0x4];
  2095. u8 reserved_at_120[0x20];
  2096. u8 system_image_guid[0x40];
  2097. u8 port_guid[0x40];
  2098. u8 node_guid[0x40];
  2099. u8 cap_mask1[0x20];
  2100. u8 cap_mask1_field_select[0x20];
  2101. u8 cap_mask2[0x20];
  2102. u8 cap_mask2_field_select[0x20];
  2103. u8 reserved_at_280[0x80];
  2104. u8 lid[0x10];
  2105. u8 reserved_at_310[0x4];
  2106. u8 init_type_reply[0x4];
  2107. u8 lmc[0x3];
  2108. u8 subnet_timeout[0x5];
  2109. u8 sm_lid[0x10];
  2110. u8 sm_sl[0x4];
  2111. u8 reserved_at_334[0xc];
  2112. u8 qkey_violation_counter[0x10];
  2113. u8 pkey_violation_counter[0x10];
  2114. u8 reserved_at_360[0xca0];
  2115. };
  2116. struct mlx5_ifc_esw_vport_context_bits {
  2117. u8 reserved_at_0[0x3];
  2118. u8 vport_svlan_strip[0x1];
  2119. u8 vport_cvlan_strip[0x1];
  2120. u8 vport_svlan_insert[0x1];
  2121. u8 vport_cvlan_insert[0x2];
  2122. u8 reserved_at_8[0x18];
  2123. u8 reserved_at_20[0x20];
  2124. u8 svlan_cfi[0x1];
  2125. u8 svlan_pcp[0x3];
  2126. u8 svlan_id[0xc];
  2127. u8 cvlan_cfi[0x1];
  2128. u8 cvlan_pcp[0x3];
  2129. u8 cvlan_id[0xc];
  2130. u8 reserved_at_60[0x7a0];
  2131. };
  2132. enum {
  2133. MLX5_EQC_STATUS_OK = 0x0,
  2134. MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
  2135. };
  2136. enum {
  2137. MLX5_EQC_ST_ARMED = 0x9,
  2138. MLX5_EQC_ST_FIRED = 0xa,
  2139. };
  2140. struct mlx5_ifc_eqc_bits {
  2141. u8 status[0x4];
  2142. u8 reserved_at_4[0x9];
  2143. u8 ec[0x1];
  2144. u8 oi[0x1];
  2145. u8 reserved_at_f[0x5];
  2146. u8 st[0x4];
  2147. u8 reserved_at_18[0x8];
  2148. u8 reserved_at_20[0x20];
  2149. u8 reserved_at_40[0x14];
  2150. u8 page_offset[0x6];
  2151. u8 reserved_at_5a[0x6];
  2152. u8 reserved_at_60[0x3];
  2153. u8 log_eq_size[0x5];
  2154. u8 uar_page[0x18];
  2155. u8 reserved_at_80[0x20];
  2156. u8 reserved_at_a0[0x18];
  2157. u8 intr[0x8];
  2158. u8 reserved_at_c0[0x3];
  2159. u8 log_page_size[0x5];
  2160. u8 reserved_at_c8[0x18];
  2161. u8 reserved_at_e0[0x60];
  2162. u8 reserved_at_140[0x8];
  2163. u8 consumer_counter[0x18];
  2164. u8 reserved_at_160[0x8];
  2165. u8 producer_counter[0x18];
  2166. u8 reserved_at_180[0x80];
  2167. };
  2168. enum {
  2169. MLX5_DCTC_STATE_ACTIVE = 0x0,
  2170. MLX5_DCTC_STATE_DRAINING = 0x1,
  2171. MLX5_DCTC_STATE_DRAINED = 0x2,
  2172. };
  2173. enum {
  2174. MLX5_DCTC_CS_RES_DISABLE = 0x0,
  2175. MLX5_DCTC_CS_RES_NA = 0x1,
  2176. MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
  2177. };
  2178. enum {
  2179. MLX5_DCTC_MTU_256_BYTES = 0x1,
  2180. MLX5_DCTC_MTU_512_BYTES = 0x2,
  2181. MLX5_DCTC_MTU_1K_BYTES = 0x3,
  2182. MLX5_DCTC_MTU_2K_BYTES = 0x4,
  2183. MLX5_DCTC_MTU_4K_BYTES = 0x5,
  2184. };
  2185. struct mlx5_ifc_dctc_bits {
  2186. u8 reserved_at_0[0x4];
  2187. u8 state[0x4];
  2188. u8 reserved_at_8[0x18];
  2189. u8 reserved_at_20[0x8];
  2190. u8 user_index[0x18];
  2191. u8 reserved_at_40[0x8];
  2192. u8 cqn[0x18];
  2193. u8 counter_set_id[0x8];
  2194. u8 atomic_mode[0x4];
  2195. u8 rre[0x1];
  2196. u8 rwe[0x1];
  2197. u8 rae[0x1];
  2198. u8 atomic_like_write_en[0x1];
  2199. u8 latency_sensitive[0x1];
  2200. u8 rlky[0x1];
  2201. u8 free_ar[0x1];
  2202. u8 reserved_at_73[0xd];
  2203. u8 reserved_at_80[0x8];
  2204. u8 cs_res[0x8];
  2205. u8 reserved_at_90[0x3];
  2206. u8 min_rnr_nak[0x5];
  2207. u8 reserved_at_98[0x8];
  2208. u8 reserved_at_a0[0x8];
  2209. u8 srqn_xrqn[0x18];
  2210. u8 reserved_at_c0[0x8];
  2211. u8 pd[0x18];
  2212. u8 tclass[0x8];
  2213. u8 reserved_at_e8[0x4];
  2214. u8 flow_label[0x14];
  2215. u8 dc_access_key[0x40];
  2216. u8 reserved_at_140[0x5];
  2217. u8 mtu[0x3];
  2218. u8 port[0x8];
  2219. u8 pkey_index[0x10];
  2220. u8 reserved_at_160[0x8];
  2221. u8 my_addr_index[0x8];
  2222. u8 reserved_at_170[0x8];
  2223. u8 hop_limit[0x8];
  2224. u8 dc_access_key_violation_count[0x20];
  2225. u8 reserved_at_1a0[0x14];
  2226. u8 dei_cfi[0x1];
  2227. u8 eth_prio[0x3];
  2228. u8 ecn[0x2];
  2229. u8 dscp[0x6];
  2230. u8 reserved_at_1c0[0x40];
  2231. };
  2232. enum {
  2233. MLX5_CQC_STATUS_OK = 0x0,
  2234. MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
  2235. MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
  2236. };
  2237. enum {
  2238. MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
  2239. MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
  2240. };
  2241. enum {
  2242. MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
  2243. MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
  2244. MLX5_CQC_ST_FIRED = 0xa,
  2245. };
  2246. enum {
  2247. MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
  2248. MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
  2249. MLX5_CQ_PERIOD_NUM_MODES
  2250. };
  2251. struct mlx5_ifc_cqc_bits {
  2252. u8 status[0x4];
  2253. u8 reserved_at_4[0x4];
  2254. u8 cqe_sz[0x3];
  2255. u8 cc[0x1];
  2256. u8 reserved_at_c[0x1];
  2257. u8 scqe_break_moderation_en[0x1];
  2258. u8 oi[0x1];
  2259. u8 cq_period_mode[0x2];
  2260. u8 cqe_comp_en[0x1];
  2261. u8 mini_cqe_res_format[0x2];
  2262. u8 st[0x4];
  2263. u8 reserved_at_18[0x8];
  2264. u8 reserved_at_20[0x20];
  2265. u8 reserved_at_40[0x14];
  2266. u8 page_offset[0x6];
  2267. u8 reserved_at_5a[0x6];
  2268. u8 reserved_at_60[0x3];
  2269. u8 log_cq_size[0x5];
  2270. u8 uar_page[0x18];
  2271. u8 reserved_at_80[0x4];
  2272. u8 cq_period[0xc];
  2273. u8 cq_max_count[0x10];
  2274. u8 reserved_at_a0[0x18];
  2275. u8 c_eqn[0x8];
  2276. u8 reserved_at_c0[0x3];
  2277. u8 log_page_size[0x5];
  2278. u8 reserved_at_c8[0x18];
  2279. u8 reserved_at_e0[0x20];
  2280. u8 reserved_at_100[0x8];
  2281. u8 last_notified_index[0x18];
  2282. u8 reserved_at_120[0x8];
  2283. u8 last_solicit_index[0x18];
  2284. u8 reserved_at_140[0x8];
  2285. u8 consumer_counter[0x18];
  2286. u8 reserved_at_160[0x8];
  2287. u8 producer_counter[0x18];
  2288. u8 reserved_at_180[0x40];
  2289. u8 dbr_addr[0x40];
  2290. };
  2291. union mlx5_ifc_cong_control_roce_ecn_auto_bits {
  2292. struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
  2293. struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
  2294. struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
  2295. u8 reserved_at_0[0x800];
  2296. };
  2297. struct mlx5_ifc_query_adapter_param_block_bits {
  2298. u8 reserved_at_0[0xc0];
  2299. u8 reserved_at_c0[0x8];
  2300. u8 ieee_vendor_id[0x18];
  2301. u8 reserved_at_e0[0x10];
  2302. u8 vsd_vendor_id[0x10];
  2303. u8 vsd[208][0x8];
  2304. u8 vsd_contd_psid[16][0x8];
  2305. };
  2306. enum {
  2307. MLX5_XRQC_STATE_GOOD = 0x0,
  2308. MLX5_XRQC_STATE_ERROR = 0x1,
  2309. };
  2310. enum {
  2311. MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
  2312. MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1,
  2313. };
  2314. enum {
  2315. MLX5_XRQC_OFFLOAD_RNDV = 0x1,
  2316. };
  2317. struct mlx5_ifc_tag_matching_topology_context_bits {
  2318. u8 log_matching_list_sz[0x4];
  2319. u8 reserved_at_4[0xc];
  2320. u8 append_next_index[0x10];
  2321. u8 sw_phase_cnt[0x10];
  2322. u8 hw_phase_cnt[0x10];
  2323. u8 reserved_at_40[0x40];
  2324. };
  2325. struct mlx5_ifc_xrqc_bits {
  2326. u8 state[0x4];
  2327. u8 rlkey[0x1];
  2328. u8 reserved_at_5[0xf];
  2329. u8 topology[0x4];
  2330. u8 reserved_at_18[0x4];
  2331. u8 offload[0x4];
  2332. u8 reserved_at_20[0x8];
  2333. u8 user_index[0x18];
  2334. u8 reserved_at_40[0x8];
  2335. u8 cqn[0x18];
  2336. u8 reserved_at_60[0xa0];
  2337. struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
  2338. u8 reserved_at_180[0x280];
  2339. struct mlx5_ifc_wq_bits wq;
  2340. };
  2341. union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
  2342. struct mlx5_ifc_modify_field_select_bits modify_field_select;
  2343. struct mlx5_ifc_resize_field_select_bits resize_field_select;
  2344. u8 reserved_at_0[0x20];
  2345. };
  2346. union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
  2347. struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
  2348. struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
  2349. struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
  2350. u8 reserved_at_0[0x20];
  2351. };
  2352. union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
  2353. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
  2354. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
  2355. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
  2356. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
  2357. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
  2358. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
  2359. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
  2360. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
  2361. struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
  2362. struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
  2363. u8 reserved_at_0[0x7c0];
  2364. };
  2365. union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
  2366. struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
  2367. u8 reserved_at_0[0x7c0];
  2368. };
  2369. union mlx5_ifc_event_auto_bits {
  2370. struct mlx5_ifc_comp_event_bits comp_event;
  2371. struct mlx5_ifc_dct_events_bits dct_events;
  2372. struct mlx5_ifc_qp_events_bits qp_events;
  2373. struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
  2374. struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
  2375. struct mlx5_ifc_cq_error_bits cq_error;
  2376. struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
  2377. struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
  2378. struct mlx5_ifc_gpio_event_bits gpio_event;
  2379. struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
  2380. struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
  2381. struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
  2382. u8 reserved_at_0[0xe0];
  2383. };
  2384. struct mlx5_ifc_health_buffer_bits {
  2385. u8 reserved_at_0[0x100];
  2386. u8 assert_existptr[0x20];
  2387. u8 assert_callra[0x20];
  2388. u8 reserved_at_140[0x40];
  2389. u8 fw_version[0x20];
  2390. u8 hw_id[0x20];
  2391. u8 reserved_at_1c0[0x20];
  2392. u8 irisc_index[0x8];
  2393. u8 synd[0x8];
  2394. u8 ext_synd[0x10];
  2395. };
  2396. struct mlx5_ifc_register_loopback_control_bits {
  2397. u8 no_lb[0x1];
  2398. u8 reserved_at_1[0x7];
  2399. u8 port[0x8];
  2400. u8 reserved_at_10[0x10];
  2401. u8 reserved_at_20[0x60];
  2402. };
  2403. struct mlx5_ifc_vport_tc_element_bits {
  2404. u8 traffic_class[0x4];
  2405. u8 reserved_at_4[0xc];
  2406. u8 vport_number[0x10];
  2407. };
  2408. struct mlx5_ifc_vport_element_bits {
  2409. u8 reserved_at_0[0x10];
  2410. u8 vport_number[0x10];
  2411. };
  2412. enum {
  2413. TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
  2414. TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
  2415. TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
  2416. };
  2417. struct mlx5_ifc_tsar_element_bits {
  2418. u8 reserved_at_0[0x8];
  2419. u8 tsar_type[0x8];
  2420. u8 reserved_at_10[0x10];
  2421. };
  2422. enum {
  2423. MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
  2424. MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
  2425. };
  2426. struct mlx5_ifc_teardown_hca_out_bits {
  2427. u8 status[0x8];
  2428. u8 reserved_at_8[0x18];
  2429. u8 syndrome[0x20];
  2430. u8 reserved_at_40[0x3f];
  2431. u8 force_state[0x1];
  2432. };
  2433. enum {
  2434. MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
  2435. MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE = 0x1,
  2436. };
  2437. struct mlx5_ifc_teardown_hca_in_bits {
  2438. u8 opcode[0x10];
  2439. u8 reserved_at_10[0x10];
  2440. u8 reserved_at_20[0x10];
  2441. u8 op_mod[0x10];
  2442. u8 reserved_at_40[0x10];
  2443. u8 profile[0x10];
  2444. u8 reserved_at_60[0x20];
  2445. };
  2446. struct mlx5_ifc_sqerr2rts_qp_out_bits {
  2447. u8 status[0x8];
  2448. u8 reserved_at_8[0x18];
  2449. u8 syndrome[0x20];
  2450. u8 reserved_at_40[0x40];
  2451. };
  2452. struct mlx5_ifc_sqerr2rts_qp_in_bits {
  2453. u8 opcode[0x10];
  2454. u8 reserved_at_10[0x10];
  2455. u8 reserved_at_20[0x10];
  2456. u8 op_mod[0x10];
  2457. u8 reserved_at_40[0x8];
  2458. u8 qpn[0x18];
  2459. u8 reserved_at_60[0x20];
  2460. u8 opt_param_mask[0x20];
  2461. u8 reserved_at_a0[0x20];
  2462. struct mlx5_ifc_qpc_bits qpc;
  2463. u8 reserved_at_800[0x80];
  2464. };
  2465. struct mlx5_ifc_sqd2rts_qp_out_bits {
  2466. u8 status[0x8];
  2467. u8 reserved_at_8[0x18];
  2468. u8 syndrome[0x20];
  2469. u8 reserved_at_40[0x40];
  2470. };
  2471. struct mlx5_ifc_sqd2rts_qp_in_bits {
  2472. u8 opcode[0x10];
  2473. u8 reserved_at_10[0x10];
  2474. u8 reserved_at_20[0x10];
  2475. u8 op_mod[0x10];
  2476. u8 reserved_at_40[0x8];
  2477. u8 qpn[0x18];
  2478. u8 reserved_at_60[0x20];
  2479. u8 opt_param_mask[0x20];
  2480. u8 reserved_at_a0[0x20];
  2481. struct mlx5_ifc_qpc_bits qpc;
  2482. u8 reserved_at_800[0x80];
  2483. };
  2484. struct mlx5_ifc_set_roce_address_out_bits {
  2485. u8 status[0x8];
  2486. u8 reserved_at_8[0x18];
  2487. u8 syndrome[0x20];
  2488. u8 reserved_at_40[0x40];
  2489. };
  2490. struct mlx5_ifc_set_roce_address_in_bits {
  2491. u8 opcode[0x10];
  2492. u8 reserved_at_10[0x10];
  2493. u8 reserved_at_20[0x10];
  2494. u8 op_mod[0x10];
  2495. u8 roce_address_index[0x10];
  2496. u8 reserved_at_50[0xc];
  2497. u8 vhca_port_num[0x4];
  2498. u8 reserved_at_60[0x20];
  2499. struct mlx5_ifc_roce_addr_layout_bits roce_address;
  2500. };
  2501. struct mlx5_ifc_set_mad_demux_out_bits {
  2502. u8 status[0x8];
  2503. u8 reserved_at_8[0x18];
  2504. u8 syndrome[0x20];
  2505. u8 reserved_at_40[0x40];
  2506. };
  2507. enum {
  2508. MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
  2509. MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
  2510. };
  2511. struct mlx5_ifc_set_mad_demux_in_bits {
  2512. u8 opcode[0x10];
  2513. u8 reserved_at_10[0x10];
  2514. u8 reserved_at_20[0x10];
  2515. u8 op_mod[0x10];
  2516. u8 reserved_at_40[0x20];
  2517. u8 reserved_at_60[0x6];
  2518. u8 demux_mode[0x2];
  2519. u8 reserved_at_68[0x18];
  2520. };
  2521. struct mlx5_ifc_set_l2_table_entry_out_bits {
  2522. u8 status[0x8];
  2523. u8 reserved_at_8[0x18];
  2524. u8 syndrome[0x20];
  2525. u8 reserved_at_40[0x40];
  2526. };
  2527. struct mlx5_ifc_set_l2_table_entry_in_bits {
  2528. u8 opcode[0x10];
  2529. u8 reserved_at_10[0x10];
  2530. u8 reserved_at_20[0x10];
  2531. u8 op_mod[0x10];
  2532. u8 reserved_at_40[0x60];
  2533. u8 reserved_at_a0[0x8];
  2534. u8 table_index[0x18];
  2535. u8 reserved_at_c0[0x20];
  2536. u8 reserved_at_e0[0x13];
  2537. u8 vlan_valid[0x1];
  2538. u8 vlan[0xc];
  2539. struct mlx5_ifc_mac_address_layout_bits mac_address;
  2540. u8 reserved_at_140[0xc0];
  2541. };
  2542. struct mlx5_ifc_set_issi_out_bits {
  2543. u8 status[0x8];
  2544. u8 reserved_at_8[0x18];
  2545. u8 syndrome[0x20];
  2546. u8 reserved_at_40[0x40];
  2547. };
  2548. struct mlx5_ifc_set_issi_in_bits {
  2549. u8 opcode[0x10];
  2550. u8 reserved_at_10[0x10];
  2551. u8 reserved_at_20[0x10];
  2552. u8 op_mod[0x10];
  2553. u8 reserved_at_40[0x10];
  2554. u8 current_issi[0x10];
  2555. u8 reserved_at_60[0x20];
  2556. };
  2557. struct mlx5_ifc_set_hca_cap_out_bits {
  2558. u8 status[0x8];
  2559. u8 reserved_at_8[0x18];
  2560. u8 syndrome[0x20];
  2561. u8 reserved_at_40[0x40];
  2562. };
  2563. struct mlx5_ifc_set_hca_cap_in_bits {
  2564. u8 opcode[0x10];
  2565. u8 reserved_at_10[0x10];
  2566. u8 reserved_at_20[0x10];
  2567. u8 op_mod[0x10];
  2568. u8 reserved_at_40[0x40];
  2569. union mlx5_ifc_hca_cap_union_bits capability;
  2570. };
  2571. enum {
  2572. MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
  2573. MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
  2574. MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
  2575. MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3
  2576. };
  2577. struct mlx5_ifc_set_fte_out_bits {
  2578. u8 status[0x8];
  2579. u8 reserved_at_8[0x18];
  2580. u8 syndrome[0x20];
  2581. u8 reserved_at_40[0x40];
  2582. };
  2583. struct mlx5_ifc_set_fte_in_bits {
  2584. u8 opcode[0x10];
  2585. u8 reserved_at_10[0x10];
  2586. u8 reserved_at_20[0x10];
  2587. u8 op_mod[0x10];
  2588. u8 other_vport[0x1];
  2589. u8 reserved_at_41[0xf];
  2590. u8 vport_number[0x10];
  2591. u8 reserved_at_60[0x20];
  2592. u8 table_type[0x8];
  2593. u8 reserved_at_88[0x18];
  2594. u8 reserved_at_a0[0x8];
  2595. u8 table_id[0x18];
  2596. u8 reserved_at_c0[0x18];
  2597. u8 modify_enable_mask[0x8];
  2598. u8 reserved_at_e0[0x20];
  2599. u8 flow_index[0x20];
  2600. u8 reserved_at_120[0xe0];
  2601. struct mlx5_ifc_flow_context_bits flow_context;
  2602. };
  2603. struct mlx5_ifc_rts2rts_qp_out_bits {
  2604. u8 status[0x8];
  2605. u8 reserved_at_8[0x18];
  2606. u8 syndrome[0x20];
  2607. u8 reserved_at_40[0x40];
  2608. };
  2609. struct mlx5_ifc_rts2rts_qp_in_bits {
  2610. u8 opcode[0x10];
  2611. u8 reserved_at_10[0x10];
  2612. u8 reserved_at_20[0x10];
  2613. u8 op_mod[0x10];
  2614. u8 reserved_at_40[0x8];
  2615. u8 qpn[0x18];
  2616. u8 reserved_at_60[0x20];
  2617. u8 opt_param_mask[0x20];
  2618. u8 reserved_at_a0[0x20];
  2619. struct mlx5_ifc_qpc_bits qpc;
  2620. u8 reserved_at_800[0x80];
  2621. };
  2622. struct mlx5_ifc_rtr2rts_qp_out_bits {
  2623. u8 status[0x8];
  2624. u8 reserved_at_8[0x18];
  2625. u8 syndrome[0x20];
  2626. u8 reserved_at_40[0x40];
  2627. };
  2628. struct mlx5_ifc_rtr2rts_qp_in_bits {
  2629. u8 opcode[0x10];
  2630. u8 reserved_at_10[0x10];
  2631. u8 reserved_at_20[0x10];
  2632. u8 op_mod[0x10];
  2633. u8 reserved_at_40[0x8];
  2634. u8 qpn[0x18];
  2635. u8 reserved_at_60[0x20];
  2636. u8 opt_param_mask[0x20];
  2637. u8 reserved_at_a0[0x20];
  2638. struct mlx5_ifc_qpc_bits qpc;
  2639. u8 reserved_at_800[0x80];
  2640. };
  2641. struct mlx5_ifc_rst2init_qp_out_bits {
  2642. u8 status[0x8];
  2643. u8 reserved_at_8[0x18];
  2644. u8 syndrome[0x20];
  2645. u8 reserved_at_40[0x40];
  2646. };
  2647. struct mlx5_ifc_rst2init_qp_in_bits {
  2648. u8 opcode[0x10];
  2649. u8 reserved_at_10[0x10];
  2650. u8 reserved_at_20[0x10];
  2651. u8 op_mod[0x10];
  2652. u8 reserved_at_40[0x8];
  2653. u8 qpn[0x18];
  2654. u8 reserved_at_60[0x20];
  2655. u8 opt_param_mask[0x20];
  2656. u8 reserved_at_a0[0x20];
  2657. struct mlx5_ifc_qpc_bits qpc;
  2658. u8 reserved_at_800[0x80];
  2659. };
  2660. struct mlx5_ifc_query_xrq_out_bits {
  2661. u8 status[0x8];
  2662. u8 reserved_at_8[0x18];
  2663. u8 syndrome[0x20];
  2664. u8 reserved_at_40[0x40];
  2665. struct mlx5_ifc_xrqc_bits xrq_context;
  2666. };
  2667. struct mlx5_ifc_query_xrq_in_bits {
  2668. u8 opcode[0x10];
  2669. u8 reserved_at_10[0x10];
  2670. u8 reserved_at_20[0x10];
  2671. u8 op_mod[0x10];
  2672. u8 reserved_at_40[0x8];
  2673. u8 xrqn[0x18];
  2674. u8 reserved_at_60[0x20];
  2675. };
  2676. struct mlx5_ifc_query_xrc_srq_out_bits {
  2677. u8 status[0x8];
  2678. u8 reserved_at_8[0x18];
  2679. u8 syndrome[0x20];
  2680. u8 reserved_at_40[0x40];
  2681. struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
  2682. u8 reserved_at_280[0x600];
  2683. u8 pas[0][0x40];
  2684. };
  2685. struct mlx5_ifc_query_xrc_srq_in_bits {
  2686. u8 opcode[0x10];
  2687. u8 reserved_at_10[0x10];
  2688. u8 reserved_at_20[0x10];
  2689. u8 op_mod[0x10];
  2690. u8 reserved_at_40[0x8];
  2691. u8 xrc_srqn[0x18];
  2692. u8 reserved_at_60[0x20];
  2693. };
  2694. enum {
  2695. MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
  2696. MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
  2697. };
  2698. struct mlx5_ifc_query_vport_state_out_bits {
  2699. u8 status[0x8];
  2700. u8 reserved_at_8[0x18];
  2701. u8 syndrome[0x20];
  2702. u8 reserved_at_40[0x20];
  2703. u8 reserved_at_60[0x18];
  2704. u8 admin_state[0x4];
  2705. u8 state[0x4];
  2706. };
  2707. enum {
  2708. MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0,
  2709. MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1,
  2710. };
  2711. struct mlx5_ifc_query_vport_state_in_bits {
  2712. u8 opcode[0x10];
  2713. u8 reserved_at_10[0x10];
  2714. u8 reserved_at_20[0x10];
  2715. u8 op_mod[0x10];
  2716. u8 other_vport[0x1];
  2717. u8 reserved_at_41[0xf];
  2718. u8 vport_number[0x10];
  2719. u8 reserved_at_60[0x20];
  2720. };
  2721. struct mlx5_ifc_query_vnic_env_out_bits {
  2722. u8 status[0x8];
  2723. u8 reserved_at_8[0x18];
  2724. u8 syndrome[0x20];
  2725. u8 reserved_at_40[0x40];
  2726. struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
  2727. };
  2728. enum {
  2729. MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS = 0x0,
  2730. };
  2731. struct mlx5_ifc_query_vnic_env_in_bits {
  2732. u8 opcode[0x10];
  2733. u8 reserved_at_10[0x10];
  2734. u8 reserved_at_20[0x10];
  2735. u8 op_mod[0x10];
  2736. u8 other_vport[0x1];
  2737. u8 reserved_at_41[0xf];
  2738. u8 vport_number[0x10];
  2739. u8 reserved_at_60[0x20];
  2740. };
  2741. struct mlx5_ifc_query_vport_counter_out_bits {
  2742. u8 status[0x8];
  2743. u8 reserved_at_8[0x18];
  2744. u8 syndrome[0x20];
  2745. u8 reserved_at_40[0x40];
  2746. struct mlx5_ifc_traffic_counter_bits received_errors;
  2747. struct mlx5_ifc_traffic_counter_bits transmit_errors;
  2748. struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
  2749. struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
  2750. struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
  2751. struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
  2752. struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
  2753. struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
  2754. struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
  2755. struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
  2756. struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
  2757. struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
  2758. u8 reserved_at_680[0xa00];
  2759. };
  2760. enum {
  2761. MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
  2762. };
  2763. struct mlx5_ifc_query_vport_counter_in_bits {
  2764. u8 opcode[0x10];
  2765. u8 reserved_at_10[0x10];
  2766. u8 reserved_at_20[0x10];
  2767. u8 op_mod[0x10];
  2768. u8 other_vport[0x1];
  2769. u8 reserved_at_41[0xb];
  2770. u8 port_num[0x4];
  2771. u8 vport_number[0x10];
  2772. u8 reserved_at_60[0x60];
  2773. u8 clear[0x1];
  2774. u8 reserved_at_c1[0x1f];
  2775. u8 reserved_at_e0[0x20];
  2776. };
  2777. struct mlx5_ifc_query_tis_out_bits {
  2778. u8 status[0x8];
  2779. u8 reserved_at_8[0x18];
  2780. u8 syndrome[0x20];
  2781. u8 reserved_at_40[0x40];
  2782. struct mlx5_ifc_tisc_bits tis_context;
  2783. };
  2784. struct mlx5_ifc_query_tis_in_bits {
  2785. u8 opcode[0x10];
  2786. u8 reserved_at_10[0x10];
  2787. u8 reserved_at_20[0x10];
  2788. u8 op_mod[0x10];
  2789. u8 reserved_at_40[0x8];
  2790. u8 tisn[0x18];
  2791. u8 reserved_at_60[0x20];
  2792. };
  2793. struct mlx5_ifc_query_tir_out_bits {
  2794. u8 status[0x8];
  2795. u8 reserved_at_8[0x18];
  2796. u8 syndrome[0x20];
  2797. u8 reserved_at_40[0xc0];
  2798. struct mlx5_ifc_tirc_bits tir_context;
  2799. };
  2800. struct mlx5_ifc_query_tir_in_bits {
  2801. u8 opcode[0x10];
  2802. u8 reserved_at_10[0x10];
  2803. u8 reserved_at_20[0x10];
  2804. u8 op_mod[0x10];
  2805. u8 reserved_at_40[0x8];
  2806. u8 tirn[0x18];
  2807. u8 reserved_at_60[0x20];
  2808. };
  2809. struct mlx5_ifc_query_srq_out_bits {
  2810. u8 status[0x8];
  2811. u8 reserved_at_8[0x18];
  2812. u8 syndrome[0x20];
  2813. u8 reserved_at_40[0x40];
  2814. struct mlx5_ifc_srqc_bits srq_context_entry;
  2815. u8 reserved_at_280[0x600];
  2816. u8 pas[0][0x40];
  2817. };
  2818. struct mlx5_ifc_query_srq_in_bits {
  2819. u8 opcode[0x10];
  2820. u8 reserved_at_10[0x10];
  2821. u8 reserved_at_20[0x10];
  2822. u8 op_mod[0x10];
  2823. u8 reserved_at_40[0x8];
  2824. u8 srqn[0x18];
  2825. u8 reserved_at_60[0x20];
  2826. };
  2827. struct mlx5_ifc_query_sq_out_bits {
  2828. u8 status[0x8];
  2829. u8 reserved_at_8[0x18];
  2830. u8 syndrome[0x20];
  2831. u8 reserved_at_40[0xc0];
  2832. struct mlx5_ifc_sqc_bits sq_context;
  2833. };
  2834. struct mlx5_ifc_query_sq_in_bits {
  2835. u8 opcode[0x10];
  2836. u8 reserved_at_10[0x10];
  2837. u8 reserved_at_20[0x10];
  2838. u8 op_mod[0x10];
  2839. u8 reserved_at_40[0x8];
  2840. u8 sqn[0x18];
  2841. u8 reserved_at_60[0x20];
  2842. };
  2843. struct mlx5_ifc_query_special_contexts_out_bits {
  2844. u8 status[0x8];
  2845. u8 reserved_at_8[0x18];
  2846. u8 syndrome[0x20];
  2847. u8 dump_fill_mkey[0x20];
  2848. u8 resd_lkey[0x20];
  2849. u8 null_mkey[0x20];
  2850. u8 reserved_at_a0[0x60];
  2851. };
  2852. struct mlx5_ifc_query_special_contexts_in_bits {
  2853. u8 opcode[0x10];
  2854. u8 reserved_at_10[0x10];
  2855. u8 reserved_at_20[0x10];
  2856. u8 op_mod[0x10];
  2857. u8 reserved_at_40[0x40];
  2858. };
  2859. struct mlx5_ifc_query_scheduling_element_out_bits {
  2860. u8 opcode[0x10];
  2861. u8 reserved_at_10[0x10];
  2862. u8 reserved_at_20[0x10];
  2863. u8 op_mod[0x10];
  2864. u8 reserved_at_40[0xc0];
  2865. struct mlx5_ifc_scheduling_context_bits scheduling_context;
  2866. u8 reserved_at_300[0x100];
  2867. };
  2868. enum {
  2869. SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
  2870. };
  2871. struct mlx5_ifc_query_scheduling_element_in_bits {
  2872. u8 opcode[0x10];
  2873. u8 reserved_at_10[0x10];
  2874. u8 reserved_at_20[0x10];
  2875. u8 op_mod[0x10];
  2876. u8 scheduling_hierarchy[0x8];
  2877. u8 reserved_at_48[0x18];
  2878. u8 scheduling_element_id[0x20];
  2879. u8 reserved_at_80[0x180];
  2880. };
  2881. struct mlx5_ifc_query_rqt_out_bits {
  2882. u8 status[0x8];
  2883. u8 reserved_at_8[0x18];
  2884. u8 syndrome[0x20];
  2885. u8 reserved_at_40[0xc0];
  2886. struct mlx5_ifc_rqtc_bits rqt_context;
  2887. };
  2888. struct mlx5_ifc_query_rqt_in_bits {
  2889. u8 opcode[0x10];
  2890. u8 reserved_at_10[0x10];
  2891. u8 reserved_at_20[0x10];
  2892. u8 op_mod[0x10];
  2893. u8 reserved_at_40[0x8];
  2894. u8 rqtn[0x18];
  2895. u8 reserved_at_60[0x20];
  2896. };
  2897. struct mlx5_ifc_query_rq_out_bits {
  2898. u8 status[0x8];
  2899. u8 reserved_at_8[0x18];
  2900. u8 syndrome[0x20];
  2901. u8 reserved_at_40[0xc0];
  2902. struct mlx5_ifc_rqc_bits rq_context;
  2903. };
  2904. struct mlx5_ifc_query_rq_in_bits {
  2905. u8 opcode[0x10];
  2906. u8 reserved_at_10[0x10];
  2907. u8 reserved_at_20[0x10];
  2908. u8 op_mod[0x10];
  2909. u8 reserved_at_40[0x8];
  2910. u8 rqn[0x18];
  2911. u8 reserved_at_60[0x20];
  2912. };
  2913. struct mlx5_ifc_query_roce_address_out_bits {
  2914. u8 status[0x8];
  2915. u8 reserved_at_8[0x18];
  2916. u8 syndrome[0x20];
  2917. u8 reserved_at_40[0x40];
  2918. struct mlx5_ifc_roce_addr_layout_bits roce_address;
  2919. };
  2920. struct mlx5_ifc_query_roce_address_in_bits {
  2921. u8 opcode[0x10];
  2922. u8 reserved_at_10[0x10];
  2923. u8 reserved_at_20[0x10];
  2924. u8 op_mod[0x10];
  2925. u8 roce_address_index[0x10];
  2926. u8 reserved_at_50[0xc];
  2927. u8 vhca_port_num[0x4];
  2928. u8 reserved_at_60[0x20];
  2929. };
  2930. struct mlx5_ifc_query_rmp_out_bits {
  2931. u8 status[0x8];
  2932. u8 reserved_at_8[0x18];
  2933. u8 syndrome[0x20];
  2934. u8 reserved_at_40[0xc0];
  2935. struct mlx5_ifc_rmpc_bits rmp_context;
  2936. };
  2937. struct mlx5_ifc_query_rmp_in_bits {
  2938. u8 opcode[0x10];
  2939. u8 reserved_at_10[0x10];
  2940. u8 reserved_at_20[0x10];
  2941. u8 op_mod[0x10];
  2942. u8 reserved_at_40[0x8];
  2943. u8 rmpn[0x18];
  2944. u8 reserved_at_60[0x20];
  2945. };
  2946. struct mlx5_ifc_query_qp_out_bits {
  2947. u8 status[0x8];
  2948. u8 reserved_at_8[0x18];
  2949. u8 syndrome[0x20];
  2950. u8 reserved_at_40[0x40];
  2951. u8 opt_param_mask[0x20];
  2952. u8 reserved_at_a0[0x20];
  2953. struct mlx5_ifc_qpc_bits qpc;
  2954. u8 reserved_at_800[0x80];
  2955. u8 pas[0][0x40];
  2956. };
  2957. struct mlx5_ifc_query_qp_in_bits {
  2958. u8 opcode[0x10];
  2959. u8 reserved_at_10[0x10];
  2960. u8 reserved_at_20[0x10];
  2961. u8 op_mod[0x10];
  2962. u8 reserved_at_40[0x8];
  2963. u8 qpn[0x18];
  2964. u8 reserved_at_60[0x20];
  2965. };
  2966. struct mlx5_ifc_query_q_counter_out_bits {
  2967. u8 status[0x8];
  2968. u8 reserved_at_8[0x18];
  2969. u8 syndrome[0x20];
  2970. u8 reserved_at_40[0x40];
  2971. u8 rx_write_requests[0x20];
  2972. u8 reserved_at_a0[0x20];
  2973. u8 rx_read_requests[0x20];
  2974. u8 reserved_at_e0[0x20];
  2975. u8 rx_atomic_requests[0x20];
  2976. u8 reserved_at_120[0x20];
  2977. u8 rx_dct_connect[0x20];
  2978. u8 reserved_at_160[0x20];
  2979. u8 out_of_buffer[0x20];
  2980. u8 reserved_at_1a0[0x20];
  2981. u8 out_of_sequence[0x20];
  2982. u8 reserved_at_1e0[0x20];
  2983. u8 duplicate_request[0x20];
  2984. u8 reserved_at_220[0x20];
  2985. u8 rnr_nak_retry_err[0x20];
  2986. u8 reserved_at_260[0x20];
  2987. u8 packet_seq_err[0x20];
  2988. u8 reserved_at_2a0[0x20];
  2989. u8 implied_nak_seq_err[0x20];
  2990. u8 reserved_at_2e0[0x20];
  2991. u8 local_ack_timeout_err[0x20];
  2992. u8 reserved_at_320[0xa0];
  2993. u8 resp_local_length_error[0x20];
  2994. u8 req_local_length_error[0x20];
  2995. u8 resp_local_qp_error[0x20];
  2996. u8 local_operation_error[0x20];
  2997. u8 resp_local_protection[0x20];
  2998. u8 req_local_protection[0x20];
  2999. u8 resp_cqe_error[0x20];
  3000. u8 req_cqe_error[0x20];
  3001. u8 req_mw_binding[0x20];
  3002. u8 req_bad_response[0x20];
  3003. u8 req_remote_invalid_request[0x20];
  3004. u8 resp_remote_invalid_request[0x20];
  3005. u8 req_remote_access_errors[0x20];
  3006. u8 resp_remote_access_errors[0x20];
  3007. u8 req_remote_operation_errors[0x20];
  3008. u8 req_transport_retries_exceeded[0x20];
  3009. u8 cq_overflow[0x20];
  3010. u8 resp_cqe_flush_error[0x20];
  3011. u8 req_cqe_flush_error[0x20];
  3012. u8 reserved_at_620[0x1e0];
  3013. };
  3014. struct mlx5_ifc_query_q_counter_in_bits {
  3015. u8 opcode[0x10];
  3016. u8 reserved_at_10[0x10];
  3017. u8 reserved_at_20[0x10];
  3018. u8 op_mod[0x10];
  3019. u8 reserved_at_40[0x80];
  3020. u8 clear[0x1];
  3021. u8 reserved_at_c1[0x1f];
  3022. u8 reserved_at_e0[0x18];
  3023. u8 counter_set_id[0x8];
  3024. };
  3025. struct mlx5_ifc_query_pages_out_bits {
  3026. u8 status[0x8];
  3027. u8 reserved_at_8[0x18];
  3028. u8 syndrome[0x20];
  3029. u8 reserved_at_40[0x10];
  3030. u8 function_id[0x10];
  3031. u8 num_pages[0x20];
  3032. };
  3033. enum {
  3034. MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
  3035. MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
  3036. MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
  3037. };
  3038. struct mlx5_ifc_query_pages_in_bits {
  3039. u8 opcode[0x10];
  3040. u8 reserved_at_10[0x10];
  3041. u8 reserved_at_20[0x10];
  3042. u8 op_mod[0x10];
  3043. u8 reserved_at_40[0x10];
  3044. u8 function_id[0x10];
  3045. u8 reserved_at_60[0x20];
  3046. };
  3047. struct mlx5_ifc_query_nic_vport_context_out_bits {
  3048. u8 status[0x8];
  3049. u8 reserved_at_8[0x18];
  3050. u8 syndrome[0x20];
  3051. u8 reserved_at_40[0x40];
  3052. struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
  3053. };
  3054. struct mlx5_ifc_query_nic_vport_context_in_bits {
  3055. u8 opcode[0x10];
  3056. u8 reserved_at_10[0x10];
  3057. u8 reserved_at_20[0x10];
  3058. u8 op_mod[0x10];
  3059. u8 other_vport[0x1];
  3060. u8 reserved_at_41[0xf];
  3061. u8 vport_number[0x10];
  3062. u8 reserved_at_60[0x5];
  3063. u8 allowed_list_type[0x3];
  3064. u8 reserved_at_68[0x18];
  3065. };
  3066. struct mlx5_ifc_query_mkey_out_bits {
  3067. u8 status[0x8];
  3068. u8 reserved_at_8[0x18];
  3069. u8 syndrome[0x20];
  3070. u8 reserved_at_40[0x40];
  3071. struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
  3072. u8 reserved_at_280[0x600];
  3073. u8 bsf0_klm0_pas_mtt0_1[16][0x8];
  3074. u8 bsf1_klm1_pas_mtt2_3[16][0x8];
  3075. };
  3076. struct mlx5_ifc_query_mkey_in_bits {
  3077. u8 opcode[0x10];
  3078. u8 reserved_at_10[0x10];
  3079. u8 reserved_at_20[0x10];
  3080. u8 op_mod[0x10];
  3081. u8 reserved_at_40[0x8];
  3082. u8 mkey_index[0x18];
  3083. u8 pg_access[0x1];
  3084. u8 reserved_at_61[0x1f];
  3085. };
  3086. struct mlx5_ifc_query_mad_demux_out_bits {
  3087. u8 status[0x8];
  3088. u8 reserved_at_8[0x18];
  3089. u8 syndrome[0x20];
  3090. u8 reserved_at_40[0x40];
  3091. u8 mad_dumux_parameters_block[0x20];
  3092. };
  3093. struct mlx5_ifc_query_mad_demux_in_bits {
  3094. u8 opcode[0x10];
  3095. u8 reserved_at_10[0x10];
  3096. u8 reserved_at_20[0x10];
  3097. u8 op_mod[0x10];
  3098. u8 reserved_at_40[0x40];
  3099. };
  3100. struct mlx5_ifc_query_l2_table_entry_out_bits {
  3101. u8 status[0x8];
  3102. u8 reserved_at_8[0x18];
  3103. u8 syndrome[0x20];
  3104. u8 reserved_at_40[0xa0];
  3105. u8 reserved_at_e0[0x13];
  3106. u8 vlan_valid[0x1];
  3107. u8 vlan[0xc];
  3108. struct mlx5_ifc_mac_address_layout_bits mac_address;
  3109. u8 reserved_at_140[0xc0];
  3110. };
  3111. struct mlx5_ifc_query_l2_table_entry_in_bits {
  3112. u8 opcode[0x10];
  3113. u8 reserved_at_10[0x10];
  3114. u8 reserved_at_20[0x10];
  3115. u8 op_mod[0x10];
  3116. u8 reserved_at_40[0x60];
  3117. u8 reserved_at_a0[0x8];
  3118. u8 table_index[0x18];
  3119. u8 reserved_at_c0[0x140];
  3120. };
  3121. struct mlx5_ifc_query_issi_out_bits {
  3122. u8 status[0x8];
  3123. u8 reserved_at_8[0x18];
  3124. u8 syndrome[0x20];
  3125. u8 reserved_at_40[0x10];
  3126. u8 current_issi[0x10];
  3127. u8 reserved_at_60[0xa0];
  3128. u8 reserved_at_100[76][0x8];
  3129. u8 supported_issi_dw0[0x20];
  3130. };
  3131. struct mlx5_ifc_query_issi_in_bits {
  3132. u8 opcode[0x10];
  3133. u8 reserved_at_10[0x10];
  3134. u8 reserved_at_20[0x10];
  3135. u8 op_mod[0x10];
  3136. u8 reserved_at_40[0x40];
  3137. };
  3138. struct mlx5_ifc_set_driver_version_out_bits {
  3139. u8 status[0x8];
  3140. u8 reserved_0[0x18];
  3141. u8 syndrome[0x20];
  3142. u8 reserved_1[0x40];
  3143. };
  3144. struct mlx5_ifc_set_driver_version_in_bits {
  3145. u8 opcode[0x10];
  3146. u8 reserved_0[0x10];
  3147. u8 reserved_1[0x10];
  3148. u8 op_mod[0x10];
  3149. u8 reserved_2[0x40];
  3150. u8 driver_version[64][0x8];
  3151. };
  3152. struct mlx5_ifc_query_hca_vport_pkey_out_bits {
  3153. u8 status[0x8];
  3154. u8 reserved_at_8[0x18];
  3155. u8 syndrome[0x20];
  3156. u8 reserved_at_40[0x40];
  3157. struct mlx5_ifc_pkey_bits pkey[0];
  3158. };
  3159. struct mlx5_ifc_query_hca_vport_pkey_in_bits {
  3160. u8 opcode[0x10];
  3161. u8 reserved_at_10[0x10];
  3162. u8 reserved_at_20[0x10];
  3163. u8 op_mod[0x10];
  3164. u8 other_vport[0x1];
  3165. u8 reserved_at_41[0xb];
  3166. u8 port_num[0x4];
  3167. u8 vport_number[0x10];
  3168. u8 reserved_at_60[0x10];
  3169. u8 pkey_index[0x10];
  3170. };
  3171. enum {
  3172. MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0,
  3173. MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1,
  3174. MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2,
  3175. };
  3176. struct mlx5_ifc_query_hca_vport_gid_out_bits {
  3177. u8 status[0x8];
  3178. u8 reserved_at_8[0x18];
  3179. u8 syndrome[0x20];
  3180. u8 reserved_at_40[0x20];
  3181. u8 gids_num[0x10];
  3182. u8 reserved_at_70[0x10];
  3183. struct mlx5_ifc_array128_auto_bits gid[0];
  3184. };
  3185. struct mlx5_ifc_query_hca_vport_gid_in_bits {
  3186. u8 opcode[0x10];
  3187. u8 reserved_at_10[0x10];
  3188. u8 reserved_at_20[0x10];
  3189. u8 op_mod[0x10];
  3190. u8 other_vport[0x1];
  3191. u8 reserved_at_41[0xb];
  3192. u8 port_num[0x4];
  3193. u8 vport_number[0x10];
  3194. u8 reserved_at_60[0x10];
  3195. u8 gid_index[0x10];
  3196. };
  3197. struct mlx5_ifc_query_hca_vport_context_out_bits {
  3198. u8 status[0x8];
  3199. u8 reserved_at_8[0x18];
  3200. u8 syndrome[0x20];
  3201. u8 reserved_at_40[0x40];
  3202. struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
  3203. };
  3204. struct mlx5_ifc_query_hca_vport_context_in_bits {
  3205. u8 opcode[0x10];
  3206. u8 reserved_at_10[0x10];
  3207. u8 reserved_at_20[0x10];
  3208. u8 op_mod[0x10];
  3209. u8 other_vport[0x1];
  3210. u8 reserved_at_41[0xb];
  3211. u8 port_num[0x4];
  3212. u8 vport_number[0x10];
  3213. u8 reserved_at_60[0x20];
  3214. };
  3215. struct mlx5_ifc_query_hca_cap_out_bits {
  3216. u8 status[0x8];
  3217. u8 reserved_at_8[0x18];
  3218. u8 syndrome[0x20];
  3219. u8 reserved_at_40[0x40];
  3220. union mlx5_ifc_hca_cap_union_bits capability;
  3221. };
  3222. struct mlx5_ifc_query_hca_cap_in_bits {
  3223. u8 opcode[0x10];
  3224. u8 reserved_at_10[0x10];
  3225. u8 reserved_at_20[0x10];
  3226. u8 op_mod[0x10];
  3227. u8 reserved_at_40[0x40];
  3228. };
  3229. struct mlx5_ifc_query_flow_table_out_bits {
  3230. u8 status[0x8];
  3231. u8 reserved_at_8[0x18];
  3232. u8 syndrome[0x20];
  3233. u8 reserved_at_40[0x80];
  3234. u8 reserved_at_c0[0x8];
  3235. u8 level[0x8];
  3236. u8 reserved_at_d0[0x8];
  3237. u8 log_size[0x8];
  3238. u8 reserved_at_e0[0x120];
  3239. };
  3240. struct mlx5_ifc_query_flow_table_in_bits {
  3241. u8 opcode[0x10];
  3242. u8 reserved_at_10[0x10];
  3243. u8 reserved_at_20[0x10];
  3244. u8 op_mod[0x10];
  3245. u8 reserved_at_40[0x40];
  3246. u8 table_type[0x8];
  3247. u8 reserved_at_88[0x18];
  3248. u8 reserved_at_a0[0x8];
  3249. u8 table_id[0x18];
  3250. u8 reserved_at_c0[0x140];
  3251. };
  3252. struct mlx5_ifc_query_fte_out_bits {
  3253. u8 status[0x8];
  3254. u8 reserved_at_8[0x18];
  3255. u8 syndrome[0x20];
  3256. u8 reserved_at_40[0x1c0];
  3257. struct mlx5_ifc_flow_context_bits flow_context;
  3258. };
  3259. struct mlx5_ifc_query_fte_in_bits {
  3260. u8 opcode[0x10];
  3261. u8 reserved_at_10[0x10];
  3262. u8 reserved_at_20[0x10];
  3263. u8 op_mod[0x10];
  3264. u8 reserved_at_40[0x40];
  3265. u8 table_type[0x8];
  3266. u8 reserved_at_88[0x18];
  3267. u8 reserved_at_a0[0x8];
  3268. u8 table_id[0x18];
  3269. u8 reserved_at_c0[0x40];
  3270. u8 flow_index[0x20];
  3271. u8 reserved_at_120[0xe0];
  3272. };
  3273. enum {
  3274. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
  3275. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
  3276. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
  3277. };
  3278. struct mlx5_ifc_query_flow_group_out_bits {
  3279. u8 status[0x8];
  3280. u8 reserved_at_8[0x18];
  3281. u8 syndrome[0x20];
  3282. u8 reserved_at_40[0xa0];
  3283. u8 start_flow_index[0x20];
  3284. u8 reserved_at_100[0x20];
  3285. u8 end_flow_index[0x20];
  3286. u8 reserved_at_140[0xa0];
  3287. u8 reserved_at_1e0[0x18];
  3288. u8 match_criteria_enable[0x8];
  3289. struct mlx5_ifc_fte_match_param_bits match_criteria;
  3290. u8 reserved_at_1200[0xe00];
  3291. };
  3292. struct mlx5_ifc_query_flow_group_in_bits {
  3293. u8 opcode[0x10];
  3294. u8 reserved_at_10[0x10];
  3295. u8 reserved_at_20[0x10];
  3296. u8 op_mod[0x10];
  3297. u8 reserved_at_40[0x40];
  3298. u8 table_type[0x8];
  3299. u8 reserved_at_88[0x18];
  3300. u8 reserved_at_a0[0x8];
  3301. u8 table_id[0x18];
  3302. u8 group_id[0x20];
  3303. u8 reserved_at_e0[0x120];
  3304. };
  3305. struct mlx5_ifc_query_flow_counter_out_bits {
  3306. u8 status[0x8];
  3307. u8 reserved_at_8[0x18];
  3308. u8 syndrome[0x20];
  3309. u8 reserved_at_40[0x40];
  3310. struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
  3311. };
  3312. struct mlx5_ifc_query_flow_counter_in_bits {
  3313. u8 opcode[0x10];
  3314. u8 reserved_at_10[0x10];
  3315. u8 reserved_at_20[0x10];
  3316. u8 op_mod[0x10];
  3317. u8 reserved_at_40[0x80];
  3318. u8 clear[0x1];
  3319. u8 reserved_at_c1[0xf];
  3320. u8 num_of_counters[0x10];
  3321. u8 flow_counter_id[0x20];
  3322. };
  3323. struct mlx5_ifc_query_esw_vport_context_out_bits {
  3324. u8 status[0x8];
  3325. u8 reserved_at_8[0x18];
  3326. u8 syndrome[0x20];
  3327. u8 reserved_at_40[0x40];
  3328. struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
  3329. };
  3330. struct mlx5_ifc_query_esw_vport_context_in_bits {
  3331. u8 opcode[0x10];
  3332. u8 reserved_at_10[0x10];
  3333. u8 reserved_at_20[0x10];
  3334. u8 op_mod[0x10];
  3335. u8 other_vport[0x1];
  3336. u8 reserved_at_41[0xf];
  3337. u8 vport_number[0x10];
  3338. u8 reserved_at_60[0x20];
  3339. };
  3340. struct mlx5_ifc_modify_esw_vport_context_out_bits {
  3341. u8 status[0x8];
  3342. u8 reserved_at_8[0x18];
  3343. u8 syndrome[0x20];
  3344. u8 reserved_at_40[0x40];
  3345. };
  3346. struct mlx5_ifc_esw_vport_context_fields_select_bits {
  3347. u8 reserved_at_0[0x1c];
  3348. u8 vport_cvlan_insert[0x1];
  3349. u8 vport_svlan_insert[0x1];
  3350. u8 vport_cvlan_strip[0x1];
  3351. u8 vport_svlan_strip[0x1];
  3352. };
  3353. struct mlx5_ifc_modify_esw_vport_context_in_bits {
  3354. u8 opcode[0x10];
  3355. u8 reserved_at_10[0x10];
  3356. u8 reserved_at_20[0x10];
  3357. u8 op_mod[0x10];
  3358. u8 other_vport[0x1];
  3359. u8 reserved_at_41[0xf];
  3360. u8 vport_number[0x10];
  3361. struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
  3362. struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
  3363. };
  3364. struct mlx5_ifc_query_eq_out_bits {
  3365. u8 status[0x8];
  3366. u8 reserved_at_8[0x18];
  3367. u8 syndrome[0x20];
  3368. u8 reserved_at_40[0x40];
  3369. struct mlx5_ifc_eqc_bits eq_context_entry;
  3370. u8 reserved_at_280[0x40];
  3371. u8 event_bitmask[0x40];
  3372. u8 reserved_at_300[0x580];
  3373. u8 pas[0][0x40];
  3374. };
  3375. struct mlx5_ifc_query_eq_in_bits {
  3376. u8 opcode[0x10];
  3377. u8 reserved_at_10[0x10];
  3378. u8 reserved_at_20[0x10];
  3379. u8 op_mod[0x10];
  3380. u8 reserved_at_40[0x18];
  3381. u8 eq_number[0x8];
  3382. u8 reserved_at_60[0x20];
  3383. };
  3384. struct mlx5_ifc_encap_header_in_bits {
  3385. u8 reserved_at_0[0x5];
  3386. u8 header_type[0x3];
  3387. u8 reserved_at_8[0xe];
  3388. u8 encap_header_size[0xa];
  3389. u8 reserved_at_20[0x10];
  3390. u8 encap_header[2][0x8];
  3391. u8 more_encap_header[0][0x8];
  3392. };
  3393. struct mlx5_ifc_query_encap_header_out_bits {
  3394. u8 status[0x8];
  3395. u8 reserved_at_8[0x18];
  3396. u8 syndrome[0x20];
  3397. u8 reserved_at_40[0xa0];
  3398. struct mlx5_ifc_encap_header_in_bits encap_header[0];
  3399. };
  3400. struct mlx5_ifc_query_encap_header_in_bits {
  3401. u8 opcode[0x10];
  3402. u8 reserved_at_10[0x10];
  3403. u8 reserved_at_20[0x10];
  3404. u8 op_mod[0x10];
  3405. u8 encap_id[0x20];
  3406. u8 reserved_at_60[0xa0];
  3407. };
  3408. struct mlx5_ifc_alloc_encap_header_out_bits {
  3409. u8 status[0x8];
  3410. u8 reserved_at_8[0x18];
  3411. u8 syndrome[0x20];
  3412. u8 encap_id[0x20];
  3413. u8 reserved_at_60[0x20];
  3414. };
  3415. struct mlx5_ifc_alloc_encap_header_in_bits {
  3416. u8 opcode[0x10];
  3417. u8 reserved_at_10[0x10];
  3418. u8 reserved_at_20[0x10];
  3419. u8 op_mod[0x10];
  3420. u8 reserved_at_40[0xa0];
  3421. struct mlx5_ifc_encap_header_in_bits encap_header;
  3422. };
  3423. struct mlx5_ifc_dealloc_encap_header_out_bits {
  3424. u8 status[0x8];
  3425. u8 reserved_at_8[0x18];
  3426. u8 syndrome[0x20];
  3427. u8 reserved_at_40[0x40];
  3428. };
  3429. struct mlx5_ifc_dealloc_encap_header_in_bits {
  3430. u8 opcode[0x10];
  3431. u8 reserved_at_10[0x10];
  3432. u8 reserved_20[0x10];
  3433. u8 op_mod[0x10];
  3434. u8 encap_id[0x20];
  3435. u8 reserved_60[0x20];
  3436. };
  3437. struct mlx5_ifc_set_action_in_bits {
  3438. u8 action_type[0x4];
  3439. u8 field[0xc];
  3440. u8 reserved_at_10[0x3];
  3441. u8 offset[0x5];
  3442. u8 reserved_at_18[0x3];
  3443. u8 length[0x5];
  3444. u8 data[0x20];
  3445. };
  3446. struct mlx5_ifc_add_action_in_bits {
  3447. u8 action_type[0x4];
  3448. u8 field[0xc];
  3449. u8 reserved_at_10[0x10];
  3450. u8 data[0x20];
  3451. };
  3452. union mlx5_ifc_set_action_in_add_action_in_auto_bits {
  3453. struct mlx5_ifc_set_action_in_bits set_action_in;
  3454. struct mlx5_ifc_add_action_in_bits add_action_in;
  3455. u8 reserved_at_0[0x40];
  3456. };
  3457. enum {
  3458. MLX5_ACTION_TYPE_SET = 0x1,
  3459. MLX5_ACTION_TYPE_ADD = 0x2,
  3460. };
  3461. enum {
  3462. MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16 = 0x1,
  3463. MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0 = 0x2,
  3464. MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE = 0x3,
  3465. MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16 = 0x4,
  3466. MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0 = 0x5,
  3467. MLX5_ACTION_IN_FIELD_OUT_IP_DSCP = 0x6,
  3468. MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS = 0x7,
  3469. MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT = 0x8,
  3470. MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT = 0x9,
  3471. MLX5_ACTION_IN_FIELD_OUT_IP_TTL = 0xa,
  3472. MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT = 0xb,
  3473. MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT = 0xc,
  3474. MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96 = 0xd,
  3475. MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64 = 0xe,
  3476. MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32 = 0xf,
  3477. MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0 = 0x10,
  3478. MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96 = 0x11,
  3479. MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64 = 0x12,
  3480. MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32 = 0x13,
  3481. MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0 = 0x14,
  3482. MLX5_ACTION_IN_FIELD_OUT_SIPV4 = 0x15,
  3483. MLX5_ACTION_IN_FIELD_OUT_DIPV4 = 0x16,
  3484. MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
  3485. };
  3486. struct mlx5_ifc_alloc_modify_header_context_out_bits {
  3487. u8 status[0x8];
  3488. u8 reserved_at_8[0x18];
  3489. u8 syndrome[0x20];
  3490. u8 modify_header_id[0x20];
  3491. u8 reserved_at_60[0x20];
  3492. };
  3493. struct mlx5_ifc_alloc_modify_header_context_in_bits {
  3494. u8 opcode[0x10];
  3495. u8 reserved_at_10[0x10];
  3496. u8 reserved_at_20[0x10];
  3497. u8 op_mod[0x10];
  3498. u8 reserved_at_40[0x20];
  3499. u8 table_type[0x8];
  3500. u8 reserved_at_68[0x10];
  3501. u8 num_of_actions[0x8];
  3502. union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
  3503. };
  3504. struct mlx5_ifc_dealloc_modify_header_context_out_bits {
  3505. u8 status[0x8];
  3506. u8 reserved_at_8[0x18];
  3507. u8 syndrome[0x20];
  3508. u8 reserved_at_40[0x40];
  3509. };
  3510. struct mlx5_ifc_dealloc_modify_header_context_in_bits {
  3511. u8 opcode[0x10];
  3512. u8 reserved_at_10[0x10];
  3513. u8 reserved_at_20[0x10];
  3514. u8 op_mod[0x10];
  3515. u8 modify_header_id[0x20];
  3516. u8 reserved_at_60[0x20];
  3517. };
  3518. struct mlx5_ifc_query_dct_out_bits {
  3519. u8 status[0x8];
  3520. u8 reserved_at_8[0x18];
  3521. u8 syndrome[0x20];
  3522. u8 reserved_at_40[0x40];
  3523. struct mlx5_ifc_dctc_bits dct_context_entry;
  3524. u8 reserved_at_280[0x180];
  3525. };
  3526. struct mlx5_ifc_query_dct_in_bits {
  3527. u8 opcode[0x10];
  3528. u8 reserved_at_10[0x10];
  3529. u8 reserved_at_20[0x10];
  3530. u8 op_mod[0x10];
  3531. u8 reserved_at_40[0x8];
  3532. u8 dctn[0x18];
  3533. u8 reserved_at_60[0x20];
  3534. };
  3535. struct mlx5_ifc_query_cq_out_bits {
  3536. u8 status[0x8];
  3537. u8 reserved_at_8[0x18];
  3538. u8 syndrome[0x20];
  3539. u8 reserved_at_40[0x40];
  3540. struct mlx5_ifc_cqc_bits cq_context;
  3541. u8 reserved_at_280[0x600];
  3542. u8 pas[0][0x40];
  3543. };
  3544. struct mlx5_ifc_query_cq_in_bits {
  3545. u8 opcode[0x10];
  3546. u8 reserved_at_10[0x10];
  3547. u8 reserved_at_20[0x10];
  3548. u8 op_mod[0x10];
  3549. u8 reserved_at_40[0x8];
  3550. u8 cqn[0x18];
  3551. u8 reserved_at_60[0x20];
  3552. };
  3553. struct mlx5_ifc_query_cong_status_out_bits {
  3554. u8 status[0x8];
  3555. u8 reserved_at_8[0x18];
  3556. u8 syndrome[0x20];
  3557. u8 reserved_at_40[0x20];
  3558. u8 enable[0x1];
  3559. u8 tag_enable[0x1];
  3560. u8 reserved_at_62[0x1e];
  3561. };
  3562. struct mlx5_ifc_query_cong_status_in_bits {
  3563. u8 opcode[0x10];
  3564. u8 reserved_at_10[0x10];
  3565. u8 reserved_at_20[0x10];
  3566. u8 op_mod[0x10];
  3567. u8 reserved_at_40[0x18];
  3568. u8 priority[0x4];
  3569. u8 cong_protocol[0x4];
  3570. u8 reserved_at_60[0x20];
  3571. };
  3572. struct mlx5_ifc_query_cong_statistics_out_bits {
  3573. u8 status[0x8];
  3574. u8 reserved_at_8[0x18];
  3575. u8 syndrome[0x20];
  3576. u8 reserved_at_40[0x40];
  3577. u8 rp_cur_flows[0x20];
  3578. u8 sum_flows[0x20];
  3579. u8 rp_cnp_ignored_high[0x20];
  3580. u8 rp_cnp_ignored_low[0x20];
  3581. u8 rp_cnp_handled_high[0x20];
  3582. u8 rp_cnp_handled_low[0x20];
  3583. u8 reserved_at_140[0x100];
  3584. u8 time_stamp_high[0x20];
  3585. u8 time_stamp_low[0x20];
  3586. u8 accumulators_period[0x20];
  3587. u8 np_ecn_marked_roce_packets_high[0x20];
  3588. u8 np_ecn_marked_roce_packets_low[0x20];
  3589. u8 np_cnp_sent_high[0x20];
  3590. u8 np_cnp_sent_low[0x20];
  3591. u8 reserved_at_320[0x560];
  3592. };
  3593. struct mlx5_ifc_query_cong_statistics_in_bits {
  3594. u8 opcode[0x10];
  3595. u8 reserved_at_10[0x10];
  3596. u8 reserved_at_20[0x10];
  3597. u8 op_mod[0x10];
  3598. u8 clear[0x1];
  3599. u8 reserved_at_41[0x1f];
  3600. u8 reserved_at_60[0x20];
  3601. };
  3602. struct mlx5_ifc_query_cong_params_out_bits {
  3603. u8 status[0x8];
  3604. u8 reserved_at_8[0x18];
  3605. u8 syndrome[0x20];
  3606. u8 reserved_at_40[0x40];
  3607. union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
  3608. };
  3609. struct mlx5_ifc_query_cong_params_in_bits {
  3610. u8 opcode[0x10];
  3611. u8 reserved_at_10[0x10];
  3612. u8 reserved_at_20[0x10];
  3613. u8 op_mod[0x10];
  3614. u8 reserved_at_40[0x1c];
  3615. u8 cong_protocol[0x4];
  3616. u8 reserved_at_60[0x20];
  3617. };
  3618. struct mlx5_ifc_query_adapter_out_bits {
  3619. u8 status[0x8];
  3620. u8 reserved_at_8[0x18];
  3621. u8 syndrome[0x20];
  3622. u8 reserved_at_40[0x40];
  3623. struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
  3624. };
  3625. struct mlx5_ifc_query_adapter_in_bits {
  3626. u8 opcode[0x10];
  3627. u8 reserved_at_10[0x10];
  3628. u8 reserved_at_20[0x10];
  3629. u8 op_mod[0x10];
  3630. u8 reserved_at_40[0x40];
  3631. };
  3632. struct mlx5_ifc_qp_2rst_out_bits {
  3633. u8 status[0x8];
  3634. u8 reserved_at_8[0x18];
  3635. u8 syndrome[0x20];
  3636. u8 reserved_at_40[0x40];
  3637. };
  3638. struct mlx5_ifc_qp_2rst_in_bits {
  3639. u8 opcode[0x10];
  3640. u8 reserved_at_10[0x10];
  3641. u8 reserved_at_20[0x10];
  3642. u8 op_mod[0x10];
  3643. u8 reserved_at_40[0x8];
  3644. u8 qpn[0x18];
  3645. u8 reserved_at_60[0x20];
  3646. };
  3647. struct mlx5_ifc_qp_2err_out_bits {
  3648. u8 status[0x8];
  3649. u8 reserved_at_8[0x18];
  3650. u8 syndrome[0x20];
  3651. u8 reserved_at_40[0x40];
  3652. };
  3653. struct mlx5_ifc_qp_2err_in_bits {
  3654. u8 opcode[0x10];
  3655. u8 reserved_at_10[0x10];
  3656. u8 reserved_at_20[0x10];
  3657. u8 op_mod[0x10];
  3658. u8 reserved_at_40[0x8];
  3659. u8 qpn[0x18];
  3660. u8 reserved_at_60[0x20];
  3661. };
  3662. struct mlx5_ifc_page_fault_resume_out_bits {
  3663. u8 status[0x8];
  3664. u8 reserved_at_8[0x18];
  3665. u8 syndrome[0x20];
  3666. u8 reserved_at_40[0x40];
  3667. };
  3668. struct mlx5_ifc_page_fault_resume_in_bits {
  3669. u8 opcode[0x10];
  3670. u8 reserved_at_10[0x10];
  3671. u8 reserved_at_20[0x10];
  3672. u8 op_mod[0x10];
  3673. u8 error[0x1];
  3674. u8 reserved_at_41[0x4];
  3675. u8 page_fault_type[0x3];
  3676. u8 wq_number[0x18];
  3677. u8 reserved_at_60[0x8];
  3678. u8 token[0x18];
  3679. };
  3680. struct mlx5_ifc_nop_out_bits {
  3681. u8 status[0x8];
  3682. u8 reserved_at_8[0x18];
  3683. u8 syndrome[0x20];
  3684. u8 reserved_at_40[0x40];
  3685. };
  3686. struct mlx5_ifc_nop_in_bits {
  3687. u8 opcode[0x10];
  3688. u8 reserved_at_10[0x10];
  3689. u8 reserved_at_20[0x10];
  3690. u8 op_mod[0x10];
  3691. u8 reserved_at_40[0x40];
  3692. };
  3693. struct mlx5_ifc_modify_vport_state_out_bits {
  3694. u8 status[0x8];
  3695. u8 reserved_at_8[0x18];
  3696. u8 syndrome[0x20];
  3697. u8 reserved_at_40[0x40];
  3698. };
  3699. struct mlx5_ifc_modify_vport_state_in_bits {
  3700. u8 opcode[0x10];
  3701. u8 reserved_at_10[0x10];
  3702. u8 reserved_at_20[0x10];
  3703. u8 op_mod[0x10];
  3704. u8 other_vport[0x1];
  3705. u8 reserved_at_41[0xf];
  3706. u8 vport_number[0x10];
  3707. u8 reserved_at_60[0x18];
  3708. u8 admin_state[0x4];
  3709. u8 reserved_at_7c[0x4];
  3710. };
  3711. struct mlx5_ifc_modify_tis_out_bits {
  3712. u8 status[0x8];
  3713. u8 reserved_at_8[0x18];
  3714. u8 syndrome[0x20];
  3715. u8 reserved_at_40[0x40];
  3716. };
  3717. struct mlx5_ifc_modify_tis_bitmask_bits {
  3718. u8 reserved_at_0[0x20];
  3719. u8 reserved_at_20[0x1d];
  3720. u8 lag_tx_port_affinity[0x1];
  3721. u8 strict_lag_tx_port_affinity[0x1];
  3722. u8 prio[0x1];
  3723. };
  3724. struct mlx5_ifc_modify_tis_in_bits {
  3725. u8 opcode[0x10];
  3726. u8 reserved_at_10[0x10];
  3727. u8 reserved_at_20[0x10];
  3728. u8 op_mod[0x10];
  3729. u8 reserved_at_40[0x8];
  3730. u8 tisn[0x18];
  3731. u8 reserved_at_60[0x20];
  3732. struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
  3733. u8 reserved_at_c0[0x40];
  3734. struct mlx5_ifc_tisc_bits ctx;
  3735. };
  3736. struct mlx5_ifc_modify_tir_bitmask_bits {
  3737. u8 reserved_at_0[0x20];
  3738. u8 reserved_at_20[0x1b];
  3739. u8 self_lb_en[0x1];
  3740. u8 reserved_at_3c[0x1];
  3741. u8 hash[0x1];
  3742. u8 reserved_at_3e[0x1];
  3743. u8 lro[0x1];
  3744. };
  3745. struct mlx5_ifc_modify_tir_out_bits {
  3746. u8 status[0x8];
  3747. u8 reserved_at_8[0x18];
  3748. u8 syndrome[0x20];
  3749. u8 reserved_at_40[0x40];
  3750. };
  3751. struct mlx5_ifc_modify_tir_in_bits {
  3752. u8 opcode[0x10];
  3753. u8 reserved_at_10[0x10];
  3754. u8 reserved_at_20[0x10];
  3755. u8 op_mod[0x10];
  3756. u8 reserved_at_40[0x8];
  3757. u8 tirn[0x18];
  3758. u8 reserved_at_60[0x20];
  3759. struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
  3760. u8 reserved_at_c0[0x40];
  3761. struct mlx5_ifc_tirc_bits ctx;
  3762. };
  3763. struct mlx5_ifc_modify_sq_out_bits {
  3764. u8 status[0x8];
  3765. u8 reserved_at_8[0x18];
  3766. u8 syndrome[0x20];
  3767. u8 reserved_at_40[0x40];
  3768. };
  3769. struct mlx5_ifc_modify_sq_in_bits {
  3770. u8 opcode[0x10];
  3771. u8 reserved_at_10[0x10];
  3772. u8 reserved_at_20[0x10];
  3773. u8 op_mod[0x10];
  3774. u8 sq_state[0x4];
  3775. u8 reserved_at_44[0x4];
  3776. u8 sqn[0x18];
  3777. u8 reserved_at_60[0x20];
  3778. u8 modify_bitmask[0x40];
  3779. u8 reserved_at_c0[0x40];
  3780. struct mlx5_ifc_sqc_bits ctx;
  3781. };
  3782. struct mlx5_ifc_modify_scheduling_element_out_bits {
  3783. u8 status[0x8];
  3784. u8 reserved_at_8[0x18];
  3785. u8 syndrome[0x20];
  3786. u8 reserved_at_40[0x1c0];
  3787. };
  3788. enum {
  3789. MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
  3790. MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
  3791. };
  3792. struct mlx5_ifc_modify_scheduling_element_in_bits {
  3793. u8 opcode[0x10];
  3794. u8 reserved_at_10[0x10];
  3795. u8 reserved_at_20[0x10];
  3796. u8 op_mod[0x10];
  3797. u8 scheduling_hierarchy[0x8];
  3798. u8 reserved_at_48[0x18];
  3799. u8 scheduling_element_id[0x20];
  3800. u8 reserved_at_80[0x20];
  3801. u8 modify_bitmask[0x20];
  3802. u8 reserved_at_c0[0x40];
  3803. struct mlx5_ifc_scheduling_context_bits scheduling_context;
  3804. u8 reserved_at_300[0x100];
  3805. };
  3806. struct mlx5_ifc_modify_rqt_out_bits {
  3807. u8 status[0x8];
  3808. u8 reserved_at_8[0x18];
  3809. u8 syndrome[0x20];
  3810. u8 reserved_at_40[0x40];
  3811. };
  3812. struct mlx5_ifc_rqt_bitmask_bits {
  3813. u8 reserved_at_0[0x20];
  3814. u8 reserved_at_20[0x1f];
  3815. u8 rqn_list[0x1];
  3816. };
  3817. struct mlx5_ifc_modify_rqt_in_bits {
  3818. u8 opcode[0x10];
  3819. u8 reserved_at_10[0x10];
  3820. u8 reserved_at_20[0x10];
  3821. u8 op_mod[0x10];
  3822. u8 reserved_at_40[0x8];
  3823. u8 rqtn[0x18];
  3824. u8 reserved_at_60[0x20];
  3825. struct mlx5_ifc_rqt_bitmask_bits bitmask;
  3826. u8 reserved_at_c0[0x40];
  3827. struct mlx5_ifc_rqtc_bits ctx;
  3828. };
  3829. struct mlx5_ifc_modify_rq_out_bits {
  3830. u8 status[0x8];
  3831. u8 reserved_at_8[0x18];
  3832. u8 syndrome[0x20];
  3833. u8 reserved_at_40[0x40];
  3834. };
  3835. enum {
  3836. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
  3837. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
  3838. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
  3839. };
  3840. struct mlx5_ifc_modify_rq_in_bits {
  3841. u8 opcode[0x10];
  3842. u8 reserved_at_10[0x10];
  3843. u8 reserved_at_20[0x10];
  3844. u8 op_mod[0x10];
  3845. u8 rq_state[0x4];
  3846. u8 reserved_at_44[0x4];
  3847. u8 rqn[0x18];
  3848. u8 reserved_at_60[0x20];
  3849. u8 modify_bitmask[0x40];
  3850. u8 reserved_at_c0[0x40];
  3851. struct mlx5_ifc_rqc_bits ctx;
  3852. };
  3853. struct mlx5_ifc_modify_rmp_out_bits {
  3854. u8 status[0x8];
  3855. u8 reserved_at_8[0x18];
  3856. u8 syndrome[0x20];
  3857. u8 reserved_at_40[0x40];
  3858. };
  3859. struct mlx5_ifc_rmp_bitmask_bits {
  3860. u8 reserved_at_0[0x20];
  3861. u8 reserved_at_20[0x1f];
  3862. u8 lwm[0x1];
  3863. };
  3864. struct mlx5_ifc_modify_rmp_in_bits {
  3865. u8 opcode[0x10];
  3866. u8 reserved_at_10[0x10];
  3867. u8 reserved_at_20[0x10];
  3868. u8 op_mod[0x10];
  3869. u8 rmp_state[0x4];
  3870. u8 reserved_at_44[0x4];
  3871. u8 rmpn[0x18];
  3872. u8 reserved_at_60[0x20];
  3873. struct mlx5_ifc_rmp_bitmask_bits bitmask;
  3874. u8 reserved_at_c0[0x40];
  3875. struct mlx5_ifc_rmpc_bits ctx;
  3876. };
  3877. struct mlx5_ifc_modify_nic_vport_context_out_bits {
  3878. u8 status[0x8];
  3879. u8 reserved_at_8[0x18];
  3880. u8 syndrome[0x20];
  3881. u8 reserved_at_40[0x40];
  3882. };
  3883. struct mlx5_ifc_modify_nic_vport_field_select_bits {
  3884. u8 reserved_at_0[0x12];
  3885. u8 affiliation[0x1];
  3886. u8 reserved_at_e[0x1];
  3887. u8 disable_uc_local_lb[0x1];
  3888. u8 disable_mc_local_lb[0x1];
  3889. u8 node_guid[0x1];
  3890. u8 port_guid[0x1];
  3891. u8 min_inline[0x1];
  3892. u8 mtu[0x1];
  3893. u8 change_event[0x1];
  3894. u8 promisc[0x1];
  3895. u8 permanent_address[0x1];
  3896. u8 addresses_list[0x1];
  3897. u8 roce_en[0x1];
  3898. u8 reserved_at_1f[0x1];
  3899. };
  3900. struct mlx5_ifc_modify_nic_vport_context_in_bits {
  3901. u8 opcode[0x10];
  3902. u8 reserved_at_10[0x10];
  3903. u8 reserved_at_20[0x10];
  3904. u8 op_mod[0x10];
  3905. u8 other_vport[0x1];
  3906. u8 reserved_at_41[0xf];
  3907. u8 vport_number[0x10];
  3908. struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
  3909. u8 reserved_at_80[0x780];
  3910. struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
  3911. };
  3912. struct mlx5_ifc_modify_hca_vport_context_out_bits {
  3913. u8 status[0x8];
  3914. u8 reserved_at_8[0x18];
  3915. u8 syndrome[0x20];
  3916. u8 reserved_at_40[0x40];
  3917. };
  3918. struct mlx5_ifc_modify_hca_vport_context_in_bits {
  3919. u8 opcode[0x10];
  3920. u8 reserved_at_10[0x10];
  3921. u8 reserved_at_20[0x10];
  3922. u8 op_mod[0x10];
  3923. u8 other_vport[0x1];
  3924. u8 reserved_at_41[0xb];
  3925. u8 port_num[0x4];
  3926. u8 vport_number[0x10];
  3927. u8 reserved_at_60[0x20];
  3928. struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
  3929. };
  3930. struct mlx5_ifc_modify_cq_out_bits {
  3931. u8 status[0x8];
  3932. u8 reserved_at_8[0x18];
  3933. u8 syndrome[0x20];
  3934. u8 reserved_at_40[0x40];
  3935. };
  3936. enum {
  3937. MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
  3938. MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
  3939. };
  3940. struct mlx5_ifc_modify_cq_in_bits {
  3941. u8 opcode[0x10];
  3942. u8 reserved_at_10[0x10];
  3943. u8 reserved_at_20[0x10];
  3944. u8 op_mod[0x10];
  3945. u8 reserved_at_40[0x8];
  3946. u8 cqn[0x18];
  3947. union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
  3948. struct mlx5_ifc_cqc_bits cq_context;
  3949. u8 reserved_at_280[0x600];
  3950. u8 pas[0][0x40];
  3951. };
  3952. struct mlx5_ifc_modify_cong_status_out_bits {
  3953. u8 status[0x8];
  3954. u8 reserved_at_8[0x18];
  3955. u8 syndrome[0x20];
  3956. u8 reserved_at_40[0x40];
  3957. };
  3958. struct mlx5_ifc_modify_cong_status_in_bits {
  3959. u8 opcode[0x10];
  3960. u8 reserved_at_10[0x10];
  3961. u8 reserved_at_20[0x10];
  3962. u8 op_mod[0x10];
  3963. u8 reserved_at_40[0x18];
  3964. u8 priority[0x4];
  3965. u8 cong_protocol[0x4];
  3966. u8 enable[0x1];
  3967. u8 tag_enable[0x1];
  3968. u8 reserved_at_62[0x1e];
  3969. };
  3970. struct mlx5_ifc_modify_cong_params_out_bits {
  3971. u8 status[0x8];
  3972. u8 reserved_at_8[0x18];
  3973. u8 syndrome[0x20];
  3974. u8 reserved_at_40[0x40];
  3975. };
  3976. struct mlx5_ifc_modify_cong_params_in_bits {
  3977. u8 opcode[0x10];
  3978. u8 reserved_at_10[0x10];
  3979. u8 reserved_at_20[0x10];
  3980. u8 op_mod[0x10];
  3981. u8 reserved_at_40[0x1c];
  3982. u8 cong_protocol[0x4];
  3983. union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
  3984. u8 reserved_at_80[0x80];
  3985. union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
  3986. };
  3987. struct mlx5_ifc_manage_pages_out_bits {
  3988. u8 status[0x8];
  3989. u8 reserved_at_8[0x18];
  3990. u8 syndrome[0x20];
  3991. u8 output_num_entries[0x20];
  3992. u8 reserved_at_60[0x20];
  3993. u8 pas[0][0x40];
  3994. };
  3995. enum {
  3996. MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
  3997. MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
  3998. MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
  3999. };
  4000. struct mlx5_ifc_manage_pages_in_bits {
  4001. u8 opcode[0x10];
  4002. u8 reserved_at_10[0x10];
  4003. u8 reserved_at_20[0x10];
  4004. u8 op_mod[0x10];
  4005. u8 reserved_at_40[0x10];
  4006. u8 function_id[0x10];
  4007. u8 input_num_entries[0x20];
  4008. u8 pas[0][0x40];
  4009. };
  4010. struct mlx5_ifc_mad_ifc_out_bits {
  4011. u8 status[0x8];
  4012. u8 reserved_at_8[0x18];
  4013. u8 syndrome[0x20];
  4014. u8 reserved_at_40[0x40];
  4015. u8 response_mad_packet[256][0x8];
  4016. };
  4017. struct mlx5_ifc_mad_ifc_in_bits {
  4018. u8 opcode[0x10];
  4019. u8 reserved_at_10[0x10];
  4020. u8 reserved_at_20[0x10];
  4021. u8 op_mod[0x10];
  4022. u8 remote_lid[0x10];
  4023. u8 reserved_at_50[0x8];
  4024. u8 port[0x8];
  4025. u8 reserved_at_60[0x20];
  4026. u8 mad[256][0x8];
  4027. };
  4028. struct mlx5_ifc_init_hca_out_bits {
  4029. u8 status[0x8];
  4030. u8 reserved_at_8[0x18];
  4031. u8 syndrome[0x20];
  4032. u8 reserved_at_40[0x40];
  4033. };
  4034. struct mlx5_ifc_init_hca_in_bits {
  4035. u8 opcode[0x10];
  4036. u8 reserved_at_10[0x10];
  4037. u8 reserved_at_20[0x10];
  4038. u8 op_mod[0x10];
  4039. u8 reserved_at_40[0x40];
  4040. u8 sw_owner_id[4][0x20];
  4041. };
  4042. struct mlx5_ifc_init2rtr_qp_out_bits {
  4043. u8 status[0x8];
  4044. u8 reserved_at_8[0x18];
  4045. u8 syndrome[0x20];
  4046. u8 reserved_at_40[0x40];
  4047. };
  4048. struct mlx5_ifc_init2rtr_qp_in_bits {
  4049. u8 opcode[0x10];
  4050. u8 reserved_at_10[0x10];
  4051. u8 reserved_at_20[0x10];
  4052. u8 op_mod[0x10];
  4053. u8 reserved_at_40[0x8];
  4054. u8 qpn[0x18];
  4055. u8 reserved_at_60[0x20];
  4056. u8 opt_param_mask[0x20];
  4057. u8 reserved_at_a0[0x20];
  4058. struct mlx5_ifc_qpc_bits qpc;
  4059. u8 reserved_at_800[0x80];
  4060. };
  4061. struct mlx5_ifc_init2init_qp_out_bits {
  4062. u8 status[0x8];
  4063. u8 reserved_at_8[0x18];
  4064. u8 syndrome[0x20];
  4065. u8 reserved_at_40[0x40];
  4066. };
  4067. struct mlx5_ifc_init2init_qp_in_bits {
  4068. u8 opcode[0x10];
  4069. u8 reserved_at_10[0x10];
  4070. u8 reserved_at_20[0x10];
  4071. u8 op_mod[0x10];
  4072. u8 reserved_at_40[0x8];
  4073. u8 qpn[0x18];
  4074. u8 reserved_at_60[0x20];
  4075. u8 opt_param_mask[0x20];
  4076. u8 reserved_at_a0[0x20];
  4077. struct mlx5_ifc_qpc_bits qpc;
  4078. u8 reserved_at_800[0x80];
  4079. };
  4080. struct mlx5_ifc_get_dropped_packet_log_out_bits {
  4081. u8 status[0x8];
  4082. u8 reserved_at_8[0x18];
  4083. u8 syndrome[0x20];
  4084. u8 reserved_at_40[0x40];
  4085. u8 packet_headers_log[128][0x8];
  4086. u8 packet_syndrome[64][0x8];
  4087. };
  4088. struct mlx5_ifc_get_dropped_packet_log_in_bits {
  4089. u8 opcode[0x10];
  4090. u8 reserved_at_10[0x10];
  4091. u8 reserved_at_20[0x10];
  4092. u8 op_mod[0x10];
  4093. u8 reserved_at_40[0x40];
  4094. };
  4095. struct mlx5_ifc_gen_eqe_in_bits {
  4096. u8 opcode[0x10];
  4097. u8 reserved_at_10[0x10];
  4098. u8 reserved_at_20[0x10];
  4099. u8 op_mod[0x10];
  4100. u8 reserved_at_40[0x18];
  4101. u8 eq_number[0x8];
  4102. u8 reserved_at_60[0x20];
  4103. u8 eqe[64][0x8];
  4104. };
  4105. struct mlx5_ifc_gen_eq_out_bits {
  4106. u8 status[0x8];
  4107. u8 reserved_at_8[0x18];
  4108. u8 syndrome[0x20];
  4109. u8 reserved_at_40[0x40];
  4110. };
  4111. struct mlx5_ifc_enable_hca_out_bits {
  4112. u8 status[0x8];
  4113. u8 reserved_at_8[0x18];
  4114. u8 syndrome[0x20];
  4115. u8 reserved_at_40[0x20];
  4116. };
  4117. struct mlx5_ifc_enable_hca_in_bits {
  4118. u8 opcode[0x10];
  4119. u8 reserved_at_10[0x10];
  4120. u8 reserved_at_20[0x10];
  4121. u8 op_mod[0x10];
  4122. u8 reserved_at_40[0x10];
  4123. u8 function_id[0x10];
  4124. u8 reserved_at_60[0x20];
  4125. };
  4126. struct mlx5_ifc_drain_dct_out_bits {
  4127. u8 status[0x8];
  4128. u8 reserved_at_8[0x18];
  4129. u8 syndrome[0x20];
  4130. u8 reserved_at_40[0x40];
  4131. };
  4132. struct mlx5_ifc_drain_dct_in_bits {
  4133. u8 opcode[0x10];
  4134. u8 reserved_at_10[0x10];
  4135. u8 reserved_at_20[0x10];
  4136. u8 op_mod[0x10];
  4137. u8 reserved_at_40[0x8];
  4138. u8 dctn[0x18];
  4139. u8 reserved_at_60[0x20];
  4140. };
  4141. struct mlx5_ifc_disable_hca_out_bits {
  4142. u8 status[0x8];
  4143. u8 reserved_at_8[0x18];
  4144. u8 syndrome[0x20];
  4145. u8 reserved_at_40[0x20];
  4146. };
  4147. struct mlx5_ifc_disable_hca_in_bits {
  4148. u8 opcode[0x10];
  4149. u8 reserved_at_10[0x10];
  4150. u8 reserved_at_20[0x10];
  4151. u8 op_mod[0x10];
  4152. u8 reserved_at_40[0x10];
  4153. u8 function_id[0x10];
  4154. u8 reserved_at_60[0x20];
  4155. };
  4156. struct mlx5_ifc_detach_from_mcg_out_bits {
  4157. u8 status[0x8];
  4158. u8 reserved_at_8[0x18];
  4159. u8 syndrome[0x20];
  4160. u8 reserved_at_40[0x40];
  4161. };
  4162. struct mlx5_ifc_detach_from_mcg_in_bits {
  4163. u8 opcode[0x10];
  4164. u8 reserved_at_10[0x10];
  4165. u8 reserved_at_20[0x10];
  4166. u8 op_mod[0x10];
  4167. u8 reserved_at_40[0x8];
  4168. u8 qpn[0x18];
  4169. u8 reserved_at_60[0x20];
  4170. u8 multicast_gid[16][0x8];
  4171. };
  4172. struct mlx5_ifc_destroy_xrq_out_bits {
  4173. u8 status[0x8];
  4174. u8 reserved_at_8[0x18];
  4175. u8 syndrome[0x20];
  4176. u8 reserved_at_40[0x40];
  4177. };
  4178. struct mlx5_ifc_destroy_xrq_in_bits {
  4179. u8 opcode[0x10];
  4180. u8 reserved_at_10[0x10];
  4181. u8 reserved_at_20[0x10];
  4182. u8 op_mod[0x10];
  4183. u8 reserved_at_40[0x8];
  4184. u8 xrqn[0x18];
  4185. u8 reserved_at_60[0x20];
  4186. };
  4187. struct mlx5_ifc_destroy_xrc_srq_out_bits {
  4188. u8 status[0x8];
  4189. u8 reserved_at_8[0x18];
  4190. u8 syndrome[0x20];
  4191. u8 reserved_at_40[0x40];
  4192. };
  4193. struct mlx5_ifc_destroy_xrc_srq_in_bits {
  4194. u8 opcode[0x10];
  4195. u8 reserved_at_10[0x10];
  4196. u8 reserved_at_20[0x10];
  4197. u8 op_mod[0x10];
  4198. u8 reserved_at_40[0x8];
  4199. u8 xrc_srqn[0x18];
  4200. u8 reserved_at_60[0x20];
  4201. };
  4202. struct mlx5_ifc_destroy_tis_out_bits {
  4203. u8 status[0x8];
  4204. u8 reserved_at_8[0x18];
  4205. u8 syndrome[0x20];
  4206. u8 reserved_at_40[0x40];
  4207. };
  4208. struct mlx5_ifc_destroy_tis_in_bits {
  4209. u8 opcode[0x10];
  4210. u8 reserved_at_10[0x10];
  4211. u8 reserved_at_20[0x10];
  4212. u8 op_mod[0x10];
  4213. u8 reserved_at_40[0x8];
  4214. u8 tisn[0x18];
  4215. u8 reserved_at_60[0x20];
  4216. };
  4217. struct mlx5_ifc_destroy_tir_out_bits {
  4218. u8 status[0x8];
  4219. u8 reserved_at_8[0x18];
  4220. u8 syndrome[0x20];
  4221. u8 reserved_at_40[0x40];
  4222. };
  4223. struct mlx5_ifc_destroy_tir_in_bits {
  4224. u8 opcode[0x10];
  4225. u8 reserved_at_10[0x10];
  4226. u8 reserved_at_20[0x10];
  4227. u8 op_mod[0x10];
  4228. u8 reserved_at_40[0x8];
  4229. u8 tirn[0x18];
  4230. u8 reserved_at_60[0x20];
  4231. };
  4232. struct mlx5_ifc_destroy_srq_out_bits {
  4233. u8 status[0x8];
  4234. u8 reserved_at_8[0x18];
  4235. u8 syndrome[0x20];
  4236. u8 reserved_at_40[0x40];
  4237. };
  4238. struct mlx5_ifc_destroy_srq_in_bits {
  4239. u8 opcode[0x10];
  4240. u8 reserved_at_10[0x10];
  4241. u8 reserved_at_20[0x10];
  4242. u8 op_mod[0x10];
  4243. u8 reserved_at_40[0x8];
  4244. u8 srqn[0x18];
  4245. u8 reserved_at_60[0x20];
  4246. };
  4247. struct mlx5_ifc_destroy_sq_out_bits {
  4248. u8 status[0x8];
  4249. u8 reserved_at_8[0x18];
  4250. u8 syndrome[0x20];
  4251. u8 reserved_at_40[0x40];
  4252. };
  4253. struct mlx5_ifc_destroy_sq_in_bits {
  4254. u8 opcode[0x10];
  4255. u8 reserved_at_10[0x10];
  4256. u8 reserved_at_20[0x10];
  4257. u8 op_mod[0x10];
  4258. u8 reserved_at_40[0x8];
  4259. u8 sqn[0x18];
  4260. u8 reserved_at_60[0x20];
  4261. };
  4262. struct mlx5_ifc_destroy_scheduling_element_out_bits {
  4263. u8 status[0x8];
  4264. u8 reserved_at_8[0x18];
  4265. u8 syndrome[0x20];
  4266. u8 reserved_at_40[0x1c0];
  4267. };
  4268. struct mlx5_ifc_destroy_scheduling_element_in_bits {
  4269. u8 opcode[0x10];
  4270. u8 reserved_at_10[0x10];
  4271. u8 reserved_at_20[0x10];
  4272. u8 op_mod[0x10];
  4273. u8 scheduling_hierarchy[0x8];
  4274. u8 reserved_at_48[0x18];
  4275. u8 scheduling_element_id[0x20];
  4276. u8 reserved_at_80[0x180];
  4277. };
  4278. struct mlx5_ifc_destroy_rqt_out_bits {
  4279. u8 status[0x8];
  4280. u8 reserved_at_8[0x18];
  4281. u8 syndrome[0x20];
  4282. u8 reserved_at_40[0x40];
  4283. };
  4284. struct mlx5_ifc_destroy_rqt_in_bits {
  4285. u8 opcode[0x10];
  4286. u8 reserved_at_10[0x10];
  4287. u8 reserved_at_20[0x10];
  4288. u8 op_mod[0x10];
  4289. u8 reserved_at_40[0x8];
  4290. u8 rqtn[0x18];
  4291. u8 reserved_at_60[0x20];
  4292. };
  4293. struct mlx5_ifc_destroy_rq_out_bits {
  4294. u8 status[0x8];
  4295. u8 reserved_at_8[0x18];
  4296. u8 syndrome[0x20];
  4297. u8 reserved_at_40[0x40];
  4298. };
  4299. struct mlx5_ifc_destroy_rq_in_bits {
  4300. u8 opcode[0x10];
  4301. u8 reserved_at_10[0x10];
  4302. u8 reserved_at_20[0x10];
  4303. u8 op_mod[0x10];
  4304. u8 reserved_at_40[0x8];
  4305. u8 rqn[0x18];
  4306. u8 reserved_at_60[0x20];
  4307. };
  4308. struct mlx5_ifc_set_delay_drop_params_in_bits {
  4309. u8 opcode[0x10];
  4310. u8 reserved_at_10[0x10];
  4311. u8 reserved_at_20[0x10];
  4312. u8 op_mod[0x10];
  4313. u8 reserved_at_40[0x20];
  4314. u8 reserved_at_60[0x10];
  4315. u8 delay_drop_timeout[0x10];
  4316. };
  4317. struct mlx5_ifc_set_delay_drop_params_out_bits {
  4318. u8 status[0x8];
  4319. u8 reserved_at_8[0x18];
  4320. u8 syndrome[0x20];
  4321. u8 reserved_at_40[0x40];
  4322. };
  4323. struct mlx5_ifc_destroy_rmp_out_bits {
  4324. u8 status[0x8];
  4325. u8 reserved_at_8[0x18];
  4326. u8 syndrome[0x20];
  4327. u8 reserved_at_40[0x40];
  4328. };
  4329. struct mlx5_ifc_destroy_rmp_in_bits {
  4330. u8 opcode[0x10];
  4331. u8 reserved_at_10[0x10];
  4332. u8 reserved_at_20[0x10];
  4333. u8 op_mod[0x10];
  4334. u8 reserved_at_40[0x8];
  4335. u8 rmpn[0x18];
  4336. u8 reserved_at_60[0x20];
  4337. };
  4338. struct mlx5_ifc_destroy_qp_out_bits {
  4339. u8 status[0x8];
  4340. u8 reserved_at_8[0x18];
  4341. u8 syndrome[0x20];
  4342. u8 reserved_at_40[0x40];
  4343. };
  4344. struct mlx5_ifc_destroy_qp_in_bits {
  4345. u8 opcode[0x10];
  4346. u8 reserved_at_10[0x10];
  4347. u8 reserved_at_20[0x10];
  4348. u8 op_mod[0x10];
  4349. u8 reserved_at_40[0x8];
  4350. u8 qpn[0x18];
  4351. u8 reserved_at_60[0x20];
  4352. };
  4353. struct mlx5_ifc_destroy_psv_out_bits {
  4354. u8 status[0x8];
  4355. u8 reserved_at_8[0x18];
  4356. u8 syndrome[0x20];
  4357. u8 reserved_at_40[0x40];
  4358. };
  4359. struct mlx5_ifc_destroy_psv_in_bits {
  4360. u8 opcode[0x10];
  4361. u8 reserved_at_10[0x10];
  4362. u8 reserved_at_20[0x10];
  4363. u8 op_mod[0x10];
  4364. u8 reserved_at_40[0x8];
  4365. u8 psvn[0x18];
  4366. u8 reserved_at_60[0x20];
  4367. };
  4368. struct mlx5_ifc_destroy_mkey_out_bits {
  4369. u8 status[0x8];
  4370. u8 reserved_at_8[0x18];
  4371. u8 syndrome[0x20];
  4372. u8 reserved_at_40[0x40];
  4373. };
  4374. struct mlx5_ifc_destroy_mkey_in_bits {
  4375. u8 opcode[0x10];
  4376. u8 reserved_at_10[0x10];
  4377. u8 reserved_at_20[0x10];
  4378. u8 op_mod[0x10];
  4379. u8 reserved_at_40[0x8];
  4380. u8 mkey_index[0x18];
  4381. u8 reserved_at_60[0x20];
  4382. };
  4383. struct mlx5_ifc_destroy_flow_table_out_bits {
  4384. u8 status[0x8];
  4385. u8 reserved_at_8[0x18];
  4386. u8 syndrome[0x20];
  4387. u8 reserved_at_40[0x40];
  4388. };
  4389. struct mlx5_ifc_destroy_flow_table_in_bits {
  4390. u8 opcode[0x10];
  4391. u8 reserved_at_10[0x10];
  4392. u8 reserved_at_20[0x10];
  4393. u8 op_mod[0x10];
  4394. u8 other_vport[0x1];
  4395. u8 reserved_at_41[0xf];
  4396. u8 vport_number[0x10];
  4397. u8 reserved_at_60[0x20];
  4398. u8 table_type[0x8];
  4399. u8 reserved_at_88[0x18];
  4400. u8 reserved_at_a0[0x8];
  4401. u8 table_id[0x18];
  4402. u8 reserved_at_c0[0x140];
  4403. };
  4404. struct mlx5_ifc_destroy_flow_group_out_bits {
  4405. u8 status[0x8];
  4406. u8 reserved_at_8[0x18];
  4407. u8 syndrome[0x20];
  4408. u8 reserved_at_40[0x40];
  4409. };
  4410. struct mlx5_ifc_destroy_flow_group_in_bits {
  4411. u8 opcode[0x10];
  4412. u8 reserved_at_10[0x10];
  4413. u8 reserved_at_20[0x10];
  4414. u8 op_mod[0x10];
  4415. u8 other_vport[0x1];
  4416. u8 reserved_at_41[0xf];
  4417. u8 vport_number[0x10];
  4418. u8 reserved_at_60[0x20];
  4419. u8 table_type[0x8];
  4420. u8 reserved_at_88[0x18];
  4421. u8 reserved_at_a0[0x8];
  4422. u8 table_id[0x18];
  4423. u8 group_id[0x20];
  4424. u8 reserved_at_e0[0x120];
  4425. };
  4426. struct mlx5_ifc_destroy_eq_out_bits {
  4427. u8 status[0x8];
  4428. u8 reserved_at_8[0x18];
  4429. u8 syndrome[0x20];
  4430. u8 reserved_at_40[0x40];
  4431. };
  4432. struct mlx5_ifc_destroy_eq_in_bits {
  4433. u8 opcode[0x10];
  4434. u8 reserved_at_10[0x10];
  4435. u8 reserved_at_20[0x10];
  4436. u8 op_mod[0x10];
  4437. u8 reserved_at_40[0x18];
  4438. u8 eq_number[0x8];
  4439. u8 reserved_at_60[0x20];
  4440. };
  4441. struct mlx5_ifc_destroy_dct_out_bits {
  4442. u8 status[0x8];
  4443. u8 reserved_at_8[0x18];
  4444. u8 syndrome[0x20];
  4445. u8 reserved_at_40[0x40];
  4446. };
  4447. struct mlx5_ifc_destroy_dct_in_bits {
  4448. u8 opcode[0x10];
  4449. u8 reserved_at_10[0x10];
  4450. u8 reserved_at_20[0x10];
  4451. u8 op_mod[0x10];
  4452. u8 reserved_at_40[0x8];
  4453. u8 dctn[0x18];
  4454. u8 reserved_at_60[0x20];
  4455. };
  4456. struct mlx5_ifc_destroy_cq_out_bits {
  4457. u8 status[0x8];
  4458. u8 reserved_at_8[0x18];
  4459. u8 syndrome[0x20];
  4460. u8 reserved_at_40[0x40];
  4461. };
  4462. struct mlx5_ifc_destroy_cq_in_bits {
  4463. u8 opcode[0x10];
  4464. u8 reserved_at_10[0x10];
  4465. u8 reserved_at_20[0x10];
  4466. u8 op_mod[0x10];
  4467. u8 reserved_at_40[0x8];
  4468. u8 cqn[0x18];
  4469. u8 reserved_at_60[0x20];
  4470. };
  4471. struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
  4472. u8 status[0x8];
  4473. u8 reserved_at_8[0x18];
  4474. u8 syndrome[0x20];
  4475. u8 reserved_at_40[0x40];
  4476. };
  4477. struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
  4478. u8 opcode[0x10];
  4479. u8 reserved_at_10[0x10];
  4480. u8 reserved_at_20[0x10];
  4481. u8 op_mod[0x10];
  4482. u8 reserved_at_40[0x20];
  4483. u8 reserved_at_60[0x10];
  4484. u8 vxlan_udp_port[0x10];
  4485. };
  4486. struct mlx5_ifc_delete_l2_table_entry_out_bits {
  4487. u8 status[0x8];
  4488. u8 reserved_at_8[0x18];
  4489. u8 syndrome[0x20];
  4490. u8 reserved_at_40[0x40];
  4491. };
  4492. struct mlx5_ifc_delete_l2_table_entry_in_bits {
  4493. u8 opcode[0x10];
  4494. u8 reserved_at_10[0x10];
  4495. u8 reserved_at_20[0x10];
  4496. u8 op_mod[0x10];
  4497. u8 reserved_at_40[0x60];
  4498. u8 reserved_at_a0[0x8];
  4499. u8 table_index[0x18];
  4500. u8 reserved_at_c0[0x140];
  4501. };
  4502. struct mlx5_ifc_delete_fte_out_bits {
  4503. u8 status[0x8];
  4504. u8 reserved_at_8[0x18];
  4505. u8 syndrome[0x20];
  4506. u8 reserved_at_40[0x40];
  4507. };
  4508. struct mlx5_ifc_delete_fte_in_bits {
  4509. u8 opcode[0x10];
  4510. u8 reserved_at_10[0x10];
  4511. u8 reserved_at_20[0x10];
  4512. u8 op_mod[0x10];
  4513. u8 other_vport[0x1];
  4514. u8 reserved_at_41[0xf];
  4515. u8 vport_number[0x10];
  4516. u8 reserved_at_60[0x20];
  4517. u8 table_type[0x8];
  4518. u8 reserved_at_88[0x18];
  4519. u8 reserved_at_a0[0x8];
  4520. u8 table_id[0x18];
  4521. u8 reserved_at_c0[0x40];
  4522. u8 flow_index[0x20];
  4523. u8 reserved_at_120[0xe0];
  4524. };
  4525. struct mlx5_ifc_dealloc_xrcd_out_bits {
  4526. u8 status[0x8];
  4527. u8 reserved_at_8[0x18];
  4528. u8 syndrome[0x20];
  4529. u8 reserved_at_40[0x40];
  4530. };
  4531. struct mlx5_ifc_dealloc_xrcd_in_bits {
  4532. u8 opcode[0x10];
  4533. u8 reserved_at_10[0x10];
  4534. u8 reserved_at_20[0x10];
  4535. u8 op_mod[0x10];
  4536. u8 reserved_at_40[0x8];
  4537. u8 xrcd[0x18];
  4538. u8 reserved_at_60[0x20];
  4539. };
  4540. struct mlx5_ifc_dealloc_uar_out_bits {
  4541. u8 status[0x8];
  4542. u8 reserved_at_8[0x18];
  4543. u8 syndrome[0x20];
  4544. u8 reserved_at_40[0x40];
  4545. };
  4546. struct mlx5_ifc_dealloc_uar_in_bits {
  4547. u8 opcode[0x10];
  4548. u8 reserved_at_10[0x10];
  4549. u8 reserved_at_20[0x10];
  4550. u8 op_mod[0x10];
  4551. u8 reserved_at_40[0x8];
  4552. u8 uar[0x18];
  4553. u8 reserved_at_60[0x20];
  4554. };
  4555. struct mlx5_ifc_dealloc_transport_domain_out_bits {
  4556. u8 status[0x8];
  4557. u8 reserved_at_8[0x18];
  4558. u8 syndrome[0x20];
  4559. u8 reserved_at_40[0x40];
  4560. };
  4561. struct mlx5_ifc_dealloc_transport_domain_in_bits {
  4562. u8 opcode[0x10];
  4563. u8 reserved_at_10[0x10];
  4564. u8 reserved_at_20[0x10];
  4565. u8 op_mod[0x10];
  4566. u8 reserved_at_40[0x8];
  4567. u8 transport_domain[0x18];
  4568. u8 reserved_at_60[0x20];
  4569. };
  4570. struct mlx5_ifc_dealloc_q_counter_out_bits {
  4571. u8 status[0x8];
  4572. u8 reserved_at_8[0x18];
  4573. u8 syndrome[0x20];
  4574. u8 reserved_at_40[0x40];
  4575. };
  4576. struct mlx5_ifc_dealloc_q_counter_in_bits {
  4577. u8 opcode[0x10];
  4578. u8 reserved_at_10[0x10];
  4579. u8 reserved_at_20[0x10];
  4580. u8 op_mod[0x10];
  4581. u8 reserved_at_40[0x18];
  4582. u8 counter_set_id[0x8];
  4583. u8 reserved_at_60[0x20];
  4584. };
  4585. struct mlx5_ifc_dealloc_pd_out_bits {
  4586. u8 status[0x8];
  4587. u8 reserved_at_8[0x18];
  4588. u8 syndrome[0x20];
  4589. u8 reserved_at_40[0x40];
  4590. };
  4591. struct mlx5_ifc_dealloc_pd_in_bits {
  4592. u8 opcode[0x10];
  4593. u8 reserved_at_10[0x10];
  4594. u8 reserved_at_20[0x10];
  4595. u8 op_mod[0x10];
  4596. u8 reserved_at_40[0x8];
  4597. u8 pd[0x18];
  4598. u8 reserved_at_60[0x20];
  4599. };
  4600. struct mlx5_ifc_dealloc_flow_counter_out_bits {
  4601. u8 status[0x8];
  4602. u8 reserved_at_8[0x18];
  4603. u8 syndrome[0x20];
  4604. u8 reserved_at_40[0x40];
  4605. };
  4606. struct mlx5_ifc_dealloc_flow_counter_in_bits {
  4607. u8 opcode[0x10];
  4608. u8 reserved_at_10[0x10];
  4609. u8 reserved_at_20[0x10];
  4610. u8 op_mod[0x10];
  4611. u8 flow_counter_id[0x20];
  4612. u8 reserved_at_60[0x20];
  4613. };
  4614. struct mlx5_ifc_create_xrq_out_bits {
  4615. u8 status[0x8];
  4616. u8 reserved_at_8[0x18];
  4617. u8 syndrome[0x20];
  4618. u8 reserved_at_40[0x8];
  4619. u8 xrqn[0x18];
  4620. u8 reserved_at_60[0x20];
  4621. };
  4622. struct mlx5_ifc_create_xrq_in_bits {
  4623. u8 opcode[0x10];
  4624. u8 reserved_at_10[0x10];
  4625. u8 reserved_at_20[0x10];
  4626. u8 op_mod[0x10];
  4627. u8 reserved_at_40[0x40];
  4628. struct mlx5_ifc_xrqc_bits xrq_context;
  4629. };
  4630. struct mlx5_ifc_create_xrc_srq_out_bits {
  4631. u8 status[0x8];
  4632. u8 reserved_at_8[0x18];
  4633. u8 syndrome[0x20];
  4634. u8 reserved_at_40[0x8];
  4635. u8 xrc_srqn[0x18];
  4636. u8 reserved_at_60[0x20];
  4637. };
  4638. struct mlx5_ifc_create_xrc_srq_in_bits {
  4639. u8 opcode[0x10];
  4640. u8 reserved_at_10[0x10];
  4641. u8 reserved_at_20[0x10];
  4642. u8 op_mod[0x10];
  4643. u8 reserved_at_40[0x40];
  4644. struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
  4645. u8 reserved_at_280[0x600];
  4646. u8 pas[0][0x40];
  4647. };
  4648. struct mlx5_ifc_create_tis_out_bits {
  4649. u8 status[0x8];
  4650. u8 reserved_at_8[0x18];
  4651. u8 syndrome[0x20];
  4652. u8 reserved_at_40[0x8];
  4653. u8 tisn[0x18];
  4654. u8 reserved_at_60[0x20];
  4655. };
  4656. struct mlx5_ifc_create_tis_in_bits {
  4657. u8 opcode[0x10];
  4658. u8 reserved_at_10[0x10];
  4659. u8 reserved_at_20[0x10];
  4660. u8 op_mod[0x10];
  4661. u8 reserved_at_40[0xc0];
  4662. struct mlx5_ifc_tisc_bits ctx;
  4663. };
  4664. struct mlx5_ifc_create_tir_out_bits {
  4665. u8 status[0x8];
  4666. u8 reserved_at_8[0x18];
  4667. u8 syndrome[0x20];
  4668. u8 reserved_at_40[0x8];
  4669. u8 tirn[0x18];
  4670. u8 reserved_at_60[0x20];
  4671. };
  4672. struct mlx5_ifc_create_tir_in_bits {
  4673. u8 opcode[0x10];
  4674. u8 reserved_at_10[0x10];
  4675. u8 reserved_at_20[0x10];
  4676. u8 op_mod[0x10];
  4677. u8 reserved_at_40[0xc0];
  4678. struct mlx5_ifc_tirc_bits ctx;
  4679. };
  4680. struct mlx5_ifc_create_srq_out_bits {
  4681. u8 status[0x8];
  4682. u8 reserved_at_8[0x18];
  4683. u8 syndrome[0x20];
  4684. u8 reserved_at_40[0x8];
  4685. u8 srqn[0x18];
  4686. u8 reserved_at_60[0x20];
  4687. };
  4688. struct mlx5_ifc_create_srq_in_bits {
  4689. u8 opcode[0x10];
  4690. u8 reserved_at_10[0x10];
  4691. u8 reserved_at_20[0x10];
  4692. u8 op_mod[0x10];
  4693. u8 reserved_at_40[0x40];
  4694. struct mlx5_ifc_srqc_bits srq_context_entry;
  4695. u8 reserved_at_280[0x600];
  4696. u8 pas[0][0x40];
  4697. };
  4698. struct mlx5_ifc_create_sq_out_bits {
  4699. u8 status[0x8];
  4700. u8 reserved_at_8[0x18];
  4701. u8 syndrome[0x20];
  4702. u8 reserved_at_40[0x8];
  4703. u8 sqn[0x18];
  4704. u8 reserved_at_60[0x20];
  4705. };
  4706. struct mlx5_ifc_create_sq_in_bits {
  4707. u8 opcode[0x10];
  4708. u8 reserved_at_10[0x10];
  4709. u8 reserved_at_20[0x10];
  4710. u8 op_mod[0x10];
  4711. u8 reserved_at_40[0xc0];
  4712. struct mlx5_ifc_sqc_bits ctx;
  4713. };
  4714. struct mlx5_ifc_create_scheduling_element_out_bits {
  4715. u8 status[0x8];
  4716. u8 reserved_at_8[0x18];
  4717. u8 syndrome[0x20];
  4718. u8 reserved_at_40[0x40];
  4719. u8 scheduling_element_id[0x20];
  4720. u8 reserved_at_a0[0x160];
  4721. };
  4722. struct mlx5_ifc_create_scheduling_element_in_bits {
  4723. u8 opcode[0x10];
  4724. u8 reserved_at_10[0x10];
  4725. u8 reserved_at_20[0x10];
  4726. u8 op_mod[0x10];
  4727. u8 scheduling_hierarchy[0x8];
  4728. u8 reserved_at_48[0x18];
  4729. u8 reserved_at_60[0xa0];
  4730. struct mlx5_ifc_scheduling_context_bits scheduling_context;
  4731. u8 reserved_at_300[0x100];
  4732. };
  4733. struct mlx5_ifc_create_rqt_out_bits {
  4734. u8 status[0x8];
  4735. u8 reserved_at_8[0x18];
  4736. u8 syndrome[0x20];
  4737. u8 reserved_at_40[0x8];
  4738. u8 rqtn[0x18];
  4739. u8 reserved_at_60[0x20];
  4740. };
  4741. struct mlx5_ifc_create_rqt_in_bits {
  4742. u8 opcode[0x10];
  4743. u8 reserved_at_10[0x10];
  4744. u8 reserved_at_20[0x10];
  4745. u8 op_mod[0x10];
  4746. u8 reserved_at_40[0xc0];
  4747. struct mlx5_ifc_rqtc_bits rqt_context;
  4748. };
  4749. struct mlx5_ifc_create_rq_out_bits {
  4750. u8 status[0x8];
  4751. u8 reserved_at_8[0x18];
  4752. u8 syndrome[0x20];
  4753. u8 reserved_at_40[0x8];
  4754. u8 rqn[0x18];
  4755. u8 reserved_at_60[0x20];
  4756. };
  4757. struct mlx5_ifc_create_rq_in_bits {
  4758. u8 opcode[0x10];
  4759. u8 reserved_at_10[0x10];
  4760. u8 reserved_at_20[0x10];
  4761. u8 op_mod[0x10];
  4762. u8 reserved_at_40[0xc0];
  4763. struct mlx5_ifc_rqc_bits ctx;
  4764. };
  4765. struct mlx5_ifc_create_rmp_out_bits {
  4766. u8 status[0x8];
  4767. u8 reserved_at_8[0x18];
  4768. u8 syndrome[0x20];
  4769. u8 reserved_at_40[0x8];
  4770. u8 rmpn[0x18];
  4771. u8 reserved_at_60[0x20];
  4772. };
  4773. struct mlx5_ifc_create_rmp_in_bits {
  4774. u8 opcode[0x10];
  4775. u8 reserved_at_10[0x10];
  4776. u8 reserved_at_20[0x10];
  4777. u8 op_mod[0x10];
  4778. u8 reserved_at_40[0xc0];
  4779. struct mlx5_ifc_rmpc_bits ctx;
  4780. };
  4781. struct mlx5_ifc_create_qp_out_bits {
  4782. u8 status[0x8];
  4783. u8 reserved_at_8[0x18];
  4784. u8 syndrome[0x20];
  4785. u8 reserved_at_40[0x8];
  4786. u8 qpn[0x18];
  4787. u8 reserved_at_60[0x20];
  4788. };
  4789. struct mlx5_ifc_create_qp_in_bits {
  4790. u8 opcode[0x10];
  4791. u8 reserved_at_10[0x10];
  4792. u8 reserved_at_20[0x10];
  4793. u8 op_mod[0x10];
  4794. u8 reserved_at_40[0x40];
  4795. u8 opt_param_mask[0x20];
  4796. u8 reserved_at_a0[0x20];
  4797. struct mlx5_ifc_qpc_bits qpc;
  4798. u8 reserved_at_800[0x80];
  4799. u8 pas[0][0x40];
  4800. };
  4801. struct mlx5_ifc_create_psv_out_bits {
  4802. u8 status[0x8];
  4803. u8 reserved_at_8[0x18];
  4804. u8 syndrome[0x20];
  4805. u8 reserved_at_40[0x40];
  4806. u8 reserved_at_80[0x8];
  4807. u8 psv0_index[0x18];
  4808. u8 reserved_at_a0[0x8];
  4809. u8 psv1_index[0x18];
  4810. u8 reserved_at_c0[0x8];
  4811. u8 psv2_index[0x18];
  4812. u8 reserved_at_e0[0x8];
  4813. u8 psv3_index[0x18];
  4814. };
  4815. struct mlx5_ifc_create_psv_in_bits {
  4816. u8 opcode[0x10];
  4817. u8 reserved_at_10[0x10];
  4818. u8 reserved_at_20[0x10];
  4819. u8 op_mod[0x10];
  4820. u8 num_psv[0x4];
  4821. u8 reserved_at_44[0x4];
  4822. u8 pd[0x18];
  4823. u8 reserved_at_60[0x20];
  4824. };
  4825. struct mlx5_ifc_create_mkey_out_bits {
  4826. u8 status[0x8];
  4827. u8 reserved_at_8[0x18];
  4828. u8 syndrome[0x20];
  4829. u8 reserved_at_40[0x8];
  4830. u8 mkey_index[0x18];
  4831. u8 reserved_at_60[0x20];
  4832. };
  4833. struct mlx5_ifc_create_mkey_in_bits {
  4834. u8 opcode[0x10];
  4835. u8 reserved_at_10[0x10];
  4836. u8 reserved_at_20[0x10];
  4837. u8 op_mod[0x10];
  4838. u8 reserved_at_40[0x20];
  4839. u8 pg_access[0x1];
  4840. u8 reserved_at_61[0x1f];
  4841. struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
  4842. u8 reserved_at_280[0x80];
  4843. u8 translations_octword_actual_size[0x20];
  4844. u8 reserved_at_320[0x560];
  4845. u8 klm_pas_mtt[0][0x20];
  4846. };
  4847. struct mlx5_ifc_create_flow_table_out_bits {
  4848. u8 status[0x8];
  4849. u8 reserved_at_8[0x18];
  4850. u8 syndrome[0x20];
  4851. u8 reserved_at_40[0x8];
  4852. u8 table_id[0x18];
  4853. u8 reserved_at_60[0x20];
  4854. };
  4855. struct mlx5_ifc_flow_table_context_bits {
  4856. u8 encap_en[0x1];
  4857. u8 decap_en[0x1];
  4858. u8 reserved_at_2[0x2];
  4859. u8 table_miss_action[0x4];
  4860. u8 level[0x8];
  4861. u8 reserved_at_10[0x8];
  4862. u8 log_size[0x8];
  4863. u8 reserved_at_20[0x8];
  4864. u8 table_miss_id[0x18];
  4865. u8 reserved_at_40[0x8];
  4866. u8 lag_master_next_table_id[0x18];
  4867. u8 reserved_at_60[0xe0];
  4868. };
  4869. struct mlx5_ifc_create_flow_table_in_bits {
  4870. u8 opcode[0x10];
  4871. u8 reserved_at_10[0x10];
  4872. u8 reserved_at_20[0x10];
  4873. u8 op_mod[0x10];
  4874. u8 other_vport[0x1];
  4875. u8 reserved_at_41[0xf];
  4876. u8 vport_number[0x10];
  4877. u8 reserved_at_60[0x20];
  4878. u8 table_type[0x8];
  4879. u8 reserved_at_88[0x18];
  4880. u8 reserved_at_a0[0x20];
  4881. struct mlx5_ifc_flow_table_context_bits flow_table_context;
  4882. };
  4883. struct mlx5_ifc_create_flow_group_out_bits {
  4884. u8 status[0x8];
  4885. u8 reserved_at_8[0x18];
  4886. u8 syndrome[0x20];
  4887. u8 reserved_at_40[0x8];
  4888. u8 group_id[0x18];
  4889. u8 reserved_at_60[0x20];
  4890. };
  4891. enum {
  4892. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
  4893. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
  4894. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
  4895. };
  4896. struct mlx5_ifc_create_flow_group_in_bits {
  4897. u8 opcode[0x10];
  4898. u8 reserved_at_10[0x10];
  4899. u8 reserved_at_20[0x10];
  4900. u8 op_mod[0x10];
  4901. u8 other_vport[0x1];
  4902. u8 reserved_at_41[0xf];
  4903. u8 vport_number[0x10];
  4904. u8 reserved_at_60[0x20];
  4905. u8 table_type[0x8];
  4906. u8 reserved_at_88[0x18];
  4907. u8 reserved_at_a0[0x8];
  4908. u8 table_id[0x18];
  4909. u8 source_eswitch_owner_vhca_id_valid[0x1];
  4910. u8 reserved_at_c1[0x1f];
  4911. u8 start_flow_index[0x20];
  4912. u8 reserved_at_100[0x20];
  4913. u8 end_flow_index[0x20];
  4914. u8 reserved_at_140[0xa0];
  4915. u8 reserved_at_1e0[0x18];
  4916. u8 match_criteria_enable[0x8];
  4917. struct mlx5_ifc_fte_match_param_bits match_criteria;
  4918. u8 reserved_at_1200[0xe00];
  4919. };
  4920. struct mlx5_ifc_create_eq_out_bits {
  4921. u8 status[0x8];
  4922. u8 reserved_at_8[0x18];
  4923. u8 syndrome[0x20];
  4924. u8 reserved_at_40[0x18];
  4925. u8 eq_number[0x8];
  4926. u8 reserved_at_60[0x20];
  4927. };
  4928. struct mlx5_ifc_create_eq_in_bits {
  4929. u8 opcode[0x10];
  4930. u8 reserved_at_10[0x10];
  4931. u8 reserved_at_20[0x10];
  4932. u8 op_mod[0x10];
  4933. u8 reserved_at_40[0x40];
  4934. struct mlx5_ifc_eqc_bits eq_context_entry;
  4935. u8 reserved_at_280[0x40];
  4936. u8 event_bitmask[0x40];
  4937. u8 reserved_at_300[0x580];
  4938. u8 pas[0][0x40];
  4939. };
  4940. struct mlx5_ifc_create_dct_out_bits {
  4941. u8 status[0x8];
  4942. u8 reserved_at_8[0x18];
  4943. u8 syndrome[0x20];
  4944. u8 reserved_at_40[0x8];
  4945. u8 dctn[0x18];
  4946. u8 reserved_at_60[0x20];
  4947. };
  4948. struct mlx5_ifc_create_dct_in_bits {
  4949. u8 opcode[0x10];
  4950. u8 reserved_at_10[0x10];
  4951. u8 reserved_at_20[0x10];
  4952. u8 op_mod[0x10];
  4953. u8 reserved_at_40[0x40];
  4954. struct mlx5_ifc_dctc_bits dct_context_entry;
  4955. u8 reserved_at_280[0x180];
  4956. };
  4957. struct mlx5_ifc_create_cq_out_bits {
  4958. u8 status[0x8];
  4959. u8 reserved_at_8[0x18];
  4960. u8 syndrome[0x20];
  4961. u8 reserved_at_40[0x8];
  4962. u8 cqn[0x18];
  4963. u8 reserved_at_60[0x20];
  4964. };
  4965. struct mlx5_ifc_create_cq_in_bits {
  4966. u8 opcode[0x10];
  4967. u8 reserved_at_10[0x10];
  4968. u8 reserved_at_20[0x10];
  4969. u8 op_mod[0x10];
  4970. u8 reserved_at_40[0x40];
  4971. struct mlx5_ifc_cqc_bits cq_context;
  4972. u8 reserved_at_280[0x600];
  4973. u8 pas[0][0x40];
  4974. };
  4975. struct mlx5_ifc_config_int_moderation_out_bits {
  4976. u8 status[0x8];
  4977. u8 reserved_at_8[0x18];
  4978. u8 syndrome[0x20];
  4979. u8 reserved_at_40[0x4];
  4980. u8 min_delay[0xc];
  4981. u8 int_vector[0x10];
  4982. u8 reserved_at_60[0x20];
  4983. };
  4984. enum {
  4985. MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
  4986. MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
  4987. };
  4988. struct mlx5_ifc_config_int_moderation_in_bits {
  4989. u8 opcode[0x10];
  4990. u8 reserved_at_10[0x10];
  4991. u8 reserved_at_20[0x10];
  4992. u8 op_mod[0x10];
  4993. u8 reserved_at_40[0x4];
  4994. u8 min_delay[0xc];
  4995. u8 int_vector[0x10];
  4996. u8 reserved_at_60[0x20];
  4997. };
  4998. struct mlx5_ifc_attach_to_mcg_out_bits {
  4999. u8 status[0x8];
  5000. u8 reserved_at_8[0x18];
  5001. u8 syndrome[0x20];
  5002. u8 reserved_at_40[0x40];
  5003. };
  5004. struct mlx5_ifc_attach_to_mcg_in_bits {
  5005. u8 opcode[0x10];
  5006. u8 reserved_at_10[0x10];
  5007. u8 reserved_at_20[0x10];
  5008. u8 op_mod[0x10];
  5009. u8 reserved_at_40[0x8];
  5010. u8 qpn[0x18];
  5011. u8 reserved_at_60[0x20];
  5012. u8 multicast_gid[16][0x8];
  5013. };
  5014. struct mlx5_ifc_arm_xrq_out_bits {
  5015. u8 status[0x8];
  5016. u8 reserved_at_8[0x18];
  5017. u8 syndrome[0x20];
  5018. u8 reserved_at_40[0x40];
  5019. };
  5020. struct mlx5_ifc_arm_xrq_in_bits {
  5021. u8 opcode[0x10];
  5022. u8 reserved_at_10[0x10];
  5023. u8 reserved_at_20[0x10];
  5024. u8 op_mod[0x10];
  5025. u8 reserved_at_40[0x8];
  5026. u8 xrqn[0x18];
  5027. u8 reserved_at_60[0x10];
  5028. u8 lwm[0x10];
  5029. };
  5030. struct mlx5_ifc_arm_xrc_srq_out_bits {
  5031. u8 status[0x8];
  5032. u8 reserved_at_8[0x18];
  5033. u8 syndrome[0x20];
  5034. u8 reserved_at_40[0x40];
  5035. };
  5036. enum {
  5037. MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
  5038. };
  5039. struct mlx5_ifc_arm_xrc_srq_in_bits {
  5040. u8 opcode[0x10];
  5041. u8 reserved_at_10[0x10];
  5042. u8 reserved_at_20[0x10];
  5043. u8 op_mod[0x10];
  5044. u8 reserved_at_40[0x8];
  5045. u8 xrc_srqn[0x18];
  5046. u8 reserved_at_60[0x10];
  5047. u8 lwm[0x10];
  5048. };
  5049. struct mlx5_ifc_arm_rq_out_bits {
  5050. u8 status[0x8];
  5051. u8 reserved_at_8[0x18];
  5052. u8 syndrome[0x20];
  5053. u8 reserved_at_40[0x40];
  5054. };
  5055. enum {
  5056. MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
  5057. MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
  5058. };
  5059. struct mlx5_ifc_arm_rq_in_bits {
  5060. u8 opcode[0x10];
  5061. u8 reserved_at_10[0x10];
  5062. u8 reserved_at_20[0x10];
  5063. u8 op_mod[0x10];
  5064. u8 reserved_at_40[0x8];
  5065. u8 srq_number[0x18];
  5066. u8 reserved_at_60[0x10];
  5067. u8 lwm[0x10];
  5068. };
  5069. struct mlx5_ifc_arm_dct_out_bits {
  5070. u8 status[0x8];
  5071. u8 reserved_at_8[0x18];
  5072. u8 syndrome[0x20];
  5073. u8 reserved_at_40[0x40];
  5074. };
  5075. struct mlx5_ifc_arm_dct_in_bits {
  5076. u8 opcode[0x10];
  5077. u8 reserved_at_10[0x10];
  5078. u8 reserved_at_20[0x10];
  5079. u8 op_mod[0x10];
  5080. u8 reserved_at_40[0x8];
  5081. u8 dct_number[0x18];
  5082. u8 reserved_at_60[0x20];
  5083. };
  5084. struct mlx5_ifc_alloc_xrcd_out_bits {
  5085. u8 status[0x8];
  5086. u8 reserved_at_8[0x18];
  5087. u8 syndrome[0x20];
  5088. u8 reserved_at_40[0x8];
  5089. u8 xrcd[0x18];
  5090. u8 reserved_at_60[0x20];
  5091. };
  5092. struct mlx5_ifc_alloc_xrcd_in_bits {
  5093. u8 opcode[0x10];
  5094. u8 reserved_at_10[0x10];
  5095. u8 reserved_at_20[0x10];
  5096. u8 op_mod[0x10];
  5097. u8 reserved_at_40[0x40];
  5098. };
  5099. struct mlx5_ifc_alloc_uar_out_bits {
  5100. u8 status[0x8];
  5101. u8 reserved_at_8[0x18];
  5102. u8 syndrome[0x20];
  5103. u8 reserved_at_40[0x8];
  5104. u8 uar[0x18];
  5105. u8 reserved_at_60[0x20];
  5106. };
  5107. struct mlx5_ifc_alloc_uar_in_bits {
  5108. u8 opcode[0x10];
  5109. u8 reserved_at_10[0x10];
  5110. u8 reserved_at_20[0x10];
  5111. u8 op_mod[0x10];
  5112. u8 reserved_at_40[0x40];
  5113. };
  5114. struct mlx5_ifc_alloc_transport_domain_out_bits {
  5115. u8 status[0x8];
  5116. u8 reserved_at_8[0x18];
  5117. u8 syndrome[0x20];
  5118. u8 reserved_at_40[0x8];
  5119. u8 transport_domain[0x18];
  5120. u8 reserved_at_60[0x20];
  5121. };
  5122. struct mlx5_ifc_alloc_transport_domain_in_bits {
  5123. u8 opcode[0x10];
  5124. u8 reserved_at_10[0x10];
  5125. u8 reserved_at_20[0x10];
  5126. u8 op_mod[0x10];
  5127. u8 reserved_at_40[0x40];
  5128. };
  5129. struct mlx5_ifc_alloc_q_counter_out_bits {
  5130. u8 status[0x8];
  5131. u8 reserved_at_8[0x18];
  5132. u8 syndrome[0x20];
  5133. u8 reserved_at_40[0x18];
  5134. u8 counter_set_id[0x8];
  5135. u8 reserved_at_60[0x20];
  5136. };
  5137. struct mlx5_ifc_alloc_q_counter_in_bits {
  5138. u8 opcode[0x10];
  5139. u8 reserved_at_10[0x10];
  5140. u8 reserved_at_20[0x10];
  5141. u8 op_mod[0x10];
  5142. u8 reserved_at_40[0x40];
  5143. };
  5144. struct mlx5_ifc_alloc_pd_out_bits {
  5145. u8 status[0x8];
  5146. u8 reserved_at_8[0x18];
  5147. u8 syndrome[0x20];
  5148. u8 reserved_at_40[0x8];
  5149. u8 pd[0x18];
  5150. u8 reserved_at_60[0x20];
  5151. };
  5152. struct mlx5_ifc_alloc_pd_in_bits {
  5153. u8 opcode[0x10];
  5154. u8 reserved_at_10[0x10];
  5155. u8 reserved_at_20[0x10];
  5156. u8 op_mod[0x10];
  5157. u8 reserved_at_40[0x40];
  5158. };
  5159. struct mlx5_ifc_alloc_flow_counter_out_bits {
  5160. u8 status[0x8];
  5161. u8 reserved_at_8[0x18];
  5162. u8 syndrome[0x20];
  5163. u8 flow_counter_id[0x20];
  5164. u8 reserved_at_60[0x20];
  5165. };
  5166. struct mlx5_ifc_alloc_flow_counter_in_bits {
  5167. u8 opcode[0x10];
  5168. u8 reserved_at_10[0x10];
  5169. u8 reserved_at_20[0x10];
  5170. u8 op_mod[0x10];
  5171. u8 reserved_at_40[0x40];
  5172. };
  5173. struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
  5174. u8 status[0x8];
  5175. u8 reserved_at_8[0x18];
  5176. u8 syndrome[0x20];
  5177. u8 reserved_at_40[0x40];
  5178. };
  5179. struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
  5180. u8 opcode[0x10];
  5181. u8 reserved_at_10[0x10];
  5182. u8 reserved_at_20[0x10];
  5183. u8 op_mod[0x10];
  5184. u8 reserved_at_40[0x20];
  5185. u8 reserved_at_60[0x10];
  5186. u8 vxlan_udp_port[0x10];
  5187. };
  5188. struct mlx5_ifc_set_pp_rate_limit_out_bits {
  5189. u8 status[0x8];
  5190. u8 reserved_at_8[0x18];
  5191. u8 syndrome[0x20];
  5192. u8 reserved_at_40[0x40];
  5193. };
  5194. struct mlx5_ifc_set_pp_rate_limit_in_bits {
  5195. u8 opcode[0x10];
  5196. u8 reserved_at_10[0x10];
  5197. u8 reserved_at_20[0x10];
  5198. u8 op_mod[0x10];
  5199. u8 reserved_at_40[0x10];
  5200. u8 rate_limit_index[0x10];
  5201. u8 reserved_at_60[0x20];
  5202. u8 rate_limit[0x20];
  5203. u8 burst_upper_bound[0x20];
  5204. u8 reserved_at_c0[0x10];
  5205. u8 typical_packet_size[0x10];
  5206. u8 reserved_at_e0[0x120];
  5207. };
  5208. struct mlx5_ifc_access_register_out_bits {
  5209. u8 status[0x8];
  5210. u8 reserved_at_8[0x18];
  5211. u8 syndrome[0x20];
  5212. u8 reserved_at_40[0x40];
  5213. u8 register_data[0][0x20];
  5214. };
  5215. enum {
  5216. MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
  5217. MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
  5218. };
  5219. struct mlx5_ifc_access_register_in_bits {
  5220. u8 opcode[0x10];
  5221. u8 reserved_at_10[0x10];
  5222. u8 reserved_at_20[0x10];
  5223. u8 op_mod[0x10];
  5224. u8 reserved_at_40[0x10];
  5225. u8 register_id[0x10];
  5226. u8 argument[0x20];
  5227. u8 register_data[0][0x20];
  5228. };
  5229. struct mlx5_ifc_sltp_reg_bits {
  5230. u8 status[0x4];
  5231. u8 version[0x4];
  5232. u8 local_port[0x8];
  5233. u8 pnat[0x2];
  5234. u8 reserved_at_12[0x2];
  5235. u8 lane[0x4];
  5236. u8 reserved_at_18[0x8];
  5237. u8 reserved_at_20[0x20];
  5238. u8 reserved_at_40[0x7];
  5239. u8 polarity[0x1];
  5240. u8 ob_tap0[0x8];
  5241. u8 ob_tap1[0x8];
  5242. u8 ob_tap2[0x8];
  5243. u8 reserved_at_60[0xc];
  5244. u8 ob_preemp_mode[0x4];
  5245. u8 ob_reg[0x8];
  5246. u8 ob_bias[0x8];
  5247. u8 reserved_at_80[0x20];
  5248. };
  5249. struct mlx5_ifc_slrg_reg_bits {
  5250. u8 status[0x4];
  5251. u8 version[0x4];
  5252. u8 local_port[0x8];
  5253. u8 pnat[0x2];
  5254. u8 reserved_at_12[0x2];
  5255. u8 lane[0x4];
  5256. u8 reserved_at_18[0x8];
  5257. u8 time_to_link_up[0x10];
  5258. u8 reserved_at_30[0xc];
  5259. u8 grade_lane_speed[0x4];
  5260. u8 grade_version[0x8];
  5261. u8 grade[0x18];
  5262. u8 reserved_at_60[0x4];
  5263. u8 height_grade_type[0x4];
  5264. u8 height_grade[0x18];
  5265. u8 height_dz[0x10];
  5266. u8 height_dv[0x10];
  5267. u8 reserved_at_a0[0x10];
  5268. u8 height_sigma[0x10];
  5269. u8 reserved_at_c0[0x20];
  5270. u8 reserved_at_e0[0x4];
  5271. u8 phase_grade_type[0x4];
  5272. u8 phase_grade[0x18];
  5273. u8 reserved_at_100[0x8];
  5274. u8 phase_eo_pos[0x8];
  5275. u8 reserved_at_110[0x8];
  5276. u8 phase_eo_neg[0x8];
  5277. u8 ffe_set_tested[0x10];
  5278. u8 test_errors_per_lane[0x10];
  5279. };
  5280. struct mlx5_ifc_pvlc_reg_bits {
  5281. u8 reserved_at_0[0x8];
  5282. u8 local_port[0x8];
  5283. u8 reserved_at_10[0x10];
  5284. u8 reserved_at_20[0x1c];
  5285. u8 vl_hw_cap[0x4];
  5286. u8 reserved_at_40[0x1c];
  5287. u8 vl_admin[0x4];
  5288. u8 reserved_at_60[0x1c];
  5289. u8 vl_operational[0x4];
  5290. };
  5291. struct mlx5_ifc_pude_reg_bits {
  5292. u8 swid[0x8];
  5293. u8 local_port[0x8];
  5294. u8 reserved_at_10[0x4];
  5295. u8 admin_status[0x4];
  5296. u8 reserved_at_18[0x4];
  5297. u8 oper_status[0x4];
  5298. u8 reserved_at_20[0x60];
  5299. };
  5300. struct mlx5_ifc_ptys_reg_bits {
  5301. u8 reserved_at_0[0x1];
  5302. u8 an_disable_admin[0x1];
  5303. u8 an_disable_cap[0x1];
  5304. u8 reserved_at_3[0x5];
  5305. u8 local_port[0x8];
  5306. u8 reserved_at_10[0xd];
  5307. u8 proto_mask[0x3];
  5308. u8 an_status[0x4];
  5309. u8 reserved_at_24[0x3c];
  5310. u8 eth_proto_capability[0x20];
  5311. u8 ib_link_width_capability[0x10];
  5312. u8 ib_proto_capability[0x10];
  5313. u8 reserved_at_a0[0x20];
  5314. u8 eth_proto_admin[0x20];
  5315. u8 ib_link_width_admin[0x10];
  5316. u8 ib_proto_admin[0x10];
  5317. u8 reserved_at_100[0x20];
  5318. u8 eth_proto_oper[0x20];
  5319. u8 ib_link_width_oper[0x10];
  5320. u8 ib_proto_oper[0x10];
  5321. u8 reserved_at_160[0x1c];
  5322. u8 connector_type[0x4];
  5323. u8 eth_proto_lp_advertise[0x20];
  5324. u8 reserved_at_1a0[0x60];
  5325. };
  5326. struct mlx5_ifc_mlcr_reg_bits {
  5327. u8 reserved_at_0[0x8];
  5328. u8 local_port[0x8];
  5329. u8 reserved_at_10[0x20];
  5330. u8 beacon_duration[0x10];
  5331. u8 reserved_at_40[0x10];
  5332. u8 beacon_remain[0x10];
  5333. };
  5334. struct mlx5_ifc_ptas_reg_bits {
  5335. u8 reserved_at_0[0x20];
  5336. u8 algorithm_options[0x10];
  5337. u8 reserved_at_30[0x4];
  5338. u8 repetitions_mode[0x4];
  5339. u8 num_of_repetitions[0x8];
  5340. u8 grade_version[0x8];
  5341. u8 height_grade_type[0x4];
  5342. u8 phase_grade_type[0x4];
  5343. u8 height_grade_weight[0x8];
  5344. u8 phase_grade_weight[0x8];
  5345. u8 gisim_measure_bits[0x10];
  5346. u8 adaptive_tap_measure_bits[0x10];
  5347. u8 ber_bath_high_error_threshold[0x10];
  5348. u8 ber_bath_mid_error_threshold[0x10];
  5349. u8 ber_bath_low_error_threshold[0x10];
  5350. u8 one_ratio_high_threshold[0x10];
  5351. u8 one_ratio_high_mid_threshold[0x10];
  5352. u8 one_ratio_low_mid_threshold[0x10];
  5353. u8 one_ratio_low_threshold[0x10];
  5354. u8 ndeo_error_threshold[0x10];
  5355. u8 mixer_offset_step_size[0x10];
  5356. u8 reserved_at_110[0x8];
  5357. u8 mix90_phase_for_voltage_bath[0x8];
  5358. u8 mixer_offset_start[0x10];
  5359. u8 mixer_offset_end[0x10];
  5360. u8 reserved_at_140[0x15];
  5361. u8 ber_test_time[0xb];
  5362. };
  5363. struct mlx5_ifc_pspa_reg_bits {
  5364. u8 swid[0x8];
  5365. u8 local_port[0x8];
  5366. u8 sub_port[0x8];
  5367. u8 reserved_at_18[0x8];
  5368. u8 reserved_at_20[0x20];
  5369. };
  5370. struct mlx5_ifc_pqdr_reg_bits {
  5371. u8 reserved_at_0[0x8];
  5372. u8 local_port[0x8];
  5373. u8 reserved_at_10[0x5];
  5374. u8 prio[0x3];
  5375. u8 reserved_at_18[0x6];
  5376. u8 mode[0x2];
  5377. u8 reserved_at_20[0x20];
  5378. u8 reserved_at_40[0x10];
  5379. u8 min_threshold[0x10];
  5380. u8 reserved_at_60[0x10];
  5381. u8 max_threshold[0x10];
  5382. u8 reserved_at_80[0x10];
  5383. u8 mark_probability_denominator[0x10];
  5384. u8 reserved_at_a0[0x60];
  5385. };
  5386. struct mlx5_ifc_ppsc_reg_bits {
  5387. u8 reserved_at_0[0x8];
  5388. u8 local_port[0x8];
  5389. u8 reserved_at_10[0x10];
  5390. u8 reserved_at_20[0x60];
  5391. u8 reserved_at_80[0x1c];
  5392. u8 wrps_admin[0x4];
  5393. u8 reserved_at_a0[0x1c];
  5394. u8 wrps_status[0x4];
  5395. u8 reserved_at_c0[0x8];
  5396. u8 up_threshold[0x8];
  5397. u8 reserved_at_d0[0x8];
  5398. u8 down_threshold[0x8];
  5399. u8 reserved_at_e0[0x20];
  5400. u8 reserved_at_100[0x1c];
  5401. u8 srps_admin[0x4];
  5402. u8 reserved_at_120[0x1c];
  5403. u8 srps_status[0x4];
  5404. u8 reserved_at_140[0x40];
  5405. };
  5406. struct mlx5_ifc_pplr_reg_bits {
  5407. u8 reserved_at_0[0x8];
  5408. u8 local_port[0x8];
  5409. u8 reserved_at_10[0x10];
  5410. u8 reserved_at_20[0x8];
  5411. u8 lb_cap[0x8];
  5412. u8 reserved_at_30[0x8];
  5413. u8 lb_en[0x8];
  5414. };
  5415. struct mlx5_ifc_pplm_reg_bits {
  5416. u8 reserved_at_0[0x8];
  5417. u8 local_port[0x8];
  5418. u8 reserved_at_10[0x10];
  5419. u8 reserved_at_20[0x20];
  5420. u8 port_profile_mode[0x8];
  5421. u8 static_port_profile[0x8];
  5422. u8 active_port_profile[0x8];
  5423. u8 reserved_at_58[0x8];
  5424. u8 retransmission_active[0x8];
  5425. u8 fec_mode_active[0x18];
  5426. u8 reserved_at_80[0x20];
  5427. };
  5428. struct mlx5_ifc_ppcnt_reg_bits {
  5429. u8 swid[0x8];
  5430. u8 local_port[0x8];
  5431. u8 pnat[0x2];
  5432. u8 reserved_at_12[0x8];
  5433. u8 grp[0x6];
  5434. u8 clr[0x1];
  5435. u8 reserved_at_21[0x1c];
  5436. u8 prio_tc[0x3];
  5437. union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
  5438. };
  5439. struct mlx5_ifc_mpcnt_reg_bits {
  5440. u8 reserved_at_0[0x8];
  5441. u8 pcie_index[0x8];
  5442. u8 reserved_at_10[0xa];
  5443. u8 grp[0x6];
  5444. u8 clr[0x1];
  5445. u8 reserved_at_21[0x1f];
  5446. union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
  5447. };
  5448. struct mlx5_ifc_ppad_reg_bits {
  5449. u8 reserved_at_0[0x3];
  5450. u8 single_mac[0x1];
  5451. u8 reserved_at_4[0x4];
  5452. u8 local_port[0x8];
  5453. u8 mac_47_32[0x10];
  5454. u8 mac_31_0[0x20];
  5455. u8 reserved_at_40[0x40];
  5456. };
  5457. struct mlx5_ifc_pmtu_reg_bits {
  5458. u8 reserved_at_0[0x8];
  5459. u8 local_port[0x8];
  5460. u8 reserved_at_10[0x10];
  5461. u8 max_mtu[0x10];
  5462. u8 reserved_at_30[0x10];
  5463. u8 admin_mtu[0x10];
  5464. u8 reserved_at_50[0x10];
  5465. u8 oper_mtu[0x10];
  5466. u8 reserved_at_70[0x10];
  5467. };
  5468. struct mlx5_ifc_pmpr_reg_bits {
  5469. u8 reserved_at_0[0x8];
  5470. u8 module[0x8];
  5471. u8 reserved_at_10[0x10];
  5472. u8 reserved_at_20[0x18];
  5473. u8 attenuation_5g[0x8];
  5474. u8 reserved_at_40[0x18];
  5475. u8 attenuation_7g[0x8];
  5476. u8 reserved_at_60[0x18];
  5477. u8 attenuation_12g[0x8];
  5478. };
  5479. struct mlx5_ifc_pmpe_reg_bits {
  5480. u8 reserved_at_0[0x8];
  5481. u8 module[0x8];
  5482. u8 reserved_at_10[0xc];
  5483. u8 module_status[0x4];
  5484. u8 reserved_at_20[0x60];
  5485. };
  5486. struct mlx5_ifc_pmpc_reg_bits {
  5487. u8 module_state_updated[32][0x8];
  5488. };
  5489. struct mlx5_ifc_pmlpn_reg_bits {
  5490. u8 reserved_at_0[0x4];
  5491. u8 mlpn_status[0x4];
  5492. u8 local_port[0x8];
  5493. u8 reserved_at_10[0x10];
  5494. u8 e[0x1];
  5495. u8 reserved_at_21[0x1f];
  5496. };
  5497. struct mlx5_ifc_pmlp_reg_bits {
  5498. u8 rxtx[0x1];
  5499. u8 reserved_at_1[0x7];
  5500. u8 local_port[0x8];
  5501. u8 reserved_at_10[0x8];
  5502. u8 width[0x8];
  5503. u8 lane0_module_mapping[0x20];
  5504. u8 lane1_module_mapping[0x20];
  5505. u8 lane2_module_mapping[0x20];
  5506. u8 lane3_module_mapping[0x20];
  5507. u8 reserved_at_a0[0x160];
  5508. };
  5509. struct mlx5_ifc_pmaos_reg_bits {
  5510. u8 reserved_at_0[0x8];
  5511. u8 module[0x8];
  5512. u8 reserved_at_10[0x4];
  5513. u8 admin_status[0x4];
  5514. u8 reserved_at_18[0x4];
  5515. u8 oper_status[0x4];
  5516. u8 ase[0x1];
  5517. u8 ee[0x1];
  5518. u8 reserved_at_22[0x1c];
  5519. u8 e[0x2];
  5520. u8 reserved_at_40[0x40];
  5521. };
  5522. struct mlx5_ifc_plpc_reg_bits {
  5523. u8 reserved_at_0[0x4];
  5524. u8 profile_id[0xc];
  5525. u8 reserved_at_10[0x4];
  5526. u8 proto_mask[0x4];
  5527. u8 reserved_at_18[0x8];
  5528. u8 reserved_at_20[0x10];
  5529. u8 lane_speed[0x10];
  5530. u8 reserved_at_40[0x17];
  5531. u8 lpbf[0x1];
  5532. u8 fec_mode_policy[0x8];
  5533. u8 retransmission_capability[0x8];
  5534. u8 fec_mode_capability[0x18];
  5535. u8 retransmission_support_admin[0x8];
  5536. u8 fec_mode_support_admin[0x18];
  5537. u8 retransmission_request_admin[0x8];
  5538. u8 fec_mode_request_admin[0x18];
  5539. u8 reserved_at_c0[0x80];
  5540. };
  5541. struct mlx5_ifc_plib_reg_bits {
  5542. u8 reserved_at_0[0x8];
  5543. u8 local_port[0x8];
  5544. u8 reserved_at_10[0x8];
  5545. u8 ib_port[0x8];
  5546. u8 reserved_at_20[0x60];
  5547. };
  5548. struct mlx5_ifc_plbf_reg_bits {
  5549. u8 reserved_at_0[0x8];
  5550. u8 local_port[0x8];
  5551. u8 reserved_at_10[0xd];
  5552. u8 lbf_mode[0x3];
  5553. u8 reserved_at_20[0x20];
  5554. };
  5555. struct mlx5_ifc_pipg_reg_bits {
  5556. u8 reserved_at_0[0x8];
  5557. u8 local_port[0x8];
  5558. u8 reserved_at_10[0x10];
  5559. u8 dic[0x1];
  5560. u8 reserved_at_21[0x19];
  5561. u8 ipg[0x4];
  5562. u8 reserved_at_3e[0x2];
  5563. };
  5564. struct mlx5_ifc_pifr_reg_bits {
  5565. u8 reserved_at_0[0x8];
  5566. u8 local_port[0x8];
  5567. u8 reserved_at_10[0x10];
  5568. u8 reserved_at_20[0xe0];
  5569. u8 port_filter[8][0x20];
  5570. u8 port_filter_update_en[8][0x20];
  5571. };
  5572. struct mlx5_ifc_pfcc_reg_bits {
  5573. u8 reserved_at_0[0x8];
  5574. u8 local_port[0x8];
  5575. u8 reserved_at_10[0xb];
  5576. u8 ppan_mask_n[0x1];
  5577. u8 minor_stall_mask[0x1];
  5578. u8 critical_stall_mask[0x1];
  5579. u8 reserved_at_1e[0x2];
  5580. u8 ppan[0x4];
  5581. u8 reserved_at_24[0x4];
  5582. u8 prio_mask_tx[0x8];
  5583. u8 reserved_at_30[0x8];
  5584. u8 prio_mask_rx[0x8];
  5585. u8 pptx[0x1];
  5586. u8 aptx[0x1];
  5587. u8 pptx_mask_n[0x1];
  5588. u8 reserved_at_43[0x5];
  5589. u8 pfctx[0x8];
  5590. u8 reserved_at_50[0x10];
  5591. u8 pprx[0x1];
  5592. u8 aprx[0x1];
  5593. u8 pprx_mask_n[0x1];
  5594. u8 reserved_at_63[0x5];
  5595. u8 pfcrx[0x8];
  5596. u8 reserved_at_70[0x10];
  5597. u8 device_stall_minor_watermark[0x10];
  5598. u8 device_stall_critical_watermark[0x10];
  5599. u8 reserved_at_a0[0x60];
  5600. };
  5601. struct mlx5_ifc_pelc_reg_bits {
  5602. u8 op[0x4];
  5603. u8 reserved_at_4[0x4];
  5604. u8 local_port[0x8];
  5605. u8 reserved_at_10[0x10];
  5606. u8 op_admin[0x8];
  5607. u8 op_capability[0x8];
  5608. u8 op_request[0x8];
  5609. u8 op_active[0x8];
  5610. u8 admin[0x40];
  5611. u8 capability[0x40];
  5612. u8 request[0x40];
  5613. u8 active[0x40];
  5614. u8 reserved_at_140[0x80];
  5615. };
  5616. struct mlx5_ifc_peir_reg_bits {
  5617. u8 reserved_at_0[0x8];
  5618. u8 local_port[0x8];
  5619. u8 reserved_at_10[0x10];
  5620. u8 reserved_at_20[0xc];
  5621. u8 error_count[0x4];
  5622. u8 reserved_at_30[0x10];
  5623. u8 reserved_at_40[0xc];
  5624. u8 lane[0x4];
  5625. u8 reserved_at_50[0x8];
  5626. u8 error_type[0x8];
  5627. };
  5628. struct mlx5_ifc_pcam_enhanced_features_bits {
  5629. u8 reserved_at_0[0x76];
  5630. u8 pfcc_mask[0x1];
  5631. u8 reserved_at_77[0x4];
  5632. u8 rx_buffer_fullness_counters[0x1];
  5633. u8 ptys_connector_type[0x1];
  5634. u8 reserved_at_7d[0x1];
  5635. u8 ppcnt_discard_group[0x1];
  5636. u8 ppcnt_statistical_group[0x1];
  5637. };
  5638. struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
  5639. u8 port_access_reg_cap_mask_127_to_96[0x20];
  5640. u8 port_access_reg_cap_mask_95_to_64[0x20];
  5641. u8 port_access_reg_cap_mask_63_to_32[0x20];
  5642. u8 port_access_reg_cap_mask_31_to_13[0x13];
  5643. u8 pbmc[0x1];
  5644. u8 pptb[0x1];
  5645. u8 port_access_reg_cap_mask_10_to_0[0xb];
  5646. };
  5647. struct mlx5_ifc_pcam_reg_bits {
  5648. u8 reserved_at_0[0x8];
  5649. u8 feature_group[0x8];
  5650. u8 reserved_at_10[0x8];
  5651. u8 access_reg_group[0x8];
  5652. u8 reserved_at_20[0x20];
  5653. union {
  5654. struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
  5655. u8 reserved_at_0[0x80];
  5656. } port_access_reg_cap_mask;
  5657. u8 reserved_at_c0[0x80];
  5658. union {
  5659. struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
  5660. u8 reserved_at_0[0x80];
  5661. } feature_cap_mask;
  5662. u8 reserved_at_1c0[0xc0];
  5663. };
  5664. struct mlx5_ifc_mcam_enhanced_features_bits {
  5665. u8 reserved_at_0[0x7b];
  5666. u8 pcie_outbound_stalled[0x1];
  5667. u8 tx_overflow_buffer_pkt[0x1];
  5668. u8 mtpps_enh_out_per_adj[0x1];
  5669. u8 mtpps_fs[0x1];
  5670. u8 pcie_performance_group[0x1];
  5671. };
  5672. struct mlx5_ifc_mcam_access_reg_bits {
  5673. u8 reserved_at_0[0x1c];
  5674. u8 mcda[0x1];
  5675. u8 mcc[0x1];
  5676. u8 mcqi[0x1];
  5677. u8 reserved_at_1f[0x1];
  5678. u8 regs_95_to_64[0x20];
  5679. u8 regs_63_to_32[0x20];
  5680. u8 regs_31_to_0[0x20];
  5681. };
  5682. struct mlx5_ifc_mcam_reg_bits {
  5683. u8 reserved_at_0[0x8];
  5684. u8 feature_group[0x8];
  5685. u8 reserved_at_10[0x8];
  5686. u8 access_reg_group[0x8];
  5687. u8 reserved_at_20[0x20];
  5688. union {
  5689. struct mlx5_ifc_mcam_access_reg_bits access_regs;
  5690. u8 reserved_at_0[0x80];
  5691. } mng_access_reg_cap_mask;
  5692. u8 reserved_at_c0[0x80];
  5693. union {
  5694. struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
  5695. u8 reserved_at_0[0x80];
  5696. } mng_feature_cap_mask;
  5697. u8 reserved_at_1c0[0x80];
  5698. };
  5699. struct mlx5_ifc_qcam_access_reg_cap_mask {
  5700. u8 qcam_access_reg_cap_mask_127_to_20[0x6C];
  5701. u8 qpdpm[0x1];
  5702. u8 qcam_access_reg_cap_mask_18_to_4[0x0F];
  5703. u8 qdpm[0x1];
  5704. u8 qpts[0x1];
  5705. u8 qcap[0x1];
  5706. u8 qcam_access_reg_cap_mask_0[0x1];
  5707. };
  5708. struct mlx5_ifc_qcam_qos_feature_cap_mask {
  5709. u8 qcam_qos_feature_cap_mask_127_to_1[0x7F];
  5710. u8 qpts_trust_both[0x1];
  5711. };
  5712. struct mlx5_ifc_qcam_reg_bits {
  5713. u8 reserved_at_0[0x8];
  5714. u8 feature_group[0x8];
  5715. u8 reserved_at_10[0x8];
  5716. u8 access_reg_group[0x8];
  5717. u8 reserved_at_20[0x20];
  5718. union {
  5719. struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
  5720. u8 reserved_at_0[0x80];
  5721. } qos_access_reg_cap_mask;
  5722. u8 reserved_at_c0[0x80];
  5723. union {
  5724. struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
  5725. u8 reserved_at_0[0x80];
  5726. } qos_feature_cap_mask;
  5727. u8 reserved_at_1c0[0x80];
  5728. };
  5729. struct mlx5_ifc_pcap_reg_bits {
  5730. u8 reserved_at_0[0x8];
  5731. u8 local_port[0x8];
  5732. u8 reserved_at_10[0x10];
  5733. u8 port_capability_mask[4][0x20];
  5734. };
  5735. struct mlx5_ifc_paos_reg_bits {
  5736. u8 swid[0x8];
  5737. u8 local_port[0x8];
  5738. u8 reserved_at_10[0x4];
  5739. u8 admin_status[0x4];
  5740. u8 reserved_at_18[0x4];
  5741. u8 oper_status[0x4];
  5742. u8 ase[0x1];
  5743. u8 ee[0x1];
  5744. u8 reserved_at_22[0x1c];
  5745. u8 e[0x2];
  5746. u8 reserved_at_40[0x40];
  5747. };
  5748. struct mlx5_ifc_pamp_reg_bits {
  5749. u8 reserved_at_0[0x8];
  5750. u8 opamp_group[0x8];
  5751. u8 reserved_at_10[0xc];
  5752. u8 opamp_group_type[0x4];
  5753. u8 start_index[0x10];
  5754. u8 reserved_at_30[0x4];
  5755. u8 num_of_indices[0xc];
  5756. u8 index_data[18][0x10];
  5757. };
  5758. struct mlx5_ifc_pcmr_reg_bits {
  5759. u8 reserved_at_0[0x8];
  5760. u8 local_port[0x8];
  5761. u8 reserved_at_10[0x2e];
  5762. u8 fcs_cap[0x1];
  5763. u8 reserved_at_3f[0x1f];
  5764. u8 fcs_chk[0x1];
  5765. u8 reserved_at_5f[0x1];
  5766. };
  5767. struct mlx5_ifc_lane_2_module_mapping_bits {
  5768. u8 reserved_at_0[0x6];
  5769. u8 rx_lane[0x2];
  5770. u8 reserved_at_8[0x6];
  5771. u8 tx_lane[0x2];
  5772. u8 reserved_at_10[0x8];
  5773. u8 module[0x8];
  5774. };
  5775. struct mlx5_ifc_bufferx_reg_bits {
  5776. u8 reserved_at_0[0x6];
  5777. u8 lossy[0x1];
  5778. u8 epsb[0x1];
  5779. u8 reserved_at_8[0xc];
  5780. u8 size[0xc];
  5781. u8 xoff_threshold[0x10];
  5782. u8 xon_threshold[0x10];
  5783. };
  5784. struct mlx5_ifc_set_node_in_bits {
  5785. u8 node_description[64][0x8];
  5786. };
  5787. struct mlx5_ifc_register_power_settings_bits {
  5788. u8 reserved_at_0[0x18];
  5789. u8 power_settings_level[0x8];
  5790. u8 reserved_at_20[0x60];
  5791. };
  5792. struct mlx5_ifc_register_host_endianness_bits {
  5793. u8 he[0x1];
  5794. u8 reserved_at_1[0x1f];
  5795. u8 reserved_at_20[0x60];
  5796. };
  5797. struct mlx5_ifc_umr_pointer_desc_argument_bits {
  5798. u8 reserved_at_0[0x20];
  5799. u8 mkey[0x20];
  5800. u8 addressh_63_32[0x20];
  5801. u8 addressl_31_0[0x20];
  5802. };
  5803. struct mlx5_ifc_ud_adrs_vector_bits {
  5804. u8 dc_key[0x40];
  5805. u8 ext[0x1];
  5806. u8 reserved_at_41[0x7];
  5807. u8 destination_qp_dct[0x18];
  5808. u8 static_rate[0x4];
  5809. u8 sl_eth_prio[0x4];
  5810. u8 fl[0x1];
  5811. u8 mlid[0x7];
  5812. u8 rlid_udp_sport[0x10];
  5813. u8 reserved_at_80[0x20];
  5814. u8 rmac_47_16[0x20];
  5815. u8 rmac_15_0[0x10];
  5816. u8 tclass[0x8];
  5817. u8 hop_limit[0x8];
  5818. u8 reserved_at_e0[0x1];
  5819. u8 grh[0x1];
  5820. u8 reserved_at_e2[0x2];
  5821. u8 src_addr_index[0x8];
  5822. u8 flow_label[0x14];
  5823. u8 rgid_rip[16][0x8];
  5824. };
  5825. struct mlx5_ifc_pages_req_event_bits {
  5826. u8 reserved_at_0[0x10];
  5827. u8 function_id[0x10];
  5828. u8 num_pages[0x20];
  5829. u8 reserved_at_40[0xa0];
  5830. };
  5831. struct mlx5_ifc_eqe_bits {
  5832. u8 reserved_at_0[0x8];
  5833. u8 event_type[0x8];
  5834. u8 reserved_at_10[0x8];
  5835. u8 event_sub_type[0x8];
  5836. u8 reserved_at_20[0xe0];
  5837. union mlx5_ifc_event_auto_bits event_data;
  5838. u8 reserved_at_1e0[0x10];
  5839. u8 signature[0x8];
  5840. u8 reserved_at_1f8[0x7];
  5841. u8 owner[0x1];
  5842. };
  5843. enum {
  5844. MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
  5845. };
  5846. struct mlx5_ifc_cmd_queue_entry_bits {
  5847. u8 type[0x8];
  5848. u8 reserved_at_8[0x18];
  5849. u8 input_length[0x20];
  5850. u8 input_mailbox_pointer_63_32[0x20];
  5851. u8 input_mailbox_pointer_31_9[0x17];
  5852. u8 reserved_at_77[0x9];
  5853. u8 command_input_inline_data[16][0x8];
  5854. u8 command_output_inline_data[16][0x8];
  5855. u8 output_mailbox_pointer_63_32[0x20];
  5856. u8 output_mailbox_pointer_31_9[0x17];
  5857. u8 reserved_at_1b7[0x9];
  5858. u8 output_length[0x20];
  5859. u8 token[0x8];
  5860. u8 signature[0x8];
  5861. u8 reserved_at_1f0[0x8];
  5862. u8 status[0x7];
  5863. u8 ownership[0x1];
  5864. };
  5865. struct mlx5_ifc_cmd_out_bits {
  5866. u8 status[0x8];
  5867. u8 reserved_at_8[0x18];
  5868. u8 syndrome[0x20];
  5869. u8 command_output[0x20];
  5870. };
  5871. struct mlx5_ifc_cmd_in_bits {
  5872. u8 opcode[0x10];
  5873. u8 reserved_at_10[0x10];
  5874. u8 reserved_at_20[0x10];
  5875. u8 op_mod[0x10];
  5876. u8 command[0][0x20];
  5877. };
  5878. struct mlx5_ifc_cmd_if_box_bits {
  5879. u8 mailbox_data[512][0x8];
  5880. u8 reserved_at_1000[0x180];
  5881. u8 next_pointer_63_32[0x20];
  5882. u8 next_pointer_31_10[0x16];
  5883. u8 reserved_at_11b6[0xa];
  5884. u8 block_number[0x20];
  5885. u8 reserved_at_11e0[0x8];
  5886. u8 token[0x8];
  5887. u8 ctrl_signature[0x8];
  5888. u8 signature[0x8];
  5889. };
  5890. struct mlx5_ifc_mtt_bits {
  5891. u8 ptag_63_32[0x20];
  5892. u8 ptag_31_8[0x18];
  5893. u8 reserved_at_38[0x6];
  5894. u8 wr_en[0x1];
  5895. u8 rd_en[0x1];
  5896. };
  5897. struct mlx5_ifc_query_wol_rol_out_bits {
  5898. u8 status[0x8];
  5899. u8 reserved_at_8[0x18];
  5900. u8 syndrome[0x20];
  5901. u8 reserved_at_40[0x10];
  5902. u8 rol_mode[0x8];
  5903. u8 wol_mode[0x8];
  5904. u8 reserved_at_60[0x20];
  5905. };
  5906. struct mlx5_ifc_query_wol_rol_in_bits {
  5907. u8 opcode[0x10];
  5908. u8 reserved_at_10[0x10];
  5909. u8 reserved_at_20[0x10];
  5910. u8 op_mod[0x10];
  5911. u8 reserved_at_40[0x40];
  5912. };
  5913. struct mlx5_ifc_set_wol_rol_out_bits {
  5914. u8 status[0x8];
  5915. u8 reserved_at_8[0x18];
  5916. u8 syndrome[0x20];
  5917. u8 reserved_at_40[0x40];
  5918. };
  5919. struct mlx5_ifc_set_wol_rol_in_bits {
  5920. u8 opcode[0x10];
  5921. u8 reserved_at_10[0x10];
  5922. u8 reserved_at_20[0x10];
  5923. u8 op_mod[0x10];
  5924. u8 rol_mode_valid[0x1];
  5925. u8 wol_mode_valid[0x1];
  5926. u8 reserved_at_42[0xe];
  5927. u8 rol_mode[0x8];
  5928. u8 wol_mode[0x8];
  5929. u8 reserved_at_60[0x20];
  5930. };
  5931. enum {
  5932. MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
  5933. MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
  5934. MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
  5935. };
  5936. enum {
  5937. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
  5938. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
  5939. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
  5940. };
  5941. enum {
  5942. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
  5943. MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
  5944. MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
  5945. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
  5946. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
  5947. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
  5948. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
  5949. MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
  5950. MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
  5951. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
  5952. MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
  5953. };
  5954. struct mlx5_ifc_initial_seg_bits {
  5955. u8 fw_rev_minor[0x10];
  5956. u8 fw_rev_major[0x10];
  5957. u8 cmd_interface_rev[0x10];
  5958. u8 fw_rev_subminor[0x10];
  5959. u8 reserved_at_40[0x40];
  5960. u8 cmdq_phy_addr_63_32[0x20];
  5961. u8 cmdq_phy_addr_31_12[0x14];
  5962. u8 reserved_at_b4[0x2];
  5963. u8 nic_interface[0x2];
  5964. u8 log_cmdq_size[0x4];
  5965. u8 log_cmdq_stride[0x4];
  5966. u8 command_doorbell_vector[0x20];
  5967. u8 reserved_at_e0[0xf00];
  5968. u8 initializing[0x1];
  5969. u8 reserved_at_fe1[0x4];
  5970. u8 nic_interface_supported[0x3];
  5971. u8 reserved_at_fe8[0x18];
  5972. struct mlx5_ifc_health_buffer_bits health_buffer;
  5973. u8 no_dram_nic_offset[0x20];
  5974. u8 reserved_at_1220[0x6e40];
  5975. u8 reserved_at_8060[0x1f];
  5976. u8 clear_int[0x1];
  5977. u8 health_syndrome[0x8];
  5978. u8 health_counter[0x18];
  5979. u8 reserved_at_80a0[0x17fc0];
  5980. };
  5981. struct mlx5_ifc_mtpps_reg_bits {
  5982. u8 reserved_at_0[0xc];
  5983. u8 cap_number_of_pps_pins[0x4];
  5984. u8 reserved_at_10[0x4];
  5985. u8 cap_max_num_of_pps_in_pins[0x4];
  5986. u8 reserved_at_18[0x4];
  5987. u8 cap_max_num_of_pps_out_pins[0x4];
  5988. u8 reserved_at_20[0x24];
  5989. u8 cap_pin_3_mode[0x4];
  5990. u8 reserved_at_48[0x4];
  5991. u8 cap_pin_2_mode[0x4];
  5992. u8 reserved_at_50[0x4];
  5993. u8 cap_pin_1_mode[0x4];
  5994. u8 reserved_at_58[0x4];
  5995. u8 cap_pin_0_mode[0x4];
  5996. u8 reserved_at_60[0x4];
  5997. u8 cap_pin_7_mode[0x4];
  5998. u8 reserved_at_68[0x4];
  5999. u8 cap_pin_6_mode[0x4];
  6000. u8 reserved_at_70[0x4];
  6001. u8 cap_pin_5_mode[0x4];
  6002. u8 reserved_at_78[0x4];
  6003. u8 cap_pin_4_mode[0x4];
  6004. u8 field_select[0x20];
  6005. u8 reserved_at_a0[0x60];
  6006. u8 enable[0x1];
  6007. u8 reserved_at_101[0xb];
  6008. u8 pattern[0x4];
  6009. u8 reserved_at_110[0x4];
  6010. u8 pin_mode[0x4];
  6011. u8 pin[0x8];
  6012. u8 reserved_at_120[0x20];
  6013. u8 time_stamp[0x40];
  6014. u8 out_pulse_duration[0x10];
  6015. u8 out_periodic_adjustment[0x10];
  6016. u8 enhanced_out_periodic_adjustment[0x20];
  6017. u8 reserved_at_1c0[0x20];
  6018. };
  6019. struct mlx5_ifc_mtppse_reg_bits {
  6020. u8 reserved_at_0[0x18];
  6021. u8 pin[0x8];
  6022. u8 event_arm[0x1];
  6023. u8 reserved_at_21[0x1b];
  6024. u8 event_generation_mode[0x4];
  6025. u8 reserved_at_40[0x40];
  6026. };
  6027. struct mlx5_ifc_mcqi_cap_bits {
  6028. u8 supported_info_bitmask[0x20];
  6029. u8 component_size[0x20];
  6030. u8 max_component_size[0x20];
  6031. u8 log_mcda_word_size[0x4];
  6032. u8 reserved_at_64[0xc];
  6033. u8 mcda_max_write_size[0x10];
  6034. u8 rd_en[0x1];
  6035. u8 reserved_at_81[0x1];
  6036. u8 match_chip_id[0x1];
  6037. u8 match_psid[0x1];
  6038. u8 check_user_timestamp[0x1];
  6039. u8 match_base_guid_mac[0x1];
  6040. u8 reserved_at_86[0x1a];
  6041. };
  6042. struct mlx5_ifc_mcqi_reg_bits {
  6043. u8 read_pending_component[0x1];
  6044. u8 reserved_at_1[0xf];
  6045. u8 component_index[0x10];
  6046. u8 reserved_at_20[0x20];
  6047. u8 reserved_at_40[0x1b];
  6048. u8 info_type[0x5];
  6049. u8 info_size[0x20];
  6050. u8 offset[0x20];
  6051. u8 reserved_at_a0[0x10];
  6052. u8 data_size[0x10];
  6053. u8 data[0][0x20];
  6054. };
  6055. struct mlx5_ifc_mcc_reg_bits {
  6056. u8 reserved_at_0[0x4];
  6057. u8 time_elapsed_since_last_cmd[0xc];
  6058. u8 reserved_at_10[0x8];
  6059. u8 instruction[0x8];
  6060. u8 reserved_at_20[0x10];
  6061. u8 component_index[0x10];
  6062. u8 reserved_at_40[0x8];
  6063. u8 update_handle[0x18];
  6064. u8 handle_owner_type[0x4];
  6065. u8 handle_owner_host_id[0x4];
  6066. u8 reserved_at_68[0x1];
  6067. u8 control_progress[0x7];
  6068. u8 error_code[0x8];
  6069. u8 reserved_at_78[0x4];
  6070. u8 control_state[0x4];
  6071. u8 component_size[0x20];
  6072. u8 reserved_at_a0[0x60];
  6073. };
  6074. struct mlx5_ifc_mcda_reg_bits {
  6075. u8 reserved_at_0[0x8];
  6076. u8 update_handle[0x18];
  6077. u8 offset[0x20];
  6078. u8 reserved_at_40[0x10];
  6079. u8 size[0x10];
  6080. u8 reserved_at_60[0x20];
  6081. u8 data[0][0x20];
  6082. };
  6083. union mlx5_ifc_ports_control_registers_document_bits {
  6084. struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
  6085. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
  6086. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
  6087. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
  6088. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
  6089. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
  6090. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
  6091. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
  6092. struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
  6093. struct mlx5_ifc_pamp_reg_bits pamp_reg;
  6094. struct mlx5_ifc_paos_reg_bits paos_reg;
  6095. struct mlx5_ifc_pcap_reg_bits pcap_reg;
  6096. struct mlx5_ifc_peir_reg_bits peir_reg;
  6097. struct mlx5_ifc_pelc_reg_bits pelc_reg;
  6098. struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
  6099. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
  6100. struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
  6101. struct mlx5_ifc_pifr_reg_bits pifr_reg;
  6102. struct mlx5_ifc_pipg_reg_bits pipg_reg;
  6103. struct mlx5_ifc_plbf_reg_bits plbf_reg;
  6104. struct mlx5_ifc_plib_reg_bits plib_reg;
  6105. struct mlx5_ifc_plpc_reg_bits plpc_reg;
  6106. struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
  6107. struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
  6108. struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
  6109. struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
  6110. struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
  6111. struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
  6112. struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
  6113. struct mlx5_ifc_ppad_reg_bits ppad_reg;
  6114. struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
  6115. struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
  6116. struct mlx5_ifc_pplm_reg_bits pplm_reg;
  6117. struct mlx5_ifc_pplr_reg_bits pplr_reg;
  6118. struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
  6119. struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
  6120. struct mlx5_ifc_pspa_reg_bits pspa_reg;
  6121. struct mlx5_ifc_ptas_reg_bits ptas_reg;
  6122. struct mlx5_ifc_ptys_reg_bits ptys_reg;
  6123. struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
  6124. struct mlx5_ifc_pude_reg_bits pude_reg;
  6125. struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
  6126. struct mlx5_ifc_slrg_reg_bits slrg_reg;
  6127. struct mlx5_ifc_sltp_reg_bits sltp_reg;
  6128. struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
  6129. struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
  6130. struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
  6131. struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
  6132. struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
  6133. struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
  6134. struct mlx5_ifc_mcc_reg_bits mcc_reg;
  6135. struct mlx5_ifc_mcda_reg_bits mcda_reg;
  6136. u8 reserved_at_0[0x60e0];
  6137. };
  6138. union mlx5_ifc_debug_enhancements_document_bits {
  6139. struct mlx5_ifc_health_buffer_bits health_buffer;
  6140. u8 reserved_at_0[0x200];
  6141. };
  6142. union mlx5_ifc_uplink_pci_interface_document_bits {
  6143. struct mlx5_ifc_initial_seg_bits initial_seg;
  6144. u8 reserved_at_0[0x20060];
  6145. };
  6146. struct mlx5_ifc_set_flow_table_root_out_bits {
  6147. u8 status[0x8];
  6148. u8 reserved_at_8[0x18];
  6149. u8 syndrome[0x20];
  6150. u8 reserved_at_40[0x40];
  6151. };
  6152. struct mlx5_ifc_set_flow_table_root_in_bits {
  6153. u8 opcode[0x10];
  6154. u8 reserved_at_10[0x10];
  6155. u8 reserved_at_20[0x10];
  6156. u8 op_mod[0x10];
  6157. u8 other_vport[0x1];
  6158. u8 reserved_at_41[0xf];
  6159. u8 vport_number[0x10];
  6160. u8 reserved_at_60[0x20];
  6161. u8 table_type[0x8];
  6162. u8 reserved_at_88[0x18];
  6163. u8 reserved_at_a0[0x8];
  6164. u8 table_id[0x18];
  6165. u8 reserved_at_c0[0x8];
  6166. u8 underlay_qpn[0x18];
  6167. u8 reserved_at_e0[0x120];
  6168. };
  6169. enum {
  6170. MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0),
  6171. MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
  6172. };
  6173. struct mlx5_ifc_modify_flow_table_out_bits {
  6174. u8 status[0x8];
  6175. u8 reserved_at_8[0x18];
  6176. u8 syndrome[0x20];
  6177. u8 reserved_at_40[0x40];
  6178. };
  6179. struct mlx5_ifc_modify_flow_table_in_bits {
  6180. u8 opcode[0x10];
  6181. u8 reserved_at_10[0x10];
  6182. u8 reserved_at_20[0x10];
  6183. u8 op_mod[0x10];
  6184. u8 other_vport[0x1];
  6185. u8 reserved_at_41[0xf];
  6186. u8 vport_number[0x10];
  6187. u8 reserved_at_60[0x10];
  6188. u8 modify_field_select[0x10];
  6189. u8 table_type[0x8];
  6190. u8 reserved_at_88[0x18];
  6191. u8 reserved_at_a0[0x8];
  6192. u8 table_id[0x18];
  6193. struct mlx5_ifc_flow_table_context_bits flow_table_context;
  6194. };
  6195. struct mlx5_ifc_ets_tcn_config_reg_bits {
  6196. u8 g[0x1];
  6197. u8 b[0x1];
  6198. u8 r[0x1];
  6199. u8 reserved_at_3[0x9];
  6200. u8 group[0x4];
  6201. u8 reserved_at_10[0x9];
  6202. u8 bw_allocation[0x7];
  6203. u8 reserved_at_20[0xc];
  6204. u8 max_bw_units[0x4];
  6205. u8 reserved_at_30[0x8];
  6206. u8 max_bw_value[0x8];
  6207. };
  6208. struct mlx5_ifc_ets_global_config_reg_bits {
  6209. u8 reserved_at_0[0x2];
  6210. u8 r[0x1];
  6211. u8 reserved_at_3[0x1d];
  6212. u8 reserved_at_20[0xc];
  6213. u8 max_bw_units[0x4];
  6214. u8 reserved_at_30[0x8];
  6215. u8 max_bw_value[0x8];
  6216. };
  6217. struct mlx5_ifc_qetc_reg_bits {
  6218. u8 reserved_at_0[0x8];
  6219. u8 port_number[0x8];
  6220. u8 reserved_at_10[0x30];
  6221. struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8];
  6222. struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
  6223. };
  6224. struct mlx5_ifc_qpdpm_dscp_reg_bits {
  6225. u8 e[0x1];
  6226. u8 reserved_at_01[0x0b];
  6227. u8 prio[0x04];
  6228. };
  6229. struct mlx5_ifc_qpdpm_reg_bits {
  6230. u8 reserved_at_0[0x8];
  6231. u8 local_port[0x8];
  6232. u8 reserved_at_10[0x10];
  6233. struct mlx5_ifc_qpdpm_dscp_reg_bits dscp[64];
  6234. };
  6235. struct mlx5_ifc_qpts_reg_bits {
  6236. u8 reserved_at_0[0x8];
  6237. u8 local_port[0x8];
  6238. u8 reserved_at_10[0x2d];
  6239. u8 trust_state[0x3];
  6240. };
  6241. struct mlx5_ifc_pptb_reg_bits {
  6242. u8 reserved_at_0[0x2];
  6243. u8 mm[0x2];
  6244. u8 reserved_at_4[0x4];
  6245. u8 local_port[0x8];
  6246. u8 reserved_at_10[0x6];
  6247. u8 cm[0x1];
  6248. u8 um[0x1];
  6249. u8 pm[0x8];
  6250. u8 prio_x_buff[0x20];
  6251. u8 pm_msb[0x8];
  6252. u8 reserved_at_48[0x10];
  6253. u8 ctrl_buff[0x4];
  6254. u8 untagged_buff[0x4];
  6255. };
  6256. struct mlx5_ifc_pbmc_reg_bits {
  6257. u8 reserved_at_0[0x8];
  6258. u8 local_port[0x8];
  6259. u8 reserved_at_10[0x10];
  6260. u8 xoff_timer_value[0x10];
  6261. u8 xoff_refresh[0x10];
  6262. u8 reserved_at_40[0x9];
  6263. u8 fullness_threshold[0x7];
  6264. u8 port_buffer_size[0x10];
  6265. struct mlx5_ifc_bufferx_reg_bits buffer[10];
  6266. u8 reserved_at_2e0[0x40];
  6267. };
  6268. struct mlx5_ifc_qtct_reg_bits {
  6269. u8 reserved_at_0[0x8];
  6270. u8 port_number[0x8];
  6271. u8 reserved_at_10[0xd];
  6272. u8 prio[0x3];
  6273. u8 reserved_at_20[0x1d];
  6274. u8 tclass[0x3];
  6275. };
  6276. struct mlx5_ifc_mcia_reg_bits {
  6277. u8 l[0x1];
  6278. u8 reserved_at_1[0x7];
  6279. u8 module[0x8];
  6280. u8 reserved_at_10[0x8];
  6281. u8 status[0x8];
  6282. u8 i2c_device_address[0x8];
  6283. u8 page_number[0x8];
  6284. u8 device_address[0x10];
  6285. u8 reserved_at_40[0x10];
  6286. u8 size[0x10];
  6287. u8 reserved_at_60[0x20];
  6288. u8 dword_0[0x20];
  6289. u8 dword_1[0x20];
  6290. u8 dword_2[0x20];
  6291. u8 dword_3[0x20];
  6292. u8 dword_4[0x20];
  6293. u8 dword_5[0x20];
  6294. u8 dword_6[0x20];
  6295. u8 dword_7[0x20];
  6296. u8 dword_8[0x20];
  6297. u8 dword_9[0x20];
  6298. u8 dword_10[0x20];
  6299. u8 dword_11[0x20];
  6300. };
  6301. struct mlx5_ifc_dcbx_param_bits {
  6302. u8 dcbx_cee_cap[0x1];
  6303. u8 dcbx_ieee_cap[0x1];
  6304. u8 dcbx_standby_cap[0x1];
  6305. u8 reserved_at_0[0x5];
  6306. u8 port_number[0x8];
  6307. u8 reserved_at_10[0xa];
  6308. u8 max_application_table_size[6];
  6309. u8 reserved_at_20[0x15];
  6310. u8 version_oper[0x3];
  6311. u8 reserved_at_38[5];
  6312. u8 version_admin[0x3];
  6313. u8 willing_admin[0x1];
  6314. u8 reserved_at_41[0x3];
  6315. u8 pfc_cap_oper[0x4];
  6316. u8 reserved_at_48[0x4];
  6317. u8 pfc_cap_admin[0x4];
  6318. u8 reserved_at_50[0x4];
  6319. u8 num_of_tc_oper[0x4];
  6320. u8 reserved_at_58[0x4];
  6321. u8 num_of_tc_admin[0x4];
  6322. u8 remote_willing[0x1];
  6323. u8 reserved_at_61[3];
  6324. u8 remote_pfc_cap[4];
  6325. u8 reserved_at_68[0x14];
  6326. u8 remote_num_of_tc[0x4];
  6327. u8 reserved_at_80[0x18];
  6328. u8 error[0x8];
  6329. u8 reserved_at_a0[0x160];
  6330. };
  6331. struct mlx5_ifc_lagc_bits {
  6332. u8 reserved_at_0[0x1d];
  6333. u8 lag_state[0x3];
  6334. u8 reserved_at_20[0x14];
  6335. u8 tx_remap_affinity_2[0x4];
  6336. u8 reserved_at_38[0x4];
  6337. u8 tx_remap_affinity_1[0x4];
  6338. };
  6339. struct mlx5_ifc_create_lag_out_bits {
  6340. u8 status[0x8];
  6341. u8 reserved_at_8[0x18];
  6342. u8 syndrome[0x20];
  6343. u8 reserved_at_40[0x40];
  6344. };
  6345. struct mlx5_ifc_create_lag_in_bits {
  6346. u8 opcode[0x10];
  6347. u8 reserved_at_10[0x10];
  6348. u8 reserved_at_20[0x10];
  6349. u8 op_mod[0x10];
  6350. struct mlx5_ifc_lagc_bits ctx;
  6351. };
  6352. struct mlx5_ifc_modify_lag_out_bits {
  6353. u8 status[0x8];
  6354. u8 reserved_at_8[0x18];
  6355. u8 syndrome[0x20];
  6356. u8 reserved_at_40[0x40];
  6357. };
  6358. struct mlx5_ifc_modify_lag_in_bits {
  6359. u8 opcode[0x10];
  6360. u8 reserved_at_10[0x10];
  6361. u8 reserved_at_20[0x10];
  6362. u8 op_mod[0x10];
  6363. u8 reserved_at_40[0x20];
  6364. u8 field_select[0x20];
  6365. struct mlx5_ifc_lagc_bits ctx;
  6366. };
  6367. struct mlx5_ifc_query_lag_out_bits {
  6368. u8 status[0x8];
  6369. u8 reserved_at_8[0x18];
  6370. u8 syndrome[0x20];
  6371. u8 reserved_at_40[0x40];
  6372. struct mlx5_ifc_lagc_bits ctx;
  6373. };
  6374. struct mlx5_ifc_query_lag_in_bits {
  6375. u8 opcode[0x10];
  6376. u8 reserved_at_10[0x10];
  6377. u8 reserved_at_20[0x10];
  6378. u8 op_mod[0x10];
  6379. u8 reserved_at_40[0x40];
  6380. };
  6381. struct mlx5_ifc_destroy_lag_out_bits {
  6382. u8 status[0x8];
  6383. u8 reserved_at_8[0x18];
  6384. u8 syndrome[0x20];
  6385. u8 reserved_at_40[0x40];
  6386. };
  6387. struct mlx5_ifc_destroy_lag_in_bits {
  6388. u8 opcode[0x10];
  6389. u8 reserved_at_10[0x10];
  6390. u8 reserved_at_20[0x10];
  6391. u8 op_mod[0x10];
  6392. u8 reserved_at_40[0x40];
  6393. };
  6394. struct mlx5_ifc_create_vport_lag_out_bits {
  6395. u8 status[0x8];
  6396. u8 reserved_at_8[0x18];
  6397. u8 syndrome[0x20];
  6398. u8 reserved_at_40[0x40];
  6399. };
  6400. struct mlx5_ifc_create_vport_lag_in_bits {
  6401. u8 opcode[0x10];
  6402. u8 reserved_at_10[0x10];
  6403. u8 reserved_at_20[0x10];
  6404. u8 op_mod[0x10];
  6405. u8 reserved_at_40[0x40];
  6406. };
  6407. struct mlx5_ifc_destroy_vport_lag_out_bits {
  6408. u8 status[0x8];
  6409. u8 reserved_at_8[0x18];
  6410. u8 syndrome[0x20];
  6411. u8 reserved_at_40[0x40];
  6412. };
  6413. struct mlx5_ifc_destroy_vport_lag_in_bits {
  6414. u8 opcode[0x10];
  6415. u8 reserved_at_10[0x10];
  6416. u8 reserved_at_20[0x10];
  6417. u8 op_mod[0x10];
  6418. u8 reserved_at_40[0x40];
  6419. };
  6420. struct mlx5_ifc_alloc_memic_in_bits {
  6421. u8 opcode[0x10];
  6422. u8 reserved_at_10[0x10];
  6423. u8 reserved_at_20[0x10];
  6424. u8 op_mod[0x10];
  6425. u8 reserved_at_30[0x20];
  6426. u8 reserved_at_40[0x18];
  6427. u8 log_memic_addr_alignment[0x8];
  6428. u8 range_start_addr[0x40];
  6429. u8 range_size[0x20];
  6430. u8 memic_size[0x20];
  6431. };
  6432. struct mlx5_ifc_alloc_memic_out_bits {
  6433. u8 status[0x8];
  6434. u8 reserved_at_8[0x18];
  6435. u8 syndrome[0x20];
  6436. u8 memic_start_addr[0x40];
  6437. };
  6438. struct mlx5_ifc_dealloc_memic_in_bits {
  6439. u8 opcode[0x10];
  6440. u8 reserved_at_10[0x10];
  6441. u8 reserved_at_20[0x10];
  6442. u8 op_mod[0x10];
  6443. u8 reserved_at_40[0x40];
  6444. u8 memic_start_addr[0x40];
  6445. u8 memic_size[0x20];
  6446. u8 reserved_at_e0[0x20];
  6447. };
  6448. struct mlx5_ifc_dealloc_memic_out_bits {
  6449. u8 status[0x8];
  6450. u8 reserved_at_8[0x18];
  6451. u8 syndrome[0x20];
  6452. u8 reserved_at_40[0x40];
  6453. };
  6454. #endif /* MLX5_IFC_H */