ice_common.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2018, Intel Corporation. */
  3. #include "ice_common.h"
  4. #include "ice_sched.h"
  5. #include "ice_adminq_cmd.h"
  6. #define ICE_PF_RESET_WAIT_COUNT 200
  7. #define ICE_NIC_FLX_ENTRY(hw, mdid, idx) \
  8. wr32((hw), GLFLXP_RXDID_FLX_WRD_##idx(ICE_RXDID_FLEX_NIC), \
  9. ((ICE_RX_OPC_MDID << \
  10. GLFLXP_RXDID_FLX_WRD_##idx##_RXDID_OPCODE_S) & \
  11. GLFLXP_RXDID_FLX_WRD_##idx##_RXDID_OPCODE_M) | \
  12. (((mdid) << GLFLXP_RXDID_FLX_WRD_##idx##_PROT_MDID_S) & \
  13. GLFLXP_RXDID_FLX_WRD_##idx##_PROT_MDID_M))
  14. #define ICE_NIC_FLX_FLG_ENTRY(hw, flg_0, flg_1, flg_2, flg_3, idx) \
  15. wr32((hw), GLFLXP_RXDID_FLAGS(ICE_RXDID_FLEX_NIC, idx), \
  16. (((flg_0) << GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_S) & \
  17. GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_M) | \
  18. (((flg_1) << GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_1_S) & \
  19. GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_1_M) | \
  20. (((flg_2) << GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_2_S) & \
  21. GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_2_M) | \
  22. (((flg_3) << GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_3_S) & \
  23. GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_3_M))
  24. /**
  25. * ice_set_mac_type - Sets MAC type
  26. * @hw: pointer to the HW structure
  27. *
  28. * This function sets the MAC type of the adapter based on the
  29. * vendor ID and device ID stored in the hw structure.
  30. */
  31. static enum ice_status ice_set_mac_type(struct ice_hw *hw)
  32. {
  33. if (hw->vendor_id != PCI_VENDOR_ID_INTEL)
  34. return ICE_ERR_DEVICE_NOT_SUPPORTED;
  35. hw->mac_type = ICE_MAC_GENERIC;
  36. return 0;
  37. }
  38. /**
  39. * ice_clear_pf_cfg - Clear PF configuration
  40. * @hw: pointer to the hardware structure
  41. */
  42. enum ice_status ice_clear_pf_cfg(struct ice_hw *hw)
  43. {
  44. struct ice_aq_desc desc;
  45. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_clear_pf_cfg);
  46. return ice_aq_send_cmd(hw, &desc, NULL, 0, NULL);
  47. }
  48. /**
  49. * ice_aq_manage_mac_read - manage MAC address read command
  50. * @hw: pointer to the hw struct
  51. * @buf: a virtual buffer to hold the manage MAC read response
  52. * @buf_size: Size of the virtual buffer
  53. * @cd: pointer to command details structure or NULL
  54. *
  55. * This function is used to return per PF station MAC address (0x0107).
  56. * NOTE: Upon successful completion of this command, MAC address information
  57. * is returned in user specified buffer. Please interpret user specified
  58. * buffer as "manage_mac_read" response.
  59. * Response such as various MAC addresses are stored in HW struct (port.mac)
  60. * ice_aq_discover_caps is expected to be called before this function is called.
  61. */
  62. static enum ice_status
  63. ice_aq_manage_mac_read(struct ice_hw *hw, void *buf, u16 buf_size,
  64. struct ice_sq_cd *cd)
  65. {
  66. struct ice_aqc_manage_mac_read_resp *resp;
  67. struct ice_aqc_manage_mac_read *cmd;
  68. struct ice_aq_desc desc;
  69. enum ice_status status;
  70. u16 flags;
  71. cmd = &desc.params.mac_read;
  72. if (buf_size < sizeof(*resp))
  73. return ICE_ERR_BUF_TOO_SHORT;
  74. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_manage_mac_read);
  75. status = ice_aq_send_cmd(hw, &desc, buf, buf_size, cd);
  76. if (status)
  77. return status;
  78. resp = (struct ice_aqc_manage_mac_read_resp *)buf;
  79. flags = le16_to_cpu(cmd->flags) & ICE_AQC_MAN_MAC_READ_M;
  80. if (!(flags & ICE_AQC_MAN_MAC_LAN_ADDR_VALID)) {
  81. ice_debug(hw, ICE_DBG_LAN, "got invalid MAC address\n");
  82. return ICE_ERR_CFG;
  83. }
  84. ether_addr_copy(hw->port_info->mac.lan_addr, resp->mac_addr);
  85. ether_addr_copy(hw->port_info->mac.perm_addr, resp->mac_addr);
  86. return 0;
  87. }
  88. /**
  89. * ice_aq_get_phy_caps - returns PHY capabilities
  90. * @pi: port information structure
  91. * @qual_mods: report qualified modules
  92. * @report_mode: report mode capabilities
  93. * @pcaps: structure for PHY capabilities to be filled
  94. * @cd: pointer to command details structure or NULL
  95. *
  96. * Returns the various PHY capabilities supported on the Port (0x0600)
  97. */
  98. static enum ice_status
  99. ice_aq_get_phy_caps(struct ice_port_info *pi, bool qual_mods, u8 report_mode,
  100. struct ice_aqc_get_phy_caps_data *pcaps,
  101. struct ice_sq_cd *cd)
  102. {
  103. struct ice_aqc_get_phy_caps *cmd;
  104. u16 pcaps_size = sizeof(*pcaps);
  105. struct ice_aq_desc desc;
  106. enum ice_status status;
  107. cmd = &desc.params.get_phy;
  108. if (!pcaps || (report_mode & ~ICE_AQC_REPORT_MODE_M) || !pi)
  109. return ICE_ERR_PARAM;
  110. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_get_phy_caps);
  111. if (qual_mods)
  112. cmd->param0 |= cpu_to_le16(ICE_AQC_GET_PHY_RQM);
  113. cmd->param0 |= cpu_to_le16(report_mode);
  114. status = ice_aq_send_cmd(pi->hw, &desc, pcaps, pcaps_size, cd);
  115. if (!status && report_mode == ICE_AQC_REPORT_TOPO_CAP)
  116. pi->phy.phy_type_low = le64_to_cpu(pcaps->phy_type_low);
  117. return status;
  118. }
  119. /**
  120. * ice_get_media_type - Gets media type
  121. * @pi: port information structure
  122. */
  123. static enum ice_media_type ice_get_media_type(struct ice_port_info *pi)
  124. {
  125. struct ice_link_status *hw_link_info;
  126. if (!pi)
  127. return ICE_MEDIA_UNKNOWN;
  128. hw_link_info = &pi->phy.link_info;
  129. if (hw_link_info->phy_type_low) {
  130. switch (hw_link_info->phy_type_low) {
  131. case ICE_PHY_TYPE_LOW_1000BASE_SX:
  132. case ICE_PHY_TYPE_LOW_1000BASE_LX:
  133. case ICE_PHY_TYPE_LOW_10GBASE_SR:
  134. case ICE_PHY_TYPE_LOW_10GBASE_LR:
  135. case ICE_PHY_TYPE_LOW_10G_SFI_C2C:
  136. case ICE_PHY_TYPE_LOW_25GBASE_SR:
  137. case ICE_PHY_TYPE_LOW_25GBASE_LR:
  138. case ICE_PHY_TYPE_LOW_25G_AUI_C2C:
  139. case ICE_PHY_TYPE_LOW_40GBASE_SR4:
  140. case ICE_PHY_TYPE_LOW_40GBASE_LR4:
  141. return ICE_MEDIA_FIBER;
  142. case ICE_PHY_TYPE_LOW_100BASE_TX:
  143. case ICE_PHY_TYPE_LOW_1000BASE_T:
  144. case ICE_PHY_TYPE_LOW_2500BASE_T:
  145. case ICE_PHY_TYPE_LOW_5GBASE_T:
  146. case ICE_PHY_TYPE_LOW_10GBASE_T:
  147. case ICE_PHY_TYPE_LOW_25GBASE_T:
  148. return ICE_MEDIA_BASET;
  149. case ICE_PHY_TYPE_LOW_10G_SFI_DA:
  150. case ICE_PHY_TYPE_LOW_25GBASE_CR:
  151. case ICE_PHY_TYPE_LOW_25GBASE_CR_S:
  152. case ICE_PHY_TYPE_LOW_25GBASE_CR1:
  153. case ICE_PHY_TYPE_LOW_40GBASE_CR4:
  154. return ICE_MEDIA_DA;
  155. case ICE_PHY_TYPE_LOW_1000BASE_KX:
  156. case ICE_PHY_TYPE_LOW_2500BASE_KX:
  157. case ICE_PHY_TYPE_LOW_2500BASE_X:
  158. case ICE_PHY_TYPE_LOW_5GBASE_KR:
  159. case ICE_PHY_TYPE_LOW_10GBASE_KR_CR1:
  160. case ICE_PHY_TYPE_LOW_25GBASE_KR:
  161. case ICE_PHY_TYPE_LOW_25GBASE_KR1:
  162. case ICE_PHY_TYPE_LOW_25GBASE_KR_S:
  163. case ICE_PHY_TYPE_LOW_40GBASE_KR4:
  164. return ICE_MEDIA_BACKPLANE;
  165. }
  166. }
  167. return ICE_MEDIA_UNKNOWN;
  168. }
  169. /**
  170. * ice_aq_get_link_info
  171. * @pi: port information structure
  172. * @ena_lse: enable/disable LinkStatusEvent reporting
  173. * @link: pointer to link status structure - optional
  174. * @cd: pointer to command details structure or NULL
  175. *
  176. * Get Link Status (0x607). Returns the link status of the adapter.
  177. */
  178. enum ice_status
  179. ice_aq_get_link_info(struct ice_port_info *pi, bool ena_lse,
  180. struct ice_link_status *link, struct ice_sq_cd *cd)
  181. {
  182. struct ice_link_status *hw_link_info_old, *hw_link_info;
  183. struct ice_aqc_get_link_status_data link_data = { 0 };
  184. struct ice_aqc_get_link_status *resp;
  185. enum ice_media_type *hw_media_type;
  186. struct ice_fc_info *hw_fc_info;
  187. bool tx_pause, rx_pause;
  188. struct ice_aq_desc desc;
  189. enum ice_status status;
  190. u16 cmd_flags;
  191. if (!pi)
  192. return ICE_ERR_PARAM;
  193. hw_link_info_old = &pi->phy.link_info_old;
  194. hw_media_type = &pi->phy.media_type;
  195. hw_link_info = &pi->phy.link_info;
  196. hw_fc_info = &pi->fc;
  197. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_get_link_status);
  198. cmd_flags = (ena_lse) ? ICE_AQ_LSE_ENA : ICE_AQ_LSE_DIS;
  199. resp = &desc.params.get_link_status;
  200. resp->cmd_flags = cpu_to_le16(cmd_flags);
  201. resp->lport_num = pi->lport;
  202. status = ice_aq_send_cmd(pi->hw, &desc, &link_data, sizeof(link_data),
  203. cd);
  204. if (status)
  205. return status;
  206. /* save off old link status information */
  207. *hw_link_info_old = *hw_link_info;
  208. /* update current link status information */
  209. hw_link_info->link_speed = le16_to_cpu(link_data.link_speed);
  210. hw_link_info->phy_type_low = le64_to_cpu(link_data.phy_type_low);
  211. *hw_media_type = ice_get_media_type(pi);
  212. hw_link_info->link_info = link_data.link_info;
  213. hw_link_info->an_info = link_data.an_info;
  214. hw_link_info->ext_info = link_data.ext_info;
  215. hw_link_info->max_frame_size = le16_to_cpu(link_data.max_frame_size);
  216. hw_link_info->pacing = link_data.cfg & ICE_AQ_CFG_PACING_M;
  217. /* update fc info */
  218. tx_pause = !!(link_data.an_info & ICE_AQ_LINK_PAUSE_TX);
  219. rx_pause = !!(link_data.an_info & ICE_AQ_LINK_PAUSE_RX);
  220. if (tx_pause && rx_pause)
  221. hw_fc_info->current_mode = ICE_FC_FULL;
  222. else if (tx_pause)
  223. hw_fc_info->current_mode = ICE_FC_TX_PAUSE;
  224. else if (rx_pause)
  225. hw_fc_info->current_mode = ICE_FC_RX_PAUSE;
  226. else
  227. hw_fc_info->current_mode = ICE_FC_NONE;
  228. hw_link_info->lse_ena =
  229. !!(resp->cmd_flags & cpu_to_le16(ICE_AQ_LSE_IS_ENABLED));
  230. /* save link status information */
  231. if (link)
  232. *link = *hw_link_info;
  233. /* flag cleared so calling functions don't call AQ again */
  234. pi->phy.get_link_info = false;
  235. return status;
  236. }
  237. /**
  238. * ice_init_flex_parser - initialize rx flex parser
  239. * @hw: pointer to the hardware structure
  240. *
  241. * Function to initialize flex descriptors
  242. */
  243. static void ice_init_flex_parser(struct ice_hw *hw)
  244. {
  245. u8 idx = 0;
  246. ICE_NIC_FLX_ENTRY(hw, ICE_RX_MDID_HASH_LOW, 0);
  247. ICE_NIC_FLX_ENTRY(hw, ICE_RX_MDID_HASH_HIGH, 1);
  248. ICE_NIC_FLX_ENTRY(hw, ICE_RX_MDID_FLOW_ID_LOWER, 2);
  249. ICE_NIC_FLX_ENTRY(hw, ICE_RX_MDID_FLOW_ID_HIGH, 3);
  250. ICE_NIC_FLX_FLG_ENTRY(hw, ICE_RXFLG_PKT_FRG, ICE_RXFLG_UDP_GRE,
  251. ICE_RXFLG_PKT_DSI, ICE_RXFLG_FIN, idx++);
  252. ICE_NIC_FLX_FLG_ENTRY(hw, ICE_RXFLG_SYN, ICE_RXFLG_RST,
  253. ICE_RXFLG_PKT_DSI, ICE_RXFLG_PKT_DSI, idx++);
  254. ICE_NIC_FLX_FLG_ENTRY(hw, ICE_RXFLG_PKT_DSI, ICE_RXFLG_PKT_DSI,
  255. ICE_RXFLG_EVLAN_x8100, ICE_RXFLG_EVLAN_x9100,
  256. idx++);
  257. ICE_NIC_FLX_FLG_ENTRY(hw, ICE_RXFLG_VLAN_x8100, ICE_RXFLG_TNL_VLAN,
  258. ICE_RXFLG_TNL_MAC, ICE_RXFLG_TNL0, idx++);
  259. ICE_NIC_FLX_FLG_ENTRY(hw, ICE_RXFLG_TNL1, ICE_RXFLG_TNL2,
  260. ICE_RXFLG_PKT_DSI, ICE_RXFLG_PKT_DSI, idx);
  261. }
  262. /**
  263. * ice_init_fltr_mgmt_struct - initializes filter management list and locks
  264. * @hw: pointer to the hw struct
  265. */
  266. static enum ice_status ice_init_fltr_mgmt_struct(struct ice_hw *hw)
  267. {
  268. struct ice_switch_info *sw;
  269. hw->switch_info = devm_kzalloc(ice_hw_to_dev(hw),
  270. sizeof(*hw->switch_info), GFP_KERNEL);
  271. sw = hw->switch_info;
  272. if (!sw)
  273. return ICE_ERR_NO_MEMORY;
  274. INIT_LIST_HEAD(&sw->vsi_list_map_head);
  275. mutex_init(&sw->mac_list_lock);
  276. INIT_LIST_HEAD(&sw->mac_list_head);
  277. mutex_init(&sw->vlan_list_lock);
  278. INIT_LIST_HEAD(&sw->vlan_list_head);
  279. mutex_init(&sw->eth_m_list_lock);
  280. INIT_LIST_HEAD(&sw->eth_m_list_head);
  281. mutex_init(&sw->promisc_list_lock);
  282. INIT_LIST_HEAD(&sw->promisc_list_head);
  283. mutex_init(&sw->mac_vlan_list_lock);
  284. INIT_LIST_HEAD(&sw->mac_vlan_list_head);
  285. return 0;
  286. }
  287. /**
  288. * ice_cleanup_fltr_mgmt_struct - cleanup filter management list and locks
  289. * @hw: pointer to the hw struct
  290. */
  291. static void ice_cleanup_fltr_mgmt_struct(struct ice_hw *hw)
  292. {
  293. struct ice_switch_info *sw = hw->switch_info;
  294. struct ice_vsi_list_map_info *v_pos_map;
  295. struct ice_vsi_list_map_info *v_tmp_map;
  296. list_for_each_entry_safe(v_pos_map, v_tmp_map, &sw->vsi_list_map_head,
  297. list_entry) {
  298. list_del(&v_pos_map->list_entry);
  299. devm_kfree(ice_hw_to_dev(hw), v_pos_map);
  300. }
  301. mutex_destroy(&sw->mac_list_lock);
  302. mutex_destroy(&sw->vlan_list_lock);
  303. mutex_destroy(&sw->eth_m_list_lock);
  304. mutex_destroy(&sw->promisc_list_lock);
  305. mutex_destroy(&sw->mac_vlan_list_lock);
  306. devm_kfree(ice_hw_to_dev(hw), sw);
  307. }
  308. /**
  309. * ice_init_hw - main hardware initialization routine
  310. * @hw: pointer to the hardware structure
  311. */
  312. enum ice_status ice_init_hw(struct ice_hw *hw)
  313. {
  314. struct ice_aqc_get_phy_caps_data *pcaps;
  315. enum ice_status status;
  316. u16 mac_buf_len;
  317. void *mac_buf;
  318. /* Set MAC type based on DeviceID */
  319. status = ice_set_mac_type(hw);
  320. if (status)
  321. return status;
  322. hw->pf_id = (u8)(rd32(hw, PF_FUNC_RID) &
  323. PF_FUNC_RID_FUNC_NUM_M) >>
  324. PF_FUNC_RID_FUNC_NUM_S;
  325. status = ice_reset(hw, ICE_RESET_PFR);
  326. if (status)
  327. return status;
  328. /* set these values to minimum allowed */
  329. hw->itr_gran_200 = ICE_ITR_GRAN_MIN_200;
  330. hw->itr_gran_100 = ICE_ITR_GRAN_MIN_100;
  331. hw->itr_gran_50 = ICE_ITR_GRAN_MIN_50;
  332. hw->itr_gran_25 = ICE_ITR_GRAN_MIN_25;
  333. status = ice_init_all_ctrlq(hw);
  334. if (status)
  335. goto err_unroll_cqinit;
  336. status = ice_clear_pf_cfg(hw);
  337. if (status)
  338. goto err_unroll_cqinit;
  339. ice_clear_pxe_mode(hw);
  340. status = ice_init_nvm(hw);
  341. if (status)
  342. goto err_unroll_cqinit;
  343. status = ice_get_caps(hw);
  344. if (status)
  345. goto err_unroll_cqinit;
  346. hw->port_info = devm_kzalloc(ice_hw_to_dev(hw),
  347. sizeof(*hw->port_info), GFP_KERNEL);
  348. if (!hw->port_info) {
  349. status = ICE_ERR_NO_MEMORY;
  350. goto err_unroll_cqinit;
  351. }
  352. /* set the back pointer to hw */
  353. hw->port_info->hw = hw;
  354. /* Initialize port_info struct with switch configuration data */
  355. status = ice_get_initial_sw_cfg(hw);
  356. if (status)
  357. goto err_unroll_alloc;
  358. hw->evb_veb = true;
  359. /* Query the allocated resources for tx scheduler */
  360. status = ice_sched_query_res_alloc(hw);
  361. if (status) {
  362. ice_debug(hw, ICE_DBG_SCHED,
  363. "Failed to get scheduler allocated resources\n");
  364. goto err_unroll_alloc;
  365. }
  366. /* Initialize port_info struct with scheduler data */
  367. status = ice_sched_init_port(hw->port_info);
  368. if (status)
  369. goto err_unroll_sched;
  370. pcaps = devm_kzalloc(ice_hw_to_dev(hw), sizeof(*pcaps), GFP_KERNEL);
  371. if (!pcaps) {
  372. status = ICE_ERR_NO_MEMORY;
  373. goto err_unroll_sched;
  374. }
  375. /* Initialize port_info struct with PHY capabilities */
  376. status = ice_aq_get_phy_caps(hw->port_info, false,
  377. ICE_AQC_REPORT_TOPO_CAP, pcaps, NULL);
  378. devm_kfree(ice_hw_to_dev(hw), pcaps);
  379. if (status)
  380. goto err_unroll_sched;
  381. /* Initialize port_info struct with link information */
  382. status = ice_aq_get_link_info(hw->port_info, false, NULL, NULL);
  383. if (status)
  384. goto err_unroll_sched;
  385. status = ice_init_fltr_mgmt_struct(hw);
  386. if (status)
  387. goto err_unroll_sched;
  388. /* Get port MAC information */
  389. mac_buf_len = sizeof(struct ice_aqc_manage_mac_read_resp);
  390. mac_buf = devm_kzalloc(ice_hw_to_dev(hw), mac_buf_len, GFP_KERNEL);
  391. if (!mac_buf)
  392. goto err_unroll_fltr_mgmt_struct;
  393. status = ice_aq_manage_mac_read(hw, mac_buf, mac_buf_len, NULL);
  394. devm_kfree(ice_hw_to_dev(hw), mac_buf);
  395. if (status)
  396. goto err_unroll_fltr_mgmt_struct;
  397. ice_init_flex_parser(hw);
  398. return 0;
  399. err_unroll_fltr_mgmt_struct:
  400. ice_cleanup_fltr_mgmt_struct(hw);
  401. err_unroll_sched:
  402. ice_sched_cleanup_all(hw);
  403. err_unroll_alloc:
  404. devm_kfree(ice_hw_to_dev(hw), hw->port_info);
  405. err_unroll_cqinit:
  406. ice_shutdown_all_ctrlq(hw);
  407. return status;
  408. }
  409. /**
  410. * ice_deinit_hw - unroll initialization operations done by ice_init_hw
  411. * @hw: pointer to the hardware structure
  412. */
  413. void ice_deinit_hw(struct ice_hw *hw)
  414. {
  415. ice_sched_cleanup_all(hw);
  416. ice_shutdown_all_ctrlq(hw);
  417. if (hw->port_info) {
  418. devm_kfree(ice_hw_to_dev(hw), hw->port_info);
  419. hw->port_info = NULL;
  420. }
  421. ice_cleanup_fltr_mgmt_struct(hw);
  422. }
  423. /**
  424. * ice_check_reset - Check to see if a global reset is complete
  425. * @hw: pointer to the hardware structure
  426. */
  427. enum ice_status ice_check_reset(struct ice_hw *hw)
  428. {
  429. u32 cnt, reg = 0, grst_delay;
  430. /* Poll for Device Active state in case a recent CORER, GLOBR,
  431. * or EMPR has occurred. The grst delay value is in 100ms units.
  432. * Add 1sec for outstanding AQ commands that can take a long time.
  433. */
  434. grst_delay = ((rd32(hw, GLGEN_RSTCTL) & GLGEN_RSTCTL_GRSTDEL_M) >>
  435. GLGEN_RSTCTL_GRSTDEL_S) + 10;
  436. for (cnt = 0; cnt < grst_delay; cnt++) {
  437. mdelay(100);
  438. reg = rd32(hw, GLGEN_RSTAT);
  439. if (!(reg & GLGEN_RSTAT_DEVSTATE_M))
  440. break;
  441. }
  442. if (cnt == grst_delay) {
  443. ice_debug(hw, ICE_DBG_INIT,
  444. "Global reset polling failed to complete.\n");
  445. return ICE_ERR_RESET_FAILED;
  446. }
  447. #define ICE_RESET_DONE_MASK (GLNVM_ULD_CORER_DONE_M | \
  448. GLNVM_ULD_GLOBR_DONE_M)
  449. /* Device is Active; check Global Reset processes are done */
  450. for (cnt = 0; cnt < ICE_PF_RESET_WAIT_COUNT; cnt++) {
  451. reg = rd32(hw, GLNVM_ULD) & ICE_RESET_DONE_MASK;
  452. if (reg == ICE_RESET_DONE_MASK) {
  453. ice_debug(hw, ICE_DBG_INIT,
  454. "Global reset processes done. %d\n", cnt);
  455. break;
  456. }
  457. mdelay(10);
  458. }
  459. if (cnt == ICE_PF_RESET_WAIT_COUNT) {
  460. ice_debug(hw, ICE_DBG_INIT,
  461. "Wait for Reset Done timed out. GLNVM_ULD = 0x%x\n",
  462. reg);
  463. return ICE_ERR_RESET_FAILED;
  464. }
  465. return 0;
  466. }
  467. /**
  468. * ice_pf_reset - Reset the PF
  469. * @hw: pointer to the hardware structure
  470. *
  471. * If a global reset has been triggered, this function checks
  472. * for its completion and then issues the PF reset
  473. */
  474. static enum ice_status ice_pf_reset(struct ice_hw *hw)
  475. {
  476. u32 cnt, reg;
  477. /* If at function entry a global reset was already in progress, i.e.
  478. * state is not 'device active' or any of the reset done bits are not
  479. * set in GLNVM_ULD, there is no need for a PF Reset; poll until the
  480. * global reset is done.
  481. */
  482. if ((rd32(hw, GLGEN_RSTAT) & GLGEN_RSTAT_DEVSTATE_M) ||
  483. (rd32(hw, GLNVM_ULD) & ICE_RESET_DONE_MASK) ^ ICE_RESET_DONE_MASK) {
  484. /* poll on global reset currently in progress until done */
  485. if (ice_check_reset(hw))
  486. return ICE_ERR_RESET_FAILED;
  487. return 0;
  488. }
  489. /* Reset the PF */
  490. reg = rd32(hw, PFGEN_CTRL);
  491. wr32(hw, PFGEN_CTRL, (reg | PFGEN_CTRL_PFSWR_M));
  492. for (cnt = 0; cnt < ICE_PF_RESET_WAIT_COUNT; cnt++) {
  493. reg = rd32(hw, PFGEN_CTRL);
  494. if (!(reg & PFGEN_CTRL_PFSWR_M))
  495. break;
  496. mdelay(1);
  497. }
  498. if (cnt == ICE_PF_RESET_WAIT_COUNT) {
  499. ice_debug(hw, ICE_DBG_INIT,
  500. "PF reset polling failed to complete.\n");
  501. return ICE_ERR_RESET_FAILED;
  502. }
  503. return 0;
  504. }
  505. /**
  506. * ice_reset - Perform different types of reset
  507. * @hw: pointer to the hardware structure
  508. * @req: reset request
  509. *
  510. * This function triggers a reset as specified by the req parameter.
  511. *
  512. * Note:
  513. * If anything other than a PF reset is triggered, PXE mode is restored.
  514. * This has to be cleared using ice_clear_pxe_mode again, once the AQ
  515. * interface has been restored in the rebuild flow.
  516. */
  517. enum ice_status ice_reset(struct ice_hw *hw, enum ice_reset_req req)
  518. {
  519. u32 val = 0;
  520. switch (req) {
  521. case ICE_RESET_PFR:
  522. return ice_pf_reset(hw);
  523. case ICE_RESET_CORER:
  524. ice_debug(hw, ICE_DBG_INIT, "CoreR requested\n");
  525. val = GLGEN_RTRIG_CORER_M;
  526. break;
  527. case ICE_RESET_GLOBR:
  528. ice_debug(hw, ICE_DBG_INIT, "GlobalR requested\n");
  529. val = GLGEN_RTRIG_GLOBR_M;
  530. break;
  531. }
  532. val |= rd32(hw, GLGEN_RTRIG);
  533. wr32(hw, GLGEN_RTRIG, val);
  534. ice_flush(hw);
  535. /* wait for the FW to be ready */
  536. return ice_check_reset(hw);
  537. }
  538. /**
  539. * ice_copy_rxq_ctx_to_hw
  540. * @hw: pointer to the hardware structure
  541. * @ice_rxq_ctx: pointer to the rxq context
  542. * @rxq_index: the index of the rx queue
  543. *
  544. * Copies rxq context from dense structure to hw register space
  545. */
  546. static enum ice_status
  547. ice_copy_rxq_ctx_to_hw(struct ice_hw *hw, u8 *ice_rxq_ctx, u32 rxq_index)
  548. {
  549. u8 i;
  550. if (!ice_rxq_ctx)
  551. return ICE_ERR_BAD_PTR;
  552. if (rxq_index > QRX_CTRL_MAX_INDEX)
  553. return ICE_ERR_PARAM;
  554. /* Copy each dword separately to hw */
  555. for (i = 0; i < ICE_RXQ_CTX_SIZE_DWORDS; i++) {
  556. wr32(hw, QRX_CONTEXT(i, rxq_index),
  557. *((u32 *)(ice_rxq_ctx + (i * sizeof(u32)))));
  558. ice_debug(hw, ICE_DBG_QCTX, "qrxdata[%d]: %08X\n", i,
  559. *((u32 *)(ice_rxq_ctx + (i * sizeof(u32)))));
  560. }
  561. return 0;
  562. }
  563. /* LAN Rx Queue Context */
  564. static const struct ice_ctx_ele ice_rlan_ctx_info[] = {
  565. /* Field Width LSB */
  566. ICE_CTX_STORE(ice_rlan_ctx, head, 13, 0),
  567. ICE_CTX_STORE(ice_rlan_ctx, cpuid, 8, 13),
  568. ICE_CTX_STORE(ice_rlan_ctx, base, 57, 32),
  569. ICE_CTX_STORE(ice_rlan_ctx, qlen, 13, 89),
  570. ICE_CTX_STORE(ice_rlan_ctx, dbuf, 7, 102),
  571. ICE_CTX_STORE(ice_rlan_ctx, hbuf, 5, 109),
  572. ICE_CTX_STORE(ice_rlan_ctx, dtype, 2, 114),
  573. ICE_CTX_STORE(ice_rlan_ctx, dsize, 1, 116),
  574. ICE_CTX_STORE(ice_rlan_ctx, crcstrip, 1, 117),
  575. ICE_CTX_STORE(ice_rlan_ctx, l2tsel, 1, 119),
  576. ICE_CTX_STORE(ice_rlan_ctx, hsplit_0, 4, 120),
  577. ICE_CTX_STORE(ice_rlan_ctx, hsplit_1, 2, 124),
  578. ICE_CTX_STORE(ice_rlan_ctx, showiv, 1, 127),
  579. ICE_CTX_STORE(ice_rlan_ctx, rxmax, 14, 174),
  580. ICE_CTX_STORE(ice_rlan_ctx, tphrdesc_ena, 1, 193),
  581. ICE_CTX_STORE(ice_rlan_ctx, tphwdesc_ena, 1, 194),
  582. ICE_CTX_STORE(ice_rlan_ctx, tphdata_ena, 1, 195),
  583. ICE_CTX_STORE(ice_rlan_ctx, tphhead_ena, 1, 196),
  584. ICE_CTX_STORE(ice_rlan_ctx, lrxqthresh, 3, 198),
  585. { 0 }
  586. };
  587. /**
  588. * ice_write_rxq_ctx
  589. * @hw: pointer to the hardware structure
  590. * @rlan_ctx: pointer to the rxq context
  591. * @rxq_index: the index of the rx queue
  592. *
  593. * Converts rxq context from sparse to dense structure and then writes
  594. * it to hw register space
  595. */
  596. enum ice_status
  597. ice_write_rxq_ctx(struct ice_hw *hw, struct ice_rlan_ctx *rlan_ctx,
  598. u32 rxq_index)
  599. {
  600. u8 ctx_buf[ICE_RXQ_CTX_SZ] = { 0 };
  601. ice_set_ctx((u8 *)rlan_ctx, ctx_buf, ice_rlan_ctx_info);
  602. return ice_copy_rxq_ctx_to_hw(hw, ctx_buf, rxq_index);
  603. }
  604. /* LAN Tx Queue Context */
  605. const struct ice_ctx_ele ice_tlan_ctx_info[] = {
  606. /* Field Width LSB */
  607. ICE_CTX_STORE(ice_tlan_ctx, base, 57, 0),
  608. ICE_CTX_STORE(ice_tlan_ctx, port_num, 3, 57),
  609. ICE_CTX_STORE(ice_tlan_ctx, cgd_num, 5, 60),
  610. ICE_CTX_STORE(ice_tlan_ctx, pf_num, 3, 65),
  611. ICE_CTX_STORE(ice_tlan_ctx, vmvf_num, 10, 68),
  612. ICE_CTX_STORE(ice_tlan_ctx, vmvf_type, 2, 78),
  613. ICE_CTX_STORE(ice_tlan_ctx, src_vsi, 10, 80),
  614. ICE_CTX_STORE(ice_tlan_ctx, tsyn_ena, 1, 90),
  615. ICE_CTX_STORE(ice_tlan_ctx, alt_vlan, 1, 92),
  616. ICE_CTX_STORE(ice_tlan_ctx, cpuid, 8, 93),
  617. ICE_CTX_STORE(ice_tlan_ctx, wb_mode, 1, 101),
  618. ICE_CTX_STORE(ice_tlan_ctx, tphrd_desc, 1, 102),
  619. ICE_CTX_STORE(ice_tlan_ctx, tphrd, 1, 103),
  620. ICE_CTX_STORE(ice_tlan_ctx, tphwr_desc, 1, 104),
  621. ICE_CTX_STORE(ice_tlan_ctx, cmpq_id, 9, 105),
  622. ICE_CTX_STORE(ice_tlan_ctx, qnum_in_func, 14, 114),
  623. ICE_CTX_STORE(ice_tlan_ctx, itr_notification_mode, 1, 128),
  624. ICE_CTX_STORE(ice_tlan_ctx, adjust_prof_id, 6, 129),
  625. ICE_CTX_STORE(ice_tlan_ctx, qlen, 13, 135),
  626. ICE_CTX_STORE(ice_tlan_ctx, quanta_prof_idx, 4, 148),
  627. ICE_CTX_STORE(ice_tlan_ctx, tso_ena, 1, 152),
  628. ICE_CTX_STORE(ice_tlan_ctx, tso_qnum, 11, 153),
  629. ICE_CTX_STORE(ice_tlan_ctx, legacy_int, 1, 164),
  630. ICE_CTX_STORE(ice_tlan_ctx, drop_ena, 1, 165),
  631. ICE_CTX_STORE(ice_tlan_ctx, cache_prof_idx, 2, 166),
  632. ICE_CTX_STORE(ice_tlan_ctx, pkt_shaper_prof_idx, 3, 168),
  633. ICE_CTX_STORE(ice_tlan_ctx, int_q_state, 110, 171),
  634. { 0 }
  635. };
  636. /**
  637. * ice_debug_cq
  638. * @hw: pointer to the hardware structure
  639. * @mask: debug mask
  640. * @desc: pointer to control queue descriptor
  641. * @buf: pointer to command buffer
  642. * @buf_len: max length of buf
  643. *
  644. * Dumps debug log about control command with descriptor contents.
  645. */
  646. void ice_debug_cq(struct ice_hw *hw, u32 __maybe_unused mask, void *desc,
  647. void *buf, u16 buf_len)
  648. {
  649. struct ice_aq_desc *cq_desc = (struct ice_aq_desc *)desc;
  650. u16 len;
  651. #ifndef CONFIG_DYNAMIC_DEBUG
  652. if (!(mask & hw->debug_mask))
  653. return;
  654. #endif
  655. if (!desc)
  656. return;
  657. len = le16_to_cpu(cq_desc->datalen);
  658. ice_debug(hw, mask,
  659. "CQ CMD: opcode 0x%04X, flags 0x%04X, datalen 0x%04X, retval 0x%04X\n",
  660. le16_to_cpu(cq_desc->opcode),
  661. le16_to_cpu(cq_desc->flags),
  662. le16_to_cpu(cq_desc->datalen), le16_to_cpu(cq_desc->retval));
  663. ice_debug(hw, mask, "\tcookie (h,l) 0x%08X 0x%08X\n",
  664. le32_to_cpu(cq_desc->cookie_high),
  665. le32_to_cpu(cq_desc->cookie_low));
  666. ice_debug(hw, mask, "\tparam (0,1) 0x%08X 0x%08X\n",
  667. le32_to_cpu(cq_desc->params.generic.param0),
  668. le32_to_cpu(cq_desc->params.generic.param1));
  669. ice_debug(hw, mask, "\taddr (h,l) 0x%08X 0x%08X\n",
  670. le32_to_cpu(cq_desc->params.generic.addr_high),
  671. le32_to_cpu(cq_desc->params.generic.addr_low));
  672. if (buf && cq_desc->datalen != 0) {
  673. ice_debug(hw, mask, "Buffer:\n");
  674. if (buf_len < len)
  675. len = buf_len;
  676. ice_debug_array(hw, mask, 16, 1, (u8 *)buf, len);
  677. }
  678. }
  679. /* FW Admin Queue command wrappers */
  680. /**
  681. * ice_aq_send_cmd - send FW Admin Queue command to FW Admin Queue
  682. * @hw: pointer to the hw struct
  683. * @desc: descriptor describing the command
  684. * @buf: buffer to use for indirect commands (NULL for direct commands)
  685. * @buf_size: size of buffer for indirect commands (0 for direct commands)
  686. * @cd: pointer to command details structure
  687. *
  688. * Helper function to send FW Admin Queue commands to the FW Admin Queue.
  689. */
  690. enum ice_status
  691. ice_aq_send_cmd(struct ice_hw *hw, struct ice_aq_desc *desc, void *buf,
  692. u16 buf_size, struct ice_sq_cd *cd)
  693. {
  694. return ice_sq_send_cmd(hw, &hw->adminq, desc, buf, buf_size, cd);
  695. }
  696. /**
  697. * ice_aq_get_fw_ver
  698. * @hw: pointer to the hw struct
  699. * @cd: pointer to command details structure or NULL
  700. *
  701. * Get the firmware version (0x0001) from the admin queue commands
  702. */
  703. enum ice_status ice_aq_get_fw_ver(struct ice_hw *hw, struct ice_sq_cd *cd)
  704. {
  705. struct ice_aqc_get_ver *resp;
  706. struct ice_aq_desc desc;
  707. enum ice_status status;
  708. resp = &desc.params.get_ver;
  709. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_get_ver);
  710. status = ice_aq_send_cmd(hw, &desc, NULL, 0, cd);
  711. if (!status) {
  712. hw->fw_branch = resp->fw_branch;
  713. hw->fw_maj_ver = resp->fw_major;
  714. hw->fw_min_ver = resp->fw_minor;
  715. hw->fw_patch = resp->fw_patch;
  716. hw->fw_build = le32_to_cpu(resp->fw_build);
  717. hw->api_branch = resp->api_branch;
  718. hw->api_maj_ver = resp->api_major;
  719. hw->api_min_ver = resp->api_minor;
  720. hw->api_patch = resp->api_patch;
  721. }
  722. return status;
  723. }
  724. /**
  725. * ice_aq_q_shutdown
  726. * @hw: pointer to the hw struct
  727. * @unloading: is the driver unloading itself
  728. *
  729. * Tell the Firmware that we're shutting down the AdminQ and whether
  730. * or not the driver is unloading as well (0x0003).
  731. */
  732. enum ice_status ice_aq_q_shutdown(struct ice_hw *hw, bool unloading)
  733. {
  734. struct ice_aqc_q_shutdown *cmd;
  735. struct ice_aq_desc desc;
  736. cmd = &desc.params.q_shutdown;
  737. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_q_shutdown);
  738. if (unloading)
  739. cmd->driver_unloading = cpu_to_le32(ICE_AQC_DRIVER_UNLOADING);
  740. return ice_aq_send_cmd(hw, &desc, NULL, 0, NULL);
  741. }
  742. /**
  743. * ice_aq_req_res
  744. * @hw: pointer to the hw struct
  745. * @res: resource id
  746. * @access: access type
  747. * @sdp_number: resource number
  748. * @timeout: the maximum time in ms that the driver may hold the resource
  749. * @cd: pointer to command details structure or NULL
  750. *
  751. * requests common resource using the admin queue commands (0x0008)
  752. */
  753. static enum ice_status
  754. ice_aq_req_res(struct ice_hw *hw, enum ice_aq_res_ids res,
  755. enum ice_aq_res_access_type access, u8 sdp_number, u32 *timeout,
  756. struct ice_sq_cd *cd)
  757. {
  758. struct ice_aqc_req_res *cmd_resp;
  759. struct ice_aq_desc desc;
  760. enum ice_status status;
  761. cmd_resp = &desc.params.res_owner;
  762. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_req_res);
  763. cmd_resp->res_id = cpu_to_le16(res);
  764. cmd_resp->access_type = cpu_to_le16(access);
  765. cmd_resp->res_number = cpu_to_le32(sdp_number);
  766. status = ice_aq_send_cmd(hw, &desc, NULL, 0, cd);
  767. /* The completion specifies the maximum time in ms that the driver
  768. * may hold the resource in the Timeout field.
  769. * If the resource is held by someone else, the command completes with
  770. * busy return value and the timeout field indicates the maximum time
  771. * the current owner of the resource has to free it.
  772. */
  773. if (!status || hw->adminq.sq_last_status == ICE_AQ_RC_EBUSY)
  774. *timeout = le32_to_cpu(cmd_resp->timeout);
  775. return status;
  776. }
  777. /**
  778. * ice_aq_release_res
  779. * @hw: pointer to the hw struct
  780. * @res: resource id
  781. * @sdp_number: resource number
  782. * @cd: pointer to command details structure or NULL
  783. *
  784. * release common resource using the admin queue commands (0x0009)
  785. */
  786. static enum ice_status
  787. ice_aq_release_res(struct ice_hw *hw, enum ice_aq_res_ids res, u8 sdp_number,
  788. struct ice_sq_cd *cd)
  789. {
  790. struct ice_aqc_req_res *cmd;
  791. struct ice_aq_desc desc;
  792. cmd = &desc.params.res_owner;
  793. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_release_res);
  794. cmd->res_id = cpu_to_le16(res);
  795. cmd->res_number = cpu_to_le32(sdp_number);
  796. return ice_aq_send_cmd(hw, &desc, NULL, 0, cd);
  797. }
  798. /**
  799. * ice_acquire_res
  800. * @hw: pointer to the HW structure
  801. * @res: resource id
  802. * @access: access type (read or write)
  803. *
  804. * This function will attempt to acquire the ownership of a resource.
  805. */
  806. enum ice_status
  807. ice_acquire_res(struct ice_hw *hw, enum ice_aq_res_ids res,
  808. enum ice_aq_res_access_type access)
  809. {
  810. #define ICE_RES_POLLING_DELAY_MS 10
  811. u32 delay = ICE_RES_POLLING_DELAY_MS;
  812. enum ice_status status;
  813. u32 time_left = 0;
  814. u32 timeout;
  815. status = ice_aq_req_res(hw, res, access, 0, &time_left, NULL);
  816. /* An admin queue return code of ICE_AQ_RC_EEXIST means that another
  817. * driver has previously acquired the resource and performed any
  818. * necessary updates; in this case the caller does not obtain the
  819. * resource and has no further work to do.
  820. */
  821. if (hw->adminq.sq_last_status == ICE_AQ_RC_EEXIST) {
  822. status = ICE_ERR_AQ_NO_WORK;
  823. goto ice_acquire_res_exit;
  824. }
  825. if (status)
  826. ice_debug(hw, ICE_DBG_RES,
  827. "resource %d acquire type %d failed.\n", res, access);
  828. /* If necessary, poll until the current lock owner timeouts */
  829. timeout = time_left;
  830. while (status && timeout && time_left) {
  831. mdelay(delay);
  832. timeout = (timeout > delay) ? timeout - delay : 0;
  833. status = ice_aq_req_res(hw, res, access, 0, &time_left, NULL);
  834. if (hw->adminq.sq_last_status == ICE_AQ_RC_EEXIST) {
  835. /* lock free, but no work to do */
  836. status = ICE_ERR_AQ_NO_WORK;
  837. break;
  838. }
  839. if (!status)
  840. /* lock acquired */
  841. break;
  842. }
  843. if (status && status != ICE_ERR_AQ_NO_WORK)
  844. ice_debug(hw, ICE_DBG_RES, "resource acquire timed out.\n");
  845. ice_acquire_res_exit:
  846. if (status == ICE_ERR_AQ_NO_WORK) {
  847. if (access == ICE_RES_WRITE)
  848. ice_debug(hw, ICE_DBG_RES,
  849. "resource indicates no work to do.\n");
  850. else
  851. ice_debug(hw, ICE_DBG_RES,
  852. "Warning: ICE_ERR_AQ_NO_WORK not expected\n");
  853. }
  854. return status;
  855. }
  856. /**
  857. * ice_release_res
  858. * @hw: pointer to the HW structure
  859. * @res: resource id
  860. *
  861. * This function will release a resource using the proper Admin Command.
  862. */
  863. void ice_release_res(struct ice_hw *hw, enum ice_aq_res_ids res)
  864. {
  865. enum ice_status status;
  866. u32 total_delay = 0;
  867. status = ice_aq_release_res(hw, res, 0, NULL);
  868. /* there are some rare cases when trying to release the resource
  869. * results in an admin Q timeout, so handle them correctly
  870. */
  871. while ((status == ICE_ERR_AQ_TIMEOUT) &&
  872. (total_delay < hw->adminq.sq_cmd_timeout)) {
  873. mdelay(1);
  874. status = ice_aq_release_res(hw, res, 0, NULL);
  875. total_delay++;
  876. }
  877. }
  878. /**
  879. * ice_parse_caps - parse function/device capabilities
  880. * @hw: pointer to the hw struct
  881. * @buf: pointer to a buffer containing function/device capability records
  882. * @cap_count: number of capability records in the list
  883. * @opc: type of capabilities list to parse
  884. *
  885. * Helper function to parse function(0x000a)/device(0x000b) capabilities list.
  886. */
  887. static void
  888. ice_parse_caps(struct ice_hw *hw, void *buf, u32 cap_count,
  889. enum ice_adminq_opc opc)
  890. {
  891. struct ice_aqc_list_caps_elem *cap_resp;
  892. struct ice_hw_func_caps *func_p = NULL;
  893. struct ice_hw_dev_caps *dev_p = NULL;
  894. struct ice_hw_common_caps *caps;
  895. u32 i;
  896. if (!buf)
  897. return;
  898. cap_resp = (struct ice_aqc_list_caps_elem *)buf;
  899. if (opc == ice_aqc_opc_list_dev_caps) {
  900. dev_p = &hw->dev_caps;
  901. caps = &dev_p->common_cap;
  902. } else if (opc == ice_aqc_opc_list_func_caps) {
  903. func_p = &hw->func_caps;
  904. caps = &func_p->common_cap;
  905. } else {
  906. ice_debug(hw, ICE_DBG_INIT, "wrong opcode\n");
  907. return;
  908. }
  909. for (i = 0; caps && i < cap_count; i++, cap_resp++) {
  910. u32 logical_id = le32_to_cpu(cap_resp->logical_id);
  911. u32 phys_id = le32_to_cpu(cap_resp->phys_id);
  912. u32 number = le32_to_cpu(cap_resp->number);
  913. u16 cap = le16_to_cpu(cap_resp->cap);
  914. switch (cap) {
  915. case ICE_AQC_CAPS_VSI:
  916. if (dev_p) {
  917. dev_p->num_vsi_allocd_to_host = number;
  918. ice_debug(hw, ICE_DBG_INIT,
  919. "HW caps: Dev.VSI cnt = %d\n",
  920. dev_p->num_vsi_allocd_to_host);
  921. } else if (func_p) {
  922. func_p->guaranteed_num_vsi = number;
  923. ice_debug(hw, ICE_DBG_INIT,
  924. "HW caps: Func.VSI cnt = %d\n",
  925. func_p->guaranteed_num_vsi);
  926. }
  927. break;
  928. case ICE_AQC_CAPS_RSS:
  929. caps->rss_table_size = number;
  930. caps->rss_table_entry_width = logical_id;
  931. ice_debug(hw, ICE_DBG_INIT,
  932. "HW caps: RSS table size = %d\n",
  933. caps->rss_table_size);
  934. ice_debug(hw, ICE_DBG_INIT,
  935. "HW caps: RSS table width = %d\n",
  936. caps->rss_table_entry_width);
  937. break;
  938. case ICE_AQC_CAPS_RXQS:
  939. caps->num_rxq = number;
  940. caps->rxq_first_id = phys_id;
  941. ice_debug(hw, ICE_DBG_INIT,
  942. "HW caps: Num Rx Qs = %d\n", caps->num_rxq);
  943. ice_debug(hw, ICE_DBG_INIT,
  944. "HW caps: Rx first queue ID = %d\n",
  945. caps->rxq_first_id);
  946. break;
  947. case ICE_AQC_CAPS_TXQS:
  948. caps->num_txq = number;
  949. caps->txq_first_id = phys_id;
  950. ice_debug(hw, ICE_DBG_INIT,
  951. "HW caps: Num Tx Qs = %d\n", caps->num_txq);
  952. ice_debug(hw, ICE_DBG_INIT,
  953. "HW caps: Tx first queue ID = %d\n",
  954. caps->txq_first_id);
  955. break;
  956. case ICE_AQC_CAPS_MSIX:
  957. caps->num_msix_vectors = number;
  958. caps->msix_vector_first_id = phys_id;
  959. ice_debug(hw, ICE_DBG_INIT,
  960. "HW caps: MSIX vector count = %d\n",
  961. caps->num_msix_vectors);
  962. ice_debug(hw, ICE_DBG_INIT,
  963. "HW caps: MSIX first vector index = %d\n",
  964. caps->msix_vector_first_id);
  965. break;
  966. case ICE_AQC_CAPS_MAX_MTU:
  967. caps->max_mtu = number;
  968. if (dev_p)
  969. ice_debug(hw, ICE_DBG_INIT,
  970. "HW caps: Dev.MaxMTU = %d\n",
  971. caps->max_mtu);
  972. else if (func_p)
  973. ice_debug(hw, ICE_DBG_INIT,
  974. "HW caps: func.MaxMTU = %d\n",
  975. caps->max_mtu);
  976. break;
  977. default:
  978. ice_debug(hw, ICE_DBG_INIT,
  979. "HW caps: Unknown capability[%d]: 0x%x\n", i,
  980. cap);
  981. break;
  982. }
  983. }
  984. }
  985. /**
  986. * ice_aq_discover_caps - query function/device capabilities
  987. * @hw: pointer to the hw struct
  988. * @buf: a virtual buffer to hold the capabilities
  989. * @buf_size: Size of the virtual buffer
  990. * @data_size: Size of the returned data, or buf size needed if AQ err==ENOMEM
  991. * @opc: capabilities type to discover - pass in the command opcode
  992. * @cd: pointer to command details structure or NULL
  993. *
  994. * Get the function(0x000a)/device(0x000b) capabilities description from
  995. * the firmware.
  996. */
  997. static enum ice_status
  998. ice_aq_discover_caps(struct ice_hw *hw, void *buf, u16 buf_size, u16 *data_size,
  999. enum ice_adminq_opc opc, struct ice_sq_cd *cd)
  1000. {
  1001. struct ice_aqc_list_caps *cmd;
  1002. struct ice_aq_desc desc;
  1003. enum ice_status status;
  1004. cmd = &desc.params.get_cap;
  1005. if (opc != ice_aqc_opc_list_func_caps &&
  1006. opc != ice_aqc_opc_list_dev_caps)
  1007. return ICE_ERR_PARAM;
  1008. ice_fill_dflt_direct_cmd_desc(&desc, opc);
  1009. status = ice_aq_send_cmd(hw, &desc, buf, buf_size, cd);
  1010. if (!status)
  1011. ice_parse_caps(hw, buf, le32_to_cpu(cmd->count), opc);
  1012. *data_size = le16_to_cpu(desc.datalen);
  1013. return status;
  1014. }
  1015. /**
  1016. * ice_get_caps - get info about the HW
  1017. * @hw: pointer to the hardware structure
  1018. */
  1019. enum ice_status ice_get_caps(struct ice_hw *hw)
  1020. {
  1021. enum ice_status status;
  1022. u16 data_size = 0;
  1023. u16 cbuf_len;
  1024. u8 retries;
  1025. /* The driver doesn't know how many capabilities the device will return
  1026. * so the buffer size required isn't known ahead of time. The driver
  1027. * starts with cbuf_len and if this turns out to be insufficient, the
  1028. * device returns ICE_AQ_RC_ENOMEM and also the buffer size it needs.
  1029. * The driver then allocates the buffer of this size and retries the
  1030. * operation. So it follows that the retry count is 2.
  1031. */
  1032. #define ICE_GET_CAP_BUF_COUNT 40
  1033. #define ICE_GET_CAP_RETRY_COUNT 2
  1034. cbuf_len = ICE_GET_CAP_BUF_COUNT *
  1035. sizeof(struct ice_aqc_list_caps_elem);
  1036. retries = ICE_GET_CAP_RETRY_COUNT;
  1037. do {
  1038. void *cbuf;
  1039. cbuf = devm_kzalloc(ice_hw_to_dev(hw), cbuf_len, GFP_KERNEL);
  1040. if (!cbuf)
  1041. return ICE_ERR_NO_MEMORY;
  1042. status = ice_aq_discover_caps(hw, cbuf, cbuf_len, &data_size,
  1043. ice_aqc_opc_list_func_caps, NULL);
  1044. devm_kfree(ice_hw_to_dev(hw), cbuf);
  1045. if (!status || hw->adminq.sq_last_status != ICE_AQ_RC_ENOMEM)
  1046. break;
  1047. /* If ENOMEM is returned, try again with bigger buffer */
  1048. cbuf_len = data_size;
  1049. } while (--retries);
  1050. return status;
  1051. }
  1052. /**
  1053. * ice_aq_clear_pxe_mode
  1054. * @hw: pointer to the hw struct
  1055. *
  1056. * Tell the firmware that the driver is taking over from PXE (0x0110).
  1057. */
  1058. static enum ice_status ice_aq_clear_pxe_mode(struct ice_hw *hw)
  1059. {
  1060. struct ice_aq_desc desc;
  1061. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_clear_pxe_mode);
  1062. desc.params.clear_pxe.rx_cnt = ICE_AQC_CLEAR_PXE_RX_CNT;
  1063. return ice_aq_send_cmd(hw, &desc, NULL, 0, NULL);
  1064. }
  1065. /**
  1066. * ice_clear_pxe_mode - clear pxe operations mode
  1067. * @hw: pointer to the hw struct
  1068. *
  1069. * Make sure all PXE mode settings are cleared, including things
  1070. * like descriptor fetch/write-back mode.
  1071. */
  1072. void ice_clear_pxe_mode(struct ice_hw *hw)
  1073. {
  1074. if (ice_check_sq_alive(hw, &hw->adminq))
  1075. ice_aq_clear_pxe_mode(hw);
  1076. }
  1077. /**
  1078. * __ice_aq_get_set_rss_lut
  1079. * @hw: pointer to the hardware structure
  1080. * @vsi_id: VSI FW index
  1081. * @lut_type: LUT table type
  1082. * @lut: pointer to the LUT buffer provided by the caller
  1083. * @lut_size: size of the LUT buffer
  1084. * @glob_lut_idx: global LUT index
  1085. * @set: set true to set the table, false to get the table
  1086. *
  1087. * Internal function to get (0x0B05) or set (0x0B03) RSS look up table
  1088. */
  1089. static enum ice_status
  1090. __ice_aq_get_set_rss_lut(struct ice_hw *hw, u16 vsi_id, u8 lut_type, u8 *lut,
  1091. u16 lut_size, u8 glob_lut_idx, bool set)
  1092. {
  1093. struct ice_aqc_get_set_rss_lut *cmd_resp;
  1094. struct ice_aq_desc desc;
  1095. enum ice_status status;
  1096. u16 flags = 0;
  1097. cmd_resp = &desc.params.get_set_rss_lut;
  1098. if (set) {
  1099. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_set_rss_lut);
  1100. desc.flags |= cpu_to_le16(ICE_AQ_FLAG_RD);
  1101. } else {
  1102. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_get_rss_lut);
  1103. }
  1104. cmd_resp->vsi_id = cpu_to_le16(((vsi_id <<
  1105. ICE_AQC_GSET_RSS_LUT_VSI_ID_S) &
  1106. ICE_AQC_GSET_RSS_LUT_VSI_ID_M) |
  1107. ICE_AQC_GSET_RSS_LUT_VSI_VALID);
  1108. switch (lut_type) {
  1109. case ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_VSI:
  1110. case ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_PF:
  1111. case ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_GLOBAL:
  1112. flags |= ((lut_type << ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_S) &
  1113. ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_M);
  1114. break;
  1115. default:
  1116. status = ICE_ERR_PARAM;
  1117. goto ice_aq_get_set_rss_lut_exit;
  1118. }
  1119. if (lut_type == ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_GLOBAL) {
  1120. flags |= ((glob_lut_idx << ICE_AQC_GSET_RSS_LUT_GLOBAL_IDX_S) &
  1121. ICE_AQC_GSET_RSS_LUT_GLOBAL_IDX_M);
  1122. if (!set)
  1123. goto ice_aq_get_set_rss_lut_send;
  1124. } else if (lut_type == ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_PF) {
  1125. if (!set)
  1126. goto ice_aq_get_set_rss_lut_send;
  1127. } else {
  1128. goto ice_aq_get_set_rss_lut_send;
  1129. }
  1130. /* LUT size is only valid for Global and PF table types */
  1131. if (lut_size == ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_128) {
  1132. flags |= (ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_128_FLAG <<
  1133. ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_S) &
  1134. ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_M;
  1135. } else if (lut_size == ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_512) {
  1136. flags |= (ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_512_FLAG <<
  1137. ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_S) &
  1138. ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_M;
  1139. } else if ((lut_size == ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_2K) &&
  1140. (lut_type == ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_PF)) {
  1141. flags |= (ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_2K_FLAG <<
  1142. ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_S) &
  1143. ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_M;
  1144. } else {
  1145. status = ICE_ERR_PARAM;
  1146. goto ice_aq_get_set_rss_lut_exit;
  1147. }
  1148. ice_aq_get_set_rss_lut_send:
  1149. cmd_resp->flags = cpu_to_le16(flags);
  1150. status = ice_aq_send_cmd(hw, &desc, lut, lut_size, NULL);
  1151. ice_aq_get_set_rss_lut_exit:
  1152. return status;
  1153. }
  1154. /**
  1155. * ice_aq_get_rss_lut
  1156. * @hw: pointer to the hardware structure
  1157. * @vsi_id: VSI FW index
  1158. * @lut_type: LUT table type
  1159. * @lut: pointer to the LUT buffer provided by the caller
  1160. * @lut_size: size of the LUT buffer
  1161. *
  1162. * get the RSS lookup table, PF or VSI type
  1163. */
  1164. enum ice_status
  1165. ice_aq_get_rss_lut(struct ice_hw *hw, u16 vsi_id, u8 lut_type, u8 *lut,
  1166. u16 lut_size)
  1167. {
  1168. return __ice_aq_get_set_rss_lut(hw, vsi_id, lut_type, lut, lut_size, 0,
  1169. false);
  1170. }
  1171. /**
  1172. * ice_aq_set_rss_lut
  1173. * @hw: pointer to the hardware structure
  1174. * @vsi_id: VSI FW index
  1175. * @lut_type: LUT table type
  1176. * @lut: pointer to the LUT buffer provided by the caller
  1177. * @lut_size: size of the LUT buffer
  1178. *
  1179. * set the RSS lookup table, PF or VSI type
  1180. */
  1181. enum ice_status
  1182. ice_aq_set_rss_lut(struct ice_hw *hw, u16 vsi_id, u8 lut_type, u8 *lut,
  1183. u16 lut_size)
  1184. {
  1185. return __ice_aq_get_set_rss_lut(hw, vsi_id, lut_type, lut, lut_size, 0,
  1186. true);
  1187. }
  1188. /**
  1189. * __ice_aq_get_set_rss_key
  1190. * @hw: pointer to the hw struct
  1191. * @vsi_id: VSI FW index
  1192. * @key: pointer to key info struct
  1193. * @set: set true to set the key, false to get the key
  1194. *
  1195. * get (0x0B04) or set (0x0B02) the RSS key per VSI
  1196. */
  1197. static enum
  1198. ice_status __ice_aq_get_set_rss_key(struct ice_hw *hw, u16 vsi_id,
  1199. struct ice_aqc_get_set_rss_keys *key,
  1200. bool set)
  1201. {
  1202. struct ice_aqc_get_set_rss_key *cmd_resp;
  1203. u16 key_size = sizeof(*key);
  1204. struct ice_aq_desc desc;
  1205. cmd_resp = &desc.params.get_set_rss_key;
  1206. if (set) {
  1207. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_set_rss_key);
  1208. desc.flags |= cpu_to_le16(ICE_AQ_FLAG_RD);
  1209. } else {
  1210. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_get_rss_key);
  1211. }
  1212. cmd_resp->vsi_id = cpu_to_le16(((vsi_id <<
  1213. ICE_AQC_GSET_RSS_KEY_VSI_ID_S) &
  1214. ICE_AQC_GSET_RSS_KEY_VSI_ID_M) |
  1215. ICE_AQC_GSET_RSS_KEY_VSI_VALID);
  1216. return ice_aq_send_cmd(hw, &desc, key, key_size, NULL);
  1217. }
  1218. /**
  1219. * ice_aq_get_rss_key
  1220. * @hw: pointer to the hw struct
  1221. * @vsi_id: VSI FW index
  1222. * @key: pointer to key info struct
  1223. *
  1224. * get the RSS key per VSI
  1225. */
  1226. enum ice_status
  1227. ice_aq_get_rss_key(struct ice_hw *hw, u16 vsi_id,
  1228. struct ice_aqc_get_set_rss_keys *key)
  1229. {
  1230. return __ice_aq_get_set_rss_key(hw, vsi_id, key, false);
  1231. }
  1232. /**
  1233. * ice_aq_set_rss_key
  1234. * @hw: pointer to the hw struct
  1235. * @vsi_id: VSI FW index
  1236. * @keys: pointer to key info struct
  1237. *
  1238. * set the RSS key per VSI
  1239. */
  1240. enum ice_status
  1241. ice_aq_set_rss_key(struct ice_hw *hw, u16 vsi_id,
  1242. struct ice_aqc_get_set_rss_keys *keys)
  1243. {
  1244. return __ice_aq_get_set_rss_key(hw, vsi_id, keys, true);
  1245. }
  1246. /**
  1247. * ice_aq_add_lan_txq
  1248. * @hw: pointer to the hardware structure
  1249. * @num_qgrps: Number of added queue groups
  1250. * @qg_list: list of queue groups to be added
  1251. * @buf_size: size of buffer for indirect command
  1252. * @cd: pointer to command details structure or NULL
  1253. *
  1254. * Add Tx LAN queue (0x0C30)
  1255. *
  1256. * NOTE:
  1257. * Prior to calling add Tx LAN queue:
  1258. * Initialize the following as part of the Tx queue context:
  1259. * Completion queue ID if the queue uses Completion queue, Quanta profile,
  1260. * Cache profile and Packet shaper profile.
  1261. *
  1262. * After add Tx LAN queue AQ command is completed:
  1263. * Interrupts should be associated with specific queues,
  1264. * Association of Tx queue to Doorbell queue is not part of Add LAN Tx queue
  1265. * flow.
  1266. */
  1267. static enum ice_status
  1268. ice_aq_add_lan_txq(struct ice_hw *hw, u8 num_qgrps,
  1269. struct ice_aqc_add_tx_qgrp *qg_list, u16 buf_size,
  1270. struct ice_sq_cd *cd)
  1271. {
  1272. u16 i, sum_header_size, sum_q_size = 0;
  1273. struct ice_aqc_add_tx_qgrp *list;
  1274. struct ice_aqc_add_txqs *cmd;
  1275. struct ice_aq_desc desc;
  1276. cmd = &desc.params.add_txqs;
  1277. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_add_txqs);
  1278. if (!qg_list)
  1279. return ICE_ERR_PARAM;
  1280. if (num_qgrps > ICE_LAN_TXQ_MAX_QGRPS)
  1281. return ICE_ERR_PARAM;
  1282. sum_header_size = num_qgrps *
  1283. (sizeof(*qg_list) - sizeof(*qg_list->txqs));
  1284. list = qg_list;
  1285. for (i = 0; i < num_qgrps; i++) {
  1286. struct ice_aqc_add_txqs_perq *q = list->txqs;
  1287. sum_q_size += list->num_txqs * sizeof(*q);
  1288. list = (struct ice_aqc_add_tx_qgrp *)(q + list->num_txqs);
  1289. }
  1290. if (buf_size != (sum_header_size + sum_q_size))
  1291. return ICE_ERR_PARAM;
  1292. desc.flags |= cpu_to_le16(ICE_AQ_FLAG_RD);
  1293. cmd->num_qgrps = num_qgrps;
  1294. return ice_aq_send_cmd(hw, &desc, qg_list, buf_size, cd);
  1295. }
  1296. /**
  1297. * ice_aq_dis_lan_txq
  1298. * @hw: pointer to the hardware structure
  1299. * @num_qgrps: number of groups in the list
  1300. * @qg_list: the list of groups to disable
  1301. * @buf_size: the total size of the qg_list buffer in bytes
  1302. * @cd: pointer to command details structure or NULL
  1303. *
  1304. * Disable LAN Tx queue (0x0C31)
  1305. */
  1306. static enum ice_status
  1307. ice_aq_dis_lan_txq(struct ice_hw *hw, u8 num_qgrps,
  1308. struct ice_aqc_dis_txq_item *qg_list, u16 buf_size,
  1309. struct ice_sq_cd *cd)
  1310. {
  1311. struct ice_aqc_dis_txqs *cmd;
  1312. struct ice_aq_desc desc;
  1313. u16 i, sz = 0;
  1314. cmd = &desc.params.dis_txqs;
  1315. ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_dis_txqs);
  1316. if (!qg_list)
  1317. return ICE_ERR_PARAM;
  1318. if (num_qgrps > ICE_LAN_TXQ_MAX_QGRPS)
  1319. return ICE_ERR_PARAM;
  1320. desc.flags |= cpu_to_le16(ICE_AQ_FLAG_RD);
  1321. cmd->num_entries = num_qgrps;
  1322. for (i = 0; i < num_qgrps; ++i) {
  1323. /* Calculate the size taken up by the queue IDs in this group */
  1324. sz += qg_list[i].num_qs * sizeof(qg_list[i].q_id);
  1325. /* Add the size of the group header */
  1326. sz += sizeof(qg_list[i]) - sizeof(qg_list[i].q_id);
  1327. /* If the num of queues is even, add 2 bytes of padding */
  1328. if ((qg_list[i].num_qs % 2) == 0)
  1329. sz += 2;
  1330. }
  1331. if (buf_size != sz)
  1332. return ICE_ERR_PARAM;
  1333. return ice_aq_send_cmd(hw, &desc, qg_list, buf_size, cd);
  1334. }
  1335. /* End of FW Admin Queue command wrappers */
  1336. /**
  1337. * ice_write_byte - write a byte to a packed context structure
  1338. * @src_ctx: the context structure to read from
  1339. * @dest_ctx: the context to be written to
  1340. * @ce_info: a description of the struct to be filled
  1341. */
  1342. static void ice_write_byte(u8 *src_ctx, u8 *dest_ctx,
  1343. const struct ice_ctx_ele *ce_info)
  1344. {
  1345. u8 src_byte, dest_byte, mask;
  1346. u8 *from, *dest;
  1347. u16 shift_width;
  1348. /* copy from the next struct field */
  1349. from = src_ctx + ce_info->offset;
  1350. /* prepare the bits and mask */
  1351. shift_width = ce_info->lsb % 8;
  1352. mask = (u8)(BIT(ce_info->width) - 1);
  1353. src_byte = *from;
  1354. src_byte &= mask;
  1355. /* shift to correct alignment */
  1356. mask <<= shift_width;
  1357. src_byte <<= shift_width;
  1358. /* get the current bits from the target bit string */
  1359. dest = dest_ctx + (ce_info->lsb / 8);
  1360. memcpy(&dest_byte, dest, sizeof(dest_byte));
  1361. dest_byte &= ~mask; /* get the bits not changing */
  1362. dest_byte |= src_byte; /* add in the new bits */
  1363. /* put it all back */
  1364. memcpy(dest, &dest_byte, sizeof(dest_byte));
  1365. }
  1366. /**
  1367. * ice_write_word - write a word to a packed context structure
  1368. * @src_ctx: the context structure to read from
  1369. * @dest_ctx: the context to be written to
  1370. * @ce_info: a description of the struct to be filled
  1371. */
  1372. static void ice_write_word(u8 *src_ctx, u8 *dest_ctx,
  1373. const struct ice_ctx_ele *ce_info)
  1374. {
  1375. u16 src_word, mask;
  1376. __le16 dest_word;
  1377. u8 *from, *dest;
  1378. u16 shift_width;
  1379. /* copy from the next struct field */
  1380. from = src_ctx + ce_info->offset;
  1381. /* prepare the bits and mask */
  1382. shift_width = ce_info->lsb % 8;
  1383. mask = BIT(ce_info->width) - 1;
  1384. /* don't swizzle the bits until after the mask because the mask bits
  1385. * will be in a different bit position on big endian machines
  1386. */
  1387. src_word = *(u16 *)from;
  1388. src_word &= mask;
  1389. /* shift to correct alignment */
  1390. mask <<= shift_width;
  1391. src_word <<= shift_width;
  1392. /* get the current bits from the target bit string */
  1393. dest = dest_ctx + (ce_info->lsb / 8);
  1394. memcpy(&dest_word, dest, sizeof(dest_word));
  1395. dest_word &= ~(cpu_to_le16(mask)); /* get the bits not changing */
  1396. dest_word |= cpu_to_le16(src_word); /* add in the new bits */
  1397. /* put it all back */
  1398. memcpy(dest, &dest_word, sizeof(dest_word));
  1399. }
  1400. /**
  1401. * ice_write_dword - write a dword to a packed context structure
  1402. * @src_ctx: the context structure to read from
  1403. * @dest_ctx: the context to be written to
  1404. * @ce_info: a description of the struct to be filled
  1405. */
  1406. static void ice_write_dword(u8 *src_ctx, u8 *dest_ctx,
  1407. const struct ice_ctx_ele *ce_info)
  1408. {
  1409. u32 src_dword, mask;
  1410. __le32 dest_dword;
  1411. u8 *from, *dest;
  1412. u16 shift_width;
  1413. /* copy from the next struct field */
  1414. from = src_ctx + ce_info->offset;
  1415. /* prepare the bits and mask */
  1416. shift_width = ce_info->lsb % 8;
  1417. /* if the field width is exactly 32 on an x86 machine, then the shift
  1418. * operation will not work because the SHL instructions count is masked
  1419. * to 5 bits so the shift will do nothing
  1420. */
  1421. if (ce_info->width < 32)
  1422. mask = BIT(ce_info->width) - 1;
  1423. else
  1424. mask = (u32)~0;
  1425. /* don't swizzle the bits until after the mask because the mask bits
  1426. * will be in a different bit position on big endian machines
  1427. */
  1428. src_dword = *(u32 *)from;
  1429. src_dword &= mask;
  1430. /* shift to correct alignment */
  1431. mask <<= shift_width;
  1432. src_dword <<= shift_width;
  1433. /* get the current bits from the target bit string */
  1434. dest = dest_ctx + (ce_info->lsb / 8);
  1435. memcpy(&dest_dword, dest, sizeof(dest_dword));
  1436. dest_dword &= ~(cpu_to_le32(mask)); /* get the bits not changing */
  1437. dest_dword |= cpu_to_le32(src_dword); /* add in the new bits */
  1438. /* put it all back */
  1439. memcpy(dest, &dest_dword, sizeof(dest_dword));
  1440. }
  1441. /**
  1442. * ice_write_qword - write a qword to a packed context structure
  1443. * @src_ctx: the context structure to read from
  1444. * @dest_ctx: the context to be written to
  1445. * @ce_info: a description of the struct to be filled
  1446. */
  1447. static void ice_write_qword(u8 *src_ctx, u8 *dest_ctx,
  1448. const struct ice_ctx_ele *ce_info)
  1449. {
  1450. u64 src_qword, mask;
  1451. __le64 dest_qword;
  1452. u8 *from, *dest;
  1453. u16 shift_width;
  1454. /* copy from the next struct field */
  1455. from = src_ctx + ce_info->offset;
  1456. /* prepare the bits and mask */
  1457. shift_width = ce_info->lsb % 8;
  1458. /* if the field width is exactly 64 on an x86 machine, then the shift
  1459. * operation will not work because the SHL instructions count is masked
  1460. * to 6 bits so the shift will do nothing
  1461. */
  1462. if (ce_info->width < 64)
  1463. mask = BIT_ULL(ce_info->width) - 1;
  1464. else
  1465. mask = (u64)~0;
  1466. /* don't swizzle the bits until after the mask because the mask bits
  1467. * will be in a different bit position on big endian machines
  1468. */
  1469. src_qword = *(u64 *)from;
  1470. src_qword &= mask;
  1471. /* shift to correct alignment */
  1472. mask <<= shift_width;
  1473. src_qword <<= shift_width;
  1474. /* get the current bits from the target bit string */
  1475. dest = dest_ctx + (ce_info->lsb / 8);
  1476. memcpy(&dest_qword, dest, sizeof(dest_qword));
  1477. dest_qword &= ~(cpu_to_le64(mask)); /* get the bits not changing */
  1478. dest_qword |= cpu_to_le64(src_qword); /* add in the new bits */
  1479. /* put it all back */
  1480. memcpy(dest, &dest_qword, sizeof(dest_qword));
  1481. }
  1482. /**
  1483. * ice_set_ctx - set context bits in packed structure
  1484. * @src_ctx: pointer to a generic non-packed context structure
  1485. * @dest_ctx: pointer to memory for the packed structure
  1486. * @ce_info: a description of the structure to be transformed
  1487. */
  1488. enum ice_status
  1489. ice_set_ctx(u8 *src_ctx, u8 *dest_ctx, const struct ice_ctx_ele *ce_info)
  1490. {
  1491. int f;
  1492. for (f = 0; ce_info[f].width; f++) {
  1493. /* We have to deal with each element of the FW response
  1494. * using the correct size so that we are correct regardless
  1495. * of the endianness of the machine.
  1496. */
  1497. switch (ce_info[f].size_of) {
  1498. case sizeof(u8):
  1499. ice_write_byte(src_ctx, dest_ctx, &ce_info[f]);
  1500. break;
  1501. case sizeof(u16):
  1502. ice_write_word(src_ctx, dest_ctx, &ce_info[f]);
  1503. break;
  1504. case sizeof(u32):
  1505. ice_write_dword(src_ctx, dest_ctx, &ce_info[f]);
  1506. break;
  1507. case sizeof(u64):
  1508. ice_write_qword(src_ctx, dest_ctx, &ce_info[f]);
  1509. break;
  1510. default:
  1511. return ICE_ERR_INVAL_SIZE;
  1512. }
  1513. }
  1514. return 0;
  1515. }
  1516. /**
  1517. * ice_ena_vsi_txq
  1518. * @pi: port information structure
  1519. * @vsi_id: VSI id
  1520. * @tc: tc number
  1521. * @num_qgrps: Number of added queue groups
  1522. * @buf: list of queue groups to be added
  1523. * @buf_size: size of buffer for indirect command
  1524. * @cd: pointer to command details structure or NULL
  1525. *
  1526. * This function adds one lan q
  1527. */
  1528. enum ice_status
  1529. ice_ena_vsi_txq(struct ice_port_info *pi, u16 vsi_id, u8 tc, u8 num_qgrps,
  1530. struct ice_aqc_add_tx_qgrp *buf, u16 buf_size,
  1531. struct ice_sq_cd *cd)
  1532. {
  1533. struct ice_aqc_txsched_elem_data node = { 0 };
  1534. struct ice_sched_node *parent;
  1535. enum ice_status status;
  1536. struct ice_hw *hw;
  1537. if (!pi || pi->port_state != ICE_SCHED_PORT_STATE_READY)
  1538. return ICE_ERR_CFG;
  1539. if (num_qgrps > 1 || buf->num_txqs > 1)
  1540. return ICE_ERR_MAX_LIMIT;
  1541. hw = pi->hw;
  1542. mutex_lock(&pi->sched_lock);
  1543. /* find a parent node */
  1544. parent = ice_sched_get_free_qparent(pi, vsi_id, tc,
  1545. ICE_SCHED_NODE_OWNER_LAN);
  1546. if (!parent) {
  1547. status = ICE_ERR_PARAM;
  1548. goto ena_txq_exit;
  1549. }
  1550. buf->parent_teid = parent->info.node_teid;
  1551. node.parent_teid = parent->info.node_teid;
  1552. /* Mark that the values in the "generic" section as valid. The default
  1553. * value in the "generic" section is zero. This means that :
  1554. * - Scheduling mode is Bytes Per Second (BPS), indicated by Bit 0.
  1555. * - 0 priority among siblings, indicated by Bit 1-3.
  1556. * - WFQ, indicated by Bit 4.
  1557. * - 0 Adjustment value is used in PSM credit update flow, indicated by
  1558. * Bit 5-6.
  1559. * - Bit 7 is reserved.
  1560. * Without setting the generic section as valid in valid_sections, the
  1561. * Admin Q command will fail with error code ICE_AQ_RC_EINVAL.
  1562. */
  1563. buf->txqs[0].info.valid_sections = ICE_AQC_ELEM_VALID_GENERIC;
  1564. /* add the lan q */
  1565. status = ice_aq_add_lan_txq(hw, num_qgrps, buf, buf_size, cd);
  1566. if (status)
  1567. goto ena_txq_exit;
  1568. node.node_teid = buf->txqs[0].q_teid;
  1569. node.data.elem_type = ICE_AQC_ELEM_TYPE_LEAF;
  1570. /* add a leaf node into schduler tree q layer */
  1571. status = ice_sched_add_node(pi, hw->num_tx_sched_layers - 1, &node);
  1572. ena_txq_exit:
  1573. mutex_unlock(&pi->sched_lock);
  1574. return status;
  1575. }
  1576. /**
  1577. * ice_dis_vsi_txq
  1578. * @pi: port information structure
  1579. * @num_queues: number of queues
  1580. * @q_ids: pointer to the q_id array
  1581. * @q_teids: pointer to queue node teids
  1582. * @cd: pointer to command details structure or NULL
  1583. *
  1584. * This function removes queues and their corresponding nodes in SW DB
  1585. */
  1586. enum ice_status
  1587. ice_dis_vsi_txq(struct ice_port_info *pi, u8 num_queues, u16 *q_ids,
  1588. u32 *q_teids, struct ice_sq_cd *cd)
  1589. {
  1590. enum ice_status status = ICE_ERR_DOES_NOT_EXIST;
  1591. struct ice_aqc_dis_txq_item qg_list;
  1592. u16 i;
  1593. if (!pi || pi->port_state != ICE_SCHED_PORT_STATE_READY)
  1594. return ICE_ERR_CFG;
  1595. mutex_lock(&pi->sched_lock);
  1596. for (i = 0; i < num_queues; i++) {
  1597. struct ice_sched_node *node;
  1598. node = ice_sched_find_node_by_teid(pi->root, q_teids[i]);
  1599. if (!node)
  1600. continue;
  1601. qg_list.parent_teid = node->info.parent_teid;
  1602. qg_list.num_qs = 1;
  1603. qg_list.q_id[0] = cpu_to_le16(q_ids[i]);
  1604. status = ice_aq_dis_lan_txq(pi->hw, 1, &qg_list,
  1605. sizeof(qg_list), cd);
  1606. if (status)
  1607. break;
  1608. ice_free_sched_node(pi, node);
  1609. }
  1610. mutex_unlock(&pi->sched_lock);
  1611. return status;
  1612. }