omap_drv.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_drv.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <drm/drm_atomic.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_crtc_helper.h>
  22. #include <drm/drm_fb_helper.h>
  23. #include "omap_dmm_tiler.h"
  24. #include "omap_drv.h"
  25. #define DRIVER_NAME MODULE_NAME
  26. #define DRIVER_DESC "OMAP DRM"
  27. #define DRIVER_DATE "20110917"
  28. #define DRIVER_MAJOR 1
  29. #define DRIVER_MINOR 0
  30. #define DRIVER_PATCHLEVEL 0
  31. /*
  32. * mode config funcs
  33. */
  34. /* Notes about mapping DSS and DRM entities:
  35. * CRTC: overlay
  36. * encoder: manager.. with some extension to allow one primary CRTC
  37. * and zero or more video CRTC's to be mapped to one encoder?
  38. * connector: dssdev.. manager can be attached/detached from different
  39. * devices
  40. */
  41. static void omap_fb_output_poll_changed(struct drm_device *dev)
  42. {
  43. struct omap_drm_private *priv = dev->dev_private;
  44. DBG("dev=%p", dev);
  45. if (priv->fbdev)
  46. drm_fb_helper_hotplug_event(priv->fbdev);
  47. }
  48. static void omap_atomic_wait_for_completion(struct drm_device *dev,
  49. struct drm_atomic_state *old_state)
  50. {
  51. struct drm_crtc_state *old_crtc_state;
  52. struct drm_crtc *crtc;
  53. unsigned int i;
  54. int ret;
  55. for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  56. if (!crtc->state->enable)
  57. continue;
  58. ret = omap_crtc_wait_pending(crtc);
  59. if (!ret)
  60. dev_warn(dev->dev,
  61. "atomic complete timeout (pipe %u)!\n", i);
  62. }
  63. }
  64. static void omap_atomic_commit_tail(struct drm_atomic_state *old_state)
  65. {
  66. struct drm_device *dev = old_state->dev;
  67. struct omap_drm_private *priv = dev->dev_private;
  68. priv->dispc_ops->runtime_get();
  69. /* Apply the atomic update. */
  70. drm_atomic_helper_commit_modeset_disables(dev, old_state);
  71. /* With the current dss dispc implementation we have to enable
  72. * the new modeset before we can commit planes. The dispc ovl
  73. * configuration relies on the video mode configuration been
  74. * written into the HW when the ovl configuration is
  75. * calculated.
  76. *
  77. * This approach is not ideal because after a mode change the
  78. * plane update is executed only after the first vblank
  79. * interrupt. The dispc implementation should be fixed so that
  80. * it is able use uncommitted drm state information.
  81. */
  82. drm_atomic_helper_commit_modeset_enables(dev, old_state);
  83. omap_atomic_wait_for_completion(dev, old_state);
  84. drm_atomic_helper_commit_planes(dev, old_state, 0);
  85. drm_atomic_helper_commit_hw_done(old_state);
  86. /*
  87. * Wait for completion of the page flips to ensure that old buffers
  88. * can't be touched by the hardware anymore before cleaning up planes.
  89. */
  90. omap_atomic_wait_for_completion(dev, old_state);
  91. drm_atomic_helper_cleanup_planes(dev, old_state);
  92. priv->dispc_ops->runtime_put();
  93. }
  94. static const struct drm_mode_config_helper_funcs omap_mode_config_helper_funcs = {
  95. .atomic_commit_tail = omap_atomic_commit_tail,
  96. };
  97. static const struct drm_mode_config_funcs omap_mode_config_funcs = {
  98. .fb_create = omap_framebuffer_create,
  99. .output_poll_changed = omap_fb_output_poll_changed,
  100. .atomic_check = drm_atomic_helper_check,
  101. .atomic_commit = drm_atomic_helper_commit,
  102. };
  103. static int get_connector_type(struct omap_dss_device *dssdev)
  104. {
  105. switch (dssdev->type) {
  106. case OMAP_DISPLAY_TYPE_HDMI:
  107. return DRM_MODE_CONNECTOR_HDMIA;
  108. case OMAP_DISPLAY_TYPE_DVI:
  109. return DRM_MODE_CONNECTOR_DVID;
  110. case OMAP_DISPLAY_TYPE_DSI:
  111. return DRM_MODE_CONNECTOR_DSI;
  112. default:
  113. return DRM_MODE_CONNECTOR_Unknown;
  114. }
  115. }
  116. static void omap_disconnect_dssdevs(void)
  117. {
  118. struct omap_dss_device *dssdev = NULL;
  119. for_each_dss_dev(dssdev)
  120. dssdev->driver->disconnect(dssdev);
  121. }
  122. static int omap_connect_dssdevs(void)
  123. {
  124. int r;
  125. struct omap_dss_device *dssdev = NULL;
  126. if (!omapdss_stack_is_ready())
  127. return -EPROBE_DEFER;
  128. for_each_dss_dev(dssdev) {
  129. r = dssdev->driver->connect(dssdev);
  130. if (r == -EPROBE_DEFER) {
  131. omap_dss_put_device(dssdev);
  132. goto cleanup;
  133. } else if (r) {
  134. dev_warn(dssdev->dev, "could not connect display: %s\n",
  135. dssdev->name);
  136. }
  137. }
  138. return 0;
  139. cleanup:
  140. /*
  141. * if we are deferring probe, we disconnect the devices we previously
  142. * connected
  143. */
  144. omap_disconnect_dssdevs();
  145. return r;
  146. }
  147. static int omap_modeset_init_properties(struct drm_device *dev)
  148. {
  149. struct omap_drm_private *priv = dev->dev_private;
  150. priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
  151. if (!priv->zorder_prop)
  152. return -ENOMEM;
  153. return 0;
  154. }
  155. static int omap_modeset_init(struct drm_device *dev)
  156. {
  157. struct omap_drm_private *priv = dev->dev_private;
  158. struct omap_dss_device *dssdev = NULL;
  159. int num_ovls = priv->dispc_ops->get_num_ovls();
  160. int num_mgrs = priv->dispc_ops->get_num_mgrs();
  161. int num_crtcs, crtc_idx, plane_idx;
  162. int ret;
  163. u32 plane_crtc_mask;
  164. drm_mode_config_init(dev);
  165. ret = omap_modeset_init_properties(dev);
  166. if (ret < 0)
  167. return ret;
  168. /*
  169. * This function creates exactly one connector, encoder, crtc,
  170. * and primary plane per each connected dss-device. Each
  171. * connector->encoder->crtc chain is expected to be separate
  172. * and each crtc is connect to a single dss-channel. If the
  173. * configuration does not match the expectations or exceeds
  174. * the available resources, the configuration is rejected.
  175. */
  176. num_crtcs = 0;
  177. for_each_dss_dev(dssdev)
  178. if (omapdss_device_is_connected(dssdev))
  179. num_crtcs++;
  180. if (num_crtcs > num_mgrs || num_crtcs > num_ovls ||
  181. num_crtcs > ARRAY_SIZE(priv->crtcs) ||
  182. num_crtcs > ARRAY_SIZE(priv->planes) ||
  183. num_crtcs > ARRAY_SIZE(priv->encoders) ||
  184. num_crtcs > ARRAY_SIZE(priv->connectors)) {
  185. dev_err(dev->dev, "%s(): Too many connected displays\n",
  186. __func__);
  187. return -EINVAL;
  188. }
  189. /* All planes can be put to any CRTC */
  190. plane_crtc_mask = (1 << num_crtcs) - 1;
  191. dssdev = NULL;
  192. crtc_idx = 0;
  193. plane_idx = 0;
  194. for_each_dss_dev(dssdev) {
  195. struct drm_connector *connector;
  196. struct drm_encoder *encoder;
  197. struct drm_plane *plane;
  198. struct drm_crtc *crtc;
  199. if (!omapdss_device_is_connected(dssdev))
  200. continue;
  201. encoder = omap_encoder_init(dev, dssdev);
  202. if (!encoder)
  203. return -ENOMEM;
  204. connector = omap_connector_init(dev,
  205. get_connector_type(dssdev), dssdev, encoder);
  206. if (!connector)
  207. return -ENOMEM;
  208. plane = omap_plane_init(dev, plane_idx, DRM_PLANE_TYPE_PRIMARY,
  209. plane_crtc_mask);
  210. if (IS_ERR(plane))
  211. return PTR_ERR(plane);
  212. crtc = omap_crtc_init(dev, plane, dssdev);
  213. if (IS_ERR(crtc))
  214. return PTR_ERR(crtc);
  215. drm_mode_connector_attach_encoder(connector, encoder);
  216. encoder->possible_crtcs = (1 << crtc_idx);
  217. priv->crtcs[priv->num_crtcs++] = crtc;
  218. priv->planes[priv->num_planes++] = plane;
  219. priv->encoders[priv->num_encoders++] = encoder;
  220. priv->connectors[priv->num_connectors++] = connector;
  221. plane_idx++;
  222. crtc_idx++;
  223. }
  224. /*
  225. * Create normal planes for the remaining overlays:
  226. */
  227. for (; plane_idx < num_ovls; plane_idx++) {
  228. struct drm_plane *plane;
  229. if (WARN_ON(priv->num_planes >= ARRAY_SIZE(priv->planes)))
  230. return -EINVAL;
  231. plane = omap_plane_init(dev, plane_idx, DRM_PLANE_TYPE_OVERLAY,
  232. plane_crtc_mask);
  233. if (IS_ERR(plane))
  234. return PTR_ERR(plane);
  235. priv->planes[priv->num_planes++] = plane;
  236. }
  237. DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
  238. priv->num_planes, priv->num_crtcs, priv->num_encoders,
  239. priv->num_connectors);
  240. dev->mode_config.min_width = 8;
  241. dev->mode_config.min_height = 2;
  242. /* note: eventually will need some cpu_is_omapXYZ() type stuff here
  243. * to fill in these limits properly on different OMAP generations..
  244. */
  245. dev->mode_config.max_width = 2048;
  246. dev->mode_config.max_height = 2048;
  247. dev->mode_config.funcs = &omap_mode_config_funcs;
  248. dev->mode_config.helper_private = &omap_mode_config_helper_funcs;
  249. drm_mode_config_reset(dev);
  250. omap_drm_irq_install(dev);
  251. return 0;
  252. }
  253. /*
  254. * drm ioctl funcs
  255. */
  256. static int ioctl_get_param(struct drm_device *dev, void *data,
  257. struct drm_file *file_priv)
  258. {
  259. struct omap_drm_private *priv = dev->dev_private;
  260. struct drm_omap_param *args = data;
  261. DBG("%p: param=%llu", dev, args->param);
  262. switch (args->param) {
  263. case OMAP_PARAM_CHIPSET_ID:
  264. args->value = priv->omaprev;
  265. break;
  266. default:
  267. DBG("unknown parameter %lld", args->param);
  268. return -EINVAL;
  269. }
  270. return 0;
  271. }
  272. static int ioctl_set_param(struct drm_device *dev, void *data,
  273. struct drm_file *file_priv)
  274. {
  275. struct drm_omap_param *args = data;
  276. switch (args->param) {
  277. default:
  278. DBG("unknown parameter %lld", args->param);
  279. return -EINVAL;
  280. }
  281. return 0;
  282. }
  283. #define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
  284. static int ioctl_gem_new(struct drm_device *dev, void *data,
  285. struct drm_file *file_priv)
  286. {
  287. struct drm_omap_gem_new *args = data;
  288. u32 flags = args->flags & OMAP_BO_USER_MASK;
  289. VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
  290. args->size.bytes, flags);
  291. return omap_gem_new_handle(dev, file_priv, args->size, flags,
  292. &args->handle);
  293. }
  294. static int ioctl_gem_info(struct drm_device *dev, void *data,
  295. struct drm_file *file_priv)
  296. {
  297. struct drm_omap_gem_info *args = data;
  298. struct drm_gem_object *obj;
  299. int ret = 0;
  300. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  301. obj = drm_gem_object_lookup(file_priv, args->handle);
  302. if (!obj)
  303. return -ENOENT;
  304. args->size = omap_gem_mmap_size(obj);
  305. args->offset = omap_gem_mmap_offset(obj);
  306. drm_gem_object_unreference_unlocked(obj);
  307. return ret;
  308. }
  309. static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
  310. DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param,
  311. DRM_AUTH | DRM_RENDER_ALLOW),
  312. DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param,
  313. DRM_AUTH | DRM_MASTER | DRM_ROOT_ONLY),
  314. DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new,
  315. DRM_AUTH | DRM_RENDER_ALLOW),
  316. /* Deprecated, to be removed. */
  317. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, drm_noop,
  318. DRM_AUTH | DRM_RENDER_ALLOW),
  319. /* Deprecated, to be removed. */
  320. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, drm_noop,
  321. DRM_AUTH | DRM_RENDER_ALLOW),
  322. DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info,
  323. DRM_AUTH | DRM_RENDER_ALLOW),
  324. };
  325. /*
  326. * drm driver funcs
  327. */
  328. static int dev_open(struct drm_device *dev, struct drm_file *file)
  329. {
  330. file->driver_priv = NULL;
  331. DBG("open: dev=%p, file=%p", dev, file);
  332. return 0;
  333. }
  334. /**
  335. * lastclose - clean up after all DRM clients have exited
  336. * @dev: DRM device
  337. *
  338. * Take care of cleaning up after all DRM clients have exited. In the
  339. * mode setting case, we want to restore the kernel's initial mode (just
  340. * in case the last client left us in a bad state).
  341. */
  342. static void dev_lastclose(struct drm_device *dev)
  343. {
  344. int i;
  345. /* we don't support vga_switcheroo.. so just make sure the fbdev
  346. * mode is active
  347. */
  348. struct omap_drm_private *priv = dev->dev_private;
  349. int ret;
  350. DBG("lastclose: dev=%p", dev);
  351. /* need to restore default rotation state.. not sure
  352. * if there is a cleaner way to restore properties to
  353. * default state? Maybe a flag that properties should
  354. * automatically be restored to default state on
  355. * lastclose?
  356. */
  357. for (i = 0; i < priv->num_crtcs; i++) {
  358. struct drm_crtc *crtc = priv->crtcs[i];
  359. if (!crtc->primary->rotation_property)
  360. continue;
  361. drm_object_property_set_value(&crtc->base,
  362. crtc->primary->rotation_property,
  363. DRM_MODE_ROTATE_0);
  364. }
  365. for (i = 0; i < priv->num_planes; i++) {
  366. struct drm_plane *plane = priv->planes[i];
  367. if (!plane->rotation_property)
  368. continue;
  369. drm_object_property_set_value(&plane->base,
  370. plane->rotation_property,
  371. DRM_MODE_ROTATE_0);
  372. }
  373. if (priv->fbdev) {
  374. ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  375. if (ret)
  376. DBG("failed to restore crtc mode");
  377. }
  378. }
  379. static const struct vm_operations_struct omap_gem_vm_ops = {
  380. .fault = omap_gem_fault,
  381. .open = drm_gem_vm_open,
  382. .close = drm_gem_vm_close,
  383. };
  384. static const struct file_operations omapdriver_fops = {
  385. .owner = THIS_MODULE,
  386. .open = drm_open,
  387. .unlocked_ioctl = drm_ioctl,
  388. .release = drm_release,
  389. .mmap = omap_gem_mmap,
  390. .poll = drm_poll,
  391. .read = drm_read,
  392. .llseek = noop_llseek,
  393. };
  394. static struct drm_driver omap_drm_driver = {
  395. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
  396. DRIVER_ATOMIC | DRIVER_RENDER,
  397. .open = dev_open,
  398. .lastclose = dev_lastclose,
  399. #ifdef CONFIG_DEBUG_FS
  400. .debugfs_init = omap_debugfs_init,
  401. #endif
  402. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  403. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  404. .gem_prime_export = omap_gem_prime_export,
  405. .gem_prime_import = omap_gem_prime_import,
  406. .gem_free_object = omap_gem_free_object,
  407. .gem_vm_ops = &omap_gem_vm_ops,
  408. .dumb_create = omap_gem_dumb_create,
  409. .dumb_map_offset = omap_gem_dumb_map_offset,
  410. .dumb_destroy = drm_gem_dumb_destroy,
  411. .ioctls = ioctls,
  412. .num_ioctls = DRM_OMAP_NUM_IOCTLS,
  413. .fops = &omapdriver_fops,
  414. .name = DRIVER_NAME,
  415. .desc = DRIVER_DESC,
  416. .date = DRIVER_DATE,
  417. .major = DRIVER_MAJOR,
  418. .minor = DRIVER_MINOR,
  419. .patchlevel = DRIVER_PATCHLEVEL,
  420. };
  421. static int pdev_probe(struct platform_device *pdev)
  422. {
  423. struct omap_drm_platform_data *pdata = pdev->dev.platform_data;
  424. struct omap_drm_private *priv;
  425. struct drm_device *ddev;
  426. unsigned int i;
  427. int ret;
  428. DBG("%s", pdev->name);
  429. if (omapdss_is_initialized() == false)
  430. return -EPROBE_DEFER;
  431. omap_crtc_pre_init();
  432. ret = omap_connect_dssdevs();
  433. if (ret)
  434. goto err_crtc_uninit;
  435. /* Allocate and initialize the driver private structure. */
  436. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  437. if (!priv) {
  438. ret = -ENOMEM;
  439. goto err_disconnect_dssdevs;
  440. }
  441. priv->dispc_ops = dispc_get_ops();
  442. priv->omaprev = pdata->omaprev;
  443. priv->wq = alloc_ordered_workqueue("omapdrm", 0);
  444. spin_lock_init(&priv->list_lock);
  445. INIT_LIST_HEAD(&priv->obj_list);
  446. /* Allocate and initialize the DRM device. */
  447. ddev = drm_dev_alloc(&omap_drm_driver, &pdev->dev);
  448. if (IS_ERR(ddev)) {
  449. ret = PTR_ERR(ddev);
  450. goto err_free_priv;
  451. }
  452. ddev->dev_private = priv;
  453. platform_set_drvdata(pdev, ddev);
  454. omap_gem_init(ddev);
  455. ret = omap_modeset_init(ddev);
  456. if (ret) {
  457. dev_err(&pdev->dev, "omap_modeset_init failed: ret=%d\n", ret);
  458. goto err_free_drm_dev;
  459. }
  460. /* Initialize vblank handling, start with all CRTCs disabled. */
  461. ret = drm_vblank_init(ddev, priv->num_crtcs);
  462. if (ret) {
  463. dev_err(&pdev->dev, "could not init vblank\n");
  464. goto err_cleanup_modeset;
  465. }
  466. for (i = 0; i < priv->num_crtcs; i++)
  467. drm_crtc_vblank_off(priv->crtcs[i]);
  468. priv->fbdev = omap_fbdev_init(ddev);
  469. drm_kms_helper_poll_init(ddev);
  470. /*
  471. * Register the DRM device with the core and the connectors with
  472. * sysfs.
  473. */
  474. ret = drm_dev_register(ddev, 0);
  475. if (ret)
  476. goto err_cleanup_helpers;
  477. return 0;
  478. err_cleanup_helpers:
  479. drm_kms_helper_poll_fini(ddev);
  480. if (priv->fbdev)
  481. omap_fbdev_free(ddev);
  482. err_cleanup_modeset:
  483. drm_mode_config_cleanup(ddev);
  484. omap_drm_irq_uninstall(ddev);
  485. err_free_drm_dev:
  486. omap_gem_deinit(ddev);
  487. drm_dev_unref(ddev);
  488. err_free_priv:
  489. destroy_workqueue(priv->wq);
  490. kfree(priv);
  491. err_disconnect_dssdevs:
  492. omap_disconnect_dssdevs();
  493. err_crtc_uninit:
  494. omap_crtc_pre_uninit();
  495. return ret;
  496. }
  497. static int pdev_remove(struct platform_device *pdev)
  498. {
  499. struct drm_device *ddev = platform_get_drvdata(pdev);
  500. struct omap_drm_private *priv = ddev->dev_private;
  501. DBG("");
  502. drm_dev_unregister(ddev);
  503. drm_kms_helper_poll_fini(ddev);
  504. if (priv->fbdev)
  505. omap_fbdev_free(ddev);
  506. drm_atomic_helper_shutdown(ddev);
  507. drm_mode_config_cleanup(ddev);
  508. omap_drm_irq_uninstall(ddev);
  509. omap_gem_deinit(ddev);
  510. drm_dev_unref(ddev);
  511. destroy_workqueue(priv->wq);
  512. kfree(priv);
  513. omap_disconnect_dssdevs();
  514. omap_crtc_pre_uninit();
  515. return 0;
  516. }
  517. #ifdef CONFIG_PM_SLEEP
  518. static int omap_drm_suspend_all_displays(void)
  519. {
  520. struct omap_dss_device *dssdev = NULL;
  521. for_each_dss_dev(dssdev) {
  522. if (!dssdev->driver)
  523. continue;
  524. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  525. dssdev->driver->disable(dssdev);
  526. dssdev->activate_after_resume = true;
  527. } else {
  528. dssdev->activate_after_resume = false;
  529. }
  530. }
  531. return 0;
  532. }
  533. static int omap_drm_resume_all_displays(void)
  534. {
  535. struct omap_dss_device *dssdev = NULL;
  536. for_each_dss_dev(dssdev) {
  537. if (!dssdev->driver)
  538. continue;
  539. if (dssdev->activate_after_resume) {
  540. dssdev->driver->enable(dssdev);
  541. dssdev->activate_after_resume = false;
  542. }
  543. }
  544. return 0;
  545. }
  546. static int omap_drm_suspend(struct device *dev)
  547. {
  548. struct drm_device *drm_dev = dev_get_drvdata(dev);
  549. drm_kms_helper_poll_disable(drm_dev);
  550. drm_modeset_lock_all(drm_dev);
  551. omap_drm_suspend_all_displays();
  552. drm_modeset_unlock_all(drm_dev);
  553. return 0;
  554. }
  555. static int omap_drm_resume(struct device *dev)
  556. {
  557. struct drm_device *drm_dev = dev_get_drvdata(dev);
  558. drm_modeset_lock_all(drm_dev);
  559. omap_drm_resume_all_displays();
  560. drm_modeset_unlock_all(drm_dev);
  561. drm_kms_helper_poll_enable(drm_dev);
  562. return omap_gem_resume(dev);
  563. }
  564. #endif
  565. static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
  566. static struct platform_driver pdev = {
  567. .driver = {
  568. .name = DRIVER_NAME,
  569. .pm = &omapdrm_pm_ops,
  570. },
  571. .probe = pdev_probe,
  572. .remove = pdev_remove,
  573. };
  574. static struct platform_driver * const drivers[] = {
  575. &omap_dmm_driver,
  576. &pdev,
  577. };
  578. static int __init omap_drm_init(void)
  579. {
  580. DBG("init");
  581. return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
  582. }
  583. static void __exit omap_drm_fini(void)
  584. {
  585. DBG("fini");
  586. platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
  587. }
  588. /* need late_initcall() so we load after dss_driver's are loaded */
  589. late_initcall(omap_drm_init);
  590. module_exit(omap_drm_fini);
  591. MODULE_AUTHOR("Rob Clark <rob@ti.com>");
  592. MODULE_DESCRIPTION("OMAP DRM Display Driver");
  593. MODULE_ALIAS("platform:" DRIVER_NAME);
  594. MODULE_LICENSE("GPL v2");