omap-aes.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW ACCELERATOR defines
  5. *
  6. * Copyright (c) 2015 Texas Instruments Incorporated
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as published
  10. * by the Free Software Foundation.
  11. *
  12. */
  13. #ifndef __OMAP_AES_H__
  14. #define __OMAP_AES_H__
  15. #define DST_MAXBURST 4
  16. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  17. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  18. /*
  19. * OMAP TRM gives bitfields as start:end, where start is the higher bit
  20. * number. For example 7:0
  21. */
  22. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  23. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  24. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  25. (((x) ^ 0x01) * 0x04))
  26. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  27. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  28. #define AES_REG_CTRL_CTR_WIDTH_MASK GENMASK(8, 7)
  29. #define AES_REG_CTRL_CTR_WIDTH_32 0
  30. #define AES_REG_CTRL_CTR_WIDTH_64 BIT(7)
  31. #define AES_REG_CTRL_CTR_WIDTH_96 BIT(8)
  32. #define AES_REG_CTRL_CTR_WIDTH_128 GENMASK(8, 7)
  33. #define AES_REG_CTRL_CTR BIT(6)
  34. #define AES_REG_CTRL_CBC BIT(5)
  35. #define AES_REG_CTRL_KEY_SIZE GENMASK(4, 3)
  36. #define AES_REG_CTRL_DIRECTION BIT(2)
  37. #define AES_REG_CTRL_INPUT_READY BIT(1)
  38. #define AES_REG_CTRL_OUTPUT_READY BIT(0)
  39. #define AES_REG_CTRL_MASK GENMASK(24, 2)
  40. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  41. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  42. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  43. #define AES_REG_MASK_SIDLE BIT(6)
  44. #define AES_REG_MASK_START BIT(5)
  45. #define AES_REG_MASK_DMA_OUT_EN BIT(3)
  46. #define AES_REG_MASK_DMA_IN_EN BIT(2)
  47. #define AES_REG_MASK_SOFTRESET BIT(1)
  48. #define AES_REG_AUTOIDLE BIT(0)
  49. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  50. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  51. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  52. #define AES_REG_IRQ_DATA_IN BIT(1)
  53. #define AES_REG_IRQ_DATA_OUT BIT(2)
  54. #define DEFAULT_TIMEOUT (5 * HZ)
  55. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  56. #define FLAGS_MODE_MASK 0x000f
  57. #define FLAGS_ENCRYPT BIT(0)
  58. #define FLAGS_CBC BIT(1)
  59. #define FLAGS_GIV BIT(2)
  60. #define FLAGS_CTR BIT(3)
  61. #define FLAGS_INIT BIT(4)
  62. #define FLAGS_FAST BIT(5)
  63. #define FLAGS_BUSY BIT(6)
  64. #define FLAGS_IN_DATA_ST_SHIFT 8
  65. #define FLAGS_OUT_DATA_ST_SHIFT 10
  66. #define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
  67. struct omap_aes_ctx {
  68. int keylen;
  69. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  70. struct crypto_skcipher *fallback;
  71. };
  72. struct omap_aes_reqctx {
  73. struct omap_aes_dev *dd;
  74. unsigned long mode;
  75. };
  76. #define OMAP_AES_QUEUE_LENGTH 1
  77. #define OMAP_AES_CACHE_SIZE 0
  78. struct omap_aes_algs_info {
  79. struct crypto_alg *algs_list;
  80. unsigned int size;
  81. unsigned int registered;
  82. };
  83. struct omap_aes_pdata {
  84. struct omap_aes_algs_info *algs_info;
  85. unsigned int algs_info_size;
  86. void (*trigger)(struct omap_aes_dev *dd, int length);
  87. u32 key_ofs;
  88. u32 iv_ofs;
  89. u32 ctrl_ofs;
  90. u32 data_ofs;
  91. u32 rev_ofs;
  92. u32 mask_ofs;
  93. u32 irq_enable_ofs;
  94. u32 irq_status_ofs;
  95. u32 dma_enable_in;
  96. u32 dma_enable_out;
  97. u32 dma_start;
  98. u32 major_mask;
  99. u32 major_shift;
  100. u32 minor_mask;
  101. u32 minor_shift;
  102. };
  103. struct omap_aes_dev {
  104. struct list_head list;
  105. unsigned long phys_base;
  106. void __iomem *io_base;
  107. struct omap_aes_ctx *ctx;
  108. struct device *dev;
  109. unsigned long flags;
  110. int err;
  111. struct tasklet_struct done_task;
  112. struct ablkcipher_request *req;
  113. struct crypto_engine *engine;
  114. /*
  115. * total is used by PIO mode for book keeping so introduce
  116. * variable total_save as need it to calc page_order
  117. */
  118. size_t total;
  119. size_t total_save;
  120. struct scatterlist *in_sg;
  121. struct scatterlist *out_sg;
  122. /* Buffers for copying for unaligned cases */
  123. struct scatterlist in_sgl;
  124. struct scatterlist out_sgl;
  125. struct scatterlist *orig_out;
  126. struct scatter_walk in_walk;
  127. struct scatter_walk out_walk;
  128. struct dma_chan *dma_lch_in;
  129. struct dma_chan *dma_lch_out;
  130. int in_sg_len;
  131. int out_sg_len;
  132. int pio_only;
  133. const struct omap_aes_pdata *pdata;
  134. };
  135. u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset);
  136. void omap_aes_write(struct omap_aes_dev *dd, u32 offset, u32 value);
  137. struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx);
  138. int omap_aes_write_ctrl(struct omap_aes_dev *dd);
  139. int omap_aes_crypt_dma_start(struct omap_aes_dev *dd);
  140. int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd);
  141. #endif