t4240rdb.dts 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * T4240RDB Device Tree Source
  3. *
  4. * Copyright 2014 - 2015 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "t4240si-pre.dtsi"
  35. / {
  36. model = "fsl,T4240RDB";
  37. compatible = "fsl,T4240RDB";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. aliases {
  42. sgmii_phy21 = &sgmiiphy21;
  43. sgmii_phy22 = &sgmiiphy22;
  44. sgmii_phy23 = &sgmiiphy23;
  45. sgmii_phy24 = &sgmiiphy24;
  46. sgmii_phy41 = &sgmiiphy41;
  47. sgmii_phy42 = &sgmiiphy42;
  48. sgmii_phy43 = &sgmiiphy43;
  49. sgmii_phy44 = &sgmiiphy44;
  50. };
  51. ifc: localbus@ffe124000 {
  52. reg = <0xf 0xfe124000 0 0x2000>;
  53. ranges = <0 0 0xf 0xe8000000 0x08000000
  54. 2 0 0xf 0xff800000 0x00010000
  55. 3 0 0xf 0xffdf0000 0x00008000>;
  56. nor@0,0 {
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. compatible = "cfi-flash";
  60. reg = <0x0 0x0 0x8000000>;
  61. bank-width = <2>;
  62. device-width = <1>;
  63. };
  64. nand@2,0 {
  65. #address-cells = <1>;
  66. #size-cells = <1>;
  67. compatible = "fsl,ifc-nand";
  68. reg = <0x2 0x0 0x10000>;
  69. };
  70. };
  71. memory {
  72. device_type = "memory";
  73. };
  74. reserved-memory {
  75. #address-cells = <2>;
  76. #size-cells = <2>;
  77. ranges;
  78. bman_fbpr: bman-fbpr {
  79. size = <0 0x1000000>;
  80. alignment = <0 0x1000000>;
  81. };
  82. qman_fqd: qman-fqd {
  83. size = <0 0x400000>;
  84. alignment = <0 0x400000>;
  85. };
  86. qman_pfdr: qman-pfdr {
  87. size = <0 0x2000000>;
  88. alignment = <0 0x2000000>;
  89. };
  90. };
  91. dcsr: dcsr@f00000000 {
  92. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  93. };
  94. bportals: bman-portals@ff4000000 {
  95. ranges = <0x0 0xf 0xf4000000 0x2000000>;
  96. };
  97. qportals: qman-portals@ff6000000 {
  98. ranges = <0x0 0xf 0xf6000000 0x2000000>;
  99. };
  100. soc: soc@ffe000000 {
  101. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  102. reg = <0xf 0xfe000000 0 0x00001000>;
  103. spi@110000 {
  104. flash@0 {
  105. #address-cells = <1>;
  106. #size-cells = <1>;
  107. compatible = "sst,sst25wf040", "jedec,spi-nor";
  108. reg = <0>;
  109. spi-max-frequency = <40000000>; /* input clock */
  110. };
  111. };
  112. i2c@118000 {
  113. hwmon@2f {
  114. compatible = "winbond,w83793";
  115. reg = <0x2f>;
  116. };
  117. eeprom@52 {
  118. compatible = "atmel,24c256";
  119. reg = <0x52>;
  120. };
  121. eeprom@54 {
  122. compatible = "atmel,24c256";
  123. reg = <0x54>;
  124. };
  125. eeprom@56 {
  126. compatible = "atmel,24c256";
  127. reg = <0x56>;
  128. };
  129. rtc@68 {
  130. compatible = "dallas,ds1374";
  131. reg = <0x68>;
  132. interrupts = <0x1 0x1 0 0>;
  133. };
  134. };
  135. sdhc@114000 {
  136. voltage-ranges = <1800 1800 3300 3300>;
  137. };
  138. fman@400000 {
  139. ethernet@e0000 {
  140. phy-handle = <&sgmiiphy21>;
  141. phy-connection-type = "sgmii";
  142. };
  143. ethernet@e2000 {
  144. phy-handle = <&sgmiiphy22>;
  145. phy-connection-type = "sgmii";
  146. };
  147. ethernet@e4000 {
  148. phy-handle = <&sgmiiphy23>;
  149. phy-connection-type = "sgmii";
  150. };
  151. ethernet@e6000 {
  152. phy-handle = <&sgmiiphy24>;
  153. phy-connection-type = "sgmii";
  154. };
  155. ethernet@e8000 {
  156. status = "disabled";
  157. };
  158. ethernet@ea000 {
  159. status = "disabled";
  160. };
  161. ethernet@f0000 {
  162. phy-handle = <&xfiphy1>;
  163. phy-connection-type = "xgmii";
  164. };
  165. ethernet@f2000 {
  166. phy-handle = <&xfiphy2>;
  167. phy-connection-type = "xgmii";
  168. };
  169. };
  170. fman@500000 {
  171. ethernet@e0000 {
  172. phy-handle = <&sgmiiphy41>;
  173. phy-connection-type = "sgmii";
  174. };
  175. ethernet@e2000 {
  176. phy-handle = <&sgmiiphy42>;
  177. phy-connection-type = "sgmii";
  178. };
  179. ethernet@e4000 {
  180. phy-handle = <&sgmiiphy43>;
  181. phy-connection-type = "sgmii";
  182. };
  183. ethernet@e6000 {
  184. phy-handle = <&sgmiiphy44>;
  185. phy-connection-type = "sgmii";
  186. };
  187. ethernet@e8000 {
  188. status = "disabled";
  189. };
  190. ethernet@ea000 {
  191. status = "disabled";
  192. };
  193. ethernet@f0000 {
  194. phy-handle = <&xfiphy3>;
  195. phy-connection-type = "xgmii";
  196. };
  197. ethernet@f2000 {
  198. phy-handle = <&xfiphy4>;
  199. phy-connection-type = "xgmii";
  200. };
  201. mdio@fc000 {
  202. sgmiiphy21: ethernet-phy@0 {
  203. reg = <0x0>;
  204. };
  205. sgmiiphy22: ethernet-phy@1 {
  206. reg = <0x1>;
  207. };
  208. sgmiiphy23: ethernet-phy@2 {
  209. reg = <0x2>;
  210. };
  211. sgmiiphy24: ethernet-phy@3 {
  212. reg = <0x3>;
  213. };
  214. sgmiiphy41: ethernet-phy@4 {
  215. reg = <0x4>;
  216. };
  217. sgmiiphy42: ethernet-phy@5 {
  218. reg = <0x5>;
  219. };
  220. sgmiiphy43: ethernet-phy@6 {
  221. reg = <0x6>;
  222. };
  223. sgmiiphy44: ethernet-phy@7 {
  224. reg = <0x7>;
  225. };
  226. };
  227. mdio@fd000 {
  228. xfiphy1: ethernet-phy@10 {
  229. compatible = "ethernet-phy-ieee802.3-c45";
  230. reg = <0x10>;
  231. };
  232. xfiphy2: ethernet-phy@11 {
  233. compatible = "ethernet-phy-ieee802.3-c45";
  234. reg = <0x11>;
  235. };
  236. xfiphy3: ethernet-phy@13 {
  237. compatible = "ethernet-phy-ieee802.3-c45";
  238. reg = <0x13>;
  239. };
  240. xfiphy4: ethernet-phy@12 {
  241. compatible = "ethernet-phy-ieee802.3-c45";
  242. reg = <0x12>;
  243. };
  244. };
  245. };
  246. };
  247. pci0: pcie@ffe240000 {
  248. reg = <0xf 0xfe240000 0 0x10000>;
  249. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
  250. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  251. pcie@0 {
  252. ranges = <0x02000000 0 0xe0000000
  253. 0x02000000 0 0xe0000000
  254. 0 0x20000000
  255. 0x01000000 0 0x00000000
  256. 0x01000000 0 0x00000000
  257. 0 0x00010000>;
  258. };
  259. };
  260. pci1: pcie@ffe250000 {
  261. reg = <0xf 0xfe250000 0 0x10000>;
  262. ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
  263. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  264. pcie@0 {
  265. ranges = <0x02000000 0 0xe0000000
  266. 0x02000000 0 0xe0000000
  267. 0 0x20000000
  268. 0x01000000 0 0x00000000
  269. 0x01000000 0 0x00000000
  270. 0 0x00010000>;
  271. };
  272. };
  273. pci2: pcie@ffe260000 {
  274. reg = <0xf 0xfe260000 0 0x1000>;
  275. ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
  276. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  277. pcie@0 {
  278. ranges = <0x02000000 0 0xe0000000
  279. 0x02000000 0 0xe0000000
  280. 0 0x20000000
  281. 0x01000000 0 0x00000000
  282. 0x01000000 0 0x00000000
  283. 0 0x00010000>;
  284. };
  285. };
  286. pci3: pcie@ffe270000 {
  287. reg = <0xf 0xfe270000 0 0x10000>;
  288. ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
  289. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  290. pcie@0 {
  291. ranges = <0x02000000 0 0xe0000000
  292. 0x02000000 0 0xe0000000
  293. 0 0x20000000
  294. 0x01000000 0 0x00000000
  295. 0x01000000 0 0x00000000
  296. 0 0x00010000>;
  297. };
  298. };
  299. rio: rapidio@ffe0c0000 {
  300. reg = <0xf 0xfe0c0000 0 0x11000>;
  301. port1 {
  302. ranges = <0 0 0xc 0x20000000 0 0x10000000>;
  303. };
  304. port2 {
  305. ranges = <0 0 0xc 0x30000000 0 0x10000000>;
  306. };
  307. };
  308. };
  309. /include/ "t4240si-post.dtsi"