prm3xxx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * OMAP3xxx PRM module functions
  3. *
  4. * Copyright (C) 2010-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include "soc.h"
  20. #include "common.h"
  21. #include "vp.h"
  22. #include "powerdomain.h"
  23. #include "prm3xxx.h"
  24. #include "prm2xxx_3xxx.h"
  25. #include "cm2xxx_3xxx.h"
  26. #include "prm-regbits-34xx.h"
  27. #include "cm3xxx.h"
  28. #include "cm-regbits-34xx.h"
  29. static const struct omap_prcm_irq omap3_prcm_irqs[] = {
  30. OMAP_PRCM_IRQ("wkup", 0, 0),
  31. OMAP_PRCM_IRQ("io", 9, 1),
  32. };
  33. static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
  34. .ack = OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
  35. .mask = OMAP3_PRM_IRQENABLE_MPU_OFFSET,
  36. .nr_regs = 1,
  37. .irqs = omap3_prcm_irqs,
  38. .nr_irqs = ARRAY_SIZE(omap3_prcm_irqs),
  39. .irq = 11 + OMAP_INTC_START,
  40. .read_pending_irqs = &omap3xxx_prm_read_pending_irqs,
  41. .ocp_barrier = &omap3xxx_prm_ocp_barrier,
  42. .save_and_clear_irqen = &omap3xxx_prm_save_and_clear_irqen,
  43. .restore_irqen = &omap3xxx_prm_restore_irqen,
  44. .reconfigure_io_chain = NULL,
  45. };
  46. /*
  47. * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
  48. * register (which are specific to OMAP3xxx SoCs) to reset source ID
  49. * bit shifts (which is an OMAP SoC-independent enumeration)
  50. */
  51. static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
  52. { OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  53. { OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  54. { OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  55. { OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  56. { OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  57. { OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  58. { OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
  59. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  60. { OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
  61. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  62. { OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  63. { OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
  64. { -1, -1 },
  65. };
  66. /* PRM VP */
  67. /*
  68. * struct omap3_vp - OMAP3 VP register access description.
  69. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  70. */
  71. struct omap3_vp {
  72. u32 tranxdone_status;
  73. };
  74. static struct omap3_vp omap3_vp[] = {
  75. [OMAP3_VP_VDD_MPU_ID] = {
  76. .tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
  77. },
  78. [OMAP3_VP_VDD_CORE_ID] = {
  79. .tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
  80. },
  81. };
  82. #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
  83. u32 omap3_prm_vp_check_txdone(u8 vp_id)
  84. {
  85. struct omap3_vp *vp = &omap3_vp[vp_id];
  86. u32 irqstatus;
  87. irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
  88. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  89. return irqstatus & vp->tranxdone_status;
  90. }
  91. void omap3_prm_vp_clear_txdone(u8 vp_id)
  92. {
  93. struct omap3_vp *vp = &omap3_vp[vp_id];
  94. omap2_prm_write_mod_reg(vp->tranxdone_status,
  95. OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  96. }
  97. u32 omap3_prm_vcvp_read(u8 offset)
  98. {
  99. return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
  100. }
  101. void omap3_prm_vcvp_write(u32 val, u8 offset)
  102. {
  103. omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
  104. }
  105. u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  106. {
  107. return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
  108. }
  109. /**
  110. * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
  111. *
  112. * Set the DPLL3 reset bit, which should reboot the SoC. This is the
  113. * recommended way to restart the SoC, considering Errata i520. No
  114. * return value.
  115. */
  116. void omap3xxx_prm_dpll3_reset(void)
  117. {
  118. omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, OMAP3430_GR_MOD,
  119. OMAP2_RM_RSTCTRL);
  120. /* OCP barrier */
  121. omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP2_RM_RSTCTRL);
  122. }
  123. /**
  124. * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  125. * @events: ptr to a u32, preallocated by caller
  126. *
  127. * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
  128. * MPU IRQs, and store the result into the u32 pointed to by @events.
  129. * No return value.
  130. */
  131. void omap3xxx_prm_read_pending_irqs(unsigned long *events)
  132. {
  133. u32 mask, st;
  134. /* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
  135. mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  136. st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  137. events[0] = mask & st;
  138. }
  139. /**
  140. * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  141. *
  142. * Force any buffered writes to the PRM IP block to complete. Needed
  143. * by the PRM IRQ handler, which reads and writes directly to the IP
  144. * block, to avoid race conditions after acknowledging or clearing IRQ
  145. * bits. No return value.
  146. */
  147. void omap3xxx_prm_ocp_barrier(void)
  148. {
  149. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  150. }
  151. /**
  152. * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
  153. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  154. *
  155. * Save the PRM_IRQENABLE_MPU register to @saved_mask. @saved_mask
  156. * must be allocated by the caller. Intended to be used in the PRM
  157. * interrupt handler suspend callback. The OCP barrier is needed to
  158. * ensure the write to disable PRM interrupts reaches the PRM before
  159. * returning; otherwise, spurious interrupts might occur. No return
  160. * value.
  161. */
  162. void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
  163. {
  164. saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
  165. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  166. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  167. /* OCP barrier */
  168. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  169. }
  170. /**
  171. * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
  172. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  173. *
  174. * Restore the PRM_IRQENABLE_MPU register from @saved_mask. Intended
  175. * to be used in the PRM interrupt handler resume callback to restore
  176. * values saved by omap3xxx_prm_save_and_clear_irqen(). No OCP
  177. * barrier should be needed here; any pending PRM interrupts will fire
  178. * once the writes reach the PRM. No return value.
  179. */
  180. void omap3xxx_prm_restore_irqen(u32 *saved_mask)
  181. {
  182. omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
  183. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  184. }
  185. /**
  186. * omap3xxx_prm_clear_mod_irqs - clear wake-up events from PRCM interrupt
  187. * @module: PRM module to clear wakeups from
  188. * @regs: register set to clear, 1 or 3
  189. * @ignore_bits: wakeup status bits to ignore
  190. *
  191. * The purpose of this function is to clear any wake-up events latched
  192. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  193. * may occur whilst attempting to clear a PM_WKST_x register and thus
  194. * set another bit in this register. A while loop is used to ensure
  195. * that any peripheral wake-up events occurring while attempting to
  196. * clear the PM_WKST_x are detected and cleared.
  197. */
  198. int omap3xxx_prm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
  199. {
  200. u32 wkst, fclk, iclk, clken;
  201. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  202. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  203. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  204. u16 grpsel_off = (regs == 3) ?
  205. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  206. int c = 0;
  207. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  208. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  209. wkst &= ~ignore_bits;
  210. if (wkst) {
  211. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  212. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  213. while (wkst) {
  214. clken = wkst;
  215. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  216. /*
  217. * For USBHOST, we don't know whether HOST1 or
  218. * HOST2 woke us up, so enable both f-clocks
  219. */
  220. if (module == OMAP3430ES2_USBHOST_MOD)
  221. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  222. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  223. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  224. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  225. wkst &= ~ignore_bits;
  226. c++;
  227. }
  228. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  229. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  230. }
  231. return c;
  232. }
  233. /**
  234. * omap3_prm_reset_modem - toggle reset signal for modem
  235. *
  236. * Toggles the reset signal to modem IP block. Required to allow
  237. * OMAP3430 without stacked modem to idle properly.
  238. */
  239. void __init omap3_prm_reset_modem(void)
  240. {
  241. omap2_prm_write_mod_reg(
  242. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  243. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  244. CORE_MOD, OMAP2_RM_RSTCTRL);
  245. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  246. }
  247. /**
  248. * omap3_prm_init_pm - initialize PM related registers for PRM
  249. * @has_uart4: SoC has UART4
  250. * @has_iva: SoC has IVA
  251. *
  252. * Initializes PRM registers for PM use. Called from PM init.
  253. */
  254. void __init omap3_prm_init_pm(bool has_uart4, bool has_iva)
  255. {
  256. u32 en_uart4_mask;
  257. u32 grpsel_uart4_mask;
  258. /*
  259. * Enable control of expternal oscillator through
  260. * sys_clkreq. In the long run clock framework should
  261. * take care of this.
  262. */
  263. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  264. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  265. OMAP3430_GR_MOD,
  266. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  267. /* setup wakup source */
  268. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  269. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  270. WKUP_MOD, PM_WKEN);
  271. /* No need to write EN_IO, that is always enabled */
  272. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  273. OMAP3430_GRPSEL_GPT1_MASK |
  274. OMAP3430_GRPSEL_GPT12_MASK,
  275. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  276. /* Enable PM_WKEN to support DSS LPR */
  277. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  278. OMAP3430_DSS_MOD, PM_WKEN);
  279. if (has_uart4) {
  280. en_uart4_mask = OMAP3630_EN_UART4_MASK;
  281. grpsel_uart4_mask = OMAP3630_GRPSEL_UART4_MASK;
  282. }
  283. /* Enable wakeups in PER */
  284. omap2_prm_write_mod_reg(en_uart4_mask |
  285. OMAP3430_EN_GPIO2_MASK |
  286. OMAP3430_EN_GPIO3_MASK |
  287. OMAP3430_EN_GPIO4_MASK |
  288. OMAP3430_EN_GPIO5_MASK |
  289. OMAP3430_EN_GPIO6_MASK |
  290. OMAP3430_EN_UART3_MASK |
  291. OMAP3430_EN_MCBSP2_MASK |
  292. OMAP3430_EN_MCBSP3_MASK |
  293. OMAP3430_EN_MCBSP4_MASK,
  294. OMAP3430_PER_MOD, PM_WKEN);
  295. /* and allow them to wake up MPU */
  296. omap2_prm_write_mod_reg(grpsel_uart4_mask |
  297. OMAP3430_GRPSEL_GPIO2_MASK |
  298. OMAP3430_GRPSEL_GPIO3_MASK |
  299. OMAP3430_GRPSEL_GPIO4_MASK |
  300. OMAP3430_GRPSEL_GPIO5_MASK |
  301. OMAP3430_GRPSEL_GPIO6_MASK |
  302. OMAP3430_GRPSEL_UART3_MASK |
  303. OMAP3430_GRPSEL_MCBSP2_MASK |
  304. OMAP3430_GRPSEL_MCBSP3_MASK |
  305. OMAP3430_GRPSEL_MCBSP4_MASK,
  306. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  307. /* Don't attach IVA interrupts */
  308. if (has_iva) {
  309. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  310. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  311. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  312. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD,
  313. OMAP3430_PM_IVAGRPSEL);
  314. }
  315. /* Clear any pending 'reset' flags */
  316. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  317. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  318. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  319. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  320. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  321. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  322. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD,
  323. OMAP2_RM_RSTST);
  324. /* Clear any pending PRCM interrupts */
  325. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  326. /* We need to idle iva2_pwrdm even on am3703 with no iva2. */
  327. omap3xxx_prm_iva_idle();
  328. omap3_prm_reset_modem();
  329. }
  330. /**
  331. * omap3430_pre_es3_1_reconfigure_io_chain - restart wake-up daisy chain
  332. *
  333. * The ST_IO_CHAIN bit does not exist in 3430 before es3.1. The only
  334. * thing we can do is toggle EN_IO bit for earlier omaps.
  335. */
  336. void omap3430_pre_es3_1_reconfigure_io_chain(void)
  337. {
  338. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  339. PM_WKEN);
  340. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  341. PM_WKEN);
  342. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  343. }
  344. /**
  345. * omap3_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  346. *
  347. * Clear any previously-latched I/O wakeup events and ensure that the
  348. * I/O wakeup gates are aligned with the current mux settings. Works
  349. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  350. * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit. No
  351. * return value. These registers are only available in 3430 es3.1 and later.
  352. */
  353. void omap3_prm_reconfigure_io_chain(void)
  354. {
  355. int i = 0;
  356. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  357. PM_WKEN);
  358. omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  359. OMAP3430_ST_IO_CHAIN_MASK,
  360. MAX_IOPAD_LATCH_TIME, i);
  361. if (i == MAX_IOPAD_LATCH_TIME)
  362. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  363. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  364. PM_WKEN);
  365. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
  366. PM_WKST);
  367. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
  368. }
  369. /**
  370. * omap3xxx_prm_reconfigure_io_chain - reconfigure I/O chain
  371. */
  372. void omap3xxx_prm_reconfigure_io_chain(void)
  373. {
  374. if (omap3_prcm_irq_setup.reconfigure_io_chain)
  375. omap3_prcm_irq_setup.reconfigure_io_chain();
  376. }
  377. /**
  378. * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  379. *
  380. * Activates the I/O wakeup event latches and allows events logged by
  381. * those latches to signal a wakeup event to the PRCM. For I/O
  382. * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
  383. * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
  384. * No return value.
  385. */
  386. static void __init omap3xxx_prm_enable_io_wakeup(void)
  387. {
  388. if (prm_features & PRM_HAS_IO_WAKEUP)
  389. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  390. PM_WKEN);
  391. }
  392. /**
  393. * omap3xxx_prm_read_reset_sources - return the last SoC reset source
  394. *
  395. * Return a u32 representing the last reset sources of the SoC. The
  396. * returned reset source bits are standardized across OMAP SoCs.
  397. */
  398. static u32 omap3xxx_prm_read_reset_sources(void)
  399. {
  400. struct prm_reset_src_map *p;
  401. u32 r = 0;
  402. u32 v;
  403. v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
  404. p = omap3xxx_prm_reset_src_map;
  405. while (p->reg_shift >= 0 && p->std_shift >= 0) {
  406. if (v & (1 << p->reg_shift))
  407. r |= 1 << p->std_shift;
  408. p++;
  409. }
  410. return r;
  411. }
  412. /**
  413. * omap3xxx_prm_iva_idle - ensure IVA is in idle so it can be put into retention
  414. *
  415. * In cases where IVA2 is activated by bootcode, it may prevent
  416. * full-chip retention or off-mode because it is not idle. This
  417. * function forces the IVA2 into idle state so it can go
  418. * into retention/off and thus allow full-chip retention/off.
  419. */
  420. void omap3xxx_prm_iva_idle(void)
  421. {
  422. /* ensure IVA2 clock is disabled */
  423. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  424. /* if no clock activity, nothing else to do */
  425. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  426. OMAP3430_CLKACTIVITY_IVA2_MASK))
  427. return;
  428. /* Reset IVA2 */
  429. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  430. OMAP3430_RST2_IVA2_MASK |
  431. OMAP3430_RST3_IVA2_MASK,
  432. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  433. /* Enable IVA2 clock */
  434. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  435. OMAP3430_IVA2_MOD, CM_FCLKEN);
  436. /* Un-reset IVA2 */
  437. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  438. /* Disable IVA2 clock */
  439. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  440. /* Reset IVA2 */
  441. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  442. OMAP3430_RST2_IVA2_MASK |
  443. OMAP3430_RST3_IVA2_MASK,
  444. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  445. }
  446. /**
  447. * omap3xxx_prm_clear_global_cold_reset - checks the global cold reset status
  448. * and clears it if asserted
  449. *
  450. * Checks if cold-reset has occurred and clears the status bit if yes. Returns
  451. * 1 if cold-reset has occurred, 0 otherwise.
  452. */
  453. int omap3xxx_prm_clear_global_cold_reset(void)
  454. {
  455. if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  456. OMAP3430_GLOBAL_COLD_RST_MASK) {
  457. omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  458. OMAP3430_GR_MOD,
  459. OMAP3_PRM_RSTST_OFFSET);
  460. return 1;
  461. }
  462. return 0;
  463. }
  464. void omap3_prm_save_scratchpad_contents(u32 *ptr)
  465. {
  466. *ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  467. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  468. *ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  469. OMAP3_PRM_CLKSEL_OFFSET);
  470. }
  471. /* Powerdomain low-level functions */
  472. static int omap3_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  473. {
  474. omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  475. (pwrst << OMAP_POWERSTATE_SHIFT),
  476. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  477. return 0;
  478. }
  479. static int omap3_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  480. {
  481. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  482. OMAP2_PM_PWSTCTRL,
  483. OMAP_POWERSTATE_MASK);
  484. }
  485. static int omap3_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  486. {
  487. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  488. OMAP2_PM_PWSTST,
  489. OMAP_POWERSTATEST_MASK);
  490. }
  491. /* Applicable only for OMAP3. Not supported on OMAP2 */
  492. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  493. {
  494. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  495. OMAP3430_PM_PREPWSTST,
  496. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  497. }
  498. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  499. {
  500. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  501. OMAP2_PM_PWSTST,
  502. OMAP3430_LOGICSTATEST_MASK);
  503. }
  504. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  505. {
  506. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  507. OMAP2_PM_PWSTCTRL,
  508. OMAP3430_LOGICSTATEST_MASK);
  509. }
  510. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  511. {
  512. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  513. OMAP3430_PM_PREPWSTST,
  514. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  515. }
  516. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  517. {
  518. switch (bank) {
  519. case 0:
  520. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  521. case 1:
  522. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  523. case 2:
  524. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  525. case 3:
  526. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  527. default:
  528. WARN_ON(1); /* should never happen */
  529. return -EEXIST;
  530. }
  531. return 0;
  532. }
  533. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  534. {
  535. u32 m;
  536. m = omap3_get_mem_bank_lastmemst_mask(bank);
  537. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  538. OMAP3430_PM_PREPWSTST, m);
  539. }
  540. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  541. {
  542. omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  543. return 0;
  544. }
  545. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  546. {
  547. return omap2_prm_rmw_mod_reg_bits(0,
  548. 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  549. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  550. }
  551. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  552. {
  553. return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  554. 0, pwrdm->prcm_offs,
  555. OMAP2_PM_PWSTCTRL);
  556. }
  557. struct pwrdm_ops omap3_pwrdm_operations = {
  558. .pwrdm_set_next_pwrst = omap3_pwrdm_set_next_pwrst,
  559. .pwrdm_read_next_pwrst = omap3_pwrdm_read_next_pwrst,
  560. .pwrdm_read_pwrst = omap3_pwrdm_read_pwrst,
  561. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  562. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  563. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  564. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  565. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  566. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  567. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  568. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  569. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  570. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  571. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  572. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  573. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  574. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  575. };
  576. /*
  577. *
  578. */
  579. static int omap3xxx_prm_late_init(void);
  580. static struct prm_ll_data omap3xxx_prm_ll_data = {
  581. .read_reset_sources = &omap3xxx_prm_read_reset_sources,
  582. .late_init = &omap3xxx_prm_late_init,
  583. };
  584. int __init omap3xxx_prm_init(void)
  585. {
  586. if (omap3_has_io_wakeup())
  587. prm_features |= PRM_HAS_IO_WAKEUP;
  588. return prm_register(&omap3xxx_prm_ll_data);
  589. }
  590. static int omap3xxx_prm_late_init(void)
  591. {
  592. int ret;
  593. if (!(prm_features & PRM_HAS_IO_WAKEUP))
  594. return 0;
  595. if (omap3_has_io_chain_ctrl())
  596. omap3_prcm_irq_setup.reconfigure_io_chain =
  597. omap3_prm_reconfigure_io_chain;
  598. else
  599. omap3_prcm_irq_setup.reconfigure_io_chain =
  600. omap3430_pre_es3_1_reconfigure_io_chain;
  601. omap3xxx_prm_enable_io_wakeup();
  602. ret = omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
  603. if (!ret)
  604. irq_set_status_flags(omap_prcm_event_to_irq("io"),
  605. IRQ_NOAUTOEN);
  606. return ret;
  607. }
  608. static void __exit omap3xxx_prm_exit(void)
  609. {
  610. prm_unregister(&omap3xxx_prm_ll_data);
  611. }
  612. __exitcall(omap3xxx_prm_exit);