intel_sprite.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include <drm/drm_atomic.h>
  37. #include <drm/drm_plane_helper.h>
  38. #include "intel_drv.h"
  39. #include "intel_frontbuffer.h"
  40. #include <drm/i915_drm.h>
  41. #include "i915_drv.h"
  42. static bool
  43. format_is_yuv(uint32_t format)
  44. {
  45. switch (format) {
  46. case DRM_FORMAT_YUYV:
  47. case DRM_FORMAT_UYVY:
  48. case DRM_FORMAT_VYUY:
  49. case DRM_FORMAT_YVYU:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
  56. int usecs)
  57. {
  58. /* paranoia */
  59. if (!adjusted_mode->crtc_htotal)
  60. return 1;
  61. return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
  62. 1000 * adjusted_mode->crtc_htotal);
  63. }
  64. #define VBLANK_EVASION_TIME_US 100
  65. /**
  66. * intel_pipe_update_start() - start update of a set of display registers
  67. * @crtc: the crtc of which the registers are going to be updated
  68. * @start_vbl_count: vblank counter return pointer used for error checking
  69. *
  70. * Mark the start of an update to pipe registers that should be updated
  71. * atomically regarding vblank. If the next vblank will happens within
  72. * the next 100 us, this function waits until the vblank passes.
  73. *
  74. * After a successful call to this function, interrupts will be disabled
  75. * until a subsequent call to intel_pipe_update_end(). That is done to
  76. * avoid random delays. The value written to @start_vbl_count should be
  77. * supplied to intel_pipe_update_end() for error checking.
  78. */
  79. void intel_pipe_update_start(struct intel_crtc *crtc)
  80. {
  81. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  82. long timeout = msecs_to_jiffies_timeout(1);
  83. int scanline, min, max, vblank_start;
  84. wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
  85. DEFINE_WAIT(wait);
  86. vblank_start = adjusted_mode->crtc_vblank_start;
  87. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  88. vblank_start = DIV_ROUND_UP(vblank_start, 2);
  89. /* FIXME needs to be calibrated sensibly */
  90. min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
  91. VBLANK_EVASION_TIME_US);
  92. max = vblank_start - 1;
  93. local_irq_disable();
  94. if (min <= 0 || max <= 0)
  95. return;
  96. if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
  97. return;
  98. crtc->debug.min_vbl = min;
  99. crtc->debug.max_vbl = max;
  100. trace_i915_pipe_update_start(crtc);
  101. for (;;) {
  102. /*
  103. * prepare_to_wait() has a memory barrier, which guarantees
  104. * other CPUs can see the task state update by the time we
  105. * read the scanline.
  106. */
  107. prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
  108. scanline = intel_get_crtc_scanline(crtc);
  109. if (scanline < min || scanline > max)
  110. break;
  111. if (timeout <= 0) {
  112. DRM_ERROR("Potential atomic update failure on pipe %c\n",
  113. pipe_name(crtc->pipe));
  114. break;
  115. }
  116. local_irq_enable();
  117. timeout = schedule_timeout(timeout);
  118. local_irq_disable();
  119. }
  120. finish_wait(wq, &wait);
  121. drm_crtc_vblank_put(&crtc->base);
  122. crtc->debug.scanline_start = scanline;
  123. crtc->debug.start_vbl_time = ktime_get();
  124. crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
  125. trace_i915_pipe_update_vblank_evaded(crtc);
  126. }
  127. /**
  128. * intel_pipe_update_end() - end update of a set of display registers
  129. * @crtc: the crtc of which the registers were updated
  130. * @start_vbl_count: start vblank counter (used for error checking)
  131. *
  132. * Mark the end of an update started with intel_pipe_update_start(). This
  133. * re-enables interrupts and verifies the update was actually completed
  134. * before a vblank using the value of @start_vbl_count.
  135. */
  136. void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
  137. {
  138. enum pipe pipe = crtc->pipe;
  139. int scanline_end = intel_get_crtc_scanline(crtc);
  140. u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
  141. ktime_t end_vbl_time = ktime_get();
  142. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  143. if (work) {
  144. work->flip_queued_vblank = end_vbl_count;
  145. smp_mb__before_atomic();
  146. atomic_set(&work->pending, 1);
  147. }
  148. trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
  149. /* We're still in the vblank-evade critical section, this can't race.
  150. * Would be slightly nice to just grab the vblank count and arm the
  151. * event outside of the critical section - the spinlock might spin for a
  152. * while ... */
  153. if (crtc->base.state->event) {
  154. WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
  155. spin_lock(&crtc->base.dev->event_lock);
  156. drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
  157. spin_unlock(&crtc->base.dev->event_lock);
  158. crtc->base.state->event = NULL;
  159. }
  160. local_irq_enable();
  161. if (intel_vgpu_active(dev_priv))
  162. return;
  163. if (crtc->debug.start_vbl_count &&
  164. crtc->debug.start_vbl_count != end_vbl_count) {
  165. DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
  166. pipe_name(pipe), crtc->debug.start_vbl_count,
  167. end_vbl_count,
  168. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  169. crtc->debug.min_vbl, crtc->debug.max_vbl,
  170. crtc->debug.scanline_start, scanline_end);
  171. } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
  172. VBLANK_EVASION_TIME_US)
  173. DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
  174. pipe_name(pipe),
  175. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  176. VBLANK_EVASION_TIME_US);
  177. }
  178. static void
  179. skl_update_plane(struct drm_plane *drm_plane,
  180. const struct intel_crtc_state *crtc_state,
  181. const struct intel_plane_state *plane_state)
  182. {
  183. struct drm_device *dev = drm_plane->dev;
  184. struct drm_i915_private *dev_priv = to_i915(dev);
  185. struct intel_plane *intel_plane = to_intel_plane(drm_plane);
  186. struct drm_framebuffer *fb = plane_state->base.fb;
  187. enum plane_id plane_id = intel_plane->id;
  188. enum pipe pipe = intel_plane->pipe;
  189. u32 plane_ctl;
  190. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  191. u32 surf_addr = plane_state->main.offset;
  192. unsigned int rotation = plane_state->base.rotation;
  193. u32 stride = skl_plane_stride(fb, 0, rotation);
  194. int crtc_x = plane_state->base.dst.x1;
  195. int crtc_y = plane_state->base.dst.y1;
  196. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  197. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  198. uint32_t x = plane_state->main.x;
  199. uint32_t y = plane_state->main.y;
  200. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  201. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  202. plane_ctl = PLANE_CTL_ENABLE;
  203. if (IS_GEMINILAKE(dev_priv)) {
  204. I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
  205. PLANE_COLOR_PIPE_GAMMA_ENABLE |
  206. PLANE_COLOR_PIPE_CSC_ENABLE |
  207. PLANE_COLOR_PLANE_GAMMA_DISABLE);
  208. } else {
  209. plane_ctl |=
  210. PLANE_CTL_PIPE_GAMMA_ENABLE |
  211. PLANE_CTL_PIPE_CSC_ENABLE |
  212. PLANE_CTL_PLANE_GAMMA_DISABLE;
  213. }
  214. plane_ctl |= skl_plane_ctl_format(fb->format->format);
  215. plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
  216. plane_ctl |= skl_plane_ctl_rotation(rotation);
  217. if (key->flags) {
  218. I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
  219. I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
  220. I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
  221. }
  222. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  223. plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
  224. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  225. plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
  226. /* Sizes are 0 based */
  227. src_w--;
  228. src_h--;
  229. crtc_w--;
  230. crtc_h--;
  231. I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
  232. I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
  233. I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
  234. /* program plane scaler */
  235. if (plane_state->scaler_id >= 0) {
  236. int scaler_id = plane_state->scaler_id;
  237. const struct intel_scaler *scaler;
  238. scaler = &crtc_state->scaler_state.scalers[scaler_id];
  239. I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
  240. PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
  241. I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
  242. I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
  243. I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
  244. ((crtc_w + 1) << 16)|(crtc_h + 1));
  245. I915_WRITE(PLANE_POS(pipe, plane_id), 0);
  246. } else {
  247. I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  248. }
  249. I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
  250. I915_WRITE(PLANE_SURF(pipe, plane_id),
  251. intel_plane_ggtt_offset(plane_state) + surf_addr);
  252. POSTING_READ(PLANE_SURF(pipe, plane_id));
  253. }
  254. static void
  255. skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  256. {
  257. struct drm_device *dev = dplane->dev;
  258. struct drm_i915_private *dev_priv = to_i915(dev);
  259. struct intel_plane *intel_plane = to_intel_plane(dplane);
  260. enum plane_id plane_id = intel_plane->id;
  261. enum pipe pipe = intel_plane->pipe;
  262. I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
  263. I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
  264. POSTING_READ(PLANE_SURF(pipe, plane_id));
  265. }
  266. static void
  267. chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
  268. {
  269. struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
  270. enum plane_id plane_id = intel_plane->id;
  271. /* Seems RGB data bypasses the CSC always */
  272. if (!format_is_yuv(format))
  273. return;
  274. /*
  275. * BT.601 limited range YCbCr -> full range RGB
  276. *
  277. * |r| | 6537 4769 0| |cr |
  278. * |g| = |-3330 4769 -1605| x |y-64|
  279. * |b| | 0 4769 8263| |cb |
  280. *
  281. * Cb and Cr apparently come in as signed already, so no
  282. * need for any offset. For Y we need to remove the offset.
  283. */
  284. I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
  285. I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  286. I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  287. I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
  288. I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
  289. I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
  290. I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
  291. I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));
  292. I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
  293. I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  294. I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  295. I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  296. I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  297. I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  298. }
  299. static void
  300. vlv_update_plane(struct drm_plane *dplane,
  301. const struct intel_crtc_state *crtc_state,
  302. const struct intel_plane_state *plane_state)
  303. {
  304. struct drm_device *dev = dplane->dev;
  305. struct drm_i915_private *dev_priv = to_i915(dev);
  306. struct intel_plane *intel_plane = to_intel_plane(dplane);
  307. struct drm_framebuffer *fb = plane_state->base.fb;
  308. enum pipe pipe = intel_plane->pipe;
  309. enum plane_id plane_id = intel_plane->id;
  310. u32 sprctl;
  311. u32 sprsurf_offset, linear_offset;
  312. unsigned int rotation = plane_state->base.rotation;
  313. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  314. int crtc_x = plane_state->base.dst.x1;
  315. int crtc_y = plane_state->base.dst.y1;
  316. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  317. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  318. uint32_t x = plane_state->base.src.x1 >> 16;
  319. uint32_t y = plane_state->base.src.y1 >> 16;
  320. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  321. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  322. sprctl = SP_ENABLE;
  323. switch (fb->format->format) {
  324. case DRM_FORMAT_YUYV:
  325. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  326. break;
  327. case DRM_FORMAT_YVYU:
  328. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  329. break;
  330. case DRM_FORMAT_UYVY:
  331. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  332. break;
  333. case DRM_FORMAT_VYUY:
  334. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  335. break;
  336. case DRM_FORMAT_RGB565:
  337. sprctl |= SP_FORMAT_BGR565;
  338. break;
  339. case DRM_FORMAT_XRGB8888:
  340. sprctl |= SP_FORMAT_BGRX8888;
  341. break;
  342. case DRM_FORMAT_ARGB8888:
  343. sprctl |= SP_FORMAT_BGRA8888;
  344. break;
  345. case DRM_FORMAT_XBGR2101010:
  346. sprctl |= SP_FORMAT_RGBX1010102;
  347. break;
  348. case DRM_FORMAT_ABGR2101010:
  349. sprctl |= SP_FORMAT_RGBA1010102;
  350. break;
  351. case DRM_FORMAT_XBGR8888:
  352. sprctl |= SP_FORMAT_RGBX8888;
  353. break;
  354. case DRM_FORMAT_ABGR8888:
  355. sprctl |= SP_FORMAT_RGBA8888;
  356. break;
  357. default:
  358. /*
  359. * If we get here one of the upper layers failed to filter
  360. * out the unsupported plane formats
  361. */
  362. BUG();
  363. break;
  364. }
  365. /*
  366. * Enable gamma to match primary/cursor plane behaviour.
  367. * FIXME should be user controllable via propertiesa.
  368. */
  369. sprctl |= SP_GAMMA_ENABLE;
  370. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  371. sprctl |= SP_TILED;
  372. if (rotation & DRM_ROTATE_180)
  373. sprctl |= SP_ROTATE_180;
  374. if (rotation & DRM_REFLECT_X)
  375. sprctl |= SP_MIRROR;
  376. /* Sizes are 0 based */
  377. src_w--;
  378. src_h--;
  379. crtc_w--;
  380. crtc_h--;
  381. intel_add_fb_offsets(&x, &y, plane_state, 0);
  382. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  383. if (rotation & DRM_ROTATE_180) {
  384. x += src_w;
  385. y += src_h;
  386. } else if (rotation & DRM_REFLECT_X) {
  387. x += src_w;
  388. }
  389. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  390. if (key->flags) {
  391. I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
  392. I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
  393. I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
  394. }
  395. if (key->flags & I915_SET_COLORKEY_SOURCE)
  396. sprctl |= SP_SOURCE_KEY;
  397. if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
  398. chv_update_csc(intel_plane, fb->format->format);
  399. I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
  400. I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  401. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  402. I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
  403. else
  404. I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
  405. I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
  406. I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
  407. I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
  408. I915_WRITE(SPSURF(pipe, plane_id),
  409. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  410. POSTING_READ(SPSURF(pipe, plane_id));
  411. }
  412. static void
  413. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  414. {
  415. struct drm_device *dev = dplane->dev;
  416. struct drm_i915_private *dev_priv = to_i915(dev);
  417. struct intel_plane *intel_plane = to_intel_plane(dplane);
  418. enum pipe pipe = intel_plane->pipe;
  419. enum plane_id plane_id = intel_plane->id;
  420. I915_WRITE(SPCNTR(pipe, plane_id), 0);
  421. I915_WRITE(SPSURF(pipe, plane_id), 0);
  422. POSTING_READ(SPSURF(pipe, plane_id));
  423. }
  424. static void
  425. ivb_update_plane(struct drm_plane *plane,
  426. const struct intel_crtc_state *crtc_state,
  427. const struct intel_plane_state *plane_state)
  428. {
  429. struct drm_device *dev = plane->dev;
  430. struct drm_i915_private *dev_priv = to_i915(dev);
  431. struct intel_plane *intel_plane = to_intel_plane(plane);
  432. struct drm_framebuffer *fb = plane_state->base.fb;
  433. enum pipe pipe = intel_plane->pipe;
  434. u32 sprctl, sprscale = 0;
  435. u32 sprsurf_offset, linear_offset;
  436. unsigned int rotation = plane_state->base.rotation;
  437. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  438. int crtc_x = plane_state->base.dst.x1;
  439. int crtc_y = plane_state->base.dst.y1;
  440. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  441. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  442. uint32_t x = plane_state->base.src.x1 >> 16;
  443. uint32_t y = plane_state->base.src.y1 >> 16;
  444. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  445. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  446. sprctl = SPRITE_ENABLE;
  447. switch (fb->format->format) {
  448. case DRM_FORMAT_XBGR8888:
  449. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  450. break;
  451. case DRM_FORMAT_XRGB8888:
  452. sprctl |= SPRITE_FORMAT_RGBX888;
  453. break;
  454. case DRM_FORMAT_YUYV:
  455. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  456. break;
  457. case DRM_FORMAT_YVYU:
  458. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  459. break;
  460. case DRM_FORMAT_UYVY:
  461. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  462. break;
  463. case DRM_FORMAT_VYUY:
  464. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  465. break;
  466. default:
  467. BUG();
  468. }
  469. /*
  470. * Enable gamma to match primary/cursor plane behaviour.
  471. * FIXME should be user controllable via propertiesa.
  472. */
  473. sprctl |= SPRITE_GAMMA_ENABLE;
  474. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  475. sprctl |= SPRITE_TILED;
  476. if (rotation & DRM_ROTATE_180)
  477. sprctl |= SPRITE_ROTATE_180;
  478. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  479. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  480. else
  481. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  482. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  483. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  484. /* Sizes are 0 based */
  485. src_w--;
  486. src_h--;
  487. crtc_w--;
  488. crtc_h--;
  489. if (crtc_w != src_w || crtc_h != src_h)
  490. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  491. intel_add_fb_offsets(&x, &y, plane_state, 0);
  492. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  493. /* HSW+ does this automagically in hardware */
  494. if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
  495. rotation & DRM_ROTATE_180) {
  496. x += src_w;
  497. y += src_h;
  498. }
  499. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  500. if (key->flags) {
  501. I915_WRITE(SPRKEYVAL(pipe), key->min_value);
  502. I915_WRITE(SPRKEYMAX(pipe), key->max_value);
  503. I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
  504. }
  505. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  506. sprctl |= SPRITE_DEST_KEY;
  507. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  508. sprctl |= SPRITE_SOURCE_KEY;
  509. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  510. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  511. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  512. * register */
  513. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  514. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  515. else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  516. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  517. else
  518. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  519. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  520. if (intel_plane->can_scale)
  521. I915_WRITE(SPRSCALE(pipe), sprscale);
  522. I915_WRITE(SPRCTL(pipe), sprctl);
  523. I915_WRITE(SPRSURF(pipe),
  524. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  525. POSTING_READ(SPRSURF(pipe));
  526. }
  527. static void
  528. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  529. {
  530. struct drm_device *dev = plane->dev;
  531. struct drm_i915_private *dev_priv = to_i915(dev);
  532. struct intel_plane *intel_plane = to_intel_plane(plane);
  533. int pipe = intel_plane->pipe;
  534. I915_WRITE(SPRCTL(pipe), 0);
  535. /* Can't leave the scaler enabled... */
  536. if (intel_plane->can_scale)
  537. I915_WRITE(SPRSCALE(pipe), 0);
  538. I915_WRITE(SPRSURF(pipe), 0);
  539. POSTING_READ(SPRSURF(pipe));
  540. }
  541. static void
  542. ilk_update_plane(struct drm_plane *plane,
  543. const struct intel_crtc_state *crtc_state,
  544. const struct intel_plane_state *plane_state)
  545. {
  546. struct drm_device *dev = plane->dev;
  547. struct drm_i915_private *dev_priv = to_i915(dev);
  548. struct intel_plane *intel_plane = to_intel_plane(plane);
  549. struct drm_framebuffer *fb = plane_state->base.fb;
  550. int pipe = intel_plane->pipe;
  551. u32 dvscntr, dvsscale;
  552. u32 dvssurf_offset, linear_offset;
  553. unsigned int rotation = plane_state->base.rotation;
  554. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  555. int crtc_x = plane_state->base.dst.x1;
  556. int crtc_y = plane_state->base.dst.y1;
  557. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  558. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  559. uint32_t x = plane_state->base.src.x1 >> 16;
  560. uint32_t y = plane_state->base.src.y1 >> 16;
  561. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  562. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  563. dvscntr = DVS_ENABLE;
  564. switch (fb->format->format) {
  565. case DRM_FORMAT_XBGR8888:
  566. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  567. break;
  568. case DRM_FORMAT_XRGB8888:
  569. dvscntr |= DVS_FORMAT_RGBX888;
  570. break;
  571. case DRM_FORMAT_YUYV:
  572. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  573. break;
  574. case DRM_FORMAT_YVYU:
  575. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  576. break;
  577. case DRM_FORMAT_UYVY:
  578. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  579. break;
  580. case DRM_FORMAT_VYUY:
  581. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  582. break;
  583. default:
  584. BUG();
  585. }
  586. /*
  587. * Enable gamma to match primary/cursor plane behaviour.
  588. * FIXME should be user controllable via propertiesa.
  589. */
  590. dvscntr |= DVS_GAMMA_ENABLE;
  591. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  592. dvscntr |= DVS_TILED;
  593. if (rotation & DRM_ROTATE_180)
  594. dvscntr |= DVS_ROTATE_180;
  595. if (IS_GEN6(dev_priv))
  596. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  597. /* Sizes are 0 based */
  598. src_w--;
  599. src_h--;
  600. crtc_w--;
  601. crtc_h--;
  602. dvsscale = 0;
  603. if (crtc_w != src_w || crtc_h != src_h)
  604. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  605. intel_add_fb_offsets(&x, &y, plane_state, 0);
  606. dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  607. if (rotation & DRM_ROTATE_180) {
  608. x += src_w;
  609. y += src_h;
  610. }
  611. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  612. if (key->flags) {
  613. I915_WRITE(DVSKEYVAL(pipe), key->min_value);
  614. I915_WRITE(DVSKEYMAX(pipe), key->max_value);
  615. I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
  616. }
  617. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  618. dvscntr |= DVS_DEST_KEY;
  619. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  620. dvscntr |= DVS_SOURCE_KEY;
  621. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  622. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  623. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  624. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  625. else
  626. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  627. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  628. I915_WRITE(DVSSCALE(pipe), dvsscale);
  629. I915_WRITE(DVSCNTR(pipe), dvscntr);
  630. I915_WRITE(DVSSURF(pipe),
  631. intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
  632. POSTING_READ(DVSSURF(pipe));
  633. }
  634. static void
  635. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  636. {
  637. struct drm_device *dev = plane->dev;
  638. struct drm_i915_private *dev_priv = to_i915(dev);
  639. struct intel_plane *intel_plane = to_intel_plane(plane);
  640. int pipe = intel_plane->pipe;
  641. I915_WRITE(DVSCNTR(pipe), 0);
  642. /* Disable the scaler */
  643. I915_WRITE(DVSSCALE(pipe), 0);
  644. I915_WRITE(DVSSURF(pipe), 0);
  645. POSTING_READ(DVSSURF(pipe));
  646. }
  647. static int
  648. intel_check_sprite_plane(struct drm_plane *plane,
  649. struct intel_crtc_state *crtc_state,
  650. struct intel_plane_state *state)
  651. {
  652. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  653. struct drm_crtc *crtc = state->base.crtc;
  654. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  655. struct intel_plane *intel_plane = to_intel_plane(plane);
  656. struct drm_framebuffer *fb = state->base.fb;
  657. int crtc_x, crtc_y;
  658. unsigned int crtc_w, crtc_h;
  659. uint32_t src_x, src_y, src_w, src_h;
  660. struct drm_rect *src = &state->base.src;
  661. struct drm_rect *dst = &state->base.dst;
  662. const struct drm_rect *clip = &state->clip;
  663. int hscale, vscale;
  664. int max_scale, min_scale;
  665. bool can_scale;
  666. int ret;
  667. *src = drm_plane_state_src(&state->base);
  668. *dst = drm_plane_state_dest(&state->base);
  669. if (!fb) {
  670. state->base.visible = false;
  671. return 0;
  672. }
  673. /* Don't modify another pipe's plane */
  674. if (intel_plane->pipe != intel_crtc->pipe) {
  675. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  676. return -EINVAL;
  677. }
  678. /* FIXME check all gen limits */
  679. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  680. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  681. return -EINVAL;
  682. }
  683. /* setup can_scale, min_scale, max_scale */
  684. if (INTEL_GEN(dev_priv) >= 9) {
  685. /* use scaler when colorkey is not required */
  686. if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
  687. can_scale = 1;
  688. min_scale = 1;
  689. max_scale = skl_max_scale(intel_crtc, crtc_state);
  690. } else {
  691. can_scale = 0;
  692. min_scale = DRM_PLANE_HELPER_NO_SCALING;
  693. max_scale = DRM_PLANE_HELPER_NO_SCALING;
  694. }
  695. } else {
  696. can_scale = intel_plane->can_scale;
  697. max_scale = intel_plane->max_downscale << 16;
  698. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  699. }
  700. /*
  701. * FIXME the following code does a bunch of fuzzy adjustments to the
  702. * coordinates and sizes. We probably need some way to decide whether
  703. * more strict checking should be done instead.
  704. */
  705. drm_rect_rotate(src, fb->width << 16, fb->height << 16,
  706. state->base.rotation);
  707. hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
  708. BUG_ON(hscale < 0);
  709. vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
  710. BUG_ON(vscale < 0);
  711. state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
  712. crtc_x = dst->x1;
  713. crtc_y = dst->y1;
  714. crtc_w = drm_rect_width(dst);
  715. crtc_h = drm_rect_height(dst);
  716. if (state->base.visible) {
  717. /* check again in case clipping clamped the results */
  718. hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
  719. if (hscale < 0) {
  720. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  721. drm_rect_debug_print("src: ", src, true);
  722. drm_rect_debug_print("dst: ", dst, false);
  723. return hscale;
  724. }
  725. vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
  726. if (vscale < 0) {
  727. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  728. drm_rect_debug_print("src: ", src, true);
  729. drm_rect_debug_print("dst: ", dst, false);
  730. return vscale;
  731. }
  732. /* Make the source viewport size an exact multiple of the scaling factors. */
  733. drm_rect_adjust_size(src,
  734. drm_rect_width(dst) * hscale - drm_rect_width(src),
  735. drm_rect_height(dst) * vscale - drm_rect_height(src));
  736. drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
  737. state->base.rotation);
  738. /* sanity check to make sure the src viewport wasn't enlarged */
  739. WARN_ON(src->x1 < (int) state->base.src_x ||
  740. src->y1 < (int) state->base.src_y ||
  741. src->x2 > (int) state->base.src_x + state->base.src_w ||
  742. src->y2 > (int) state->base.src_y + state->base.src_h);
  743. /*
  744. * Hardware doesn't handle subpixel coordinates.
  745. * Adjust to (macro)pixel boundary, but be careful not to
  746. * increase the source viewport size, because that could
  747. * push the downscaling factor out of bounds.
  748. */
  749. src_x = src->x1 >> 16;
  750. src_w = drm_rect_width(src) >> 16;
  751. src_y = src->y1 >> 16;
  752. src_h = drm_rect_height(src) >> 16;
  753. if (format_is_yuv(fb->format->format)) {
  754. src_x &= ~1;
  755. src_w &= ~1;
  756. /*
  757. * Must keep src and dst the
  758. * same if we can't scale.
  759. */
  760. if (!can_scale)
  761. crtc_w &= ~1;
  762. if (crtc_w == 0)
  763. state->base.visible = false;
  764. }
  765. }
  766. /* Check size restrictions when scaling */
  767. if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
  768. unsigned int width_bytes;
  769. int cpp = fb->format->cpp[0];
  770. WARN_ON(!can_scale);
  771. /* FIXME interlacing min height is 6 */
  772. if (crtc_w < 3 || crtc_h < 3)
  773. state->base.visible = false;
  774. if (src_w < 3 || src_h < 3)
  775. state->base.visible = false;
  776. width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
  777. if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
  778. width_bytes > 4096 || fb->pitches[0] > 4096)) {
  779. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  780. return -EINVAL;
  781. }
  782. }
  783. if (state->base.visible) {
  784. src->x1 = src_x << 16;
  785. src->x2 = (src_x + src_w) << 16;
  786. src->y1 = src_y << 16;
  787. src->y2 = (src_y + src_h) << 16;
  788. }
  789. dst->x1 = crtc_x;
  790. dst->x2 = crtc_x + crtc_w;
  791. dst->y1 = crtc_y;
  792. dst->y2 = crtc_y + crtc_h;
  793. if (INTEL_GEN(dev_priv) >= 9) {
  794. ret = skl_check_plane_surface(state);
  795. if (ret)
  796. return ret;
  797. }
  798. return 0;
  799. }
  800. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  801. struct drm_file *file_priv)
  802. {
  803. struct drm_i915_private *dev_priv = to_i915(dev);
  804. struct drm_intel_sprite_colorkey *set = data;
  805. struct drm_plane *plane;
  806. struct drm_plane_state *plane_state;
  807. struct drm_atomic_state *state;
  808. struct drm_modeset_acquire_ctx ctx;
  809. int ret = 0;
  810. /* Make sure we don't try to enable both src & dest simultaneously */
  811. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  812. return -EINVAL;
  813. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  814. set->flags & I915_SET_COLORKEY_DESTINATION)
  815. return -EINVAL;
  816. plane = drm_plane_find(dev, set->plane_id);
  817. if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
  818. return -ENOENT;
  819. drm_modeset_acquire_init(&ctx, 0);
  820. state = drm_atomic_state_alloc(plane->dev);
  821. if (!state) {
  822. ret = -ENOMEM;
  823. goto out;
  824. }
  825. state->acquire_ctx = &ctx;
  826. while (1) {
  827. plane_state = drm_atomic_get_plane_state(state, plane);
  828. ret = PTR_ERR_OR_ZERO(plane_state);
  829. if (!ret) {
  830. to_intel_plane_state(plane_state)->ckey = *set;
  831. ret = drm_atomic_commit(state);
  832. }
  833. if (ret != -EDEADLK)
  834. break;
  835. drm_atomic_state_clear(state);
  836. drm_modeset_backoff(&ctx);
  837. }
  838. drm_atomic_state_put(state);
  839. out:
  840. drm_modeset_drop_locks(&ctx);
  841. drm_modeset_acquire_fini(&ctx);
  842. return ret;
  843. }
  844. static const uint32_t ilk_plane_formats[] = {
  845. DRM_FORMAT_XRGB8888,
  846. DRM_FORMAT_YUYV,
  847. DRM_FORMAT_YVYU,
  848. DRM_FORMAT_UYVY,
  849. DRM_FORMAT_VYUY,
  850. };
  851. static const uint32_t snb_plane_formats[] = {
  852. DRM_FORMAT_XBGR8888,
  853. DRM_FORMAT_XRGB8888,
  854. DRM_FORMAT_YUYV,
  855. DRM_FORMAT_YVYU,
  856. DRM_FORMAT_UYVY,
  857. DRM_FORMAT_VYUY,
  858. };
  859. static const uint32_t vlv_plane_formats[] = {
  860. DRM_FORMAT_RGB565,
  861. DRM_FORMAT_ABGR8888,
  862. DRM_FORMAT_ARGB8888,
  863. DRM_FORMAT_XBGR8888,
  864. DRM_FORMAT_XRGB8888,
  865. DRM_FORMAT_XBGR2101010,
  866. DRM_FORMAT_ABGR2101010,
  867. DRM_FORMAT_YUYV,
  868. DRM_FORMAT_YVYU,
  869. DRM_FORMAT_UYVY,
  870. DRM_FORMAT_VYUY,
  871. };
  872. static uint32_t skl_plane_formats[] = {
  873. DRM_FORMAT_RGB565,
  874. DRM_FORMAT_ABGR8888,
  875. DRM_FORMAT_ARGB8888,
  876. DRM_FORMAT_XBGR8888,
  877. DRM_FORMAT_XRGB8888,
  878. DRM_FORMAT_YUYV,
  879. DRM_FORMAT_YVYU,
  880. DRM_FORMAT_UYVY,
  881. DRM_FORMAT_VYUY,
  882. };
  883. struct intel_plane *
  884. intel_sprite_plane_create(struct drm_i915_private *dev_priv,
  885. enum pipe pipe, int plane)
  886. {
  887. struct intel_plane *intel_plane = NULL;
  888. struct intel_plane_state *state = NULL;
  889. unsigned long possible_crtcs;
  890. const uint32_t *plane_formats;
  891. unsigned int supported_rotations;
  892. int num_plane_formats;
  893. int ret;
  894. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  895. if (!intel_plane) {
  896. ret = -ENOMEM;
  897. goto fail;
  898. }
  899. state = intel_create_plane_state(&intel_plane->base);
  900. if (!state) {
  901. ret = -ENOMEM;
  902. goto fail;
  903. }
  904. intel_plane->base.state = &state->base;
  905. if (INTEL_GEN(dev_priv) >= 9) {
  906. intel_plane->can_scale = true;
  907. state->scaler_id = -1;
  908. intel_plane->update_plane = skl_update_plane;
  909. intel_plane->disable_plane = skl_disable_plane;
  910. plane_formats = skl_plane_formats;
  911. num_plane_formats = ARRAY_SIZE(skl_plane_formats);
  912. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  913. intel_plane->can_scale = false;
  914. intel_plane->max_downscale = 1;
  915. intel_plane->update_plane = vlv_update_plane;
  916. intel_plane->disable_plane = vlv_disable_plane;
  917. plane_formats = vlv_plane_formats;
  918. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  919. } else if (INTEL_GEN(dev_priv) >= 7) {
  920. if (IS_IVYBRIDGE(dev_priv)) {
  921. intel_plane->can_scale = true;
  922. intel_plane->max_downscale = 2;
  923. } else {
  924. intel_plane->can_scale = false;
  925. intel_plane->max_downscale = 1;
  926. }
  927. intel_plane->update_plane = ivb_update_plane;
  928. intel_plane->disable_plane = ivb_disable_plane;
  929. plane_formats = snb_plane_formats;
  930. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  931. } else {
  932. intel_plane->can_scale = true;
  933. intel_plane->max_downscale = 16;
  934. intel_plane->update_plane = ilk_update_plane;
  935. intel_plane->disable_plane = ilk_disable_plane;
  936. if (IS_GEN6(dev_priv)) {
  937. plane_formats = snb_plane_formats;
  938. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  939. } else {
  940. plane_formats = ilk_plane_formats;
  941. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  942. }
  943. }
  944. if (INTEL_GEN(dev_priv) >= 9) {
  945. supported_rotations =
  946. DRM_ROTATE_0 | DRM_ROTATE_90 |
  947. DRM_ROTATE_180 | DRM_ROTATE_270;
  948. } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  949. supported_rotations =
  950. DRM_ROTATE_0 | DRM_ROTATE_180 |
  951. DRM_REFLECT_X;
  952. } else {
  953. supported_rotations =
  954. DRM_ROTATE_0 | DRM_ROTATE_180;
  955. }
  956. intel_plane->pipe = pipe;
  957. intel_plane->plane = plane;
  958. intel_plane->id = PLANE_SPRITE0 + plane;
  959. intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
  960. intel_plane->check_plane = intel_check_sprite_plane;
  961. possible_crtcs = (1 << pipe);
  962. if (INTEL_GEN(dev_priv) >= 9)
  963. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  964. possible_crtcs, &intel_plane_funcs,
  965. plane_formats, num_plane_formats,
  966. DRM_PLANE_TYPE_OVERLAY,
  967. "plane %d%c", plane + 2, pipe_name(pipe));
  968. else
  969. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  970. possible_crtcs, &intel_plane_funcs,
  971. plane_formats, num_plane_formats,
  972. DRM_PLANE_TYPE_OVERLAY,
  973. "sprite %c", sprite_name(pipe, plane));
  974. if (ret)
  975. goto fail;
  976. drm_plane_create_rotation_property(&intel_plane->base,
  977. DRM_ROTATE_0,
  978. supported_rotations);
  979. drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
  980. return intel_plane;
  981. fail:
  982. kfree(state);
  983. kfree(intel_plane);
  984. return ERR_PTR(ret);
  985. }