mcip.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
  3. *
  4. * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/irq.h>
  12. #include <linux/spinlock.h>
  13. #include <asm/irqflags-arcv2.h>
  14. #include <asm/mcip.h>
  15. #include <asm/setup.h>
  16. #define IPI_IRQ 19
  17. #define SOFTIRQ_IRQ 21
  18. static char smp_cpuinfo_buf[128];
  19. static int idu_detected;
  20. static DEFINE_RAW_SPINLOCK(mcip_lock);
  21. static void mcip_setup_per_cpu(int cpu)
  22. {
  23. smp_ipi_irq_setup(cpu, IPI_IRQ);
  24. smp_ipi_irq_setup(cpu, SOFTIRQ_IRQ);
  25. }
  26. static void mcip_ipi_send(int cpu)
  27. {
  28. unsigned long flags;
  29. int ipi_was_pending;
  30. /* ARConnect can only send IPI to others */
  31. if (unlikely(cpu == raw_smp_processor_id())) {
  32. arc_softirq_trigger(SOFTIRQ_IRQ);
  33. return;
  34. }
  35. raw_spin_lock_irqsave(&mcip_lock, flags);
  36. /*
  37. * If receiver already has a pending interrupt, elide sending this one.
  38. * Linux cross core calling works well with concurrent IPIs
  39. * coalesced into one
  40. * see arch/arc/kernel/smp.c: ipi_send_msg_one()
  41. */
  42. __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
  43. ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
  44. if (!ipi_was_pending)
  45. __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
  46. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  47. }
  48. static void mcip_ipi_clear(int irq)
  49. {
  50. unsigned int cpu, c;
  51. unsigned long flags;
  52. if (unlikely(irq == SOFTIRQ_IRQ)) {
  53. arc_softirq_clear(irq);
  54. return;
  55. }
  56. raw_spin_lock_irqsave(&mcip_lock, flags);
  57. /* Who sent the IPI */
  58. __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
  59. cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
  60. /*
  61. * In rare case, multiple concurrent IPIs sent to same target can
  62. * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
  63. * "vectored" (multiple bits sets) as opposed to typical single bit
  64. */
  65. do {
  66. c = __ffs(cpu); /* 0,1,2,3 */
  67. __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
  68. cpu &= ~(1U << c);
  69. } while (cpu);
  70. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  71. }
  72. static void mcip_probe_n_setup(void)
  73. {
  74. struct mcip_bcr {
  75. #ifdef CONFIG_CPU_BIG_ENDIAN
  76. unsigned int pad3:8,
  77. idu:1, llm:1, num_cores:6,
  78. iocoh:1, gfrc:1, dbg:1, pad2:1,
  79. msg:1, sem:1, ipi:1, pad:1,
  80. ver:8;
  81. #else
  82. unsigned int ver:8,
  83. pad:1, ipi:1, sem:1, msg:1,
  84. pad2:1, dbg:1, gfrc:1, iocoh:1,
  85. num_cores:6, llm:1, idu:1,
  86. pad3:8;
  87. #endif
  88. } mp;
  89. READ_BCR(ARC_REG_MCIP_BCR, mp);
  90. sprintf(smp_cpuinfo_buf,
  91. "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s%s\n",
  92. mp.ver, mp.num_cores,
  93. IS_AVAIL1(mp.ipi, "IPI "),
  94. IS_AVAIL1(mp.idu, "IDU "),
  95. IS_AVAIL1(mp.llm, "LLM "),
  96. IS_AVAIL1(mp.dbg, "DEBUG "),
  97. IS_AVAIL1(mp.gfrc, "GFRC"));
  98. idu_detected = mp.idu;
  99. if (mp.dbg) {
  100. __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
  101. __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
  102. }
  103. if (IS_ENABLED(CONFIG_ARC_HAS_GFRC) && !mp.gfrc)
  104. panic("kernel trying to use non-existent GFRC\n");
  105. }
  106. struct plat_smp_ops plat_smp_ops = {
  107. .info = smp_cpuinfo_buf,
  108. .init_early_smp = mcip_probe_n_setup,
  109. .init_per_cpu = mcip_setup_per_cpu,
  110. .ipi_send = mcip_ipi_send,
  111. .ipi_clear = mcip_ipi_clear,
  112. };
  113. /***************************************************************************
  114. * ARCv2 Interrupt Distribution Unit (IDU)
  115. *
  116. * Connects external "COMMON" IRQs to core intc, providing:
  117. * -dynamic routing (IRQ affinity)
  118. * -load balancing (Round Robin interrupt distribution)
  119. * -1:N distribution
  120. *
  121. * It physically resides in the MCIP hw block
  122. */
  123. #include <linux/irqchip.h>
  124. #include <linux/of.h>
  125. #include <linux/of_irq.h>
  126. /*
  127. * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
  128. */
  129. static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
  130. {
  131. __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
  132. }
  133. static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
  134. unsigned int distr)
  135. {
  136. union {
  137. unsigned int word;
  138. struct {
  139. unsigned int distr:2, pad:2, lvl:1, pad2:27;
  140. };
  141. } data;
  142. data.distr = distr;
  143. data.lvl = lvl;
  144. __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
  145. }
  146. static void idu_irq_mask(struct irq_data *data)
  147. {
  148. unsigned long flags;
  149. raw_spin_lock_irqsave(&mcip_lock, flags);
  150. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 1);
  151. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  152. }
  153. static void idu_irq_unmask(struct irq_data *data)
  154. {
  155. unsigned long flags;
  156. raw_spin_lock_irqsave(&mcip_lock, flags);
  157. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
  158. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  159. }
  160. #ifdef CONFIG_SMP
  161. static int
  162. idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
  163. bool force)
  164. {
  165. unsigned long flags;
  166. cpumask_t online;
  167. /* errout if no online cpu per @cpumask */
  168. if (!cpumask_and(&online, cpumask, cpu_online_mask))
  169. return -EINVAL;
  170. raw_spin_lock_irqsave(&mcip_lock, flags);
  171. idu_set_dest(data->hwirq, cpumask_bits(&online)[0]);
  172. idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  173. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  174. return IRQ_SET_MASK_OK;
  175. }
  176. #endif
  177. static struct irq_chip idu_irq_chip = {
  178. .name = "MCIP IDU Intc",
  179. .irq_mask = idu_irq_mask,
  180. .irq_unmask = idu_irq_unmask,
  181. #ifdef CONFIG_SMP
  182. .irq_set_affinity = idu_irq_set_affinity,
  183. #endif
  184. };
  185. static int idu_first_irq;
  186. static void idu_cascade_isr(struct irq_desc *desc)
  187. {
  188. struct irq_domain *domain = irq_desc_get_handler_data(desc);
  189. unsigned int core_irq = irq_desc_get_irq(desc);
  190. unsigned int idu_irq;
  191. idu_irq = core_irq - idu_first_irq;
  192. generic_handle_irq(irq_find_mapping(domain, idu_irq));
  193. }
  194. static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
  195. {
  196. irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
  197. irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
  198. return 0;
  199. }
  200. static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
  201. const u32 *intspec, unsigned int intsize,
  202. irq_hw_number_t *out_hwirq, unsigned int *out_type)
  203. {
  204. irq_hw_number_t hwirq = *out_hwirq = intspec[0];
  205. int distri = intspec[1];
  206. unsigned long flags;
  207. *out_type = IRQ_TYPE_NONE;
  208. /* XXX: validate distribution scheme again online cpu mask */
  209. if (distri == 0) {
  210. /* 0 - Round Robin to all cpus, otherwise 1 bit per core */
  211. raw_spin_lock_irqsave(&mcip_lock, flags);
  212. idu_set_dest(hwirq, BIT(num_online_cpus()) - 1);
  213. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  214. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  215. } else {
  216. /*
  217. * DEST based distribution for Level Triggered intr can only
  218. * have 1 CPU, so generalize it to always contain 1 cpu
  219. */
  220. int cpu = ffs(distri);
  221. if (cpu != fls(distri))
  222. pr_warn("IDU irq %lx distri mode set to cpu %x\n",
  223. hwirq, cpu);
  224. raw_spin_lock_irqsave(&mcip_lock, flags);
  225. idu_set_dest(hwirq, cpu);
  226. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_DEST);
  227. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  228. }
  229. return 0;
  230. }
  231. static const struct irq_domain_ops idu_irq_ops = {
  232. .xlate = idu_irq_xlate,
  233. .map = idu_irq_map,
  234. };
  235. /*
  236. * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
  237. * [24, 23+C]: If C > 0 then "C" common IRQs
  238. * [24+C, N]: Not statically assigned, private-per-core
  239. */
  240. static int __init
  241. idu_of_init(struct device_node *intc, struct device_node *parent)
  242. {
  243. struct irq_domain *domain;
  244. /* Read IDU BCR to confirm nr_irqs */
  245. int nr_irqs = of_irq_count(intc);
  246. int i, irq;
  247. if (!idu_detected)
  248. panic("IDU not detected, but DeviceTree using it");
  249. pr_info("MCIP: IDU referenced from Devicetree %d irqs\n", nr_irqs);
  250. domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
  251. /* Parent interrupts (core-intc) are already mapped */
  252. for (i = 0; i < nr_irqs; i++) {
  253. /*
  254. * Return parent uplink IRQs (towards core intc) 24,25,.....
  255. * this step has been done before already
  256. * however we need it to get the parent virq and set IDU handler
  257. * as first level isr
  258. */
  259. irq = irq_of_parse_and_map(intc, i);
  260. if (!i)
  261. idu_first_irq = irq;
  262. irq_set_chained_handler_and_data(irq, idu_cascade_isr, domain);
  263. }
  264. __mcip_cmd(CMD_IDU_ENABLE, 0);
  265. return 0;
  266. }
  267. IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);