dmaengine.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/kref.h>
  26. #include <linux/completion.h>
  27. #include <linux/rcupdate.h>
  28. #include <linux/dma-mapping.h>
  29. /**
  30. * enum dma_state - resource PNP/power managment state
  31. * @DMA_RESOURCE_SUSPEND: DMA device going into low power state
  32. * @DMA_RESOURCE_RESUME: DMA device returning to full power
  33. * @DMA_RESOURCE_AVAILABLE: DMA device available to the system
  34. * @DMA_RESOURCE_REMOVED: DMA device removed from the system
  35. */
  36. enum dma_state {
  37. DMA_RESOURCE_SUSPEND,
  38. DMA_RESOURCE_RESUME,
  39. DMA_RESOURCE_AVAILABLE,
  40. DMA_RESOURCE_REMOVED,
  41. };
  42. /**
  43. * enum dma_state_client - state of the channel in the client
  44. * @DMA_ACK: client would like to use, or was using this channel
  45. * @DMA_DUP: client has already seen this channel, or is not using this channel
  46. * @DMA_NAK: client does not want to see any more channels
  47. */
  48. enum dma_state_client {
  49. DMA_ACK,
  50. DMA_DUP,
  51. DMA_NAK,
  52. };
  53. /**
  54. * typedef dma_cookie_t - an opaque DMA cookie
  55. *
  56. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  57. */
  58. typedef s32 dma_cookie_t;
  59. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  60. /**
  61. * enum dma_status - DMA transaction status
  62. * @DMA_SUCCESS: transaction completed successfully
  63. * @DMA_IN_PROGRESS: transaction not yet processed
  64. * @DMA_ERROR: transaction failed
  65. */
  66. enum dma_status {
  67. DMA_SUCCESS,
  68. DMA_IN_PROGRESS,
  69. DMA_ERROR,
  70. };
  71. /**
  72. * enum dma_transaction_type - DMA transaction types/indexes
  73. */
  74. enum dma_transaction_type {
  75. DMA_MEMCPY,
  76. DMA_XOR,
  77. DMA_PQ_XOR,
  78. DMA_DUAL_XOR,
  79. DMA_PQ_UPDATE,
  80. DMA_ZERO_SUM,
  81. DMA_PQ_ZERO_SUM,
  82. DMA_MEMSET,
  83. DMA_MEMCPY_CRC32C,
  84. DMA_INTERRUPT,
  85. };
  86. /* last transaction type for creation of the capabilities mask */
  87. #define DMA_TX_TYPE_END (DMA_INTERRUPT + 1)
  88. /**
  89. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  90. * See linux/cpumask.h
  91. */
  92. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  93. /**
  94. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  95. * @refcount: local_t used for open-coded "bigref" counting
  96. * @memcpy_count: transaction counter
  97. * @bytes_transferred: byte counter
  98. */
  99. struct dma_chan_percpu {
  100. local_t refcount;
  101. /* stats */
  102. unsigned long memcpy_count;
  103. unsigned long bytes_transferred;
  104. };
  105. /**
  106. * struct dma_chan - devices supply DMA channels, clients use them
  107. * @device: ptr to the dma device who supplies this channel, always !%NULL
  108. * @cookie: last cookie value returned to client
  109. * @chan_id: channel ID for sysfs
  110. * @class_dev: class device for sysfs
  111. * @refcount: kref, used in "bigref" slow-mode
  112. * @slow_ref: indicates that the DMA channel is free
  113. * @rcu: the DMA channel's RCU head
  114. * @device_node: used to add this to the device chan list
  115. * @local: per-cpu pointer to a struct dma_chan_percpu
  116. */
  117. struct dma_chan {
  118. struct dma_device *device;
  119. dma_cookie_t cookie;
  120. /* sysfs */
  121. int chan_id;
  122. struct class_device class_dev;
  123. struct kref refcount;
  124. int slow_ref;
  125. struct rcu_head rcu;
  126. struct list_head device_node;
  127. struct dma_chan_percpu *local;
  128. };
  129. void dma_chan_cleanup(struct kref *kref);
  130. static inline void dma_chan_get(struct dma_chan *chan)
  131. {
  132. if (unlikely(chan->slow_ref))
  133. kref_get(&chan->refcount);
  134. else {
  135. local_inc(&(per_cpu_ptr(chan->local, get_cpu())->refcount));
  136. put_cpu();
  137. }
  138. }
  139. static inline void dma_chan_put(struct dma_chan *chan)
  140. {
  141. if (unlikely(chan->slow_ref))
  142. kref_put(&chan->refcount, dma_chan_cleanup);
  143. else {
  144. local_dec(&(per_cpu_ptr(chan->local, get_cpu())->refcount));
  145. put_cpu();
  146. }
  147. }
  148. /*
  149. * typedef dma_event_callback - function pointer to a DMA event callback
  150. * For each channel added to the system this routine is called for each client.
  151. * If the client would like to use the channel it returns '1' to signal (ack)
  152. * the dmaengine core to take out a reference on the channel and its
  153. * corresponding device. A client must not 'ack' an available channel more
  154. * than once. When a channel is removed all clients are notified. If a client
  155. * is using the channel it must 'ack' the removal. A client must not 'ack' a
  156. * removed channel more than once.
  157. * @client - 'this' pointer for the client context
  158. * @chan - channel to be acted upon
  159. * @state - available or removed
  160. */
  161. struct dma_client;
  162. typedef enum dma_state_client (*dma_event_callback) (struct dma_client *client,
  163. struct dma_chan *chan, enum dma_state state);
  164. /**
  165. * struct dma_client - info on the entity making use of DMA services
  166. * @event_callback: func ptr to call when something happens
  167. * @cap_mask: only return channels that satisfy the requested capabilities
  168. * a value of zero corresponds to any capability
  169. * @global_node: list_head for global dma_client_list
  170. */
  171. struct dma_client {
  172. dma_event_callback event_callback;
  173. dma_cap_mask_t cap_mask;
  174. struct list_head global_node;
  175. };
  176. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  177. /**
  178. * struct dma_async_tx_descriptor - async transaction descriptor
  179. * ---dma generic offload fields---
  180. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  181. * this tx is sitting on a dependency list
  182. * @ack: the descriptor can not be reused until the client acknowledges
  183. * receipt, i.e. has has a chance to establish any dependency chains
  184. * @phys: physical address of the descriptor
  185. * @tx_list: driver common field for operations that require multiple
  186. * descriptors
  187. * @chan: target channel for this operation
  188. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  189. * @tx_set_dest: set a destination address in a hardware descriptor
  190. * @tx_set_src: set a source address in a hardware descriptor
  191. * @callback: routine to call after this operation is complete
  192. * @callback_param: general parameter to pass to the callback routine
  193. * ---async_tx api specific fields---
  194. * @depend_list: at completion this list of transactions are submitted
  195. * @depend_node: allow this transaction to be executed after another
  196. * transaction has completed, possibly on another channel
  197. * @parent: pointer to the next level up in the dependency chain
  198. * @lock: protect the dependency list
  199. */
  200. struct dma_async_tx_descriptor {
  201. dma_cookie_t cookie;
  202. int ack;
  203. dma_addr_t phys;
  204. struct list_head tx_list;
  205. struct dma_chan *chan;
  206. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  207. void (*tx_set_dest)(dma_addr_t addr,
  208. struct dma_async_tx_descriptor *tx, int index);
  209. void (*tx_set_src)(dma_addr_t addr,
  210. struct dma_async_tx_descriptor *tx, int index);
  211. dma_async_tx_callback callback;
  212. void *callback_param;
  213. struct list_head depend_list;
  214. struct list_head depend_node;
  215. struct dma_async_tx_descriptor *parent;
  216. spinlock_t lock;
  217. };
  218. /**
  219. * struct dma_device - info on the entity supplying DMA services
  220. * @chancnt: how many DMA channels are supported
  221. * @channels: the list of struct dma_chan
  222. * @global_node: list_head for global dma_device_list
  223. * @cap_mask: one or more dma_capability flags
  224. * @max_xor: maximum number of xor sources, 0 if no capability
  225. * @refcount: reference count
  226. * @done: IO completion struct
  227. * @dev_id: unique device ID
  228. * @dev: struct device reference for dma mapping api
  229. * @device_alloc_chan_resources: allocate resources and return the
  230. * number of allocated descriptors
  231. * @device_free_chan_resources: release DMA channel's resources
  232. * @device_prep_dma_memcpy: prepares a memcpy operation
  233. * @device_prep_dma_xor: prepares a xor operation
  234. * @device_prep_dma_zero_sum: prepares a zero_sum operation
  235. * @device_prep_dma_memset: prepares a memset operation
  236. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  237. * @device_dependency_added: async_tx notifies the channel about new deps
  238. * @device_issue_pending: push pending transactions to hardware
  239. */
  240. struct dma_device {
  241. unsigned int chancnt;
  242. struct list_head channels;
  243. struct list_head global_node;
  244. dma_cap_mask_t cap_mask;
  245. int max_xor;
  246. struct kref refcount;
  247. struct completion done;
  248. int dev_id;
  249. struct device *dev;
  250. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  251. void (*device_free_chan_resources)(struct dma_chan *chan);
  252. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  253. struct dma_chan *chan, size_t len, int int_en);
  254. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  255. struct dma_chan *chan, unsigned int src_cnt, size_t len,
  256. int int_en);
  257. struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)(
  258. struct dma_chan *chan, unsigned int src_cnt, size_t len,
  259. u32 *result, int int_en);
  260. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  261. struct dma_chan *chan, int value, size_t len, int int_en);
  262. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  263. struct dma_chan *chan);
  264. void (*device_dependency_added)(struct dma_chan *chan);
  265. enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
  266. dma_cookie_t cookie, dma_cookie_t *last,
  267. dma_cookie_t *used);
  268. void (*device_issue_pending)(struct dma_chan *chan);
  269. };
  270. /* --- public DMA engine API --- */
  271. void dma_async_client_register(struct dma_client *client);
  272. void dma_async_client_unregister(struct dma_client *client);
  273. void dma_async_client_chan_request(struct dma_client *client);
  274. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  275. void *dest, void *src, size_t len);
  276. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  277. struct page *page, unsigned int offset, void *kdata, size_t len);
  278. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  279. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  280. unsigned int src_off, size_t len);
  281. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  282. struct dma_chan *chan);
  283. static inline void
  284. async_tx_ack(struct dma_async_tx_descriptor *tx)
  285. {
  286. tx->ack = 1;
  287. }
  288. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  289. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  290. {
  291. return min_t(int, DMA_TX_TYPE_END,
  292. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  293. }
  294. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  295. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  296. {
  297. return min_t(int, DMA_TX_TYPE_END,
  298. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  299. }
  300. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  301. static inline void
  302. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  303. {
  304. set_bit(tx_type, dstp->bits);
  305. }
  306. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  307. static inline int
  308. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  309. {
  310. return test_bit(tx_type, srcp->bits);
  311. }
  312. #define for_each_dma_cap_mask(cap, mask) \
  313. for ((cap) = first_dma_cap(mask); \
  314. (cap) < DMA_TX_TYPE_END; \
  315. (cap) = next_dma_cap((cap), (mask)))
  316. /**
  317. * dma_async_issue_pending - flush pending transactions to HW
  318. * @chan: target DMA channel
  319. *
  320. * This allows drivers to push copies to HW in batches,
  321. * reducing MMIO writes where possible.
  322. */
  323. static inline void dma_async_issue_pending(struct dma_chan *chan)
  324. {
  325. return chan->device->device_issue_pending(chan);
  326. }
  327. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  328. /**
  329. * dma_async_is_tx_complete - poll for transaction completion
  330. * @chan: DMA channel
  331. * @cookie: transaction identifier to check status of
  332. * @last: returns last completed cookie, can be NULL
  333. * @used: returns last issued cookie, can be NULL
  334. *
  335. * If @last and @used are passed in, upon return they reflect the driver
  336. * internal state and can be used with dma_async_is_complete() to check
  337. * the status of multiple cookies without re-checking hardware state.
  338. */
  339. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  340. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  341. {
  342. return chan->device->device_is_tx_complete(chan, cookie, last, used);
  343. }
  344. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  345. dma_async_is_tx_complete(chan, cookie, last, used)
  346. /**
  347. * dma_async_is_complete - test a cookie against chan state
  348. * @cookie: transaction identifier to test status of
  349. * @last_complete: last know completed transaction
  350. * @last_used: last cookie value handed out
  351. *
  352. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  353. * the test logic is seperated for lightweight testing of multiple cookies
  354. */
  355. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  356. dma_cookie_t last_complete, dma_cookie_t last_used)
  357. {
  358. if (last_complete <= last_used) {
  359. if ((cookie <= last_complete) || (cookie > last_used))
  360. return DMA_SUCCESS;
  361. } else {
  362. if ((cookie <= last_complete) && (cookie > last_used))
  363. return DMA_SUCCESS;
  364. }
  365. return DMA_IN_PROGRESS;
  366. }
  367. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  368. /* --- DMA device --- */
  369. int dma_async_device_register(struct dma_device *device);
  370. void dma_async_device_unregister(struct dma_device *device);
  371. /* --- Helper iov-locking functions --- */
  372. struct dma_page_list {
  373. char *base_address;
  374. int nr_pages;
  375. struct page **pages;
  376. };
  377. struct dma_pinned_list {
  378. int nr_iovecs;
  379. struct dma_page_list page_list[0];
  380. };
  381. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  382. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  383. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  384. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  385. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  386. struct dma_pinned_list *pinned_list, struct page *page,
  387. unsigned int offset, size_t len);
  388. #endif /* DMAENGINE_H */