ds3000.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /*
  2. Montage Technology DS3000 - DVBS/S2 Demodulator driver
  3. Copyright (C) 2009-2012 Konstantin Dimitrov <kosio.dimitrov@gmail.com>
  4. Copyright (C) 2009-2012 TurboSight.com
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. */
  17. #include <linux/slab.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/init.h>
  22. #include <linux/firmware.h>
  23. #include "dvb_frontend.h"
  24. #include "ts2020.h"
  25. #include "ds3000.h"
  26. static int debug;
  27. #define dprintk(args...) \
  28. do { \
  29. if (debug) \
  30. printk(args); \
  31. } while (0)
  32. /* as of March 2009 current DS3000 firmware version is 1.78 */
  33. /* DS3000 FW v1.78 MD5: a32d17910c4f370073f9346e71d34b80 */
  34. #define DS3000_DEFAULT_FIRMWARE "dvb-fe-ds3000.fw"
  35. #define DS3000_SAMPLE_RATE 96000 /* in kHz */
  36. /* Register values to initialise the demod in DVB-S mode */
  37. static u8 ds3000_dvbs_init_tab[] = {
  38. 0x23, 0x05,
  39. 0x08, 0x03,
  40. 0x0c, 0x00,
  41. 0x21, 0x54,
  42. 0x25, 0x82,
  43. 0x27, 0x31,
  44. 0x30, 0x08,
  45. 0x31, 0x40,
  46. 0x32, 0x32,
  47. 0x33, 0x35,
  48. 0x35, 0xff,
  49. 0x3a, 0x00,
  50. 0x37, 0x10,
  51. 0x38, 0x10,
  52. 0x39, 0x02,
  53. 0x42, 0x60,
  54. 0x4a, 0x40,
  55. 0x4b, 0x04,
  56. 0x4d, 0x91,
  57. 0x5d, 0xc8,
  58. 0x50, 0x77,
  59. 0x51, 0x77,
  60. 0x52, 0x36,
  61. 0x53, 0x36,
  62. 0x56, 0x01,
  63. 0x63, 0x43,
  64. 0x64, 0x30,
  65. 0x65, 0x40,
  66. 0x68, 0x26,
  67. 0x69, 0x4c,
  68. 0x70, 0x20,
  69. 0x71, 0x70,
  70. 0x72, 0x04,
  71. 0x73, 0x00,
  72. 0x70, 0x40,
  73. 0x71, 0x70,
  74. 0x72, 0x04,
  75. 0x73, 0x00,
  76. 0x70, 0x60,
  77. 0x71, 0x70,
  78. 0x72, 0x04,
  79. 0x73, 0x00,
  80. 0x70, 0x80,
  81. 0x71, 0x70,
  82. 0x72, 0x04,
  83. 0x73, 0x00,
  84. 0x70, 0xa0,
  85. 0x71, 0x70,
  86. 0x72, 0x04,
  87. 0x73, 0x00,
  88. 0x70, 0x1f,
  89. 0x76, 0x00,
  90. 0x77, 0xd1,
  91. 0x78, 0x0c,
  92. 0x79, 0x80,
  93. 0x7f, 0x04,
  94. 0x7c, 0x00,
  95. 0x80, 0x86,
  96. 0x81, 0xa6,
  97. 0x85, 0x04,
  98. 0xcd, 0xf4,
  99. 0x90, 0x33,
  100. 0xa0, 0x44,
  101. 0xc0, 0x18,
  102. 0xc3, 0x10,
  103. 0xc4, 0x08,
  104. 0xc5, 0x80,
  105. 0xc6, 0x80,
  106. 0xc7, 0x0a,
  107. 0xc8, 0x1a,
  108. 0xc9, 0x80,
  109. 0xfe, 0x92,
  110. 0xe0, 0xf8,
  111. 0xe6, 0x8b,
  112. 0xd0, 0x40,
  113. 0xf8, 0x20,
  114. 0xfa, 0x0f,
  115. 0xfd, 0x20,
  116. 0xad, 0x20,
  117. 0xae, 0x07,
  118. 0xb8, 0x00,
  119. };
  120. /* Register values to initialise the demod in DVB-S2 mode */
  121. static u8 ds3000_dvbs2_init_tab[] = {
  122. 0x23, 0x0f,
  123. 0x08, 0x07,
  124. 0x0c, 0x00,
  125. 0x21, 0x54,
  126. 0x25, 0x82,
  127. 0x27, 0x31,
  128. 0x30, 0x08,
  129. 0x31, 0x32,
  130. 0x32, 0x32,
  131. 0x33, 0x35,
  132. 0x35, 0xff,
  133. 0x3a, 0x00,
  134. 0x37, 0x10,
  135. 0x38, 0x10,
  136. 0x39, 0x02,
  137. 0x42, 0x60,
  138. 0x4a, 0x80,
  139. 0x4b, 0x04,
  140. 0x4d, 0x81,
  141. 0x5d, 0x88,
  142. 0x50, 0x36,
  143. 0x51, 0x36,
  144. 0x52, 0x36,
  145. 0x53, 0x36,
  146. 0x63, 0x60,
  147. 0x64, 0x10,
  148. 0x65, 0x10,
  149. 0x68, 0x04,
  150. 0x69, 0x29,
  151. 0x70, 0x20,
  152. 0x71, 0x70,
  153. 0x72, 0x04,
  154. 0x73, 0x00,
  155. 0x70, 0x40,
  156. 0x71, 0x70,
  157. 0x72, 0x04,
  158. 0x73, 0x00,
  159. 0x70, 0x60,
  160. 0x71, 0x70,
  161. 0x72, 0x04,
  162. 0x73, 0x00,
  163. 0x70, 0x80,
  164. 0x71, 0x70,
  165. 0x72, 0x04,
  166. 0x73, 0x00,
  167. 0x70, 0xa0,
  168. 0x71, 0x70,
  169. 0x72, 0x04,
  170. 0x73, 0x00,
  171. 0x70, 0x1f,
  172. 0xa0, 0x44,
  173. 0xc0, 0x08,
  174. 0xc1, 0x10,
  175. 0xc2, 0x08,
  176. 0xc3, 0x10,
  177. 0xc4, 0x08,
  178. 0xc5, 0xf0,
  179. 0xc6, 0xf0,
  180. 0xc7, 0x0a,
  181. 0xc8, 0x1a,
  182. 0xc9, 0x80,
  183. 0xca, 0x23,
  184. 0xcb, 0x24,
  185. 0xce, 0x74,
  186. 0x90, 0x03,
  187. 0x76, 0x80,
  188. 0x77, 0x42,
  189. 0x78, 0x0a,
  190. 0x79, 0x80,
  191. 0xad, 0x40,
  192. 0xae, 0x07,
  193. 0x7f, 0xd4,
  194. 0x7c, 0x00,
  195. 0x80, 0xa8,
  196. 0x81, 0xda,
  197. 0x7c, 0x01,
  198. 0x80, 0xda,
  199. 0x81, 0xec,
  200. 0x7c, 0x02,
  201. 0x80, 0xca,
  202. 0x81, 0xeb,
  203. 0x7c, 0x03,
  204. 0x80, 0xba,
  205. 0x81, 0xdb,
  206. 0x85, 0x08,
  207. 0x86, 0x00,
  208. 0x87, 0x02,
  209. 0x89, 0x80,
  210. 0x8b, 0x44,
  211. 0x8c, 0xaa,
  212. 0x8a, 0x10,
  213. 0xba, 0x00,
  214. 0xf5, 0x04,
  215. 0xfe, 0x44,
  216. 0xd2, 0x32,
  217. 0xb8, 0x00,
  218. };
  219. struct ds3000_state {
  220. struct i2c_adapter *i2c;
  221. const struct ds3000_config *config;
  222. struct dvb_frontend frontend;
  223. /* previous uncorrected block counter for DVB-S2 */
  224. u16 prevUCBS2;
  225. };
  226. static int ds3000_writereg(struct ds3000_state *state, int reg, int data)
  227. {
  228. u8 buf[] = { reg, data };
  229. struct i2c_msg msg = { .addr = state->config->demod_address,
  230. .flags = 0, .buf = buf, .len = 2 };
  231. int err;
  232. dprintk("%s: write reg 0x%02x, value 0x%02x\n", __func__, reg, data);
  233. err = i2c_transfer(state->i2c, &msg, 1);
  234. if (err != 1) {
  235. printk(KERN_ERR "%s: writereg error(err == %i, reg == 0x%02x, value == 0x%02x)\n",
  236. __func__, err, reg, data);
  237. return -EREMOTEIO;
  238. }
  239. return 0;
  240. }
  241. static int ds3000_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  242. {
  243. struct ds3000_state *state = fe->demodulator_priv;
  244. if (enable)
  245. ds3000_writereg(state, 0x03, 0x12);
  246. else
  247. ds3000_writereg(state, 0x03, 0x02);
  248. return 0;
  249. }
  250. /* I2C write for 8k firmware load */
  251. static int ds3000_writeFW(struct ds3000_state *state, int reg,
  252. const u8 *data, u16 len)
  253. {
  254. int i, ret = 0;
  255. struct i2c_msg msg;
  256. u8 *buf;
  257. buf = kmalloc(33, GFP_KERNEL);
  258. if (!buf)
  259. return -ENOMEM;
  260. *(buf) = reg;
  261. msg.addr = state->config->demod_address;
  262. msg.flags = 0;
  263. msg.buf = buf;
  264. msg.len = 33;
  265. for (i = 0; i < len; i += 32) {
  266. memcpy(buf + 1, data + i, 32);
  267. dprintk("%s: write reg 0x%02x, len = %d\n", __func__, reg, len);
  268. ret = i2c_transfer(state->i2c, &msg, 1);
  269. if (ret != 1) {
  270. printk(KERN_ERR "%s: write error(err == %i, reg == 0x%02x\n",
  271. __func__, ret, reg);
  272. ret = -EREMOTEIO;
  273. goto error;
  274. }
  275. }
  276. ret = 0;
  277. error:
  278. kfree(buf);
  279. return ret;
  280. }
  281. static int ds3000_readreg(struct ds3000_state *state, u8 reg)
  282. {
  283. int ret;
  284. u8 b0[] = { reg };
  285. u8 b1[] = { 0 };
  286. struct i2c_msg msg[] = {
  287. {
  288. .addr = state->config->demod_address,
  289. .flags = 0,
  290. .buf = b0,
  291. .len = 1
  292. }, {
  293. .addr = state->config->demod_address,
  294. .flags = I2C_M_RD,
  295. .buf = b1,
  296. .len = 1
  297. }
  298. };
  299. ret = i2c_transfer(state->i2c, msg, 2);
  300. if (ret != 2) {
  301. printk(KERN_ERR "%s: reg=0x%x(error=%d)\n", __func__, reg, ret);
  302. return ret;
  303. }
  304. dprintk("%s: read reg 0x%02x, value 0x%02x\n", __func__, reg, b1[0]);
  305. return b1[0];
  306. }
  307. static int ds3000_load_firmware(struct dvb_frontend *fe,
  308. const struct firmware *fw);
  309. static int ds3000_firmware_ondemand(struct dvb_frontend *fe)
  310. {
  311. struct ds3000_state *state = fe->demodulator_priv;
  312. const struct firmware *fw;
  313. int ret = 0;
  314. dprintk("%s()\n", __func__);
  315. ret = ds3000_readreg(state, 0xb2);
  316. if (ret < 0)
  317. return ret;
  318. /* Load firmware */
  319. /* request the firmware, this will block until someone uploads it */
  320. printk(KERN_INFO "%s: Waiting for firmware upload (%s)...\n", __func__,
  321. DS3000_DEFAULT_FIRMWARE);
  322. ret = request_firmware(&fw, DS3000_DEFAULT_FIRMWARE,
  323. state->i2c->dev.parent);
  324. printk(KERN_INFO "%s: Waiting for firmware upload(2)...\n", __func__);
  325. if (ret) {
  326. printk(KERN_ERR "%s: No firmware uploaded (timeout or file not found?)\n",
  327. __func__);
  328. return ret;
  329. }
  330. ret = ds3000_load_firmware(fe, fw);
  331. if (ret)
  332. printk("%s: Writing firmware to device failed\n", __func__);
  333. release_firmware(fw);
  334. dprintk("%s: Firmware upload %s\n", __func__,
  335. ret == 0 ? "complete" : "failed");
  336. return ret;
  337. }
  338. static int ds3000_load_firmware(struct dvb_frontend *fe,
  339. const struct firmware *fw)
  340. {
  341. struct ds3000_state *state = fe->demodulator_priv;
  342. int ret = 0;
  343. dprintk("%s\n", __func__);
  344. dprintk("Firmware is %zu bytes (%02x %02x .. %02x %02x)\n",
  345. fw->size,
  346. fw->data[0],
  347. fw->data[1],
  348. fw->data[fw->size - 2],
  349. fw->data[fw->size - 1]);
  350. /* Begin the firmware load process */
  351. ds3000_writereg(state, 0xb2, 0x01);
  352. /* write the entire firmware */
  353. ret = ds3000_writeFW(state, 0xb0, fw->data, fw->size);
  354. ds3000_writereg(state, 0xb2, 0x00);
  355. return ret;
  356. }
  357. static int ds3000_set_voltage(struct dvb_frontend *fe,
  358. enum fe_sec_voltage voltage)
  359. {
  360. struct ds3000_state *state = fe->demodulator_priv;
  361. u8 data;
  362. dprintk("%s(%d)\n", __func__, voltage);
  363. data = ds3000_readreg(state, 0xa2);
  364. data |= 0x03; /* bit0 V/H, bit1 off/on */
  365. switch (voltage) {
  366. case SEC_VOLTAGE_18:
  367. data &= ~0x03;
  368. break;
  369. case SEC_VOLTAGE_13:
  370. data &= ~0x03;
  371. data |= 0x01;
  372. break;
  373. case SEC_VOLTAGE_OFF:
  374. break;
  375. }
  376. ds3000_writereg(state, 0xa2, data);
  377. return 0;
  378. }
  379. static int ds3000_read_status(struct dvb_frontend *fe, enum fe_status *status)
  380. {
  381. struct ds3000_state *state = fe->demodulator_priv;
  382. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  383. int lock;
  384. *status = 0;
  385. switch (c->delivery_system) {
  386. case SYS_DVBS:
  387. lock = ds3000_readreg(state, 0xd1);
  388. if ((lock & 0x07) == 0x07)
  389. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  390. FE_HAS_VITERBI | FE_HAS_SYNC |
  391. FE_HAS_LOCK;
  392. break;
  393. case SYS_DVBS2:
  394. lock = ds3000_readreg(state, 0x0d);
  395. if ((lock & 0x8f) == 0x8f)
  396. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  397. FE_HAS_VITERBI | FE_HAS_SYNC |
  398. FE_HAS_LOCK;
  399. break;
  400. default:
  401. return -EINVAL;
  402. }
  403. if (state->config->set_lock_led)
  404. state->config->set_lock_led(fe, *status == 0 ? 0 : 1);
  405. dprintk("%s: status = 0x%02x\n", __func__, lock);
  406. return 0;
  407. }
  408. /* read DS3000 BER value */
  409. static int ds3000_read_ber(struct dvb_frontend *fe, u32* ber)
  410. {
  411. struct ds3000_state *state = fe->demodulator_priv;
  412. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  413. u8 data;
  414. u32 ber_reading, lpdc_frames;
  415. dprintk("%s()\n", __func__);
  416. switch (c->delivery_system) {
  417. case SYS_DVBS:
  418. /* set the number of bytes checked during
  419. BER estimation */
  420. ds3000_writereg(state, 0xf9, 0x04);
  421. /* read BER estimation status */
  422. data = ds3000_readreg(state, 0xf8);
  423. /* check if BER estimation is ready */
  424. if ((data & 0x10) == 0) {
  425. /* this is the number of error bits,
  426. to calculate the bit error rate
  427. divide to 8388608 */
  428. *ber = (ds3000_readreg(state, 0xf7) << 8) |
  429. ds3000_readreg(state, 0xf6);
  430. /* start counting error bits */
  431. /* need to be set twice
  432. otherwise it fails sometimes */
  433. data |= 0x10;
  434. ds3000_writereg(state, 0xf8, data);
  435. ds3000_writereg(state, 0xf8, data);
  436. } else
  437. /* used to indicate that BER estimation
  438. is not ready, i.e. BER is unknown */
  439. *ber = 0xffffffff;
  440. break;
  441. case SYS_DVBS2:
  442. /* read the number of LPDC decoded frames */
  443. lpdc_frames = (ds3000_readreg(state, 0xd7) << 16) |
  444. (ds3000_readreg(state, 0xd6) << 8) |
  445. ds3000_readreg(state, 0xd5);
  446. /* read the number of packets with bad CRC */
  447. ber_reading = (ds3000_readreg(state, 0xf8) << 8) |
  448. ds3000_readreg(state, 0xf7);
  449. if (lpdc_frames > 750) {
  450. /* clear LPDC frame counters */
  451. ds3000_writereg(state, 0xd1, 0x01);
  452. /* clear bad packets counter */
  453. ds3000_writereg(state, 0xf9, 0x01);
  454. /* enable bad packets counter */
  455. ds3000_writereg(state, 0xf9, 0x00);
  456. /* enable LPDC frame counters */
  457. ds3000_writereg(state, 0xd1, 0x00);
  458. *ber = ber_reading;
  459. } else
  460. /* used to indicate that BER estimation is not ready,
  461. i.e. BER is unknown */
  462. *ber = 0xffffffff;
  463. break;
  464. default:
  465. return -EINVAL;
  466. }
  467. return 0;
  468. }
  469. static int ds3000_read_signal_strength(struct dvb_frontend *fe,
  470. u16 *signal_strength)
  471. {
  472. if (fe->ops.tuner_ops.get_rf_strength)
  473. fe->ops.tuner_ops.get_rf_strength(fe, signal_strength);
  474. return 0;
  475. }
  476. /* calculate DS3000 snr value in dB */
  477. static int ds3000_read_snr(struct dvb_frontend *fe, u16 *snr)
  478. {
  479. struct ds3000_state *state = fe->demodulator_priv;
  480. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  481. u8 snr_reading, snr_value;
  482. u32 dvbs2_signal_reading, dvbs2_noise_reading, tmp;
  483. static const u16 dvbs_snr_tab[] = { /* 20 x Table (rounded up) */
  484. 0x0000, 0x1b13, 0x2aea, 0x3627, 0x3ede, 0x45fe, 0x4c03,
  485. 0x513a, 0x55d4, 0x59f2, 0x5dab, 0x6111, 0x6431, 0x6717,
  486. 0x69c9, 0x6c4e, 0x6eac, 0x70e8, 0x7304, 0x7505
  487. };
  488. static const u16 dvbs2_snr_tab[] = { /* 80 x Table (rounded up) */
  489. 0x0000, 0x0bc2, 0x12a3, 0x1785, 0x1b4e, 0x1e65, 0x2103,
  490. 0x2347, 0x2546, 0x2710, 0x28ae, 0x2a28, 0x2b83, 0x2cc5,
  491. 0x2df1, 0x2f09, 0x3010, 0x3109, 0x31f4, 0x32d2, 0x33a6,
  492. 0x3470, 0x3531, 0x35ea, 0x369b, 0x3746, 0x37ea, 0x3888,
  493. 0x3920, 0x39b3, 0x3a42, 0x3acc, 0x3b51, 0x3bd3, 0x3c51,
  494. 0x3ccb, 0x3d42, 0x3db6, 0x3e27, 0x3e95, 0x3f00, 0x3f68,
  495. 0x3fcf, 0x4033, 0x4094, 0x40f4, 0x4151, 0x41ac, 0x4206,
  496. 0x425e, 0x42b4, 0x4308, 0x435b, 0x43ac, 0x43fc, 0x444a,
  497. 0x4497, 0x44e2, 0x452d, 0x4576, 0x45bd, 0x4604, 0x4649,
  498. 0x468e, 0x46d1, 0x4713, 0x4755, 0x4795, 0x47d4, 0x4813,
  499. 0x4851, 0x488d, 0x48c9, 0x4904, 0x493f, 0x4978, 0x49b1,
  500. 0x49e9, 0x4a20, 0x4a57
  501. };
  502. dprintk("%s()\n", __func__);
  503. switch (c->delivery_system) {
  504. case SYS_DVBS:
  505. snr_reading = ds3000_readreg(state, 0xff);
  506. snr_reading /= 8;
  507. if (snr_reading == 0)
  508. *snr = 0x0000;
  509. else {
  510. if (snr_reading > 20)
  511. snr_reading = 20;
  512. snr_value = dvbs_snr_tab[snr_reading - 1] * 10 / 23026;
  513. /* cook the value to be suitable for szap-s2
  514. human readable output */
  515. *snr = snr_value * 8 * 655;
  516. }
  517. dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
  518. snr_reading, *snr);
  519. break;
  520. case SYS_DVBS2:
  521. dvbs2_noise_reading = (ds3000_readreg(state, 0x8c) & 0x3f) +
  522. (ds3000_readreg(state, 0x8d) << 4);
  523. dvbs2_signal_reading = ds3000_readreg(state, 0x8e);
  524. tmp = dvbs2_signal_reading * dvbs2_signal_reading >> 1;
  525. if (tmp == 0) {
  526. *snr = 0x0000;
  527. return 0;
  528. }
  529. if (dvbs2_noise_reading == 0) {
  530. snr_value = 0x0013;
  531. /* cook the value to be suitable for szap-s2
  532. human readable output */
  533. *snr = 0xffff;
  534. return 0;
  535. }
  536. if (tmp > dvbs2_noise_reading) {
  537. snr_reading = tmp / dvbs2_noise_reading;
  538. if (snr_reading > 80)
  539. snr_reading = 80;
  540. snr_value = dvbs2_snr_tab[snr_reading - 1] / 1000;
  541. /* cook the value to be suitable for szap-s2
  542. human readable output */
  543. *snr = snr_value * 5 * 655;
  544. } else {
  545. snr_reading = dvbs2_noise_reading / tmp;
  546. if (snr_reading > 80)
  547. snr_reading = 80;
  548. *snr = -(dvbs2_snr_tab[snr_reading - 1] / 1000);
  549. }
  550. dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
  551. snr_reading, *snr);
  552. break;
  553. default:
  554. return -EINVAL;
  555. }
  556. return 0;
  557. }
  558. /* read DS3000 uncorrected blocks */
  559. static int ds3000_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  560. {
  561. struct ds3000_state *state = fe->demodulator_priv;
  562. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  563. u8 data;
  564. u16 _ucblocks;
  565. dprintk("%s()\n", __func__);
  566. switch (c->delivery_system) {
  567. case SYS_DVBS:
  568. *ucblocks = (ds3000_readreg(state, 0xf5) << 8) |
  569. ds3000_readreg(state, 0xf4);
  570. data = ds3000_readreg(state, 0xf8);
  571. /* clear packet counters */
  572. data &= ~0x20;
  573. ds3000_writereg(state, 0xf8, data);
  574. /* enable packet counters */
  575. data |= 0x20;
  576. ds3000_writereg(state, 0xf8, data);
  577. break;
  578. case SYS_DVBS2:
  579. _ucblocks = (ds3000_readreg(state, 0xe2) << 8) |
  580. ds3000_readreg(state, 0xe1);
  581. if (_ucblocks > state->prevUCBS2)
  582. *ucblocks = _ucblocks - state->prevUCBS2;
  583. else
  584. *ucblocks = state->prevUCBS2 - _ucblocks;
  585. state->prevUCBS2 = _ucblocks;
  586. break;
  587. default:
  588. return -EINVAL;
  589. }
  590. return 0;
  591. }
  592. static int ds3000_set_tone(struct dvb_frontend *fe, enum fe_sec_tone_mode tone)
  593. {
  594. struct ds3000_state *state = fe->demodulator_priv;
  595. u8 data;
  596. dprintk("%s(%d)\n", __func__, tone);
  597. if ((tone != SEC_TONE_ON) && (tone != SEC_TONE_OFF)) {
  598. printk(KERN_ERR "%s: Invalid, tone=%d\n", __func__, tone);
  599. return -EINVAL;
  600. }
  601. data = ds3000_readreg(state, 0xa2);
  602. data &= ~0xc0;
  603. ds3000_writereg(state, 0xa2, data);
  604. switch (tone) {
  605. case SEC_TONE_ON:
  606. dprintk("%s: setting tone on\n", __func__);
  607. data = ds3000_readreg(state, 0xa1);
  608. data &= ~0x43;
  609. data |= 0x04;
  610. ds3000_writereg(state, 0xa1, data);
  611. break;
  612. case SEC_TONE_OFF:
  613. dprintk("%s: setting tone off\n", __func__);
  614. data = ds3000_readreg(state, 0xa2);
  615. data |= 0x80;
  616. ds3000_writereg(state, 0xa2, data);
  617. break;
  618. }
  619. return 0;
  620. }
  621. static int ds3000_send_diseqc_msg(struct dvb_frontend *fe,
  622. struct dvb_diseqc_master_cmd *d)
  623. {
  624. struct ds3000_state *state = fe->demodulator_priv;
  625. int i;
  626. u8 data;
  627. /* Dump DiSEqC message */
  628. dprintk("%s(", __func__);
  629. for (i = 0 ; i < d->msg_len;) {
  630. dprintk("0x%02x", d->msg[i]);
  631. if (++i < d->msg_len)
  632. dprintk(", ");
  633. }
  634. /* enable DiSEqC message send pin */
  635. data = ds3000_readreg(state, 0xa2);
  636. data &= ~0xc0;
  637. ds3000_writereg(state, 0xa2, data);
  638. /* DiSEqC message */
  639. for (i = 0; i < d->msg_len; i++)
  640. ds3000_writereg(state, 0xa3 + i, d->msg[i]);
  641. data = ds3000_readreg(state, 0xa1);
  642. /* clear DiSEqC message length and status,
  643. enable DiSEqC message send */
  644. data &= ~0xf8;
  645. /* set DiSEqC mode, modulation active during 33 pulses,
  646. set DiSEqC message length */
  647. data |= ((d->msg_len - 1) << 3) | 0x07;
  648. ds3000_writereg(state, 0xa1, data);
  649. /* wait up to 150ms for DiSEqC transmission to complete */
  650. for (i = 0; i < 15; i++) {
  651. data = ds3000_readreg(state, 0xa1);
  652. if ((data & 0x40) == 0)
  653. break;
  654. msleep(10);
  655. }
  656. /* DiSEqC timeout after 150ms */
  657. if (i == 15) {
  658. data = ds3000_readreg(state, 0xa1);
  659. data &= ~0x80;
  660. data |= 0x40;
  661. ds3000_writereg(state, 0xa1, data);
  662. data = ds3000_readreg(state, 0xa2);
  663. data &= ~0xc0;
  664. data |= 0x80;
  665. ds3000_writereg(state, 0xa2, data);
  666. return -ETIMEDOUT;
  667. }
  668. data = ds3000_readreg(state, 0xa2);
  669. data &= ~0xc0;
  670. data |= 0x80;
  671. ds3000_writereg(state, 0xa2, data);
  672. return 0;
  673. }
  674. /* Send DiSEqC burst */
  675. static int ds3000_diseqc_send_burst(struct dvb_frontend *fe,
  676. enum fe_sec_mini_cmd burst)
  677. {
  678. struct ds3000_state *state = fe->demodulator_priv;
  679. int i;
  680. u8 data;
  681. dprintk("%s()\n", __func__);
  682. data = ds3000_readreg(state, 0xa2);
  683. data &= ~0xc0;
  684. ds3000_writereg(state, 0xa2, data);
  685. /* DiSEqC burst */
  686. if (burst == SEC_MINI_A)
  687. /* Unmodulated tone burst */
  688. ds3000_writereg(state, 0xa1, 0x02);
  689. else if (burst == SEC_MINI_B)
  690. /* Modulated tone burst */
  691. ds3000_writereg(state, 0xa1, 0x01);
  692. else
  693. return -EINVAL;
  694. msleep(13);
  695. for (i = 0; i < 5; i++) {
  696. data = ds3000_readreg(state, 0xa1);
  697. if ((data & 0x40) == 0)
  698. break;
  699. msleep(1);
  700. }
  701. if (i == 5) {
  702. data = ds3000_readreg(state, 0xa1);
  703. data &= ~0x80;
  704. data |= 0x40;
  705. ds3000_writereg(state, 0xa1, data);
  706. data = ds3000_readreg(state, 0xa2);
  707. data &= ~0xc0;
  708. data |= 0x80;
  709. ds3000_writereg(state, 0xa2, data);
  710. return -ETIMEDOUT;
  711. }
  712. data = ds3000_readreg(state, 0xa2);
  713. data &= ~0xc0;
  714. data |= 0x80;
  715. ds3000_writereg(state, 0xa2, data);
  716. return 0;
  717. }
  718. static void ds3000_release(struct dvb_frontend *fe)
  719. {
  720. struct ds3000_state *state = fe->demodulator_priv;
  721. if (state->config->set_lock_led)
  722. state->config->set_lock_led(fe, 0);
  723. dprintk("%s\n", __func__);
  724. kfree(state);
  725. }
  726. static const struct dvb_frontend_ops ds3000_ops;
  727. struct dvb_frontend *ds3000_attach(const struct ds3000_config *config,
  728. struct i2c_adapter *i2c)
  729. {
  730. struct ds3000_state *state;
  731. int ret;
  732. dprintk("%s\n", __func__);
  733. /* allocate memory for the internal state */
  734. state = kzalloc(sizeof(struct ds3000_state), GFP_KERNEL);
  735. if (!state)
  736. goto error2;
  737. state->config = config;
  738. state->i2c = i2c;
  739. state->prevUCBS2 = 0;
  740. /* check if the demod is present */
  741. ret = ds3000_readreg(state, 0x00) & 0xfe;
  742. if (ret != 0xe0) {
  743. printk(KERN_ERR "Invalid probe, probably not a DS3000\n");
  744. goto error3;
  745. }
  746. printk(KERN_INFO "DS3000 chip version: %d.%d attached.\n",
  747. ds3000_readreg(state, 0x02),
  748. ds3000_readreg(state, 0x01));
  749. memcpy(&state->frontend.ops, &ds3000_ops,
  750. sizeof(struct dvb_frontend_ops));
  751. state->frontend.demodulator_priv = state;
  752. /*
  753. * Some devices like T480 starts with voltage on. Be sure
  754. * to turn voltage off during init, as this can otherwise
  755. * interfere with Unicable SCR systems.
  756. */
  757. ds3000_set_voltage(&state->frontend, SEC_VOLTAGE_OFF);
  758. return &state->frontend;
  759. error3:
  760. kfree(state);
  761. error2:
  762. return NULL;
  763. }
  764. EXPORT_SYMBOL(ds3000_attach);
  765. static int ds3000_set_carrier_offset(struct dvb_frontend *fe,
  766. s32 carrier_offset_khz)
  767. {
  768. struct ds3000_state *state = fe->demodulator_priv;
  769. s32 tmp;
  770. tmp = carrier_offset_khz;
  771. tmp *= 65536;
  772. tmp = (2 * tmp + DS3000_SAMPLE_RATE) / (2 * DS3000_SAMPLE_RATE);
  773. if (tmp < 0)
  774. tmp += 65536;
  775. ds3000_writereg(state, 0x5f, tmp >> 8);
  776. ds3000_writereg(state, 0x5e, tmp & 0xff);
  777. return 0;
  778. }
  779. static int ds3000_set_frontend(struct dvb_frontend *fe)
  780. {
  781. struct ds3000_state *state = fe->demodulator_priv;
  782. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  783. int i;
  784. enum fe_status status;
  785. s32 offset_khz;
  786. u32 frequency;
  787. u16 value;
  788. dprintk("%s() ", __func__);
  789. if (state->config->set_ts_params)
  790. state->config->set_ts_params(fe, 0);
  791. /* Tune */
  792. if (fe->ops.tuner_ops.set_params)
  793. fe->ops.tuner_ops.set_params(fe);
  794. /* ds3000 global reset */
  795. ds3000_writereg(state, 0x07, 0x80);
  796. ds3000_writereg(state, 0x07, 0x00);
  797. /* ds3000 build-in uC reset */
  798. ds3000_writereg(state, 0xb2, 0x01);
  799. /* ds3000 software reset */
  800. ds3000_writereg(state, 0x00, 0x01);
  801. switch (c->delivery_system) {
  802. case SYS_DVBS:
  803. /* initialise the demod in DVB-S mode */
  804. for (i = 0; i < sizeof(ds3000_dvbs_init_tab); i += 2)
  805. ds3000_writereg(state,
  806. ds3000_dvbs_init_tab[i],
  807. ds3000_dvbs_init_tab[i + 1]);
  808. value = ds3000_readreg(state, 0xfe);
  809. value &= 0xc0;
  810. value |= 0x1b;
  811. ds3000_writereg(state, 0xfe, value);
  812. break;
  813. case SYS_DVBS2:
  814. /* initialise the demod in DVB-S2 mode */
  815. for (i = 0; i < sizeof(ds3000_dvbs2_init_tab); i += 2)
  816. ds3000_writereg(state,
  817. ds3000_dvbs2_init_tab[i],
  818. ds3000_dvbs2_init_tab[i + 1]);
  819. if (c->symbol_rate >= 30000000)
  820. ds3000_writereg(state, 0xfe, 0x54);
  821. else
  822. ds3000_writereg(state, 0xfe, 0x98);
  823. break;
  824. default:
  825. return -EINVAL;
  826. }
  827. /* enable 27MHz clock output */
  828. ds3000_writereg(state, 0x29, 0x80);
  829. /* enable ac coupling */
  830. ds3000_writereg(state, 0x25, 0x8a);
  831. if ((c->symbol_rate < ds3000_ops.info.symbol_rate_min) ||
  832. (c->symbol_rate > ds3000_ops.info.symbol_rate_max)) {
  833. dprintk("%s() symbol_rate %u out of range (%u ... %u)\n",
  834. __func__, c->symbol_rate,
  835. ds3000_ops.info.symbol_rate_min,
  836. ds3000_ops.info.symbol_rate_max);
  837. return -EINVAL;
  838. }
  839. /* enhance symbol rate performance */
  840. if ((c->symbol_rate / 1000) <= 5000) {
  841. value = 29777 / (c->symbol_rate / 1000) + 1;
  842. if (value % 2 != 0)
  843. value++;
  844. ds3000_writereg(state, 0xc3, 0x0d);
  845. ds3000_writereg(state, 0xc8, value);
  846. ds3000_writereg(state, 0xc4, 0x10);
  847. ds3000_writereg(state, 0xc7, 0x0e);
  848. } else if ((c->symbol_rate / 1000) <= 10000) {
  849. value = 92166 / (c->symbol_rate / 1000) + 1;
  850. if (value % 2 != 0)
  851. value++;
  852. ds3000_writereg(state, 0xc3, 0x07);
  853. ds3000_writereg(state, 0xc8, value);
  854. ds3000_writereg(state, 0xc4, 0x09);
  855. ds3000_writereg(state, 0xc7, 0x12);
  856. } else if ((c->symbol_rate / 1000) <= 20000) {
  857. value = 64516 / (c->symbol_rate / 1000) + 1;
  858. ds3000_writereg(state, 0xc3, value);
  859. ds3000_writereg(state, 0xc8, 0x0e);
  860. ds3000_writereg(state, 0xc4, 0x07);
  861. ds3000_writereg(state, 0xc7, 0x18);
  862. } else {
  863. value = 129032 / (c->symbol_rate / 1000) + 1;
  864. ds3000_writereg(state, 0xc3, value);
  865. ds3000_writereg(state, 0xc8, 0x0a);
  866. ds3000_writereg(state, 0xc4, 0x05);
  867. ds3000_writereg(state, 0xc7, 0x24);
  868. }
  869. /* normalized symbol rate rounded to the closest integer */
  870. value = (((c->symbol_rate / 1000) << 16) +
  871. (DS3000_SAMPLE_RATE / 2)) / DS3000_SAMPLE_RATE;
  872. ds3000_writereg(state, 0x61, value & 0x00ff);
  873. ds3000_writereg(state, 0x62, (value & 0xff00) >> 8);
  874. /* co-channel interference cancellation disabled */
  875. ds3000_writereg(state, 0x56, 0x00);
  876. /* equalizer disabled */
  877. ds3000_writereg(state, 0x76, 0x00);
  878. /*ds3000_writereg(state, 0x08, 0x03);
  879. ds3000_writereg(state, 0xfd, 0x22);
  880. ds3000_writereg(state, 0x08, 0x07);
  881. ds3000_writereg(state, 0xfd, 0x42);
  882. ds3000_writereg(state, 0x08, 0x07);*/
  883. if (state->config->ci_mode) {
  884. switch (c->delivery_system) {
  885. case SYS_DVBS:
  886. default:
  887. ds3000_writereg(state, 0xfd, 0x80);
  888. break;
  889. case SYS_DVBS2:
  890. ds3000_writereg(state, 0xfd, 0x01);
  891. break;
  892. }
  893. }
  894. /* ds3000 out of software reset */
  895. ds3000_writereg(state, 0x00, 0x00);
  896. /* start ds3000 build-in uC */
  897. ds3000_writereg(state, 0xb2, 0x00);
  898. if (fe->ops.tuner_ops.get_frequency) {
  899. fe->ops.tuner_ops.get_frequency(fe, &frequency);
  900. offset_khz = frequency - c->frequency;
  901. ds3000_set_carrier_offset(fe, offset_khz);
  902. }
  903. for (i = 0; i < 30 ; i++) {
  904. ds3000_read_status(fe, &status);
  905. if (status & FE_HAS_LOCK)
  906. break;
  907. msleep(10);
  908. }
  909. return 0;
  910. }
  911. static int ds3000_tune(struct dvb_frontend *fe,
  912. bool re_tune,
  913. unsigned int mode_flags,
  914. unsigned int *delay,
  915. enum fe_status *status)
  916. {
  917. if (re_tune) {
  918. int ret = ds3000_set_frontend(fe);
  919. if (ret)
  920. return ret;
  921. }
  922. *delay = HZ / 5;
  923. return ds3000_read_status(fe, status);
  924. }
  925. static enum dvbfe_algo ds3000_get_algo(struct dvb_frontend *fe)
  926. {
  927. struct ds3000_state *state = fe->demodulator_priv;
  928. if (state->config->set_lock_led)
  929. state->config->set_lock_led(fe, 0);
  930. dprintk("%s()\n", __func__);
  931. return DVBFE_ALGO_HW;
  932. }
  933. /*
  934. * Initialise or wake up device
  935. *
  936. * Power config will reset and load initial firmware if required
  937. */
  938. static int ds3000_initfe(struct dvb_frontend *fe)
  939. {
  940. struct ds3000_state *state = fe->demodulator_priv;
  941. int ret;
  942. dprintk("%s()\n", __func__);
  943. /* hard reset */
  944. ds3000_writereg(state, 0x08, 0x01 | ds3000_readreg(state, 0x08));
  945. msleep(1);
  946. /* Load the firmware if required */
  947. ret = ds3000_firmware_ondemand(fe);
  948. if (ret != 0) {
  949. printk(KERN_ERR "%s: Unable initialize firmware\n", __func__);
  950. return ret;
  951. }
  952. return 0;
  953. }
  954. static const struct dvb_frontend_ops ds3000_ops = {
  955. .delsys = { SYS_DVBS, SYS_DVBS2 },
  956. .info = {
  957. .name = "Montage Technology DS3000",
  958. .frequency_min = 950000,
  959. .frequency_max = 2150000,
  960. .frequency_stepsize = 1011, /* kHz for QPSK frontends */
  961. .frequency_tolerance = 5000,
  962. .symbol_rate_min = 1000000,
  963. .symbol_rate_max = 45000000,
  964. .caps = FE_CAN_INVERSION_AUTO |
  965. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  966. FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
  967. FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  968. FE_CAN_2G_MODULATION |
  969. FE_CAN_QPSK | FE_CAN_RECOVER
  970. },
  971. .release = ds3000_release,
  972. .init = ds3000_initfe,
  973. .i2c_gate_ctrl = ds3000_i2c_gate_ctrl,
  974. .read_status = ds3000_read_status,
  975. .read_ber = ds3000_read_ber,
  976. .read_signal_strength = ds3000_read_signal_strength,
  977. .read_snr = ds3000_read_snr,
  978. .read_ucblocks = ds3000_read_ucblocks,
  979. .set_voltage = ds3000_set_voltage,
  980. .set_tone = ds3000_set_tone,
  981. .diseqc_send_master_cmd = ds3000_send_diseqc_msg,
  982. .diseqc_send_burst = ds3000_diseqc_send_burst,
  983. .get_frontend_algo = ds3000_get_algo,
  984. .set_frontend = ds3000_set_frontend,
  985. .tune = ds3000_tune,
  986. };
  987. module_param(debug, int, 0644);
  988. MODULE_PARM_DESC(debug, "Activates frontend debugging (default:0)");
  989. MODULE_DESCRIPTION("DVB Frontend module for Montage Technology DS3000 hardware");
  990. MODULE_AUTHOR("Konstantin Dimitrov <kosio.dimitrov@gmail.com>");
  991. MODULE_LICENSE("GPL");
  992. MODULE_FIRMWARE(DS3000_DEFAULT_FIRMWARE);