imx6sx.dtsi 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright 2014 Freescale Semiconductor, Inc.
  4. #include <dt-bindings/clock/imx6sx-clock.h>
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/input.h>
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. #include "imx6sx-pinfunc.h"
  9. / {
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. /*
  13. * The decompressor and also some bootloaders rely on a
  14. * pre-existing /chosen node to be available to insert the
  15. * command line and merge other ATAGS info.
  16. * Also for U-Boot there must be a pre-existing /memory node.
  17. */
  18. chosen {};
  19. memory { device_type = "memory"; };
  20. aliases {
  21. can0 = &flexcan1;
  22. can1 = &flexcan2;
  23. ethernet0 = &fec1;
  24. ethernet1 = &fec2;
  25. gpio0 = &gpio1;
  26. gpio1 = &gpio2;
  27. gpio2 = &gpio3;
  28. gpio3 = &gpio4;
  29. gpio4 = &gpio5;
  30. gpio5 = &gpio6;
  31. gpio6 = &gpio7;
  32. i2c0 = &i2c1;
  33. i2c1 = &i2c2;
  34. i2c2 = &i2c3;
  35. i2c3 = &i2c4;
  36. mmc0 = &usdhc1;
  37. mmc1 = &usdhc2;
  38. mmc2 = &usdhc3;
  39. mmc3 = &usdhc4;
  40. serial0 = &uart1;
  41. serial1 = &uart2;
  42. serial2 = &uart3;
  43. serial3 = &uart4;
  44. serial4 = &uart5;
  45. serial5 = &uart6;
  46. spi0 = &ecspi1;
  47. spi1 = &ecspi2;
  48. spi2 = &ecspi3;
  49. spi3 = &ecspi4;
  50. spi4 = &ecspi5;
  51. usbphy0 = &usbphy1;
  52. usbphy1 = &usbphy2;
  53. };
  54. cpus {
  55. #address-cells = <1>;
  56. #size-cells = <0>;
  57. cpu0: cpu@0 {
  58. compatible = "arm,cortex-a9";
  59. device_type = "cpu";
  60. reg = <0>;
  61. next-level-cache = <&L2>;
  62. operating-points = <
  63. /* kHz uV */
  64. 996000 1250000
  65. 792000 1175000
  66. 396000 1075000
  67. 198000 975000
  68. >;
  69. fsl,soc-operating-points = <
  70. /* ARM kHz SOC uV */
  71. 996000 1175000
  72. 792000 1175000
  73. 396000 1175000
  74. 198000 1175000
  75. >;
  76. clock-latency = <61036>; /* two CLK32 periods */
  77. clocks = <&clks IMX6SX_CLK_ARM>,
  78. <&clks IMX6SX_CLK_PLL2_PFD2>,
  79. <&clks IMX6SX_CLK_STEP>,
  80. <&clks IMX6SX_CLK_PLL1_SW>,
  81. <&clks IMX6SX_CLK_PLL1_SYS>;
  82. clock-names = "arm", "pll2_pfd2_396m", "step",
  83. "pll1_sw", "pll1_sys";
  84. arm-supply = <&reg_arm>;
  85. soc-supply = <&reg_soc>;
  86. };
  87. };
  88. intc: interrupt-controller@a01000 {
  89. compatible = "arm,cortex-a9-gic";
  90. #interrupt-cells = <3>;
  91. interrupt-controller;
  92. reg = <0x00a01000 0x1000>,
  93. <0x00a00100 0x100>;
  94. interrupt-parent = <&intc>;
  95. };
  96. ckil: clock-ckil {
  97. compatible = "fixed-clock";
  98. #clock-cells = <0>;
  99. clock-frequency = <32768>;
  100. clock-output-names = "ckil";
  101. };
  102. osc: clock-osc {
  103. compatible = "fixed-clock";
  104. #clock-cells = <0>;
  105. clock-frequency = <24000000>;
  106. clock-output-names = "osc";
  107. };
  108. ipp_di0: clock-ipp-di0 {
  109. compatible = "fixed-clock";
  110. #clock-cells = <0>;
  111. clock-frequency = <0>;
  112. clock-output-names = "ipp_di0";
  113. };
  114. ipp_di1: clock-ipp-di1 {
  115. compatible = "fixed-clock";
  116. #clock-cells = <0>;
  117. clock-frequency = <0>;
  118. clock-output-names = "ipp_di1";
  119. };
  120. anaclk1: clock-anaclk1 {
  121. compatible = "fixed-clock";
  122. #clock-cells = <0>;
  123. clock-frequency = <0>;
  124. clock-output-names = "anaclk1";
  125. };
  126. anaclk2: clock-anaclk2 {
  127. compatible = "fixed-clock";
  128. #clock-cells = <0>;
  129. clock-frequency = <0>;
  130. clock-output-names = "anaclk2";
  131. };
  132. tempmon: tempmon {
  133. compatible = "fsl,imx6sx-tempmon", "fsl,imx6q-tempmon";
  134. interrupt-parent = <&gpc>;
  135. interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
  136. fsl,tempmon = <&anatop>;
  137. nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
  138. nvmem-cell-names = "calib", "temp_grade";
  139. clocks = <&clks IMX6SX_CLK_PLL3_USB_OTG>;
  140. };
  141. pmu {
  142. compatible = "arm,cortex-a9-pmu";
  143. interrupt-parent = <&gpc>;
  144. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  145. };
  146. soc {
  147. #address-cells = <1>;
  148. #size-cells = <1>;
  149. compatible = "simple-bus";
  150. interrupt-parent = <&gpc>;
  151. ranges;
  152. ocram: sram@900000 {
  153. compatible = "mmio-sram";
  154. reg = <0x00900000 0x20000>;
  155. clocks = <&clks IMX6SX_CLK_OCRAM>;
  156. };
  157. L2: l2-cache@a02000 {
  158. compatible = "arm,pl310-cache";
  159. reg = <0x00a02000 0x1000>;
  160. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
  161. cache-unified;
  162. cache-level = <2>;
  163. arm,tag-latency = <4 2 3>;
  164. arm,data-latency = <4 2 3>;
  165. };
  166. gpu: gpu@1800000 {
  167. compatible = "vivante,gc";
  168. reg = <0x01800000 0x4000>;
  169. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  170. clocks = <&clks IMX6SX_CLK_GPU>,
  171. <&clks IMX6SX_CLK_GPU>,
  172. <&clks IMX6SX_CLK_GPU>;
  173. clock-names = "bus", "core", "shader";
  174. power-domains = <&pd_pu>;
  175. };
  176. dma_apbh: dma-apbh@1804000 {
  177. compatible = "fsl,imx6sx-dma-apbh", "fsl,imx28-dma-apbh";
  178. reg = <0x01804000 0x2000>;
  179. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  180. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  181. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  182. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  183. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  184. #dma-cells = <1>;
  185. dma-channels = <4>;
  186. clocks = <&clks IMX6SX_CLK_APBH_DMA>;
  187. };
  188. gpmi: gpmi-nand@1806000{
  189. compatible = "fsl,imx6sx-gpmi-nand";
  190. #address-cells = <1>;
  191. #size-cells = <1>;
  192. reg = <0x01806000 0x2000>, <0x01808000 0x4000>;
  193. reg-names = "gpmi-nand", "bch";
  194. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  195. interrupt-names = "bch";
  196. clocks = <&clks IMX6SX_CLK_GPMI_IO>,
  197. <&clks IMX6SX_CLK_GPMI_APB>,
  198. <&clks IMX6SX_CLK_GPMI_BCH>,
  199. <&clks IMX6SX_CLK_GPMI_BCH_APB>,
  200. <&clks IMX6SX_CLK_PER1_BCH>;
  201. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  202. "gpmi_bch_apb", "per1_bch";
  203. dmas = <&dma_apbh 0>;
  204. dma-names = "rx-tx";
  205. status = "disabled";
  206. };
  207. aips1: aips-bus@2000000 {
  208. compatible = "fsl,aips-bus", "simple-bus";
  209. #address-cells = <1>;
  210. #size-cells = <1>;
  211. reg = <0x02000000 0x100000>;
  212. ranges;
  213. spba-bus@2000000 {
  214. compatible = "fsl,spba-bus", "simple-bus";
  215. #address-cells = <1>;
  216. #size-cells = <1>;
  217. reg = <0x02000000 0x40000>;
  218. ranges;
  219. spdif: spdif@2004000 {
  220. compatible = "fsl,imx6sx-spdif", "fsl,imx35-spdif";
  221. reg = <0x02004000 0x4000>;
  222. interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
  223. dmas = <&sdma 14 18 0>,
  224. <&sdma 15 18 0>;
  225. dma-names = "rx", "tx";
  226. clocks = <&clks IMX6SX_CLK_SPDIF_GCLK>,
  227. <&clks IMX6SX_CLK_OSC>,
  228. <&clks IMX6SX_CLK_SPDIF>,
  229. <&clks 0>, <&clks 0>, <&clks 0>,
  230. <&clks IMX6SX_CLK_IPG>,
  231. <&clks 0>, <&clks 0>,
  232. <&clks IMX6SX_CLK_SPBA>;
  233. clock-names = "core", "rxtx0",
  234. "rxtx1", "rxtx2",
  235. "rxtx3", "rxtx4",
  236. "rxtx5", "rxtx6",
  237. "rxtx7", "spba";
  238. status = "disabled";
  239. };
  240. ecspi1: ecspi@2008000 {
  241. #address-cells = <1>;
  242. #size-cells = <0>;
  243. compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
  244. reg = <0x02008000 0x4000>;
  245. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  246. clocks = <&clks IMX6SX_CLK_ECSPI1>,
  247. <&clks IMX6SX_CLK_ECSPI1>;
  248. clock-names = "ipg", "per";
  249. status = "disabled";
  250. };
  251. ecspi2: ecspi@200c000 {
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
  255. reg = <0x0200c000 0x4000>;
  256. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  257. clocks = <&clks IMX6SX_CLK_ECSPI2>,
  258. <&clks IMX6SX_CLK_ECSPI2>;
  259. clock-names = "ipg", "per";
  260. status = "disabled";
  261. };
  262. ecspi3: ecspi@2010000 {
  263. #address-cells = <1>;
  264. #size-cells = <0>;
  265. compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
  266. reg = <0x02010000 0x4000>;
  267. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  268. clocks = <&clks IMX6SX_CLK_ECSPI3>,
  269. <&clks IMX6SX_CLK_ECSPI3>;
  270. clock-names = "ipg", "per";
  271. status = "disabled";
  272. };
  273. ecspi4: ecspi@2014000 {
  274. #address-cells = <1>;
  275. #size-cells = <0>;
  276. compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
  277. reg = <0x02014000 0x4000>;
  278. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  279. clocks = <&clks IMX6SX_CLK_ECSPI4>,
  280. <&clks IMX6SX_CLK_ECSPI4>;
  281. clock-names = "ipg", "per";
  282. status = "disabled";
  283. };
  284. uart1: serial@2020000 {
  285. compatible = "fsl,imx6sx-uart",
  286. "fsl,imx6q-uart", "fsl,imx21-uart";
  287. reg = <0x02020000 0x4000>;
  288. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  289. clocks = <&clks IMX6SX_CLK_UART_IPG>,
  290. <&clks IMX6SX_CLK_UART_SERIAL>;
  291. clock-names = "ipg", "per";
  292. dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
  293. dma-names = "rx", "tx";
  294. status = "disabled";
  295. };
  296. esai: esai@2024000 {
  297. reg = <0x02024000 0x4000>;
  298. interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
  299. clocks = <&clks IMX6SX_CLK_ESAI_IPG>,
  300. <&clks IMX6SX_CLK_ESAI_MEM>,
  301. <&clks IMX6SX_CLK_ESAI_EXTAL>,
  302. <&clks IMX6SX_CLK_ESAI_IPG>,
  303. <&clks IMX6SX_CLK_SPBA>;
  304. clock-names = "core", "mem", "extal",
  305. "fsys", "spba";
  306. status = "disabled";
  307. };
  308. ssi1: ssi@2028000 {
  309. #sound-dai-cells = <0>;
  310. compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi";
  311. reg = <0x02028000 0x4000>;
  312. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  313. clocks = <&clks IMX6SX_CLK_SSI1_IPG>,
  314. <&clks IMX6SX_CLK_SSI1>;
  315. clock-names = "ipg", "baud";
  316. dmas = <&sdma 37 1 0>, <&sdma 38 1 0>;
  317. dma-names = "rx", "tx";
  318. fsl,fifo-depth = <15>;
  319. status = "disabled";
  320. };
  321. ssi2: ssi@202c000 {
  322. #sound-dai-cells = <0>;
  323. compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi";
  324. reg = <0x0202c000 0x4000>;
  325. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  326. clocks = <&clks IMX6SX_CLK_SSI2_IPG>,
  327. <&clks IMX6SX_CLK_SSI2>;
  328. clock-names = "ipg", "baud";
  329. dmas = <&sdma 41 1 0>, <&sdma 42 1 0>;
  330. dma-names = "rx", "tx";
  331. fsl,fifo-depth = <15>;
  332. status = "disabled";
  333. };
  334. ssi3: ssi@2030000 {
  335. #sound-dai-cells = <0>;
  336. compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi";
  337. reg = <0x02030000 0x4000>;
  338. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  339. clocks = <&clks IMX6SX_CLK_SSI3_IPG>,
  340. <&clks IMX6SX_CLK_SSI3>;
  341. clock-names = "ipg", "baud";
  342. dmas = <&sdma 45 1 0>, <&sdma 46 1 0>;
  343. dma-names = "rx", "tx";
  344. fsl,fifo-depth = <15>;
  345. status = "disabled";
  346. };
  347. asrc: asrc@2034000 {
  348. reg = <0x02034000 0x4000>;
  349. interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
  350. clocks = <&clks IMX6SX_CLK_ASRC_MEM>,
  351. <&clks IMX6SX_CLK_ASRC_IPG>,
  352. <&clks IMX6SX_CLK_SPDIF>,
  353. <&clks IMX6SX_CLK_SPBA>;
  354. clock-names = "mem", "ipg", "asrck", "spba";
  355. dmas = <&sdma 17 20 1>, <&sdma 18 20 1>,
  356. <&sdma 19 20 1>, <&sdma 20 20 1>,
  357. <&sdma 21 20 1>, <&sdma 22 20 1>;
  358. dma-names = "rxa", "rxb", "rxc",
  359. "txa", "txb", "txc";
  360. status = "okay";
  361. };
  362. };
  363. pwm1: pwm@2080000 {
  364. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  365. reg = <0x02080000 0x4000>;
  366. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  367. clocks = <&clks IMX6SX_CLK_PWM1>,
  368. <&clks IMX6SX_CLK_PWM1>;
  369. clock-names = "ipg", "per";
  370. #pwm-cells = <2>;
  371. };
  372. pwm2: pwm@2084000 {
  373. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  374. reg = <0x02084000 0x4000>;
  375. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  376. clocks = <&clks IMX6SX_CLK_PWM2>,
  377. <&clks IMX6SX_CLK_PWM2>;
  378. clock-names = "ipg", "per";
  379. #pwm-cells = <2>;
  380. };
  381. pwm3: pwm@2088000 {
  382. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  383. reg = <0x02088000 0x4000>;
  384. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  385. clocks = <&clks IMX6SX_CLK_PWM3>,
  386. <&clks IMX6SX_CLK_PWM3>;
  387. clock-names = "ipg", "per";
  388. #pwm-cells = <2>;
  389. };
  390. pwm4: pwm@208c000 {
  391. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  392. reg = <0x0208c000 0x4000>;
  393. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  394. clocks = <&clks IMX6SX_CLK_PWM4>,
  395. <&clks IMX6SX_CLK_PWM4>;
  396. clock-names = "ipg", "per";
  397. #pwm-cells = <2>;
  398. };
  399. flexcan1: can@2090000 {
  400. compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan";
  401. reg = <0x02090000 0x4000>;
  402. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  403. clocks = <&clks IMX6SX_CLK_CAN1_IPG>,
  404. <&clks IMX6SX_CLK_CAN1_SERIAL>;
  405. clock-names = "ipg", "per";
  406. status = "disabled";
  407. };
  408. flexcan2: can@2094000 {
  409. compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan";
  410. reg = <0x02094000 0x4000>;
  411. interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
  412. clocks = <&clks IMX6SX_CLK_CAN2_IPG>,
  413. <&clks IMX6SX_CLK_CAN2_SERIAL>;
  414. clock-names = "ipg", "per";
  415. status = "disabled";
  416. };
  417. gpt: gpt@2098000 {
  418. compatible = "fsl,imx6sx-gpt", "fsl,imx31-gpt";
  419. reg = <0x02098000 0x4000>;
  420. interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
  421. clocks = <&clks IMX6SX_CLK_GPT_BUS>,
  422. <&clks IMX6SX_CLK_GPT_3M>;
  423. clock-names = "ipg", "per";
  424. };
  425. gpio1: gpio@209c000 {
  426. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  427. reg = <0x0209c000 0x4000>;
  428. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
  429. <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
  430. gpio-controller;
  431. #gpio-cells = <2>;
  432. interrupt-controller;
  433. #interrupt-cells = <2>;
  434. gpio-ranges = <&iomuxc 0 5 26>;
  435. };
  436. gpio2: gpio@20a0000 {
  437. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  438. reg = <0x020a0000 0x4000>;
  439. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  440. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  441. gpio-controller;
  442. #gpio-cells = <2>;
  443. interrupt-controller;
  444. #interrupt-cells = <2>;
  445. gpio-ranges = <&iomuxc 0 31 20>;
  446. };
  447. gpio3: gpio@20a4000 {
  448. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  449. reg = <0x020a4000 0x4000>;
  450. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
  451. <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  452. gpio-controller;
  453. #gpio-cells = <2>;
  454. interrupt-controller;
  455. #interrupt-cells = <2>;
  456. gpio-ranges = <&iomuxc 0 51 29>;
  457. };
  458. gpio4: gpio@20a8000 {
  459. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  460. reg = <0x020a8000 0x4000>;
  461. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  462. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  463. gpio-controller;
  464. #gpio-cells = <2>;
  465. interrupt-controller;
  466. #interrupt-cells = <2>;
  467. gpio-ranges = <&iomuxc 0 80 32>;
  468. };
  469. gpio5: gpio@20ac000 {
  470. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  471. reg = <0x020ac000 0x4000>;
  472. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
  473. <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  474. gpio-controller;
  475. #gpio-cells = <2>;
  476. interrupt-controller;
  477. #interrupt-cells = <2>;
  478. gpio-ranges = <&iomuxc 0 112 24>;
  479. };
  480. gpio6: gpio@20b0000 {
  481. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  482. reg = <0x020b0000 0x4000>;
  483. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
  484. <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  485. gpio-controller;
  486. #gpio-cells = <2>;
  487. interrupt-controller;
  488. #interrupt-cells = <2>;
  489. gpio-ranges = <&iomuxc 0 136 12>, <&iomuxc 12 158 11>;
  490. };
  491. gpio7: gpio@20b4000 {
  492. compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
  493. reg = <0x020b4000 0x4000>;
  494. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
  495. <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  496. gpio-controller;
  497. #gpio-cells = <2>;
  498. interrupt-controller;
  499. #interrupt-cells = <2>;
  500. gpio-ranges = <&iomuxc 0 148 10>, <&iomuxc 10 169 2>;
  501. };
  502. kpp: kpp@20b8000 {
  503. compatible = "fsl,imx6sx-kpp", "fsl,imx21-kpp";
  504. reg = <0x020b8000 0x4000>;
  505. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  506. clocks = <&clks IMX6SX_CLK_DUMMY>;
  507. status = "disabled";
  508. };
  509. wdog1: wdog@20bc000 {
  510. compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt";
  511. reg = <0x020bc000 0x4000>;
  512. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  513. clocks = <&clks IMX6SX_CLK_DUMMY>;
  514. };
  515. wdog2: wdog@20c0000 {
  516. compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt";
  517. reg = <0x020c0000 0x4000>;
  518. interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
  519. clocks = <&clks IMX6SX_CLK_DUMMY>;
  520. status = "disabled";
  521. };
  522. clks: ccm@20c4000 {
  523. compatible = "fsl,imx6sx-ccm";
  524. reg = <0x020c4000 0x4000>;
  525. interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  526. <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
  527. #clock-cells = <1>;
  528. clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>, <&anaclk1>, <&anaclk2>;
  529. clock-names = "ckil", "osc", "ipp_di0", "ipp_di1", "anaclk1", "anaclk2";
  530. };
  531. anatop: anatop@20c8000 {
  532. compatible = "fsl,imx6sx-anatop", "fsl,imx6q-anatop",
  533. "syscon", "simple-bus";
  534. reg = <0x020c8000 0x1000>;
  535. interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
  536. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
  537. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  538. regulator-1p1 {
  539. compatible = "fsl,anatop-regulator";
  540. regulator-name = "vdd1p1";
  541. regulator-min-microvolt = <800000>;
  542. regulator-max-microvolt = <1375000>;
  543. regulator-always-on;
  544. anatop-reg-offset = <0x110>;
  545. anatop-vol-bit-shift = <8>;
  546. anatop-vol-bit-width = <5>;
  547. anatop-min-bit-val = <4>;
  548. anatop-min-voltage = <800000>;
  549. anatop-max-voltage = <1375000>;
  550. anatop-enable-bit = <0>;
  551. };
  552. regulator-3p0 {
  553. compatible = "fsl,anatop-regulator";
  554. regulator-name = "vdd3p0";
  555. regulator-min-microvolt = <2800000>;
  556. regulator-max-microvolt = <3150000>;
  557. regulator-always-on;
  558. anatop-reg-offset = <0x120>;
  559. anatop-vol-bit-shift = <8>;
  560. anatop-vol-bit-width = <5>;
  561. anatop-min-bit-val = <0>;
  562. anatop-min-voltage = <2625000>;
  563. anatop-max-voltage = <3400000>;
  564. anatop-enable-bit = <0>;
  565. };
  566. regulator-2p5 {
  567. compatible = "fsl,anatop-regulator";
  568. regulator-name = "vdd2p5";
  569. regulator-min-microvolt = <2100000>;
  570. regulator-max-microvolt = <2875000>;
  571. regulator-always-on;
  572. anatop-reg-offset = <0x130>;
  573. anatop-vol-bit-shift = <8>;
  574. anatop-vol-bit-width = <5>;
  575. anatop-min-bit-val = <0>;
  576. anatop-min-voltage = <2100000>;
  577. anatop-max-voltage = <2875000>;
  578. anatop-enable-bit = <0>;
  579. };
  580. reg_arm: regulator-vddcore {
  581. compatible = "fsl,anatop-regulator";
  582. regulator-name = "vddarm";
  583. regulator-min-microvolt = <725000>;
  584. regulator-max-microvolt = <1450000>;
  585. regulator-always-on;
  586. anatop-reg-offset = <0x140>;
  587. anatop-vol-bit-shift = <0>;
  588. anatop-vol-bit-width = <5>;
  589. anatop-delay-reg-offset = <0x170>;
  590. anatop-delay-bit-shift = <24>;
  591. anatop-delay-bit-width = <2>;
  592. anatop-min-bit-val = <1>;
  593. anatop-min-voltage = <725000>;
  594. anatop-max-voltage = <1450000>;
  595. };
  596. reg_pcie: regulator-vddpcie {
  597. compatible = "fsl,anatop-regulator";
  598. regulator-name = "vddpcie";
  599. regulator-min-microvolt = <725000>;
  600. regulator-max-microvolt = <1450000>;
  601. anatop-reg-offset = <0x140>;
  602. anatop-vol-bit-shift = <9>;
  603. anatop-vol-bit-width = <5>;
  604. anatop-delay-reg-offset = <0x170>;
  605. anatop-delay-bit-shift = <26>;
  606. anatop-delay-bit-width = <2>;
  607. anatop-min-bit-val = <1>;
  608. anatop-min-voltage = <725000>;
  609. anatop-max-voltage = <1450000>;
  610. };
  611. reg_soc: regulator-vddsoc {
  612. compatible = "fsl,anatop-regulator";
  613. regulator-name = "vddsoc";
  614. regulator-min-microvolt = <725000>;
  615. regulator-max-microvolt = <1450000>;
  616. regulator-always-on;
  617. anatop-reg-offset = <0x140>;
  618. anatop-vol-bit-shift = <18>;
  619. anatop-vol-bit-width = <5>;
  620. anatop-delay-reg-offset = <0x170>;
  621. anatop-delay-bit-shift = <28>;
  622. anatop-delay-bit-width = <2>;
  623. anatop-min-bit-val = <1>;
  624. anatop-min-voltage = <725000>;
  625. anatop-max-voltage = <1450000>;
  626. };
  627. };
  628. usbphy1: usbphy@20c9000 {
  629. compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy";
  630. reg = <0x020c9000 0x1000>;
  631. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  632. clocks = <&clks IMX6SX_CLK_USBPHY1>;
  633. fsl,anatop = <&anatop>;
  634. };
  635. usbphy2: usbphy@20ca000 {
  636. compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy";
  637. reg = <0x020ca000 0x1000>;
  638. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  639. clocks = <&clks IMX6SX_CLK_USBPHY2>;
  640. fsl,anatop = <&anatop>;
  641. };
  642. snvs: snvs@20cc000 {
  643. compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
  644. reg = <0x020cc000 0x4000>;
  645. snvs_rtc: snvs-rtc-lp {
  646. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  647. regmap = <&snvs>;
  648. offset = <0x34>;
  649. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  650. };
  651. snvs_poweroff: snvs-poweroff {
  652. compatible = "syscon-poweroff";
  653. regmap = <&snvs>;
  654. offset = <0x38>;
  655. value = <0x60>;
  656. mask = <0x60>;
  657. status = "disabled";
  658. };
  659. snvs_pwrkey: snvs-powerkey {
  660. compatible = "fsl,sec-v4.0-pwrkey";
  661. regmap = <&snvs>;
  662. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  663. linux,keycode = <KEY_POWER>;
  664. wakeup-source;
  665. };
  666. };
  667. epit1: epit@20d0000 {
  668. reg = <0x020d0000 0x4000>;
  669. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  670. };
  671. epit2: epit@20d4000 {
  672. reg = <0x020d4000 0x4000>;
  673. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  674. };
  675. src: src@20d8000 {
  676. compatible = "fsl,imx6sx-src", "fsl,imx51-src";
  677. reg = <0x020d8000 0x4000>;
  678. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
  679. <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  680. #reset-cells = <1>;
  681. };
  682. gpc: gpc@20dc000 {
  683. compatible = "fsl,imx6sx-gpc", "fsl,imx6q-gpc";
  684. reg = <0x020dc000 0x4000>;
  685. interrupt-controller;
  686. #interrupt-cells = <3>;
  687. interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
  688. interrupt-parent = <&intc>;
  689. clocks = <&clks IMX6SX_CLK_IPG>;
  690. clock-names = "ipg";
  691. pgc {
  692. #address-cells = <1>;
  693. #size-cells = <0>;
  694. power-domain@0 {
  695. reg = <0>;
  696. #power-domain-cells = <0>;
  697. };
  698. pd_pu: power-domain@1 {
  699. reg = <1>;
  700. #power-domain-cells = <0>;
  701. power-supply = <&reg_soc>;
  702. clocks = <&clks IMX6SX_CLK_GPU>;
  703. };
  704. pd_pci: power-domain@3 {
  705. reg = <3>;
  706. #power-domain-cells = <0>;
  707. power-supply = <&reg_pcie>;
  708. };
  709. };
  710. };
  711. iomuxc: iomuxc@20e0000 {
  712. compatible = "fsl,imx6sx-iomuxc";
  713. reg = <0x020e0000 0x4000>;
  714. };
  715. gpr: iomuxc-gpr@20e4000 {
  716. compatible = "fsl,imx6sx-iomuxc-gpr",
  717. "fsl,imx6q-iomuxc-gpr", "syscon";
  718. reg = <0x020e4000 0x4000>;
  719. };
  720. sdma: sdma@20ec000 {
  721. compatible = "fsl,imx6sx-sdma", "fsl,imx6q-sdma";
  722. reg = <0x020ec000 0x4000>;
  723. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  724. clocks = <&clks IMX6SX_CLK_SDMA>,
  725. <&clks IMX6SX_CLK_SDMA>;
  726. clock-names = "ipg", "ahb";
  727. #dma-cells = <3>;
  728. /* imx6sx reuses imx6q sdma firmware */
  729. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  730. };
  731. };
  732. aips2: aips-bus@2100000 {
  733. compatible = "fsl,aips-bus", "simple-bus";
  734. #address-cells = <1>;
  735. #size-cells = <1>;
  736. reg = <0x02100000 0x100000>;
  737. ranges;
  738. crypto: caam@2100000 {
  739. compatible = "fsl,sec-v4.0";
  740. fsl,sec-era = <4>;
  741. #address-cells = <1>;
  742. #size-cells = <1>;
  743. reg = <0x2100000 0x10000>;
  744. ranges = <0 0x2100000 0x10000>;
  745. interrupt-parent = <&intc>;
  746. clocks = <&clks IMX6SX_CLK_CAAM_MEM>,
  747. <&clks IMX6SX_CLK_CAAM_ACLK>,
  748. <&clks IMX6SX_CLK_CAAM_IPG>,
  749. <&clks IMX6SX_CLK_EIM_SLOW>;
  750. clock-names = "mem", "aclk", "ipg", "emi_slow";
  751. sec_jr0: jr0@1000 {
  752. compatible = "fsl,sec-v4.0-job-ring";
  753. reg = <0x1000 0x1000>;
  754. interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
  755. };
  756. sec_jr1: jr1@2000 {
  757. compatible = "fsl,sec-v4.0-job-ring";
  758. reg = <0x2000 0x1000>;
  759. interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
  760. };
  761. };
  762. usbotg1: usb@2184000 {
  763. compatible = "fsl,imx6sx-usb", "fsl,imx27-usb";
  764. reg = <0x02184000 0x200>;
  765. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  766. clocks = <&clks IMX6SX_CLK_USBOH3>;
  767. fsl,usbphy = <&usbphy1>;
  768. fsl,usbmisc = <&usbmisc 0>;
  769. fsl,anatop = <&anatop>;
  770. ahb-burst-config = <0x0>;
  771. tx-burst-size-dword = <0x10>;
  772. rx-burst-size-dword = <0x10>;
  773. status = "disabled";
  774. };
  775. usbotg2: usb@2184200 {
  776. compatible = "fsl,imx6sx-usb", "fsl,imx27-usb";
  777. reg = <0x02184200 0x200>;
  778. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  779. clocks = <&clks IMX6SX_CLK_USBOH3>;
  780. fsl,usbphy = <&usbphy2>;
  781. fsl,usbmisc = <&usbmisc 1>;
  782. ahb-burst-config = <0x0>;
  783. tx-burst-size-dword = <0x10>;
  784. rx-burst-size-dword = <0x10>;
  785. status = "disabled";
  786. };
  787. usbh: usb@2184400 {
  788. compatible = "fsl,imx6sx-usb", "fsl,imx27-usb";
  789. reg = <0x02184400 0x200>;
  790. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  791. clocks = <&clks IMX6SX_CLK_USBOH3>;
  792. fsl,usbmisc = <&usbmisc 2>;
  793. phy_type = "hsic";
  794. fsl,anatop = <&anatop>;
  795. dr_mode = "host";
  796. ahb-burst-config = <0x0>;
  797. tx-burst-size-dword = <0x10>;
  798. rx-burst-size-dword = <0x10>;
  799. status = "disabled";
  800. };
  801. usbmisc: usbmisc@2184800 {
  802. #index-cells = <1>;
  803. compatible = "fsl,imx6sx-usbmisc", "fsl,imx6q-usbmisc";
  804. reg = <0x02184800 0x200>;
  805. clocks = <&clks IMX6SX_CLK_USBOH3>;
  806. };
  807. fec1: ethernet@2188000 {
  808. compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec";
  809. reg = <0x02188000 0x4000>;
  810. interrupt-names = "int0", "pps";
  811. interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  812. <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
  813. clocks = <&clks IMX6SX_CLK_ENET>,
  814. <&clks IMX6SX_CLK_ENET_AHB>,
  815. <&clks IMX6SX_CLK_ENET_PTP>,
  816. <&clks IMX6SX_CLK_ENET_REF>,
  817. <&clks IMX6SX_CLK_ENET_PTP>;
  818. clock-names = "ipg", "ahb", "ptp",
  819. "enet_clk_ref", "enet_out";
  820. fsl,num-tx-queues=<3>;
  821. fsl,num-rx-queues=<3>;
  822. status = "disabled";
  823. };
  824. mlb: mlb@218c000 {
  825. reg = <0x0218c000 0x4000>;
  826. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
  827. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  828. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
  829. clocks = <&clks IMX6SX_CLK_MLB>;
  830. status = "disabled";
  831. };
  832. usdhc1: usdhc@2190000 {
  833. compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
  834. reg = <0x02190000 0x4000>;
  835. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  836. clocks = <&clks IMX6SX_CLK_USDHC1>,
  837. <&clks IMX6SX_CLK_USDHC1>,
  838. <&clks IMX6SX_CLK_USDHC1>;
  839. clock-names = "ipg", "ahb", "per";
  840. bus-width = <4>;
  841. status = "disabled";
  842. };
  843. usdhc2: usdhc@2194000 {
  844. compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
  845. reg = <0x02194000 0x4000>;
  846. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  847. clocks = <&clks IMX6SX_CLK_USDHC2>,
  848. <&clks IMX6SX_CLK_USDHC2>,
  849. <&clks IMX6SX_CLK_USDHC2>;
  850. clock-names = "ipg", "ahb", "per";
  851. bus-width = <4>;
  852. status = "disabled";
  853. };
  854. usdhc3: usdhc@2198000 {
  855. compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
  856. reg = <0x02198000 0x4000>;
  857. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  858. clocks = <&clks IMX6SX_CLK_USDHC3>,
  859. <&clks IMX6SX_CLK_USDHC3>,
  860. <&clks IMX6SX_CLK_USDHC3>;
  861. clock-names = "ipg", "ahb", "per";
  862. bus-width = <4>;
  863. status = "disabled";
  864. };
  865. usdhc4: usdhc@219c000 {
  866. compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
  867. reg = <0x0219c000 0x4000>;
  868. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  869. clocks = <&clks IMX6SX_CLK_USDHC4>,
  870. <&clks IMX6SX_CLK_USDHC4>,
  871. <&clks IMX6SX_CLK_USDHC4>;
  872. clock-names = "ipg", "ahb", "per";
  873. bus-width = <4>;
  874. status = "disabled";
  875. };
  876. i2c1: i2c@21a0000 {
  877. #address-cells = <1>;
  878. #size-cells = <0>;
  879. compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
  880. reg = <0x021a0000 0x4000>;
  881. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  882. clocks = <&clks IMX6SX_CLK_I2C1>;
  883. status = "disabled";
  884. };
  885. i2c2: i2c@21a4000 {
  886. #address-cells = <1>;
  887. #size-cells = <0>;
  888. compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
  889. reg = <0x021a4000 0x4000>;
  890. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  891. clocks = <&clks IMX6SX_CLK_I2C2>;
  892. status = "disabled";
  893. };
  894. i2c3: i2c@21a8000 {
  895. #address-cells = <1>;
  896. #size-cells = <0>;
  897. compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
  898. reg = <0x021a8000 0x4000>;
  899. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  900. clocks = <&clks IMX6SX_CLK_I2C3>;
  901. status = "disabled";
  902. };
  903. mmdc: mmdc@21b0000 {
  904. compatible = "fsl,imx6sx-mmdc", "fsl,imx6q-mmdc";
  905. reg = <0x021b0000 0x4000>;
  906. };
  907. fec2: ethernet@21b4000 {
  908. compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec";
  909. reg = <0x021b4000 0x4000>;
  910. interrupt-names = "int0", "pps";
  911. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  912. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  913. clocks = <&clks IMX6SX_CLK_ENET>,
  914. <&clks IMX6SX_CLK_ENET_AHB>,
  915. <&clks IMX6SX_CLK_ENET_PTP>,
  916. <&clks IMX6SX_CLK_ENET2_REF_125M>,
  917. <&clks IMX6SX_CLK_ENET_PTP>;
  918. clock-names = "ipg", "ahb", "ptp",
  919. "enet_clk_ref", "enet_out";
  920. status = "disabled";
  921. };
  922. weim: weim@21b8000 {
  923. #address-cells = <2>;
  924. #size-cells = <1>;
  925. compatible = "fsl,imx6sx-weim", "fsl,imx6q-weim";
  926. reg = <0x021b8000 0x4000>;
  927. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  928. clocks = <&clks IMX6SX_CLK_EIM_SLOW>;
  929. fsl,weim-cs-gpr = <&gpr>;
  930. status = "disabled";
  931. };
  932. ocotp: ocotp@21bc000 {
  933. #address-cells = <1>;
  934. #size-cells = <1>;
  935. compatible = "fsl,imx6sx-ocotp", "syscon";
  936. reg = <0x021bc000 0x4000>;
  937. clocks = <&clks IMX6SX_CLK_OCOTP>;
  938. tempmon_calib: calib@38 {
  939. reg = <0x38 4>;
  940. };
  941. tempmon_temp_grade: temp-grade@20 {
  942. reg = <0x20 4>;
  943. };
  944. };
  945. sai1: sai@21d4000 {
  946. compatible = "fsl,imx6sx-sai";
  947. reg = <0x021d4000 0x4000>;
  948. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  949. clocks = <&clks IMX6SX_CLK_SAI1_IPG>,
  950. <&clks IMX6SX_CLK_SAI1>,
  951. <&clks 0>, <&clks 0>;
  952. clock-names = "bus", "mclk1", "mclk2", "mclk3";
  953. dma-names = "rx", "tx";
  954. dmas = <&sdma 31 24 0>, <&sdma 32 24 0>;
  955. status = "disabled";
  956. };
  957. audmux: audmux@21d8000 {
  958. compatible = "fsl,imx6sx-audmux", "fsl,imx31-audmux";
  959. reg = <0x021d8000 0x4000>;
  960. status = "disabled";
  961. };
  962. sai2: sai@21dc000 {
  963. compatible = "fsl,imx6sx-sai";
  964. reg = <0x021dc000 0x4000>;
  965. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  966. clocks = <&clks IMX6SX_CLK_SAI2_IPG>,
  967. <&clks IMX6SX_CLK_SAI2>,
  968. <&clks 0>, <&clks 0>;
  969. clock-names = "bus", "mclk1", "mclk2", "mclk3";
  970. dma-names = "rx", "tx";
  971. dmas = <&sdma 33 24 0>, <&sdma 34 24 0>;
  972. status = "disabled";
  973. };
  974. qspi1: qspi@21e0000 {
  975. #address-cells = <1>;
  976. #size-cells = <0>;
  977. compatible = "fsl,imx6sx-qspi";
  978. reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
  979. reg-names = "QuadSPI", "QuadSPI-memory";
  980. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  981. clocks = <&clks IMX6SX_CLK_QSPI1>,
  982. <&clks IMX6SX_CLK_QSPI1>;
  983. clock-names = "qspi_en", "qspi";
  984. status = "disabled";
  985. };
  986. qspi2: qspi@21e4000 {
  987. #address-cells = <1>;
  988. #size-cells = <0>;
  989. compatible = "fsl,imx6sx-qspi";
  990. reg = <0x021e4000 0x4000>, <0x70000000 0x10000000>;
  991. reg-names = "QuadSPI", "QuadSPI-memory";
  992. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  993. clocks = <&clks IMX6SX_CLK_QSPI2>,
  994. <&clks IMX6SX_CLK_QSPI2>;
  995. clock-names = "qspi_en", "qspi";
  996. status = "disabled";
  997. };
  998. uart2: serial@21e8000 {
  999. compatible = "fsl,imx6sx-uart",
  1000. "fsl,imx6q-uart", "fsl,imx21-uart";
  1001. reg = <0x021e8000 0x4000>;
  1002. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  1003. clocks = <&clks IMX6SX_CLK_UART_IPG>,
  1004. <&clks IMX6SX_CLK_UART_SERIAL>;
  1005. clock-names = "ipg", "per";
  1006. dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
  1007. dma-names = "rx", "tx";
  1008. status = "disabled";
  1009. };
  1010. uart3: serial@21ec000 {
  1011. compatible = "fsl,imx6sx-uart",
  1012. "fsl,imx6q-uart", "fsl,imx21-uart";
  1013. reg = <0x021ec000 0x4000>;
  1014. interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
  1015. clocks = <&clks IMX6SX_CLK_UART_IPG>,
  1016. <&clks IMX6SX_CLK_UART_SERIAL>;
  1017. clock-names = "ipg", "per";
  1018. dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
  1019. dma-names = "rx", "tx";
  1020. status = "disabled";
  1021. };
  1022. uart4: serial@21f0000 {
  1023. compatible = "fsl,imx6sx-uart",
  1024. "fsl,imx6q-uart", "fsl,imx21-uart";
  1025. reg = <0x021f0000 0x4000>;
  1026. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  1027. clocks = <&clks IMX6SX_CLK_UART_IPG>,
  1028. <&clks IMX6SX_CLK_UART_SERIAL>;
  1029. clock-names = "ipg", "per";
  1030. dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
  1031. dma-names = "rx", "tx";
  1032. status = "disabled";
  1033. };
  1034. uart5: serial@21f4000 {
  1035. compatible = "fsl,imx6sx-uart",
  1036. "fsl,imx6q-uart", "fsl,imx21-uart";
  1037. reg = <0x021f4000 0x4000>;
  1038. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  1039. clocks = <&clks IMX6SX_CLK_UART_IPG>,
  1040. <&clks IMX6SX_CLK_UART_SERIAL>;
  1041. clock-names = "ipg", "per";
  1042. dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
  1043. dma-names = "rx", "tx";
  1044. status = "disabled";
  1045. };
  1046. i2c4: i2c@21f8000 {
  1047. #address-cells = <1>;
  1048. #size-cells = <0>;
  1049. compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
  1050. reg = <0x021f8000 0x4000>;
  1051. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  1052. clocks = <&clks IMX6SX_CLK_I2C4>;
  1053. status = "disabled";
  1054. };
  1055. };
  1056. aips3: aips-bus@2200000 {
  1057. compatible = "fsl,aips-bus", "simple-bus";
  1058. #address-cells = <1>;
  1059. #size-cells = <1>;
  1060. reg = <0x02200000 0x100000>;
  1061. ranges;
  1062. spba-bus@2240000 {
  1063. compatible = "fsl,spba-bus", "simple-bus";
  1064. #address-cells = <1>;
  1065. #size-cells = <1>;
  1066. reg = <0x02240000 0x40000>;
  1067. ranges;
  1068. csi1: csi@2214000 {
  1069. reg = <0x02214000 0x4000>;
  1070. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  1071. clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>,
  1072. <&clks IMX6SX_CLK_CSI>,
  1073. <&clks IMX6SX_CLK_DCIC1>;
  1074. clock-names = "disp-axi", "csi_mclk", "dcic";
  1075. status = "disabled";
  1076. };
  1077. pxp: pxp@2218000 {
  1078. reg = <0x02218000 0x4000>;
  1079. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  1080. clocks = <&clks IMX6SX_CLK_PXP_AXI>,
  1081. <&clks IMX6SX_CLK_DISPLAY_AXI>;
  1082. clock-names = "pxp-axi", "disp-axi";
  1083. status = "disabled";
  1084. };
  1085. csi2: csi@221c000 {
  1086. reg = <0x0221c000 0x4000>;
  1087. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  1088. clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>,
  1089. <&clks IMX6SX_CLK_CSI>,
  1090. <&clks IMX6SX_CLK_DCIC2>;
  1091. clock-names = "disp-axi", "csi_mclk", "dcic";
  1092. status = "disabled";
  1093. };
  1094. lcdif1: lcdif@2220000 {
  1095. compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif";
  1096. reg = <0x02220000 0x4000>;
  1097. interrupts = <GIC_SPI 5 IRQ_TYPE_EDGE_RISING>;
  1098. clocks = <&clks IMX6SX_CLK_LCDIF1_PIX>,
  1099. <&clks IMX6SX_CLK_LCDIF_APB>,
  1100. <&clks IMX6SX_CLK_DISPLAY_AXI>;
  1101. clock-names = "pix", "axi", "disp_axi";
  1102. status = "disabled";
  1103. };
  1104. lcdif2: lcdif@2224000 {
  1105. compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif";
  1106. reg = <0x02224000 0x4000>;
  1107. interrupts = <GIC_SPI 6 IRQ_TYPE_EDGE_RISING>;
  1108. clocks = <&clks IMX6SX_CLK_LCDIF2_PIX>,
  1109. <&clks IMX6SX_CLK_LCDIF_APB>,
  1110. <&clks IMX6SX_CLK_DISPLAY_AXI>;
  1111. clock-names = "pix", "axi", "disp_axi";
  1112. status = "disabled";
  1113. };
  1114. vadc: vadc@2228000 {
  1115. reg = <0x02228000 0x4000>, <0x0222c000 0x4000>;
  1116. reg-names = "vadc-vafe", "vadc-vdec";
  1117. clocks = <&clks IMX6SX_CLK_VADC>,
  1118. <&clks IMX6SX_CLK_CSI>;
  1119. clock-names = "vadc", "csi";
  1120. status = "disabled";
  1121. };
  1122. };
  1123. adc1: adc@2280000 {
  1124. compatible = "fsl,imx6sx-adc", "fsl,vf610-adc";
  1125. reg = <0x02280000 0x4000>;
  1126. interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
  1127. clocks = <&clks IMX6SX_CLK_IPG>;
  1128. clock-names = "adc";
  1129. fsl,adck-max-frequency = <30000000>, <40000000>,
  1130. <20000000>;
  1131. status = "disabled";
  1132. };
  1133. adc2: adc@2284000 {
  1134. compatible = "fsl,imx6sx-adc", "fsl,vf610-adc";
  1135. reg = <0x02284000 0x4000>;
  1136. interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
  1137. clocks = <&clks IMX6SX_CLK_IPG>;
  1138. clock-names = "adc";
  1139. fsl,adck-max-frequency = <30000000>, <40000000>,
  1140. <20000000>;
  1141. status = "disabled";
  1142. };
  1143. wdog3: wdog@2288000 {
  1144. compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt";
  1145. reg = <0x02288000 0x4000>;
  1146. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  1147. clocks = <&clks IMX6SX_CLK_DUMMY>;
  1148. status = "disabled";
  1149. };
  1150. ecspi5: ecspi@228c000 {
  1151. #address-cells = <1>;
  1152. #size-cells = <0>;
  1153. compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
  1154. reg = <0x0228c000 0x4000>;
  1155. interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
  1156. clocks = <&clks IMX6SX_CLK_ECSPI5>,
  1157. <&clks IMX6SX_CLK_ECSPI5>;
  1158. clock-names = "ipg", "per";
  1159. status = "disabled";
  1160. };
  1161. uart6: serial@22a0000 {
  1162. compatible = "fsl,imx6sx-uart",
  1163. "fsl,imx6q-uart", "fsl,imx21-uart";
  1164. reg = <0x022a0000 0x4000>;
  1165. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  1166. clocks = <&clks IMX6SX_CLK_UART_IPG>,
  1167. <&clks IMX6SX_CLK_UART_SERIAL>;
  1168. clock-names = "ipg", "per";
  1169. dmas = <&sdma 0 4 0>, <&sdma 47 4 0>;
  1170. dma-names = "rx", "tx";
  1171. status = "disabled";
  1172. };
  1173. pwm5: pwm@22a4000 {
  1174. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  1175. reg = <0x022a4000 0x4000>;
  1176. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  1177. clocks = <&clks IMX6SX_CLK_PWM5>,
  1178. <&clks IMX6SX_CLK_PWM5>;
  1179. clock-names = "ipg", "per";
  1180. #pwm-cells = <2>;
  1181. };
  1182. pwm6: pwm@22a8000 {
  1183. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  1184. reg = <0x022a8000 0x4000>;
  1185. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  1186. clocks = <&clks IMX6SX_CLK_PWM6>,
  1187. <&clks IMX6SX_CLK_PWM6>;
  1188. clock-names = "ipg", "per";
  1189. #pwm-cells = <2>;
  1190. };
  1191. pwm7: pwm@22ac000 {
  1192. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  1193. reg = <0x022ac000 0x4000>;
  1194. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  1195. clocks = <&clks IMX6SX_CLK_PWM7>,
  1196. <&clks IMX6SX_CLK_PWM7>;
  1197. clock-names = "ipg", "per";
  1198. #pwm-cells = <2>;
  1199. };
  1200. pwm8: pwm@22b0000 {
  1201. compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
  1202. reg = <0x0022b0000 0x4000>;
  1203. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  1204. clocks = <&clks IMX6SX_CLK_PWM8>,
  1205. <&clks IMX6SX_CLK_PWM8>;
  1206. clock-names = "ipg", "per";
  1207. #pwm-cells = <2>;
  1208. };
  1209. };
  1210. pcie: pcie@8ffc000 {
  1211. compatible = "fsl,imx6sx-pcie", "snps,dw-pcie";
  1212. reg = <0x08ffc000 0x04000>, <0x08f00000 0x80000>;
  1213. reg-names = "dbi", "config";
  1214. #address-cells = <3>;
  1215. #size-cells = <2>;
  1216. device_type = "pci";
  1217. bus-range = <0x00 0xff>;
  1218. ranges = <0x81000000 0 0 0x08f80000 0 0x00010000 /* downstream I/O */
  1219. 0x82000000 0 0x08000000 0x08000000 0 0x00f00000>; /* non-prefetchable memory */
  1220. num-lanes = <1>;
  1221. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  1222. interrupt-names = "msi";
  1223. #interrupt-cells = <1>;
  1224. interrupt-map-mask = <0 0 0 0x7>;
  1225. interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  1226. <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  1227. <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  1228. <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  1229. clocks = <&clks IMX6SX_CLK_PCIE_AXI>,
  1230. <&clks IMX6SX_CLK_LVDS1_OUT>,
  1231. <&clks IMX6SX_CLK_PCIE_REF_125M>,
  1232. <&clks IMX6SX_CLK_DISPLAY_AXI>;
  1233. clock-names = "pcie", "pcie_bus", "pcie_phy", "pcie_inbound_axi";
  1234. power-domains = <&pd_pci>;
  1235. status = "disabled";
  1236. };
  1237. };
  1238. };