vmwgfx_drv.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009-2015 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "vmwgfx_drv.h"
  30. #include "vmwgfx_binding.h"
  31. #include <drm/ttm/ttm_placement.h>
  32. #include <drm/ttm/ttm_bo_driver.h>
  33. #include <drm/ttm/ttm_object.h>
  34. #include <drm/ttm/ttm_module.h>
  35. #include <linux/dma_remapping.h>
  36. #define VMWGFX_DRIVER_NAME "vmwgfx"
  37. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  38. #define VMWGFX_CHIP_SVGAII 0
  39. #define VMW_FB_RESERVATION 0
  40. #define VMW_MIN_INITIAL_WIDTH 800
  41. #define VMW_MIN_INITIAL_HEIGHT 600
  42. /**
  43. * Fully encoded drm commands. Might move to vmw_drm.h
  44. */
  45. #define DRM_IOCTL_VMW_GET_PARAM \
  46. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  47. struct drm_vmw_getparam_arg)
  48. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  49. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  50. union drm_vmw_alloc_dmabuf_arg)
  51. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  52. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  53. struct drm_vmw_unref_dmabuf_arg)
  54. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  55. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  56. struct drm_vmw_cursor_bypass_arg)
  57. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  58. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  59. struct drm_vmw_control_stream_arg)
  60. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  61. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  62. struct drm_vmw_stream_arg)
  63. #define DRM_IOCTL_VMW_UNREF_STREAM \
  64. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  65. struct drm_vmw_stream_arg)
  66. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  67. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  68. struct drm_vmw_context_arg)
  69. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  70. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  71. struct drm_vmw_context_arg)
  72. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  73. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  74. union drm_vmw_surface_create_arg)
  75. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  76. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  77. struct drm_vmw_surface_arg)
  78. #define DRM_IOCTL_VMW_REF_SURFACE \
  79. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  80. union drm_vmw_surface_reference_arg)
  81. #define DRM_IOCTL_VMW_EXECBUF \
  82. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  83. struct drm_vmw_execbuf_arg)
  84. #define DRM_IOCTL_VMW_GET_3D_CAP \
  85. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  86. struct drm_vmw_get_3d_cap_arg)
  87. #define DRM_IOCTL_VMW_FENCE_WAIT \
  88. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  89. struct drm_vmw_fence_wait_arg)
  90. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  91. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  92. struct drm_vmw_fence_signaled_arg)
  93. #define DRM_IOCTL_VMW_FENCE_UNREF \
  94. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  95. struct drm_vmw_fence_arg)
  96. #define DRM_IOCTL_VMW_FENCE_EVENT \
  97. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  98. struct drm_vmw_fence_event_arg)
  99. #define DRM_IOCTL_VMW_PRESENT \
  100. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  101. struct drm_vmw_present_arg)
  102. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  103. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  104. struct drm_vmw_present_readback_arg)
  105. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  106. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  107. struct drm_vmw_update_layout_arg)
  108. #define DRM_IOCTL_VMW_CREATE_SHADER \
  109. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  110. struct drm_vmw_shader_create_arg)
  111. #define DRM_IOCTL_VMW_UNREF_SHADER \
  112. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  113. struct drm_vmw_shader_arg)
  114. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  115. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  116. union drm_vmw_gb_surface_create_arg)
  117. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  118. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  119. union drm_vmw_gb_surface_reference_arg)
  120. #define DRM_IOCTL_VMW_SYNCCPU \
  121. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  122. struct drm_vmw_synccpu_arg)
  123. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  124. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  125. struct drm_vmw_context_arg)
  126. /**
  127. * The core DRM version of this macro doesn't account for
  128. * DRM_COMMAND_BASE.
  129. */
  130. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  131. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  132. /**
  133. * Ioctl definitions.
  134. */
  135. static const struct drm_ioctl_desc vmw_ioctls[] = {
  136. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  137. DRM_AUTH | DRM_RENDER_ALLOW),
  138. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  139. DRM_AUTH | DRM_RENDER_ALLOW),
  140. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  141. DRM_RENDER_ALLOW),
  142. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  143. vmw_kms_cursor_bypass_ioctl,
  144. DRM_MASTER | DRM_CONTROL_ALLOW),
  145. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  146. DRM_MASTER | DRM_CONTROL_ALLOW),
  147. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  148. DRM_MASTER | DRM_CONTROL_ALLOW),
  149. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  150. DRM_MASTER | DRM_CONTROL_ALLOW),
  151. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  152. DRM_AUTH | DRM_RENDER_ALLOW),
  153. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  154. DRM_RENDER_ALLOW),
  155. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  156. DRM_AUTH | DRM_RENDER_ALLOW),
  157. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  158. DRM_RENDER_ALLOW),
  159. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  160. DRM_AUTH | DRM_RENDER_ALLOW),
  161. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  162. DRM_RENDER_ALLOW),
  163. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  164. DRM_RENDER_ALLOW),
  165. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  166. vmw_fence_obj_signaled_ioctl,
  167. DRM_RENDER_ALLOW),
  168. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  169. DRM_RENDER_ALLOW),
  170. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  171. DRM_AUTH | DRM_RENDER_ALLOW),
  172. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  173. DRM_AUTH | DRM_RENDER_ALLOW),
  174. /* these allow direct access to the framebuffers mark as master only */
  175. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  176. DRM_MASTER | DRM_AUTH),
  177. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  178. vmw_present_readback_ioctl,
  179. DRM_MASTER | DRM_AUTH),
  180. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  181. vmw_kms_update_layout_ioctl,
  182. DRM_MASTER),
  183. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  184. vmw_shader_define_ioctl,
  185. DRM_AUTH | DRM_RENDER_ALLOW),
  186. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  187. vmw_shader_destroy_ioctl,
  188. DRM_RENDER_ALLOW),
  189. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  190. vmw_gb_surface_define_ioctl,
  191. DRM_AUTH | DRM_RENDER_ALLOW),
  192. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  193. vmw_gb_surface_reference_ioctl,
  194. DRM_AUTH | DRM_RENDER_ALLOW),
  195. VMW_IOCTL_DEF(VMW_SYNCCPU,
  196. vmw_user_dmabuf_synccpu_ioctl,
  197. DRM_RENDER_ALLOW),
  198. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  199. vmw_extended_context_define_ioctl,
  200. DRM_AUTH | DRM_RENDER_ALLOW),
  201. };
  202. static struct pci_device_id vmw_pci_id_list[] = {
  203. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  204. {0, 0, 0}
  205. };
  206. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  207. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  208. static int vmw_force_iommu;
  209. static int vmw_restrict_iommu;
  210. static int vmw_force_coherent;
  211. static int vmw_restrict_dma_mask;
  212. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  213. static void vmw_master_init(struct vmw_master *);
  214. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  215. void *ptr);
  216. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  217. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  218. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  219. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  220. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  221. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  222. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  223. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  224. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  225. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  226. static void vmw_print_capabilities(uint32_t capabilities)
  227. {
  228. DRM_INFO("Capabilities:\n");
  229. if (capabilities & SVGA_CAP_RECT_COPY)
  230. DRM_INFO(" Rect copy.\n");
  231. if (capabilities & SVGA_CAP_CURSOR)
  232. DRM_INFO(" Cursor.\n");
  233. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  234. DRM_INFO(" Cursor bypass.\n");
  235. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  236. DRM_INFO(" Cursor bypass 2.\n");
  237. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  238. DRM_INFO(" 8bit emulation.\n");
  239. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  240. DRM_INFO(" Alpha cursor.\n");
  241. if (capabilities & SVGA_CAP_3D)
  242. DRM_INFO(" 3D.\n");
  243. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  244. DRM_INFO(" Extended Fifo.\n");
  245. if (capabilities & SVGA_CAP_MULTIMON)
  246. DRM_INFO(" Multimon.\n");
  247. if (capabilities & SVGA_CAP_PITCHLOCK)
  248. DRM_INFO(" Pitchlock.\n");
  249. if (capabilities & SVGA_CAP_IRQMASK)
  250. DRM_INFO(" Irq mask.\n");
  251. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  252. DRM_INFO(" Display Topology.\n");
  253. if (capabilities & SVGA_CAP_GMR)
  254. DRM_INFO(" GMR.\n");
  255. if (capabilities & SVGA_CAP_TRACES)
  256. DRM_INFO(" Traces.\n");
  257. if (capabilities & SVGA_CAP_GMR2)
  258. DRM_INFO(" GMR2.\n");
  259. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  260. DRM_INFO(" Screen Object 2.\n");
  261. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  262. DRM_INFO(" Command Buffers.\n");
  263. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  264. DRM_INFO(" Command Buffers 2.\n");
  265. if (capabilities & SVGA_CAP_GBOBJECTS)
  266. DRM_INFO(" Guest Backed Resources.\n");
  267. if (capabilities & SVGA_CAP_DX)
  268. DRM_INFO(" DX Features.\n");
  269. }
  270. /**
  271. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  272. *
  273. * @dev_priv: A device private structure.
  274. *
  275. * This function creates a small buffer object that holds the query
  276. * result for dummy queries emitted as query barriers.
  277. * The function will then map the first page and initialize a pending
  278. * occlusion query result structure, Finally it will unmap the buffer.
  279. * No interruptible waits are done within this function.
  280. *
  281. * Returns an error if bo creation or initialization fails.
  282. */
  283. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  284. {
  285. int ret;
  286. struct vmw_dma_buffer *vbo;
  287. struct ttm_bo_kmap_obj map;
  288. volatile SVGA3dQueryResult *result;
  289. bool dummy;
  290. /*
  291. * Create the vbo as pinned, so that a tryreserve will
  292. * immediately succeed. This is because we're the only
  293. * user of the bo currently.
  294. */
  295. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  296. if (!vbo)
  297. return -ENOMEM;
  298. ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
  299. &vmw_sys_ne_placement, false,
  300. &vmw_dmabuf_bo_free);
  301. if (unlikely(ret != 0))
  302. return ret;
  303. ret = ttm_bo_reserve(&vbo->base, false, true, false, NULL);
  304. BUG_ON(ret != 0);
  305. vmw_bo_pin_reserved(vbo, true);
  306. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  307. if (likely(ret == 0)) {
  308. result = ttm_kmap_obj_virtual(&map, &dummy);
  309. result->totalSize = sizeof(*result);
  310. result->state = SVGA3D_QUERYSTATE_PENDING;
  311. result->result32 = 0xff;
  312. ttm_bo_kunmap(&map);
  313. }
  314. vmw_bo_pin_reserved(vbo, false);
  315. ttm_bo_unreserve(&vbo->base);
  316. if (unlikely(ret != 0)) {
  317. DRM_ERROR("Dummy query buffer map failed.\n");
  318. vmw_dmabuf_unreference(&vbo);
  319. } else
  320. dev_priv->dummy_query_bo = vbo;
  321. return ret;
  322. }
  323. /**
  324. * vmw_request_device_late - Perform late device setup
  325. *
  326. * @dev_priv: Pointer to device private.
  327. *
  328. * This function performs setup of otables and enables large command
  329. * buffer submission. These tasks are split out to a separate function
  330. * because it reverts vmw_release_device_early and is intended to be used
  331. * by an error path in the hibernation code.
  332. */
  333. static int vmw_request_device_late(struct vmw_private *dev_priv)
  334. {
  335. int ret;
  336. if (dev_priv->has_mob) {
  337. ret = vmw_otables_setup(dev_priv);
  338. if (unlikely(ret != 0)) {
  339. DRM_ERROR("Unable to initialize "
  340. "guest Memory OBjects.\n");
  341. return ret;
  342. }
  343. }
  344. if (dev_priv->cman) {
  345. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  346. 256*4096, 2*4096);
  347. if (ret) {
  348. struct vmw_cmdbuf_man *man = dev_priv->cman;
  349. dev_priv->cman = NULL;
  350. vmw_cmdbuf_man_destroy(man);
  351. }
  352. }
  353. return 0;
  354. }
  355. static int vmw_request_device(struct vmw_private *dev_priv)
  356. {
  357. int ret;
  358. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  359. if (unlikely(ret != 0)) {
  360. DRM_ERROR("Unable to initialize FIFO.\n");
  361. return ret;
  362. }
  363. vmw_fence_fifo_up(dev_priv->fman);
  364. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  365. if (IS_ERR(dev_priv->cman)) {
  366. dev_priv->cman = NULL;
  367. dev_priv->has_dx = false;
  368. }
  369. ret = vmw_request_device_late(dev_priv);
  370. if (ret)
  371. goto out_no_mob;
  372. ret = vmw_dummy_query_bo_create(dev_priv);
  373. if (unlikely(ret != 0))
  374. goto out_no_query_bo;
  375. return 0;
  376. out_no_query_bo:
  377. if (dev_priv->cman)
  378. vmw_cmdbuf_remove_pool(dev_priv->cman);
  379. if (dev_priv->has_mob) {
  380. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  381. vmw_otables_takedown(dev_priv);
  382. }
  383. if (dev_priv->cman)
  384. vmw_cmdbuf_man_destroy(dev_priv->cman);
  385. out_no_mob:
  386. vmw_fence_fifo_down(dev_priv->fman);
  387. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  388. return ret;
  389. }
  390. /**
  391. * vmw_release_device_early - Early part of fifo takedown.
  392. *
  393. * @dev_priv: Pointer to device private struct.
  394. *
  395. * This is the first part of command submission takedown, to be called before
  396. * buffer management is taken down.
  397. */
  398. static void vmw_release_device_early(struct vmw_private *dev_priv)
  399. {
  400. /*
  401. * Previous destructions should've released
  402. * the pinned bo.
  403. */
  404. BUG_ON(dev_priv->pinned_bo != NULL);
  405. vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
  406. if (dev_priv->cman)
  407. vmw_cmdbuf_remove_pool(dev_priv->cman);
  408. if (dev_priv->has_mob) {
  409. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  410. vmw_otables_takedown(dev_priv);
  411. }
  412. }
  413. /**
  414. * vmw_release_device_late - Late part of fifo takedown.
  415. *
  416. * @dev_priv: Pointer to device private struct.
  417. *
  418. * This is the last part of the command submission takedown, to be called when
  419. * command submission is no longer needed. It may wait on pending fences.
  420. */
  421. static void vmw_release_device_late(struct vmw_private *dev_priv)
  422. {
  423. vmw_fence_fifo_down(dev_priv->fman);
  424. if (dev_priv->cman)
  425. vmw_cmdbuf_man_destroy(dev_priv->cman);
  426. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  427. }
  428. /**
  429. * Sets the initial_[width|height] fields on the given vmw_private.
  430. *
  431. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  432. * clamping the value to fb_max_[width|height] fields and the
  433. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  434. * If the values appear to be invalid, set them to
  435. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  436. */
  437. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  438. {
  439. uint32_t width;
  440. uint32_t height;
  441. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  442. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  443. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  444. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  445. if (width > dev_priv->fb_max_width ||
  446. height > dev_priv->fb_max_height) {
  447. /*
  448. * This is a host error and shouldn't occur.
  449. */
  450. width = VMW_MIN_INITIAL_WIDTH;
  451. height = VMW_MIN_INITIAL_HEIGHT;
  452. }
  453. dev_priv->initial_width = width;
  454. dev_priv->initial_height = height;
  455. }
  456. /**
  457. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  458. * system.
  459. *
  460. * @dev_priv: Pointer to a struct vmw_private
  461. *
  462. * This functions tries to determine the IOMMU setup and what actions
  463. * need to be taken by the driver to make system pages visible to the
  464. * device.
  465. * If this function decides that DMA is not possible, it returns -EINVAL.
  466. * The driver may then try to disable features of the device that require
  467. * DMA.
  468. */
  469. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  470. {
  471. static const char *names[vmw_dma_map_max] = {
  472. [vmw_dma_phys] = "Using physical TTM page addresses.",
  473. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  474. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  475. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  476. #ifdef CONFIG_X86
  477. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  478. #ifdef CONFIG_INTEL_IOMMU
  479. if (intel_iommu_enabled) {
  480. dev_priv->map_mode = vmw_dma_map_populate;
  481. goto out_fixup;
  482. }
  483. #endif
  484. if (!(vmw_force_iommu || vmw_force_coherent)) {
  485. dev_priv->map_mode = vmw_dma_phys;
  486. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  487. return 0;
  488. }
  489. dev_priv->map_mode = vmw_dma_map_populate;
  490. if (dma_ops->sync_single_for_cpu)
  491. dev_priv->map_mode = vmw_dma_alloc_coherent;
  492. #ifdef CONFIG_SWIOTLB
  493. if (swiotlb_nr_tbl() == 0)
  494. dev_priv->map_mode = vmw_dma_map_populate;
  495. #endif
  496. #ifdef CONFIG_INTEL_IOMMU
  497. out_fixup:
  498. #endif
  499. if (dev_priv->map_mode == vmw_dma_map_populate &&
  500. vmw_restrict_iommu)
  501. dev_priv->map_mode = vmw_dma_map_bind;
  502. if (vmw_force_coherent)
  503. dev_priv->map_mode = vmw_dma_alloc_coherent;
  504. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  505. /*
  506. * No coherent page pool
  507. */
  508. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  509. return -EINVAL;
  510. #endif
  511. #else /* CONFIG_X86 */
  512. dev_priv->map_mode = vmw_dma_map_populate;
  513. #endif /* CONFIG_X86 */
  514. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  515. return 0;
  516. }
  517. /**
  518. * vmw_dma_masks - set required page- and dma masks
  519. *
  520. * @dev: Pointer to struct drm-device
  521. *
  522. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  523. * restriction also for 64-bit systems.
  524. */
  525. #ifdef CONFIG_INTEL_IOMMU
  526. static int vmw_dma_masks(struct vmw_private *dev_priv)
  527. {
  528. struct drm_device *dev = dev_priv->dev;
  529. if (intel_iommu_enabled &&
  530. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  531. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  532. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  533. }
  534. return 0;
  535. }
  536. #else
  537. static int vmw_dma_masks(struct vmw_private *dev_priv)
  538. {
  539. return 0;
  540. }
  541. #endif
  542. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  543. {
  544. struct vmw_private *dev_priv;
  545. int ret;
  546. uint32_t svga_id;
  547. enum vmw_res_type i;
  548. bool refuse_dma = false;
  549. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  550. if (unlikely(dev_priv == NULL)) {
  551. DRM_ERROR("Failed allocating a device private struct.\n");
  552. return -ENOMEM;
  553. }
  554. pci_set_master(dev->pdev);
  555. dev_priv->dev = dev;
  556. dev_priv->vmw_chipset = chipset;
  557. dev_priv->last_read_seqno = (uint32_t) -100;
  558. mutex_init(&dev_priv->cmdbuf_mutex);
  559. mutex_init(&dev_priv->release_mutex);
  560. mutex_init(&dev_priv->binding_mutex);
  561. rwlock_init(&dev_priv->resource_lock);
  562. ttm_lock_init(&dev_priv->reservation_sem);
  563. spin_lock_init(&dev_priv->hw_lock);
  564. spin_lock_init(&dev_priv->waiter_lock);
  565. spin_lock_init(&dev_priv->cap_lock);
  566. spin_lock_init(&dev_priv->svga_lock);
  567. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  568. idr_init(&dev_priv->res_idr[i]);
  569. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  570. }
  571. mutex_init(&dev_priv->init_mutex);
  572. init_waitqueue_head(&dev_priv->fence_queue);
  573. init_waitqueue_head(&dev_priv->fifo_queue);
  574. dev_priv->fence_queue_waiters = 0;
  575. dev_priv->fifo_queue_waiters = 0;
  576. dev_priv->used_memory_size = 0;
  577. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  578. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  579. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  580. dev_priv->enable_fb = enable_fbdev;
  581. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  582. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  583. if (svga_id != SVGA_ID_2) {
  584. ret = -ENOSYS;
  585. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  586. goto out_err0;
  587. }
  588. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  589. ret = vmw_dma_select_mode(dev_priv);
  590. if (unlikely(ret != 0)) {
  591. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  592. refuse_dma = true;
  593. }
  594. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  595. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  596. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  597. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  598. vmw_get_initial_size(dev_priv);
  599. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  600. dev_priv->max_gmr_ids =
  601. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  602. dev_priv->max_gmr_pages =
  603. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  604. dev_priv->memory_size =
  605. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  606. dev_priv->memory_size -= dev_priv->vram_size;
  607. } else {
  608. /*
  609. * An arbitrary limit of 512MiB on surface
  610. * memory. But all HWV8 hardware supports GMR2.
  611. */
  612. dev_priv->memory_size = 512*1024*1024;
  613. }
  614. dev_priv->max_mob_pages = 0;
  615. dev_priv->max_mob_size = 0;
  616. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  617. uint64_t mem_size =
  618. vmw_read(dev_priv,
  619. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  620. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  621. dev_priv->prim_bb_mem =
  622. vmw_read(dev_priv,
  623. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  624. dev_priv->max_mob_size =
  625. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  626. dev_priv->stdu_max_width =
  627. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  628. dev_priv->stdu_max_height =
  629. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  630. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  631. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  632. dev_priv->texture_max_width = vmw_read(dev_priv,
  633. SVGA_REG_DEV_CAP);
  634. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  635. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  636. dev_priv->texture_max_height = vmw_read(dev_priv,
  637. SVGA_REG_DEV_CAP);
  638. } else {
  639. dev_priv->texture_max_width = 8192;
  640. dev_priv->texture_max_height = 8192;
  641. dev_priv->prim_bb_mem = dev_priv->vram_size;
  642. }
  643. vmw_print_capabilities(dev_priv->capabilities);
  644. ret = vmw_dma_masks(dev_priv);
  645. if (unlikely(ret != 0))
  646. goto out_err0;
  647. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  648. DRM_INFO("Max GMR ids is %u\n",
  649. (unsigned)dev_priv->max_gmr_ids);
  650. DRM_INFO("Max number of GMR pages is %u\n",
  651. (unsigned)dev_priv->max_gmr_pages);
  652. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  653. (unsigned)dev_priv->memory_size / 1024);
  654. }
  655. DRM_INFO("Maximum display memory size is %u kiB\n",
  656. dev_priv->prim_bb_mem / 1024);
  657. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  658. dev_priv->vram_start, dev_priv->vram_size / 1024);
  659. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  660. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  661. ret = vmw_ttm_global_init(dev_priv);
  662. if (unlikely(ret != 0))
  663. goto out_err0;
  664. vmw_master_init(&dev_priv->fbdev_master);
  665. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  666. dev_priv->active_master = &dev_priv->fbdev_master;
  667. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  668. dev_priv->mmio_size, MEMREMAP_WB);
  669. if (unlikely(dev_priv->mmio_virt == NULL)) {
  670. ret = -ENOMEM;
  671. DRM_ERROR("Failed mapping MMIO.\n");
  672. goto out_err3;
  673. }
  674. /* Need mmio memory to check for fifo pitchlock cap. */
  675. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  676. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  677. !vmw_fifo_have_pitchlock(dev_priv)) {
  678. ret = -ENOSYS;
  679. DRM_ERROR("Hardware has no pitchlock\n");
  680. goto out_err4;
  681. }
  682. dev_priv->tdev = ttm_object_device_init
  683. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  684. if (unlikely(dev_priv->tdev == NULL)) {
  685. DRM_ERROR("Unable to initialize TTM object management.\n");
  686. ret = -ENOMEM;
  687. goto out_err4;
  688. }
  689. dev->dev_private = dev_priv;
  690. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  691. dev_priv->stealth = (ret != 0);
  692. if (dev_priv->stealth) {
  693. /**
  694. * Request at least the mmio PCI resource.
  695. */
  696. DRM_INFO("It appears like vesafb is loaded. "
  697. "Ignore above error if any.\n");
  698. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  699. if (unlikely(ret != 0)) {
  700. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  701. goto out_no_device;
  702. }
  703. }
  704. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  705. ret = drm_irq_install(dev, dev->pdev->irq);
  706. if (ret != 0) {
  707. DRM_ERROR("Failed installing irq: %d\n", ret);
  708. goto out_no_irq;
  709. }
  710. }
  711. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  712. if (unlikely(dev_priv->fman == NULL)) {
  713. ret = -ENOMEM;
  714. goto out_no_fman;
  715. }
  716. ret = ttm_bo_device_init(&dev_priv->bdev,
  717. dev_priv->bo_global_ref.ref.object,
  718. &vmw_bo_driver,
  719. dev->anon_inode->i_mapping,
  720. VMWGFX_FILE_PAGE_OFFSET,
  721. false);
  722. if (unlikely(ret != 0)) {
  723. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  724. goto out_no_bdev;
  725. }
  726. /*
  727. * Enable VRAM, but initially don't use it until SVGA is enabled and
  728. * unhidden.
  729. */
  730. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  731. (dev_priv->vram_size >> PAGE_SHIFT));
  732. if (unlikely(ret != 0)) {
  733. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  734. goto out_no_vram;
  735. }
  736. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  737. dev_priv->has_gmr = true;
  738. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  739. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  740. VMW_PL_GMR) != 0) {
  741. DRM_INFO("No GMR memory available. "
  742. "Graphics memory resources are very limited.\n");
  743. dev_priv->has_gmr = false;
  744. }
  745. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  746. dev_priv->has_mob = true;
  747. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  748. VMW_PL_MOB) != 0) {
  749. DRM_INFO("No MOB memory available. "
  750. "3D will be disabled.\n");
  751. dev_priv->has_mob = false;
  752. }
  753. }
  754. if (dev_priv->has_mob) {
  755. spin_lock(&dev_priv->cap_lock);
  756. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
  757. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  758. spin_unlock(&dev_priv->cap_lock);
  759. }
  760. ret = vmw_kms_init(dev_priv);
  761. if (unlikely(ret != 0))
  762. goto out_no_kms;
  763. vmw_overlay_init(dev_priv);
  764. ret = vmw_request_device(dev_priv);
  765. if (ret)
  766. goto out_no_fifo;
  767. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  768. if (dev_priv->enable_fb) {
  769. vmw_fifo_resource_inc(dev_priv);
  770. vmw_svga_enable(dev_priv);
  771. vmw_fb_init(dev_priv);
  772. }
  773. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  774. register_pm_notifier(&dev_priv->pm_nb);
  775. return 0;
  776. out_no_fifo:
  777. vmw_overlay_close(dev_priv);
  778. vmw_kms_close(dev_priv);
  779. out_no_kms:
  780. if (dev_priv->has_mob)
  781. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  782. if (dev_priv->has_gmr)
  783. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  784. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  785. out_no_vram:
  786. (void)ttm_bo_device_release(&dev_priv->bdev);
  787. out_no_bdev:
  788. vmw_fence_manager_takedown(dev_priv->fman);
  789. out_no_fman:
  790. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  791. drm_irq_uninstall(dev_priv->dev);
  792. out_no_irq:
  793. if (dev_priv->stealth)
  794. pci_release_region(dev->pdev, 2);
  795. else
  796. pci_release_regions(dev->pdev);
  797. out_no_device:
  798. ttm_object_device_release(&dev_priv->tdev);
  799. out_err4:
  800. memunmap(dev_priv->mmio_virt);
  801. out_err3:
  802. vmw_ttm_global_release(dev_priv);
  803. out_err0:
  804. for (i = vmw_res_context; i < vmw_res_max; ++i)
  805. idr_destroy(&dev_priv->res_idr[i]);
  806. if (dev_priv->ctx.staged_bindings)
  807. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  808. kfree(dev_priv);
  809. return ret;
  810. }
  811. static int vmw_driver_unload(struct drm_device *dev)
  812. {
  813. struct vmw_private *dev_priv = vmw_priv(dev);
  814. enum vmw_res_type i;
  815. unregister_pm_notifier(&dev_priv->pm_nb);
  816. if (dev_priv->ctx.res_ht_initialized)
  817. drm_ht_remove(&dev_priv->ctx.res_ht);
  818. vfree(dev_priv->ctx.cmd_bounce);
  819. if (dev_priv->enable_fb) {
  820. vmw_fb_off(dev_priv);
  821. vmw_fb_close(dev_priv);
  822. vmw_fifo_resource_dec(dev_priv);
  823. vmw_svga_disable(dev_priv);
  824. }
  825. vmw_kms_close(dev_priv);
  826. vmw_overlay_close(dev_priv);
  827. if (dev_priv->has_gmr)
  828. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  829. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  830. vmw_release_device_early(dev_priv);
  831. if (dev_priv->has_mob)
  832. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  833. (void) ttm_bo_device_release(&dev_priv->bdev);
  834. vmw_release_device_late(dev_priv);
  835. vmw_fence_manager_takedown(dev_priv->fman);
  836. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  837. drm_irq_uninstall(dev_priv->dev);
  838. if (dev_priv->stealth)
  839. pci_release_region(dev->pdev, 2);
  840. else
  841. pci_release_regions(dev->pdev);
  842. ttm_object_device_release(&dev_priv->tdev);
  843. memunmap(dev_priv->mmio_virt);
  844. if (dev_priv->ctx.staged_bindings)
  845. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  846. vmw_ttm_global_release(dev_priv);
  847. for (i = vmw_res_context; i < vmw_res_max; ++i)
  848. idr_destroy(&dev_priv->res_idr[i]);
  849. kfree(dev_priv);
  850. return 0;
  851. }
  852. static void vmw_preclose(struct drm_device *dev,
  853. struct drm_file *file_priv)
  854. {
  855. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  856. struct vmw_private *dev_priv = vmw_priv(dev);
  857. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  858. }
  859. static void vmw_postclose(struct drm_device *dev,
  860. struct drm_file *file_priv)
  861. {
  862. struct vmw_fpriv *vmw_fp;
  863. vmw_fp = vmw_fpriv(file_priv);
  864. if (vmw_fp->locked_master) {
  865. struct vmw_master *vmaster =
  866. vmw_master(vmw_fp->locked_master);
  867. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  868. ttm_vt_unlock(&vmaster->lock);
  869. drm_master_put(&vmw_fp->locked_master);
  870. }
  871. ttm_object_file_release(&vmw_fp->tfile);
  872. kfree(vmw_fp);
  873. }
  874. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  875. {
  876. struct vmw_private *dev_priv = vmw_priv(dev);
  877. struct vmw_fpriv *vmw_fp;
  878. int ret = -ENOMEM;
  879. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  880. if (unlikely(vmw_fp == NULL))
  881. return ret;
  882. INIT_LIST_HEAD(&vmw_fp->fence_events);
  883. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  884. if (unlikely(vmw_fp->tfile == NULL))
  885. goto out_no_tfile;
  886. file_priv->driver_priv = vmw_fp;
  887. return 0;
  888. out_no_tfile:
  889. kfree(vmw_fp);
  890. return ret;
  891. }
  892. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  893. struct drm_file *file_priv,
  894. unsigned int flags)
  895. {
  896. int ret;
  897. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  898. struct vmw_master *vmaster;
  899. if (file_priv->minor->type != DRM_MINOR_LEGACY ||
  900. !(flags & DRM_AUTH))
  901. return NULL;
  902. ret = mutex_lock_interruptible(&dev->master_mutex);
  903. if (unlikely(ret != 0))
  904. return ERR_PTR(-ERESTARTSYS);
  905. if (file_priv->is_master) {
  906. mutex_unlock(&dev->master_mutex);
  907. return NULL;
  908. }
  909. /*
  910. * Check if we were previously master, but now dropped. In that
  911. * case, allow at least render node functionality.
  912. */
  913. if (vmw_fp->locked_master) {
  914. mutex_unlock(&dev->master_mutex);
  915. if (flags & DRM_RENDER_ALLOW)
  916. return NULL;
  917. DRM_ERROR("Dropped master trying to access ioctl that "
  918. "requires authentication.\n");
  919. return ERR_PTR(-EACCES);
  920. }
  921. mutex_unlock(&dev->master_mutex);
  922. /*
  923. * Take the TTM lock. Possibly sleep waiting for the authenticating
  924. * master to become master again, or for a SIGTERM if the
  925. * authenticating master exits.
  926. */
  927. vmaster = vmw_master(file_priv->master);
  928. ret = ttm_read_lock(&vmaster->lock, true);
  929. if (unlikely(ret != 0))
  930. vmaster = ERR_PTR(ret);
  931. return vmaster;
  932. }
  933. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  934. unsigned long arg,
  935. long (*ioctl_func)(struct file *, unsigned int,
  936. unsigned long))
  937. {
  938. struct drm_file *file_priv = filp->private_data;
  939. struct drm_device *dev = file_priv->minor->dev;
  940. unsigned int nr = DRM_IOCTL_NR(cmd);
  941. struct vmw_master *vmaster;
  942. unsigned int flags;
  943. long ret;
  944. /*
  945. * Do extra checking on driver private ioctls.
  946. */
  947. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  948. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  949. const struct drm_ioctl_desc *ioctl =
  950. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  951. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  952. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  953. if (unlikely(ret != 0))
  954. return ret;
  955. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  956. goto out_io_encoding;
  957. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  958. _IOC_SIZE(cmd));
  959. }
  960. if (unlikely(ioctl->cmd != cmd))
  961. goto out_io_encoding;
  962. flags = ioctl->flags;
  963. } else if (!drm_ioctl_flags(nr, &flags))
  964. return -EINVAL;
  965. vmaster = vmw_master_check(dev, file_priv, flags);
  966. if (IS_ERR(vmaster)) {
  967. ret = PTR_ERR(vmaster);
  968. if (ret != -ERESTARTSYS)
  969. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  970. nr, ret);
  971. return ret;
  972. }
  973. ret = ioctl_func(filp, cmd, arg);
  974. if (vmaster)
  975. ttm_read_unlock(&vmaster->lock);
  976. return ret;
  977. out_io_encoding:
  978. DRM_ERROR("Invalid command format, ioctl %d\n",
  979. nr - DRM_COMMAND_BASE);
  980. return -EINVAL;
  981. }
  982. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  983. unsigned long arg)
  984. {
  985. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  986. }
  987. #ifdef CONFIG_COMPAT
  988. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  989. unsigned long arg)
  990. {
  991. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  992. }
  993. #endif
  994. static void vmw_lastclose(struct drm_device *dev)
  995. {
  996. }
  997. static void vmw_master_init(struct vmw_master *vmaster)
  998. {
  999. ttm_lock_init(&vmaster->lock);
  1000. }
  1001. static int vmw_master_create(struct drm_device *dev,
  1002. struct drm_master *master)
  1003. {
  1004. struct vmw_master *vmaster;
  1005. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1006. if (unlikely(vmaster == NULL))
  1007. return -ENOMEM;
  1008. vmw_master_init(vmaster);
  1009. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1010. master->driver_priv = vmaster;
  1011. return 0;
  1012. }
  1013. static void vmw_master_destroy(struct drm_device *dev,
  1014. struct drm_master *master)
  1015. {
  1016. struct vmw_master *vmaster = vmw_master(master);
  1017. master->driver_priv = NULL;
  1018. kfree(vmaster);
  1019. }
  1020. static int vmw_master_set(struct drm_device *dev,
  1021. struct drm_file *file_priv,
  1022. bool from_open)
  1023. {
  1024. struct vmw_private *dev_priv = vmw_priv(dev);
  1025. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1026. struct vmw_master *active = dev_priv->active_master;
  1027. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1028. int ret = 0;
  1029. if (active) {
  1030. BUG_ON(active != &dev_priv->fbdev_master);
  1031. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1032. if (unlikely(ret != 0))
  1033. return ret;
  1034. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1035. dev_priv->active_master = NULL;
  1036. }
  1037. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1038. if (!from_open) {
  1039. ttm_vt_unlock(&vmaster->lock);
  1040. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1041. drm_master_put(&vmw_fp->locked_master);
  1042. }
  1043. dev_priv->active_master = vmaster;
  1044. return 0;
  1045. }
  1046. static void vmw_master_drop(struct drm_device *dev,
  1047. struct drm_file *file_priv,
  1048. bool from_release)
  1049. {
  1050. struct vmw_private *dev_priv = vmw_priv(dev);
  1051. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1052. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1053. int ret;
  1054. /**
  1055. * Make sure the master doesn't disappear while we have
  1056. * it locked.
  1057. */
  1058. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1059. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1060. if (unlikely((ret != 0))) {
  1061. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1062. drm_master_put(&vmw_fp->locked_master);
  1063. }
  1064. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1065. if (!dev_priv->enable_fb)
  1066. vmw_svga_disable(dev_priv);
  1067. dev_priv->active_master = &dev_priv->fbdev_master;
  1068. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1069. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1070. if (dev_priv->enable_fb)
  1071. vmw_fb_on(dev_priv);
  1072. }
  1073. /**
  1074. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1075. *
  1076. * @dev_priv: Pointer to device private struct.
  1077. * Needs the reservation sem to be held in non-exclusive mode.
  1078. */
  1079. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1080. {
  1081. spin_lock(&dev_priv->svga_lock);
  1082. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1083. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1084. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1085. }
  1086. spin_unlock(&dev_priv->svga_lock);
  1087. }
  1088. /**
  1089. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1090. *
  1091. * @dev_priv: Pointer to device private struct.
  1092. */
  1093. void vmw_svga_enable(struct vmw_private *dev_priv)
  1094. {
  1095. ttm_read_lock(&dev_priv->reservation_sem, false);
  1096. __vmw_svga_enable(dev_priv);
  1097. ttm_read_unlock(&dev_priv->reservation_sem);
  1098. }
  1099. /**
  1100. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1101. *
  1102. * @dev_priv: Pointer to device private struct.
  1103. * Needs the reservation sem to be held in exclusive mode.
  1104. * Will not empty VRAM. VRAM must be emptied by caller.
  1105. */
  1106. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1107. {
  1108. spin_lock(&dev_priv->svga_lock);
  1109. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1110. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1111. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1112. SVGA_REG_ENABLE_HIDE |
  1113. SVGA_REG_ENABLE_ENABLE);
  1114. }
  1115. spin_unlock(&dev_priv->svga_lock);
  1116. }
  1117. /**
  1118. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1119. * running.
  1120. *
  1121. * @dev_priv: Pointer to device private struct.
  1122. * Will empty VRAM.
  1123. */
  1124. void vmw_svga_disable(struct vmw_private *dev_priv)
  1125. {
  1126. ttm_write_lock(&dev_priv->reservation_sem, false);
  1127. spin_lock(&dev_priv->svga_lock);
  1128. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1129. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1130. spin_unlock(&dev_priv->svga_lock);
  1131. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1132. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1133. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1134. SVGA_REG_ENABLE_HIDE |
  1135. SVGA_REG_ENABLE_ENABLE);
  1136. } else
  1137. spin_unlock(&dev_priv->svga_lock);
  1138. ttm_write_unlock(&dev_priv->reservation_sem);
  1139. }
  1140. static void vmw_remove(struct pci_dev *pdev)
  1141. {
  1142. struct drm_device *dev = pci_get_drvdata(pdev);
  1143. pci_disable_device(pdev);
  1144. drm_put_dev(dev);
  1145. }
  1146. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1147. void *ptr)
  1148. {
  1149. struct vmw_private *dev_priv =
  1150. container_of(nb, struct vmw_private, pm_nb);
  1151. switch (val) {
  1152. case PM_HIBERNATION_PREPARE:
  1153. if (dev_priv->enable_fb)
  1154. vmw_fb_off(dev_priv);
  1155. ttm_suspend_lock(&dev_priv->reservation_sem);
  1156. /*
  1157. * This empties VRAM and unbinds all GMR bindings.
  1158. * Buffer contents is moved to swappable memory.
  1159. */
  1160. vmw_execbuf_release_pinned_bo(dev_priv);
  1161. vmw_resource_evict_all(dev_priv);
  1162. vmw_release_device_early(dev_priv);
  1163. ttm_bo_swapout_all(&dev_priv->bdev);
  1164. vmw_fence_fifo_down(dev_priv->fman);
  1165. break;
  1166. case PM_POST_HIBERNATION:
  1167. case PM_POST_RESTORE:
  1168. vmw_fence_fifo_up(dev_priv->fman);
  1169. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1170. if (dev_priv->enable_fb)
  1171. vmw_fb_on(dev_priv);
  1172. break;
  1173. case PM_RESTORE_PREPARE:
  1174. break;
  1175. default:
  1176. break;
  1177. }
  1178. return 0;
  1179. }
  1180. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1181. {
  1182. struct drm_device *dev = pci_get_drvdata(pdev);
  1183. struct vmw_private *dev_priv = vmw_priv(dev);
  1184. if (dev_priv->refuse_hibernation)
  1185. return -EBUSY;
  1186. pci_save_state(pdev);
  1187. pci_disable_device(pdev);
  1188. pci_set_power_state(pdev, PCI_D3hot);
  1189. return 0;
  1190. }
  1191. static int vmw_pci_resume(struct pci_dev *pdev)
  1192. {
  1193. pci_set_power_state(pdev, PCI_D0);
  1194. pci_restore_state(pdev);
  1195. return pci_enable_device(pdev);
  1196. }
  1197. static int vmw_pm_suspend(struct device *kdev)
  1198. {
  1199. struct pci_dev *pdev = to_pci_dev(kdev);
  1200. struct pm_message dummy;
  1201. dummy.event = 0;
  1202. return vmw_pci_suspend(pdev, dummy);
  1203. }
  1204. static int vmw_pm_resume(struct device *kdev)
  1205. {
  1206. struct pci_dev *pdev = to_pci_dev(kdev);
  1207. return vmw_pci_resume(pdev);
  1208. }
  1209. static int vmw_pm_freeze(struct device *kdev)
  1210. {
  1211. struct pci_dev *pdev = to_pci_dev(kdev);
  1212. struct drm_device *dev = pci_get_drvdata(pdev);
  1213. struct vmw_private *dev_priv = vmw_priv(dev);
  1214. dev_priv->suspended = true;
  1215. if (dev_priv->enable_fb)
  1216. vmw_fifo_resource_dec(dev_priv);
  1217. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1218. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1219. if (dev_priv->enable_fb)
  1220. vmw_fifo_resource_inc(dev_priv);
  1221. WARN_ON(vmw_request_device_late(dev_priv));
  1222. dev_priv->suspended = false;
  1223. return -EBUSY;
  1224. }
  1225. if (dev_priv->enable_fb)
  1226. __vmw_svga_disable(dev_priv);
  1227. vmw_release_device_late(dev_priv);
  1228. return 0;
  1229. }
  1230. static int vmw_pm_restore(struct device *kdev)
  1231. {
  1232. struct pci_dev *pdev = to_pci_dev(kdev);
  1233. struct drm_device *dev = pci_get_drvdata(pdev);
  1234. struct vmw_private *dev_priv = vmw_priv(dev);
  1235. int ret;
  1236. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1237. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1238. if (dev_priv->enable_fb)
  1239. vmw_fifo_resource_inc(dev_priv);
  1240. ret = vmw_request_device(dev_priv);
  1241. if (ret)
  1242. return ret;
  1243. if (dev_priv->enable_fb)
  1244. __vmw_svga_enable(dev_priv);
  1245. dev_priv->suspended = false;
  1246. return 0;
  1247. }
  1248. static const struct dev_pm_ops vmw_pm_ops = {
  1249. .freeze = vmw_pm_freeze,
  1250. .thaw = vmw_pm_restore,
  1251. .restore = vmw_pm_restore,
  1252. .suspend = vmw_pm_suspend,
  1253. .resume = vmw_pm_resume,
  1254. };
  1255. static const struct file_operations vmwgfx_driver_fops = {
  1256. .owner = THIS_MODULE,
  1257. .open = drm_open,
  1258. .release = drm_release,
  1259. .unlocked_ioctl = vmw_unlocked_ioctl,
  1260. .mmap = vmw_mmap,
  1261. .poll = vmw_fops_poll,
  1262. .read = vmw_fops_read,
  1263. #if defined(CONFIG_COMPAT)
  1264. .compat_ioctl = vmw_compat_ioctl,
  1265. #endif
  1266. .llseek = noop_llseek,
  1267. };
  1268. static struct drm_driver driver = {
  1269. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1270. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
  1271. .load = vmw_driver_load,
  1272. .unload = vmw_driver_unload,
  1273. .lastclose = vmw_lastclose,
  1274. .irq_preinstall = vmw_irq_preinstall,
  1275. .irq_postinstall = vmw_irq_postinstall,
  1276. .irq_uninstall = vmw_irq_uninstall,
  1277. .irq_handler = vmw_irq_handler,
  1278. .get_vblank_counter = vmw_get_vblank_counter,
  1279. .enable_vblank = vmw_enable_vblank,
  1280. .disable_vblank = vmw_disable_vblank,
  1281. .ioctls = vmw_ioctls,
  1282. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1283. .master_create = vmw_master_create,
  1284. .master_destroy = vmw_master_destroy,
  1285. .master_set = vmw_master_set,
  1286. .master_drop = vmw_master_drop,
  1287. .open = vmw_driver_open,
  1288. .preclose = vmw_preclose,
  1289. .postclose = vmw_postclose,
  1290. .set_busid = drm_pci_set_busid,
  1291. .dumb_create = vmw_dumb_create,
  1292. .dumb_map_offset = vmw_dumb_map_offset,
  1293. .dumb_destroy = vmw_dumb_destroy,
  1294. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1295. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1296. .fops = &vmwgfx_driver_fops,
  1297. .name = VMWGFX_DRIVER_NAME,
  1298. .desc = VMWGFX_DRIVER_DESC,
  1299. .date = VMWGFX_DRIVER_DATE,
  1300. .major = VMWGFX_DRIVER_MAJOR,
  1301. .minor = VMWGFX_DRIVER_MINOR,
  1302. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1303. };
  1304. static struct pci_driver vmw_pci_driver = {
  1305. .name = VMWGFX_DRIVER_NAME,
  1306. .id_table = vmw_pci_id_list,
  1307. .probe = vmw_probe,
  1308. .remove = vmw_remove,
  1309. .driver = {
  1310. .pm = &vmw_pm_ops
  1311. }
  1312. };
  1313. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1314. {
  1315. return drm_get_pci_dev(pdev, ent, &driver);
  1316. }
  1317. static int __init vmwgfx_init(void)
  1318. {
  1319. int ret;
  1320. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1321. if (ret)
  1322. DRM_ERROR("Failed initializing DRM.\n");
  1323. return ret;
  1324. }
  1325. static void __exit vmwgfx_exit(void)
  1326. {
  1327. drm_pci_exit(&driver, &vmw_pci_driver);
  1328. }
  1329. module_init(vmwgfx_init);
  1330. module_exit(vmwgfx_exit);
  1331. MODULE_AUTHOR("VMware Inc. and others");
  1332. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1333. MODULE_LICENSE("GPL and additional rights");
  1334. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1335. __stringify(VMWGFX_DRIVER_MINOR) "."
  1336. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1337. "0");