intel_ringbuffer.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct intel_engine_cs *ring,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. u32 cmd;
  87. int ret;
  88. cmd = MI_FLUSH;
  89. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  90. cmd |= MI_NO_WRITE_FLUSH;
  91. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  92. cmd |= MI_READ_FLUSH;
  93. ret = intel_ring_begin(ring, 2);
  94. if (ret)
  95. return ret;
  96. intel_ring_emit(ring, cmd);
  97. intel_ring_emit(ring, MI_NOOP);
  98. intel_ring_advance(ring);
  99. return 0;
  100. }
  101. static int
  102. gen4_render_ring_flush(struct intel_engine_cs *ring,
  103. u32 invalidate_domains,
  104. u32 flush_domains)
  105. {
  106. struct drm_device *dev = ring->dev;
  107. u32 cmd;
  108. int ret;
  109. /*
  110. * read/write caches:
  111. *
  112. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  113. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  114. * also flushed at 2d versus 3d pipeline switches.
  115. *
  116. * read-only caches:
  117. *
  118. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  119. * MI_READ_FLUSH is set, and is always flushed on 965.
  120. *
  121. * I915_GEM_DOMAIN_COMMAND may not exist?
  122. *
  123. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  124. * invalidated when MI_EXE_FLUSH is set.
  125. *
  126. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  127. * invalidated with every MI_FLUSH.
  128. *
  129. * TLBs:
  130. *
  131. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  132. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  133. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  134. * are flushed at any MI_FLUSH.
  135. */
  136. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  137. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  138. cmd &= ~MI_NO_WRITE_FLUSH;
  139. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  140. cmd |= MI_EXE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  142. (IS_G4X(dev) || IS_GEN5(dev)))
  143. cmd |= MI_INVALIDATE_ISP;
  144. ret = intel_ring_begin(ring, 2);
  145. if (ret)
  146. return ret;
  147. intel_ring_emit(ring, cmd);
  148. intel_ring_emit(ring, MI_NOOP);
  149. intel_ring_advance(ring);
  150. return 0;
  151. }
  152. /**
  153. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  154. * implementing two workarounds on gen6. From section 1.4.7.1
  155. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  156. *
  157. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  158. * produced by non-pipelined state commands), software needs to first
  159. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  160. * 0.
  161. *
  162. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  163. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  164. *
  165. * And the workaround for these two requires this workaround first:
  166. *
  167. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  168. * BEFORE the pipe-control with a post-sync op and no write-cache
  169. * flushes.
  170. *
  171. * And this last workaround is tricky because of the requirements on
  172. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  173. * volume 2 part 1:
  174. *
  175. * "1 of the following must also be set:
  176. * - Render Target Cache Flush Enable ([12] of DW1)
  177. * - Depth Cache Flush Enable ([0] of DW1)
  178. * - Stall at Pixel Scoreboard ([1] of DW1)
  179. * - Depth Stall ([13] of DW1)
  180. * - Post-Sync Operation ([13] of DW1)
  181. * - Notify Enable ([8] of DW1)"
  182. *
  183. * The cache flushes require the workaround flush that triggered this
  184. * one, so we can't use it. Depth stall would trigger the same.
  185. * Post-sync nonzero is what triggered this second workaround, so we
  186. * can't use that one either. Notify enable is IRQs, which aren't
  187. * really our business. That leaves only stall at scoreboard.
  188. */
  189. static int
  190. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  191. {
  192. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  193. int ret;
  194. ret = intel_ring_begin(ring, 6);
  195. if (ret)
  196. return ret;
  197. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  198. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  199. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  200. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  201. intel_ring_emit(ring, 0); /* low dword */
  202. intel_ring_emit(ring, 0); /* high dword */
  203. intel_ring_emit(ring, MI_NOOP);
  204. intel_ring_advance(ring);
  205. ret = intel_ring_begin(ring, 6);
  206. if (ret)
  207. return ret;
  208. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  209. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  210. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  211. intel_ring_emit(ring, 0);
  212. intel_ring_emit(ring, 0);
  213. intel_ring_emit(ring, MI_NOOP);
  214. intel_ring_advance(ring);
  215. return 0;
  216. }
  217. static int
  218. gen6_render_ring_flush(struct intel_engine_cs *ring,
  219. u32 invalidate_domains, u32 flush_domains)
  220. {
  221. u32 flags = 0;
  222. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  223. int ret;
  224. /* Force SNB workarounds for PIPE_CONTROL flushes */
  225. ret = intel_emit_post_sync_nonzero_flush(ring);
  226. if (ret)
  227. return ret;
  228. /* Just flush everything. Experiments have shown that reducing the
  229. * number of bits based on the write domains has little performance
  230. * impact.
  231. */
  232. if (flush_domains) {
  233. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  234. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  235. /*
  236. * Ensure that any following seqno writes only happen
  237. * when the render cache is indeed flushed.
  238. */
  239. flags |= PIPE_CONTROL_CS_STALL;
  240. }
  241. if (invalidate_domains) {
  242. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  243. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  244. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  245. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  246. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  247. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  248. /*
  249. * TLB invalidate requires a post-sync write.
  250. */
  251. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  252. }
  253. ret = intel_ring_begin(ring, 4);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  257. intel_ring_emit(ring, flags);
  258. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, 0);
  260. intel_ring_advance(ring);
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  265. {
  266. int ret;
  267. ret = intel_ring_begin(ring, 4);
  268. if (ret)
  269. return ret;
  270. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  271. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  272. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  273. intel_ring_emit(ring, 0);
  274. intel_ring_emit(ring, 0);
  275. intel_ring_advance(ring);
  276. return 0;
  277. }
  278. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  279. {
  280. int ret;
  281. if (!ring->fbc_dirty)
  282. return 0;
  283. ret = intel_ring_begin(ring, 6);
  284. if (ret)
  285. return ret;
  286. /* WaFbcNukeOn3DBlt:ivb/hsw */
  287. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  288. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  289. intel_ring_emit(ring, value);
  290. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  291. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  292. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  293. intel_ring_advance(ring);
  294. ring->fbc_dirty = false;
  295. return 0;
  296. }
  297. static int
  298. gen7_render_ring_flush(struct intel_engine_cs *ring,
  299. u32 invalidate_domains, u32 flush_domains)
  300. {
  301. u32 flags = 0;
  302. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  303. int ret;
  304. /*
  305. * Ensure that any following seqno writes only happen when the render
  306. * cache is indeed flushed.
  307. *
  308. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  309. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  310. * don't try to be clever and just set it unconditionally.
  311. */
  312. flags |= PIPE_CONTROL_CS_STALL;
  313. /* Just flush everything. Experiments have shown that reducing the
  314. * number of bits based on the write domains has little performance
  315. * impact.
  316. */
  317. if (flush_domains) {
  318. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  319. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  320. }
  321. if (invalidate_domains) {
  322. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  323. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  324. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  325. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  326. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  327. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  328. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  329. /*
  330. * TLB invalidate requires a post-sync write.
  331. */
  332. flags |= PIPE_CONTROL_QW_WRITE;
  333. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  334. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  335. /* Workaround: we must issue a pipe_control with CS-stall bit
  336. * set before a pipe_control command that has the state cache
  337. * invalidate bit set. */
  338. gen7_render_ring_cs_stall_wa(ring);
  339. }
  340. ret = intel_ring_begin(ring, 4);
  341. if (ret)
  342. return ret;
  343. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  344. intel_ring_emit(ring, flags);
  345. intel_ring_emit(ring, scratch_addr);
  346. intel_ring_emit(ring, 0);
  347. intel_ring_advance(ring);
  348. if (!invalidate_domains && flush_domains)
  349. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  350. return 0;
  351. }
  352. static int
  353. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  354. u32 flags, u32 scratch_addr)
  355. {
  356. int ret;
  357. ret = intel_ring_begin(ring, 6);
  358. if (ret)
  359. return ret;
  360. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  361. intel_ring_emit(ring, flags);
  362. intel_ring_emit(ring, scratch_addr);
  363. intel_ring_emit(ring, 0);
  364. intel_ring_emit(ring, 0);
  365. intel_ring_emit(ring, 0);
  366. intel_ring_advance(ring);
  367. return 0;
  368. }
  369. static int
  370. gen8_render_ring_flush(struct intel_engine_cs *ring,
  371. u32 invalidate_domains, u32 flush_domains)
  372. {
  373. u32 flags = 0;
  374. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  375. int ret;
  376. flags |= PIPE_CONTROL_CS_STALL;
  377. if (flush_domains) {
  378. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  379. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  380. }
  381. if (invalidate_domains) {
  382. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  383. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  384. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  385. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  386. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  387. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  388. flags |= PIPE_CONTROL_QW_WRITE;
  389. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  390. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  391. ret = gen8_emit_pipe_control(ring,
  392. PIPE_CONTROL_CS_STALL |
  393. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  394. 0);
  395. if (ret)
  396. return ret;
  397. }
  398. ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
  399. if (ret)
  400. return ret;
  401. if (!invalidate_domains && flush_domains)
  402. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  403. return 0;
  404. }
  405. static void ring_write_tail(struct intel_engine_cs *ring,
  406. u32 value)
  407. {
  408. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  409. I915_WRITE_TAIL(ring, value);
  410. }
  411. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  412. {
  413. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  414. u64 acthd;
  415. if (INTEL_INFO(ring->dev)->gen >= 8)
  416. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  417. RING_ACTHD_UDW(ring->mmio_base));
  418. else if (INTEL_INFO(ring->dev)->gen >= 4)
  419. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  420. else
  421. acthd = I915_READ(ACTHD);
  422. return acthd;
  423. }
  424. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  425. {
  426. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  427. u32 addr;
  428. addr = dev_priv->status_page_dmah->busaddr;
  429. if (INTEL_INFO(ring->dev)->gen >= 4)
  430. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  431. I915_WRITE(HWS_PGA, addr);
  432. }
  433. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  434. {
  435. struct drm_device *dev = ring->dev;
  436. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  437. u32 mmio = 0;
  438. /* The ring status page addresses are no longer next to the rest of
  439. * the ring registers as of gen7.
  440. */
  441. if (IS_GEN7(dev)) {
  442. switch (ring->id) {
  443. case RCS:
  444. mmio = RENDER_HWS_PGA_GEN7;
  445. break;
  446. case BCS:
  447. mmio = BLT_HWS_PGA_GEN7;
  448. break;
  449. /*
  450. * VCS2 actually doesn't exist on Gen7. Only shut up
  451. * gcc switch check warning
  452. */
  453. case VCS2:
  454. case VCS:
  455. mmio = BSD_HWS_PGA_GEN7;
  456. break;
  457. case VECS:
  458. mmio = VEBOX_HWS_PGA_GEN7;
  459. break;
  460. }
  461. } else if (IS_GEN6(ring->dev)) {
  462. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  463. } else {
  464. /* XXX: gen8 returns to sanity */
  465. mmio = RING_HWS_PGA(ring->mmio_base);
  466. }
  467. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  468. POSTING_READ(mmio);
  469. /*
  470. * Flush the TLB for this page
  471. *
  472. * FIXME: These two bits have disappeared on gen8, so a question
  473. * arises: do we still need this and if so how should we go about
  474. * invalidating the TLB?
  475. */
  476. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  477. u32 reg = RING_INSTPM(ring->mmio_base);
  478. /* ring should be idle before issuing a sync flush*/
  479. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  480. I915_WRITE(reg,
  481. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  482. INSTPM_SYNC_FLUSH));
  483. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  484. 1000))
  485. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  486. ring->name);
  487. }
  488. }
  489. static bool stop_ring(struct intel_engine_cs *ring)
  490. {
  491. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  492. if (!IS_GEN2(ring->dev)) {
  493. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  494. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  495. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  496. /* Sometimes we observe that the idle flag is not
  497. * set even though the ring is empty. So double
  498. * check before giving up.
  499. */
  500. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  501. return false;
  502. }
  503. }
  504. I915_WRITE_CTL(ring, 0);
  505. I915_WRITE_HEAD(ring, 0);
  506. ring->write_tail(ring, 0);
  507. if (!IS_GEN2(ring->dev)) {
  508. (void)I915_READ_CTL(ring);
  509. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  510. }
  511. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  512. }
  513. static int init_ring_common(struct intel_engine_cs *ring)
  514. {
  515. struct drm_device *dev = ring->dev;
  516. struct drm_i915_private *dev_priv = dev->dev_private;
  517. struct intel_ringbuffer *ringbuf = ring->buffer;
  518. struct drm_i915_gem_object *obj = ringbuf->obj;
  519. int ret = 0;
  520. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  521. if (!stop_ring(ring)) {
  522. /* G45 ring initialization often fails to reset head to zero */
  523. DRM_DEBUG_KMS("%s head not reset to zero "
  524. "ctl %08x head %08x tail %08x start %08x\n",
  525. ring->name,
  526. I915_READ_CTL(ring),
  527. I915_READ_HEAD(ring),
  528. I915_READ_TAIL(ring),
  529. I915_READ_START(ring));
  530. if (!stop_ring(ring)) {
  531. DRM_ERROR("failed to set %s head to zero "
  532. "ctl %08x head %08x tail %08x start %08x\n",
  533. ring->name,
  534. I915_READ_CTL(ring),
  535. I915_READ_HEAD(ring),
  536. I915_READ_TAIL(ring),
  537. I915_READ_START(ring));
  538. ret = -EIO;
  539. goto out;
  540. }
  541. }
  542. if (I915_NEED_GFX_HWS(dev))
  543. intel_ring_setup_status_page(ring);
  544. else
  545. ring_setup_phys_status_page(ring);
  546. /* Enforce ordering by reading HEAD register back */
  547. I915_READ_HEAD(ring);
  548. /* Initialize the ring. This must happen _after_ we've cleared the ring
  549. * registers with the above sequence (the readback of the HEAD registers
  550. * also enforces ordering), otherwise the hw might lose the new ring
  551. * register values. */
  552. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  553. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  554. if (I915_READ_HEAD(ring))
  555. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  556. ring->name, I915_READ_HEAD(ring));
  557. I915_WRITE_HEAD(ring, 0);
  558. (void)I915_READ_HEAD(ring);
  559. I915_WRITE_CTL(ring,
  560. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  561. | RING_VALID);
  562. /* If the head is still not zero, the ring is dead */
  563. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  564. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  565. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  566. DRM_ERROR("%s initialization failed "
  567. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  568. ring->name,
  569. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  570. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  571. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  572. ret = -EIO;
  573. goto out;
  574. }
  575. ringbuf->last_retired_head = -1;
  576. ringbuf->head = I915_READ_HEAD(ring);
  577. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  578. intel_ring_update_space(ringbuf);
  579. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  580. out:
  581. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  582. return ret;
  583. }
  584. void
  585. intel_fini_pipe_control(struct intel_engine_cs *ring)
  586. {
  587. struct drm_device *dev = ring->dev;
  588. if (ring->scratch.obj == NULL)
  589. return;
  590. if (INTEL_INFO(dev)->gen >= 5) {
  591. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  592. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  593. }
  594. drm_gem_object_unreference(&ring->scratch.obj->base);
  595. ring->scratch.obj = NULL;
  596. }
  597. int
  598. intel_init_pipe_control(struct intel_engine_cs *ring)
  599. {
  600. int ret;
  601. WARN_ON(ring->scratch.obj);
  602. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  603. if (ring->scratch.obj == NULL) {
  604. DRM_ERROR("Failed to allocate seqno page\n");
  605. ret = -ENOMEM;
  606. goto err;
  607. }
  608. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  609. if (ret)
  610. goto err_unref;
  611. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  612. if (ret)
  613. goto err_unref;
  614. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  615. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  616. if (ring->scratch.cpu_page == NULL) {
  617. ret = -ENOMEM;
  618. goto err_unpin;
  619. }
  620. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  621. ring->name, ring->scratch.gtt_offset);
  622. return 0;
  623. err_unpin:
  624. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  625. err_unref:
  626. drm_gem_object_unreference(&ring->scratch.obj->base);
  627. err:
  628. return ret;
  629. }
  630. static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
  631. struct intel_context *ctx)
  632. {
  633. int ret, i;
  634. struct drm_device *dev = ring->dev;
  635. struct drm_i915_private *dev_priv = dev->dev_private;
  636. struct i915_workarounds *w = &dev_priv->workarounds;
  637. if (WARN_ON_ONCE(w->count == 0))
  638. return 0;
  639. ring->gpu_caches_dirty = true;
  640. ret = intel_ring_flush_all_caches(ring);
  641. if (ret)
  642. return ret;
  643. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  644. if (ret)
  645. return ret;
  646. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  647. for (i = 0; i < w->count; i++) {
  648. intel_ring_emit(ring, w->reg[i].addr);
  649. intel_ring_emit(ring, w->reg[i].value);
  650. }
  651. intel_ring_emit(ring, MI_NOOP);
  652. intel_ring_advance(ring);
  653. ring->gpu_caches_dirty = true;
  654. ret = intel_ring_flush_all_caches(ring);
  655. if (ret)
  656. return ret;
  657. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  658. return 0;
  659. }
  660. static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
  661. struct intel_context *ctx)
  662. {
  663. int ret;
  664. ret = intel_ring_workarounds_emit(ring, ctx);
  665. if (ret != 0)
  666. return ret;
  667. ret = i915_gem_render_state_init(ring);
  668. if (ret)
  669. DRM_ERROR("init render state: %d\n", ret);
  670. return ret;
  671. }
  672. static int wa_add(struct drm_i915_private *dev_priv,
  673. const u32 addr, const u32 mask, const u32 val)
  674. {
  675. const u32 idx = dev_priv->workarounds.count;
  676. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  677. return -ENOSPC;
  678. dev_priv->workarounds.reg[idx].addr = addr;
  679. dev_priv->workarounds.reg[idx].value = val;
  680. dev_priv->workarounds.reg[idx].mask = mask;
  681. dev_priv->workarounds.count++;
  682. return 0;
  683. }
  684. #define WA_REG(addr, mask, val) { \
  685. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  686. if (r) \
  687. return r; \
  688. }
  689. #define WA_SET_BIT_MASKED(addr, mask) \
  690. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  691. #define WA_CLR_BIT_MASKED(addr, mask) \
  692. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  693. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  694. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  695. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  696. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  697. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  698. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  699. {
  700. struct drm_device *dev = ring->dev;
  701. struct drm_i915_private *dev_priv = dev->dev_private;
  702. /* WaDisablePartialInstShootdown:bdw */
  703. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  704. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  705. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  706. STALL_DOP_GATING_DISABLE);
  707. /* WaDisableDopClockGating:bdw */
  708. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  709. DOP_CLOCK_GATING_DISABLE);
  710. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  711. GEN8_SAMPLER_POWER_BYPASS_DIS);
  712. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  713. * workaround for for a possible hang in the unlikely event a TLB
  714. * invalidation occurs during a PSD flush.
  715. */
  716. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  717. /* WaForceEnableNonCoherent:bdw */
  718. HDC_FORCE_NON_COHERENT |
  719. /* WaForceContextSaveRestoreNonCoherent:bdw */
  720. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  721. /* WaHdcDisableFetchWhenMasked:bdw */
  722. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  723. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  724. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  725. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  726. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  727. * polygons in the same 8x4 pixel/sample area to be processed without
  728. * stalling waiting for the earlier ones to write to Hierarchical Z
  729. * buffer."
  730. *
  731. * This optimization is off by default for Broadwell; turn it on.
  732. */
  733. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  734. /* Wa4x4STCOptimizationDisable:bdw */
  735. WA_SET_BIT_MASKED(CACHE_MODE_1,
  736. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  737. /*
  738. * BSpec recommends 8x4 when MSAA is used,
  739. * however in practice 16x4 seems fastest.
  740. *
  741. * Note that PS/WM thread counts depend on the WIZ hashing
  742. * disable bit, which we don't touch here, but it's good
  743. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  744. */
  745. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  746. GEN6_WIZ_HASHING_MASK,
  747. GEN6_WIZ_HASHING_16x4);
  748. return 0;
  749. }
  750. static int chv_init_workarounds(struct intel_engine_cs *ring)
  751. {
  752. struct drm_device *dev = ring->dev;
  753. struct drm_i915_private *dev_priv = dev->dev_private;
  754. /* WaDisablePartialInstShootdown:chv */
  755. /* WaDisableThreadStallDopClockGating:chv */
  756. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  757. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  758. STALL_DOP_GATING_DISABLE);
  759. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  760. * workaround for a possible hang in the unlikely event a TLB
  761. * invalidation occurs during a PSD flush.
  762. */
  763. /* WaForceEnableNonCoherent:chv */
  764. /* WaHdcDisableFetchWhenMasked:chv */
  765. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  766. HDC_FORCE_NON_COHERENT |
  767. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  768. /* According to the CACHE_MODE_0 default value documentation, some
  769. * CHV platforms disable this optimization by default. Turn it on.
  770. */
  771. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  772. /* Wa4x4STCOptimizationDisable:chv */
  773. WA_SET_BIT_MASKED(CACHE_MODE_1,
  774. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  775. /* Improve HiZ throughput on CHV. */
  776. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  777. /*
  778. * BSpec recommends 8x4 when MSAA is used,
  779. * however in practice 16x4 seems fastest.
  780. *
  781. * Note that PS/WM thread counts depend on the WIZ hashing
  782. * disable bit, which we don't touch here, but it's good
  783. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  784. */
  785. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  786. GEN6_WIZ_HASHING_MASK,
  787. GEN6_WIZ_HASHING_16x4);
  788. if (INTEL_REVID(dev) == SKL_REVID_C0 ||
  789. INTEL_REVID(dev) == SKL_REVID_D0)
  790. /* WaBarrierPerformanceFixDisable:skl */
  791. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  792. HDC_FENCE_DEST_SLM_DISABLE |
  793. HDC_BARRIER_PERFORMANCE_DISABLE);
  794. return 0;
  795. }
  796. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  797. {
  798. struct drm_device *dev = ring->dev;
  799. struct drm_i915_private *dev_priv = dev->dev_private;
  800. /* WaDisablePartialInstShootdown:skl */
  801. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  802. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  803. /* Syncing dependencies between camera and graphics */
  804. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  805. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  806. if (INTEL_REVID(dev) == SKL_REVID_A0 ||
  807. INTEL_REVID(dev) == SKL_REVID_B0) {
  808. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
  809. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  810. GEN9_DG_MIRROR_FIX_ENABLE);
  811. }
  812. if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
  813. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
  814. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  815. GEN9_RHWO_OPTIMIZATION_DISABLE);
  816. WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
  817. DISABLE_PIXEL_MASK_CAMMING);
  818. }
  819. if (INTEL_REVID(dev) >= SKL_REVID_C0) {
  820. /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
  821. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  822. GEN9_ENABLE_YV12_BUGFIX);
  823. }
  824. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  825. /*
  826. *Use Force Non-Coherent whenever executing a 3D context. This
  827. * is a workaround for a possible hang in the unlikely event
  828. * a TLB invalidation occurs during a PSD flush.
  829. */
  830. /* WaForceEnableNonCoherent:skl */
  831. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  832. HDC_FORCE_NON_COHERENT);
  833. }
  834. /* Wa4x4STCOptimizationDisable:skl */
  835. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  836. /* WaDisablePartialResolveInVc:skl */
  837. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
  838. /* WaCcsTlbPrefetchDisable:skl */
  839. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  840. GEN9_CCS_TLB_PREFETCH_ENABLE);
  841. return 0;
  842. }
  843. static int skl_init_workarounds(struct intel_engine_cs *ring)
  844. {
  845. struct drm_device *dev = ring->dev;
  846. struct drm_i915_private *dev_priv = dev->dev_private;
  847. gen9_init_workarounds(ring);
  848. /* WaDisablePowerCompilerClockGating:skl */
  849. if (INTEL_REVID(dev) == SKL_REVID_B0)
  850. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  851. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  852. return 0;
  853. }
  854. int init_workarounds_ring(struct intel_engine_cs *ring)
  855. {
  856. struct drm_device *dev = ring->dev;
  857. struct drm_i915_private *dev_priv = dev->dev_private;
  858. WARN_ON(ring->id != RCS);
  859. dev_priv->workarounds.count = 0;
  860. if (IS_BROADWELL(dev))
  861. return bdw_init_workarounds(ring);
  862. if (IS_CHERRYVIEW(dev))
  863. return chv_init_workarounds(ring);
  864. if (IS_SKYLAKE(dev))
  865. return skl_init_workarounds(ring);
  866. else if (IS_GEN9(dev))
  867. return gen9_init_workarounds(ring);
  868. return 0;
  869. }
  870. static int init_render_ring(struct intel_engine_cs *ring)
  871. {
  872. struct drm_device *dev = ring->dev;
  873. struct drm_i915_private *dev_priv = dev->dev_private;
  874. int ret = init_ring_common(ring);
  875. if (ret)
  876. return ret;
  877. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  878. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  879. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  880. /* We need to disable the AsyncFlip performance optimisations in order
  881. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  882. * programmed to '1' on all products.
  883. *
  884. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  885. */
  886. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
  887. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  888. /* Required for the hardware to program scanline values for waiting */
  889. /* WaEnableFlushTlbInvalidationMode:snb */
  890. if (INTEL_INFO(dev)->gen == 6)
  891. I915_WRITE(GFX_MODE,
  892. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  893. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  894. if (IS_GEN7(dev))
  895. I915_WRITE(GFX_MODE_GEN7,
  896. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  897. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  898. if (IS_GEN6(dev)) {
  899. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  900. * "If this bit is set, STCunit will have LRA as replacement
  901. * policy. [...] This bit must be reset. LRA replacement
  902. * policy is not supported."
  903. */
  904. I915_WRITE(CACHE_MODE_0,
  905. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  906. }
  907. if (INTEL_INFO(dev)->gen >= 6)
  908. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  909. if (HAS_L3_DPF(dev))
  910. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  911. return init_workarounds_ring(ring);
  912. }
  913. static void render_ring_cleanup(struct intel_engine_cs *ring)
  914. {
  915. struct drm_device *dev = ring->dev;
  916. struct drm_i915_private *dev_priv = dev->dev_private;
  917. if (dev_priv->semaphore_obj) {
  918. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  919. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  920. dev_priv->semaphore_obj = NULL;
  921. }
  922. intel_fini_pipe_control(ring);
  923. }
  924. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  925. unsigned int num_dwords)
  926. {
  927. #define MBOX_UPDATE_DWORDS 8
  928. struct drm_device *dev = signaller->dev;
  929. struct drm_i915_private *dev_priv = dev->dev_private;
  930. struct intel_engine_cs *waiter;
  931. int i, ret, num_rings;
  932. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  933. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  934. #undef MBOX_UPDATE_DWORDS
  935. ret = intel_ring_begin(signaller, num_dwords);
  936. if (ret)
  937. return ret;
  938. for_each_ring(waiter, dev_priv, i) {
  939. u32 seqno;
  940. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  941. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  942. continue;
  943. seqno = i915_gem_request_get_seqno(
  944. signaller->outstanding_lazy_request);
  945. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  946. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  947. PIPE_CONTROL_QW_WRITE |
  948. PIPE_CONTROL_FLUSH_ENABLE);
  949. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  950. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  951. intel_ring_emit(signaller, seqno);
  952. intel_ring_emit(signaller, 0);
  953. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  954. MI_SEMAPHORE_TARGET(waiter->id));
  955. intel_ring_emit(signaller, 0);
  956. }
  957. return 0;
  958. }
  959. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  960. unsigned int num_dwords)
  961. {
  962. #define MBOX_UPDATE_DWORDS 6
  963. struct drm_device *dev = signaller->dev;
  964. struct drm_i915_private *dev_priv = dev->dev_private;
  965. struct intel_engine_cs *waiter;
  966. int i, ret, num_rings;
  967. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  968. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  969. #undef MBOX_UPDATE_DWORDS
  970. ret = intel_ring_begin(signaller, num_dwords);
  971. if (ret)
  972. return ret;
  973. for_each_ring(waiter, dev_priv, i) {
  974. u32 seqno;
  975. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  976. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  977. continue;
  978. seqno = i915_gem_request_get_seqno(
  979. signaller->outstanding_lazy_request);
  980. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  981. MI_FLUSH_DW_OP_STOREDW);
  982. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  983. MI_FLUSH_DW_USE_GTT);
  984. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  985. intel_ring_emit(signaller, seqno);
  986. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  987. MI_SEMAPHORE_TARGET(waiter->id));
  988. intel_ring_emit(signaller, 0);
  989. }
  990. return 0;
  991. }
  992. static int gen6_signal(struct intel_engine_cs *signaller,
  993. unsigned int num_dwords)
  994. {
  995. struct drm_device *dev = signaller->dev;
  996. struct drm_i915_private *dev_priv = dev->dev_private;
  997. struct intel_engine_cs *useless;
  998. int i, ret, num_rings;
  999. #define MBOX_UPDATE_DWORDS 3
  1000. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1001. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1002. #undef MBOX_UPDATE_DWORDS
  1003. ret = intel_ring_begin(signaller, num_dwords);
  1004. if (ret)
  1005. return ret;
  1006. for_each_ring(useless, dev_priv, i) {
  1007. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  1008. if (mbox_reg != GEN6_NOSYNC) {
  1009. u32 seqno = i915_gem_request_get_seqno(
  1010. signaller->outstanding_lazy_request);
  1011. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1012. intel_ring_emit(signaller, mbox_reg);
  1013. intel_ring_emit(signaller, seqno);
  1014. }
  1015. }
  1016. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1017. if (num_rings % 2 == 0)
  1018. intel_ring_emit(signaller, MI_NOOP);
  1019. return 0;
  1020. }
  1021. /**
  1022. * gen6_add_request - Update the semaphore mailbox registers
  1023. *
  1024. * @ring - ring that is adding a request
  1025. * @seqno - return seqno stuck into the ring
  1026. *
  1027. * Update the mailbox registers in the *other* rings with the current seqno.
  1028. * This acts like a signal in the canonical semaphore.
  1029. */
  1030. static int
  1031. gen6_add_request(struct intel_engine_cs *ring)
  1032. {
  1033. int ret;
  1034. if (ring->semaphore.signal)
  1035. ret = ring->semaphore.signal(ring, 4);
  1036. else
  1037. ret = intel_ring_begin(ring, 4);
  1038. if (ret)
  1039. return ret;
  1040. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1041. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1042. intel_ring_emit(ring,
  1043. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1044. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1045. __intel_ring_advance(ring);
  1046. return 0;
  1047. }
  1048. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1049. u32 seqno)
  1050. {
  1051. struct drm_i915_private *dev_priv = dev->dev_private;
  1052. return dev_priv->last_seqno < seqno;
  1053. }
  1054. /**
  1055. * intel_ring_sync - sync the waiter to the signaller on seqno
  1056. *
  1057. * @waiter - ring that is waiting
  1058. * @signaller - ring which has, or will signal
  1059. * @seqno - seqno which the waiter will block on
  1060. */
  1061. static int
  1062. gen8_ring_sync(struct intel_engine_cs *waiter,
  1063. struct intel_engine_cs *signaller,
  1064. u32 seqno)
  1065. {
  1066. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1067. int ret;
  1068. ret = intel_ring_begin(waiter, 4);
  1069. if (ret)
  1070. return ret;
  1071. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1072. MI_SEMAPHORE_GLOBAL_GTT |
  1073. MI_SEMAPHORE_POLL |
  1074. MI_SEMAPHORE_SAD_GTE_SDD);
  1075. intel_ring_emit(waiter, seqno);
  1076. intel_ring_emit(waiter,
  1077. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1078. intel_ring_emit(waiter,
  1079. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1080. intel_ring_advance(waiter);
  1081. return 0;
  1082. }
  1083. static int
  1084. gen6_ring_sync(struct intel_engine_cs *waiter,
  1085. struct intel_engine_cs *signaller,
  1086. u32 seqno)
  1087. {
  1088. u32 dw1 = MI_SEMAPHORE_MBOX |
  1089. MI_SEMAPHORE_COMPARE |
  1090. MI_SEMAPHORE_REGISTER;
  1091. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1092. int ret;
  1093. /* Throughout all of the GEM code, seqno passed implies our current
  1094. * seqno is >= the last seqno executed. However for hardware the
  1095. * comparison is strictly greater than.
  1096. */
  1097. seqno -= 1;
  1098. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1099. ret = intel_ring_begin(waiter, 4);
  1100. if (ret)
  1101. return ret;
  1102. /* If seqno wrap happened, omit the wait with no-ops */
  1103. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1104. intel_ring_emit(waiter, dw1 | wait_mbox);
  1105. intel_ring_emit(waiter, seqno);
  1106. intel_ring_emit(waiter, 0);
  1107. intel_ring_emit(waiter, MI_NOOP);
  1108. } else {
  1109. intel_ring_emit(waiter, MI_NOOP);
  1110. intel_ring_emit(waiter, MI_NOOP);
  1111. intel_ring_emit(waiter, MI_NOOP);
  1112. intel_ring_emit(waiter, MI_NOOP);
  1113. }
  1114. intel_ring_advance(waiter);
  1115. return 0;
  1116. }
  1117. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1118. do { \
  1119. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1120. PIPE_CONTROL_DEPTH_STALL); \
  1121. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1122. intel_ring_emit(ring__, 0); \
  1123. intel_ring_emit(ring__, 0); \
  1124. } while (0)
  1125. static int
  1126. pc_render_add_request(struct intel_engine_cs *ring)
  1127. {
  1128. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1129. int ret;
  1130. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1131. * incoherent with writes to memory, i.e. completely fubar,
  1132. * so we need to use PIPE_NOTIFY instead.
  1133. *
  1134. * However, we also need to workaround the qword write
  1135. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1136. * memory before requesting an interrupt.
  1137. */
  1138. ret = intel_ring_begin(ring, 32);
  1139. if (ret)
  1140. return ret;
  1141. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1142. PIPE_CONTROL_WRITE_FLUSH |
  1143. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1144. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1145. intel_ring_emit(ring,
  1146. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1147. intel_ring_emit(ring, 0);
  1148. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1149. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1150. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1151. scratch_addr += 2 * CACHELINE_BYTES;
  1152. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1153. scratch_addr += 2 * CACHELINE_BYTES;
  1154. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1155. scratch_addr += 2 * CACHELINE_BYTES;
  1156. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1157. scratch_addr += 2 * CACHELINE_BYTES;
  1158. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1159. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1160. PIPE_CONTROL_WRITE_FLUSH |
  1161. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1162. PIPE_CONTROL_NOTIFY);
  1163. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1164. intel_ring_emit(ring,
  1165. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1166. intel_ring_emit(ring, 0);
  1167. __intel_ring_advance(ring);
  1168. return 0;
  1169. }
  1170. static u32
  1171. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1172. {
  1173. /* Workaround to force correct ordering between irq and seqno writes on
  1174. * ivb (and maybe also on snb) by reading from a CS register (like
  1175. * ACTHD) before reading the status page. */
  1176. if (!lazy_coherency) {
  1177. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1178. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1179. }
  1180. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1181. }
  1182. static u32
  1183. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1184. {
  1185. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1186. }
  1187. static void
  1188. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1189. {
  1190. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1191. }
  1192. static u32
  1193. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1194. {
  1195. return ring->scratch.cpu_page[0];
  1196. }
  1197. static void
  1198. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1199. {
  1200. ring->scratch.cpu_page[0] = seqno;
  1201. }
  1202. static bool
  1203. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1204. {
  1205. struct drm_device *dev = ring->dev;
  1206. struct drm_i915_private *dev_priv = dev->dev_private;
  1207. unsigned long flags;
  1208. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1209. return false;
  1210. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1211. if (ring->irq_refcount++ == 0)
  1212. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1213. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1214. return true;
  1215. }
  1216. static void
  1217. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1218. {
  1219. struct drm_device *dev = ring->dev;
  1220. struct drm_i915_private *dev_priv = dev->dev_private;
  1221. unsigned long flags;
  1222. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1223. if (--ring->irq_refcount == 0)
  1224. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1225. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1226. }
  1227. static bool
  1228. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1229. {
  1230. struct drm_device *dev = ring->dev;
  1231. struct drm_i915_private *dev_priv = dev->dev_private;
  1232. unsigned long flags;
  1233. if (!intel_irqs_enabled(dev_priv))
  1234. return false;
  1235. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1236. if (ring->irq_refcount++ == 0) {
  1237. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1238. I915_WRITE(IMR, dev_priv->irq_mask);
  1239. POSTING_READ(IMR);
  1240. }
  1241. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1242. return true;
  1243. }
  1244. static void
  1245. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1246. {
  1247. struct drm_device *dev = ring->dev;
  1248. struct drm_i915_private *dev_priv = dev->dev_private;
  1249. unsigned long flags;
  1250. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1251. if (--ring->irq_refcount == 0) {
  1252. dev_priv->irq_mask |= ring->irq_enable_mask;
  1253. I915_WRITE(IMR, dev_priv->irq_mask);
  1254. POSTING_READ(IMR);
  1255. }
  1256. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1257. }
  1258. static bool
  1259. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1260. {
  1261. struct drm_device *dev = ring->dev;
  1262. struct drm_i915_private *dev_priv = dev->dev_private;
  1263. unsigned long flags;
  1264. if (!intel_irqs_enabled(dev_priv))
  1265. return false;
  1266. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1267. if (ring->irq_refcount++ == 0) {
  1268. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1269. I915_WRITE16(IMR, dev_priv->irq_mask);
  1270. POSTING_READ16(IMR);
  1271. }
  1272. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1273. return true;
  1274. }
  1275. static void
  1276. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1277. {
  1278. struct drm_device *dev = ring->dev;
  1279. struct drm_i915_private *dev_priv = dev->dev_private;
  1280. unsigned long flags;
  1281. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1282. if (--ring->irq_refcount == 0) {
  1283. dev_priv->irq_mask |= ring->irq_enable_mask;
  1284. I915_WRITE16(IMR, dev_priv->irq_mask);
  1285. POSTING_READ16(IMR);
  1286. }
  1287. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1288. }
  1289. static int
  1290. bsd_ring_flush(struct intel_engine_cs *ring,
  1291. u32 invalidate_domains,
  1292. u32 flush_domains)
  1293. {
  1294. int ret;
  1295. ret = intel_ring_begin(ring, 2);
  1296. if (ret)
  1297. return ret;
  1298. intel_ring_emit(ring, MI_FLUSH);
  1299. intel_ring_emit(ring, MI_NOOP);
  1300. intel_ring_advance(ring);
  1301. return 0;
  1302. }
  1303. static int
  1304. i9xx_add_request(struct intel_engine_cs *ring)
  1305. {
  1306. int ret;
  1307. ret = intel_ring_begin(ring, 4);
  1308. if (ret)
  1309. return ret;
  1310. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1311. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1312. intel_ring_emit(ring,
  1313. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1314. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1315. __intel_ring_advance(ring);
  1316. return 0;
  1317. }
  1318. static bool
  1319. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1320. {
  1321. struct drm_device *dev = ring->dev;
  1322. struct drm_i915_private *dev_priv = dev->dev_private;
  1323. unsigned long flags;
  1324. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1325. return false;
  1326. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1327. if (ring->irq_refcount++ == 0) {
  1328. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1329. I915_WRITE_IMR(ring,
  1330. ~(ring->irq_enable_mask |
  1331. GT_PARITY_ERROR(dev)));
  1332. else
  1333. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1334. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1335. }
  1336. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1337. return true;
  1338. }
  1339. static void
  1340. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1341. {
  1342. struct drm_device *dev = ring->dev;
  1343. struct drm_i915_private *dev_priv = dev->dev_private;
  1344. unsigned long flags;
  1345. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1346. if (--ring->irq_refcount == 0) {
  1347. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1348. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1349. else
  1350. I915_WRITE_IMR(ring, ~0);
  1351. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1352. }
  1353. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1354. }
  1355. static bool
  1356. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1357. {
  1358. struct drm_device *dev = ring->dev;
  1359. struct drm_i915_private *dev_priv = dev->dev_private;
  1360. unsigned long flags;
  1361. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1362. return false;
  1363. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1364. if (ring->irq_refcount++ == 0) {
  1365. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1366. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1367. }
  1368. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1369. return true;
  1370. }
  1371. static void
  1372. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1373. {
  1374. struct drm_device *dev = ring->dev;
  1375. struct drm_i915_private *dev_priv = dev->dev_private;
  1376. unsigned long flags;
  1377. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1378. if (--ring->irq_refcount == 0) {
  1379. I915_WRITE_IMR(ring, ~0);
  1380. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1381. }
  1382. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1383. }
  1384. static bool
  1385. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1386. {
  1387. struct drm_device *dev = ring->dev;
  1388. struct drm_i915_private *dev_priv = dev->dev_private;
  1389. unsigned long flags;
  1390. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1391. return false;
  1392. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1393. if (ring->irq_refcount++ == 0) {
  1394. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1395. I915_WRITE_IMR(ring,
  1396. ~(ring->irq_enable_mask |
  1397. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1398. } else {
  1399. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1400. }
  1401. POSTING_READ(RING_IMR(ring->mmio_base));
  1402. }
  1403. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1404. return true;
  1405. }
  1406. static void
  1407. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1408. {
  1409. struct drm_device *dev = ring->dev;
  1410. struct drm_i915_private *dev_priv = dev->dev_private;
  1411. unsigned long flags;
  1412. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1413. if (--ring->irq_refcount == 0) {
  1414. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1415. I915_WRITE_IMR(ring,
  1416. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1417. } else {
  1418. I915_WRITE_IMR(ring, ~0);
  1419. }
  1420. POSTING_READ(RING_IMR(ring->mmio_base));
  1421. }
  1422. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1423. }
  1424. static int
  1425. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1426. u64 offset, u32 length,
  1427. unsigned flags)
  1428. {
  1429. int ret;
  1430. ret = intel_ring_begin(ring, 2);
  1431. if (ret)
  1432. return ret;
  1433. intel_ring_emit(ring,
  1434. MI_BATCH_BUFFER_START |
  1435. MI_BATCH_GTT |
  1436. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1437. intel_ring_emit(ring, offset);
  1438. intel_ring_advance(ring);
  1439. return 0;
  1440. }
  1441. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1442. #define I830_BATCH_LIMIT (256*1024)
  1443. #define I830_TLB_ENTRIES (2)
  1444. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1445. static int
  1446. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1447. u64 offset, u32 len,
  1448. unsigned flags)
  1449. {
  1450. u32 cs_offset = ring->scratch.gtt_offset;
  1451. int ret;
  1452. ret = intel_ring_begin(ring, 6);
  1453. if (ret)
  1454. return ret;
  1455. /* Evict the invalid PTE TLBs */
  1456. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1457. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1458. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1459. intel_ring_emit(ring, cs_offset);
  1460. intel_ring_emit(ring, 0xdeadbeef);
  1461. intel_ring_emit(ring, MI_NOOP);
  1462. intel_ring_advance(ring);
  1463. if ((flags & I915_DISPATCH_PINNED) == 0) {
  1464. if (len > I830_BATCH_LIMIT)
  1465. return -ENOSPC;
  1466. ret = intel_ring_begin(ring, 6 + 2);
  1467. if (ret)
  1468. return ret;
  1469. /* Blit the batch (which has now all relocs applied) to the
  1470. * stable batch scratch bo area (so that the CS never
  1471. * stumbles over its tlb invalidation bug) ...
  1472. */
  1473. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1474. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1475. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1476. intel_ring_emit(ring, cs_offset);
  1477. intel_ring_emit(ring, 4096);
  1478. intel_ring_emit(ring, offset);
  1479. intel_ring_emit(ring, MI_FLUSH);
  1480. intel_ring_emit(ring, MI_NOOP);
  1481. intel_ring_advance(ring);
  1482. /* ... and execute it. */
  1483. offset = cs_offset;
  1484. }
  1485. ret = intel_ring_begin(ring, 4);
  1486. if (ret)
  1487. return ret;
  1488. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1489. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1490. intel_ring_emit(ring, offset + len - 8);
  1491. intel_ring_emit(ring, MI_NOOP);
  1492. intel_ring_advance(ring);
  1493. return 0;
  1494. }
  1495. static int
  1496. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1497. u64 offset, u32 len,
  1498. unsigned flags)
  1499. {
  1500. int ret;
  1501. ret = intel_ring_begin(ring, 2);
  1502. if (ret)
  1503. return ret;
  1504. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1505. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1506. intel_ring_advance(ring);
  1507. return 0;
  1508. }
  1509. static void cleanup_status_page(struct intel_engine_cs *ring)
  1510. {
  1511. struct drm_i915_gem_object *obj;
  1512. obj = ring->status_page.obj;
  1513. if (obj == NULL)
  1514. return;
  1515. kunmap(sg_page(obj->pages->sgl));
  1516. i915_gem_object_ggtt_unpin(obj);
  1517. drm_gem_object_unreference(&obj->base);
  1518. ring->status_page.obj = NULL;
  1519. }
  1520. static int init_status_page(struct intel_engine_cs *ring)
  1521. {
  1522. struct drm_i915_gem_object *obj;
  1523. if ((obj = ring->status_page.obj) == NULL) {
  1524. unsigned flags;
  1525. int ret;
  1526. obj = i915_gem_alloc_object(ring->dev, 4096);
  1527. if (obj == NULL) {
  1528. DRM_ERROR("Failed to allocate status page\n");
  1529. return -ENOMEM;
  1530. }
  1531. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1532. if (ret)
  1533. goto err_unref;
  1534. flags = 0;
  1535. if (!HAS_LLC(ring->dev))
  1536. /* On g33, we cannot place HWS above 256MiB, so
  1537. * restrict its pinning to the low mappable arena.
  1538. * Though this restriction is not documented for
  1539. * gen4, gen5, or byt, they also behave similarly
  1540. * and hang if the HWS is placed at the top of the
  1541. * GTT. To generalise, it appears that all !llc
  1542. * platforms have issues with us placing the HWS
  1543. * above the mappable region (even though we never
  1544. * actualy map it).
  1545. */
  1546. flags |= PIN_MAPPABLE;
  1547. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1548. if (ret) {
  1549. err_unref:
  1550. drm_gem_object_unreference(&obj->base);
  1551. return ret;
  1552. }
  1553. ring->status_page.obj = obj;
  1554. }
  1555. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1556. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1557. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1558. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1559. ring->name, ring->status_page.gfx_addr);
  1560. return 0;
  1561. }
  1562. static int init_phys_status_page(struct intel_engine_cs *ring)
  1563. {
  1564. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1565. if (!dev_priv->status_page_dmah) {
  1566. dev_priv->status_page_dmah =
  1567. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1568. if (!dev_priv->status_page_dmah)
  1569. return -ENOMEM;
  1570. }
  1571. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1572. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1573. return 0;
  1574. }
  1575. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1576. {
  1577. iounmap(ringbuf->virtual_start);
  1578. ringbuf->virtual_start = NULL;
  1579. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1580. }
  1581. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1582. struct intel_ringbuffer *ringbuf)
  1583. {
  1584. struct drm_i915_private *dev_priv = to_i915(dev);
  1585. struct drm_i915_gem_object *obj = ringbuf->obj;
  1586. int ret;
  1587. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1588. if (ret)
  1589. return ret;
  1590. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1591. if (ret) {
  1592. i915_gem_object_ggtt_unpin(obj);
  1593. return ret;
  1594. }
  1595. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1596. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1597. if (ringbuf->virtual_start == NULL) {
  1598. i915_gem_object_ggtt_unpin(obj);
  1599. return -EINVAL;
  1600. }
  1601. return 0;
  1602. }
  1603. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1604. {
  1605. drm_gem_object_unreference(&ringbuf->obj->base);
  1606. ringbuf->obj = NULL;
  1607. }
  1608. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1609. struct intel_ringbuffer *ringbuf)
  1610. {
  1611. struct drm_i915_gem_object *obj;
  1612. obj = NULL;
  1613. if (!HAS_LLC(dev))
  1614. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1615. if (obj == NULL)
  1616. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1617. if (obj == NULL)
  1618. return -ENOMEM;
  1619. /* mark ring buffers as read-only from GPU side by default */
  1620. obj->gt_ro = 1;
  1621. ringbuf->obj = obj;
  1622. return 0;
  1623. }
  1624. static int intel_init_ring_buffer(struct drm_device *dev,
  1625. struct intel_engine_cs *ring)
  1626. {
  1627. struct intel_ringbuffer *ringbuf;
  1628. int ret;
  1629. WARN_ON(ring->buffer);
  1630. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1631. if (!ringbuf)
  1632. return -ENOMEM;
  1633. ring->buffer = ringbuf;
  1634. ring->dev = dev;
  1635. INIT_LIST_HEAD(&ring->active_list);
  1636. INIT_LIST_HEAD(&ring->request_list);
  1637. INIT_LIST_HEAD(&ring->execlist_queue);
  1638. ringbuf->size = 32 * PAGE_SIZE;
  1639. ringbuf->ring = ring;
  1640. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1641. init_waitqueue_head(&ring->irq_queue);
  1642. if (I915_NEED_GFX_HWS(dev)) {
  1643. ret = init_status_page(ring);
  1644. if (ret)
  1645. goto error;
  1646. } else {
  1647. BUG_ON(ring->id != RCS);
  1648. ret = init_phys_status_page(ring);
  1649. if (ret)
  1650. goto error;
  1651. }
  1652. WARN_ON(ringbuf->obj);
  1653. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1654. if (ret) {
  1655. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1656. ring->name, ret);
  1657. goto error;
  1658. }
  1659. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1660. if (ret) {
  1661. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1662. ring->name, ret);
  1663. intel_destroy_ringbuffer_obj(ringbuf);
  1664. goto error;
  1665. }
  1666. /* Workaround an erratum on the i830 which causes a hang if
  1667. * the TAIL pointer points to within the last 2 cachelines
  1668. * of the buffer.
  1669. */
  1670. ringbuf->effective_size = ringbuf->size;
  1671. if (IS_I830(dev) || IS_845G(dev))
  1672. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1673. ret = i915_cmd_parser_init_ring(ring);
  1674. if (ret)
  1675. goto error;
  1676. return 0;
  1677. error:
  1678. kfree(ringbuf);
  1679. ring->buffer = NULL;
  1680. return ret;
  1681. }
  1682. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1683. {
  1684. struct drm_i915_private *dev_priv;
  1685. struct intel_ringbuffer *ringbuf;
  1686. if (!intel_ring_initialized(ring))
  1687. return;
  1688. dev_priv = to_i915(ring->dev);
  1689. ringbuf = ring->buffer;
  1690. intel_stop_ring_buffer(ring);
  1691. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1692. intel_unpin_ringbuffer_obj(ringbuf);
  1693. intel_destroy_ringbuffer_obj(ringbuf);
  1694. i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
  1695. if (ring->cleanup)
  1696. ring->cleanup(ring);
  1697. cleanup_status_page(ring);
  1698. i915_cmd_parser_fini_ring(ring);
  1699. kfree(ringbuf);
  1700. ring->buffer = NULL;
  1701. }
  1702. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1703. {
  1704. struct intel_ringbuffer *ringbuf = ring->buffer;
  1705. struct drm_i915_gem_request *request;
  1706. int ret;
  1707. if (intel_ring_space(ringbuf) >= n)
  1708. return 0;
  1709. list_for_each_entry(request, &ring->request_list, list) {
  1710. if (__intel_ring_space(request->postfix, ringbuf->tail,
  1711. ringbuf->size) >= n) {
  1712. break;
  1713. }
  1714. }
  1715. if (&request->list == &ring->request_list)
  1716. return -ENOSPC;
  1717. ret = i915_wait_request(request);
  1718. if (ret)
  1719. return ret;
  1720. i915_gem_retire_requests_ring(ring);
  1721. return 0;
  1722. }
  1723. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1724. {
  1725. struct drm_device *dev = ring->dev;
  1726. struct drm_i915_private *dev_priv = dev->dev_private;
  1727. struct intel_ringbuffer *ringbuf = ring->buffer;
  1728. unsigned long end;
  1729. int ret;
  1730. ret = intel_ring_wait_request(ring, n);
  1731. if (ret != -ENOSPC)
  1732. return ret;
  1733. /* force the tail write in case we have been skipping them */
  1734. __intel_ring_advance(ring);
  1735. /* With GEM the hangcheck timer should kick us out of the loop,
  1736. * leaving it early runs the risk of corrupting GEM state (due
  1737. * to running on almost untested codepaths). But on resume
  1738. * timers don't work yet, so prevent a complete hang in that
  1739. * case by choosing an insanely large timeout. */
  1740. end = jiffies + 60 * HZ;
  1741. ret = 0;
  1742. trace_i915_ring_wait_begin(ring);
  1743. do {
  1744. if (intel_ring_space(ringbuf) >= n)
  1745. break;
  1746. ringbuf->head = I915_READ_HEAD(ring);
  1747. if (intel_ring_space(ringbuf) >= n)
  1748. break;
  1749. msleep(1);
  1750. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1751. ret = -ERESTARTSYS;
  1752. break;
  1753. }
  1754. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1755. dev_priv->mm.interruptible);
  1756. if (ret)
  1757. break;
  1758. if (time_after(jiffies, end)) {
  1759. ret = -EBUSY;
  1760. break;
  1761. }
  1762. } while (1);
  1763. trace_i915_ring_wait_end(ring);
  1764. return ret;
  1765. }
  1766. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1767. {
  1768. uint32_t __iomem *virt;
  1769. struct intel_ringbuffer *ringbuf = ring->buffer;
  1770. int rem = ringbuf->size - ringbuf->tail;
  1771. if (ringbuf->space < rem) {
  1772. int ret = ring_wait_for_space(ring, rem);
  1773. if (ret)
  1774. return ret;
  1775. }
  1776. virt = ringbuf->virtual_start + ringbuf->tail;
  1777. rem /= 4;
  1778. while (rem--)
  1779. iowrite32(MI_NOOP, virt++);
  1780. ringbuf->tail = 0;
  1781. intel_ring_update_space(ringbuf);
  1782. return 0;
  1783. }
  1784. int intel_ring_idle(struct intel_engine_cs *ring)
  1785. {
  1786. struct drm_i915_gem_request *req;
  1787. int ret;
  1788. /* We need to add any requests required to flush the objects and ring */
  1789. if (ring->outstanding_lazy_request) {
  1790. ret = i915_add_request(ring);
  1791. if (ret)
  1792. return ret;
  1793. }
  1794. /* Wait upon the last request to be completed */
  1795. if (list_empty(&ring->request_list))
  1796. return 0;
  1797. req = list_entry(ring->request_list.prev,
  1798. struct drm_i915_gem_request,
  1799. list);
  1800. return i915_wait_request(req);
  1801. }
  1802. static int
  1803. intel_ring_alloc_request(struct intel_engine_cs *ring)
  1804. {
  1805. int ret;
  1806. struct drm_i915_gem_request *request;
  1807. struct drm_i915_private *dev_private = ring->dev->dev_private;
  1808. if (ring->outstanding_lazy_request)
  1809. return 0;
  1810. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1811. if (request == NULL)
  1812. return -ENOMEM;
  1813. kref_init(&request->ref);
  1814. request->ring = ring;
  1815. request->uniq = dev_private->request_uniq++;
  1816. ret = i915_gem_get_seqno(ring->dev, &request->seqno);
  1817. if (ret) {
  1818. kfree(request);
  1819. return ret;
  1820. }
  1821. ring->outstanding_lazy_request = request;
  1822. return 0;
  1823. }
  1824. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1825. int bytes)
  1826. {
  1827. struct intel_ringbuffer *ringbuf = ring->buffer;
  1828. int ret;
  1829. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1830. ret = intel_wrap_ring_buffer(ring);
  1831. if (unlikely(ret))
  1832. return ret;
  1833. }
  1834. if (unlikely(ringbuf->space < bytes)) {
  1835. ret = ring_wait_for_space(ring, bytes);
  1836. if (unlikely(ret))
  1837. return ret;
  1838. }
  1839. return 0;
  1840. }
  1841. int intel_ring_begin(struct intel_engine_cs *ring,
  1842. int num_dwords)
  1843. {
  1844. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1845. int ret;
  1846. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1847. dev_priv->mm.interruptible);
  1848. if (ret)
  1849. return ret;
  1850. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1851. if (ret)
  1852. return ret;
  1853. /* Preallocate the olr before touching the ring */
  1854. ret = intel_ring_alloc_request(ring);
  1855. if (ret)
  1856. return ret;
  1857. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1858. return 0;
  1859. }
  1860. /* Align the ring tail to a cacheline boundary */
  1861. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1862. {
  1863. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1864. int ret;
  1865. if (num_dwords == 0)
  1866. return 0;
  1867. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1868. ret = intel_ring_begin(ring, num_dwords);
  1869. if (ret)
  1870. return ret;
  1871. while (num_dwords--)
  1872. intel_ring_emit(ring, MI_NOOP);
  1873. intel_ring_advance(ring);
  1874. return 0;
  1875. }
  1876. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1877. {
  1878. struct drm_device *dev = ring->dev;
  1879. struct drm_i915_private *dev_priv = dev->dev_private;
  1880. BUG_ON(ring->outstanding_lazy_request);
  1881. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1882. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1883. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1884. if (HAS_VEBOX(dev))
  1885. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1886. }
  1887. ring->set_seqno(ring, seqno);
  1888. ring->hangcheck.seqno = seqno;
  1889. }
  1890. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1891. u32 value)
  1892. {
  1893. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1894. /* Every tail move must follow the sequence below */
  1895. /* Disable notification that the ring is IDLE. The GT
  1896. * will then assume that it is busy and bring it out of rc6.
  1897. */
  1898. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1899. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1900. /* Clear the context id. Here be magic! */
  1901. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1902. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1903. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1904. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1905. 50))
  1906. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1907. /* Now that the ring is fully powered up, update the tail */
  1908. I915_WRITE_TAIL(ring, value);
  1909. POSTING_READ(RING_TAIL(ring->mmio_base));
  1910. /* Let the ring send IDLE messages to the GT again,
  1911. * and so let it sleep to conserve power when idle.
  1912. */
  1913. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1914. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1915. }
  1916. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1917. u32 invalidate, u32 flush)
  1918. {
  1919. uint32_t cmd;
  1920. int ret;
  1921. ret = intel_ring_begin(ring, 4);
  1922. if (ret)
  1923. return ret;
  1924. cmd = MI_FLUSH_DW;
  1925. if (INTEL_INFO(ring->dev)->gen >= 8)
  1926. cmd += 1;
  1927. /*
  1928. * Bspec vol 1c.5 - video engine command streamer:
  1929. * "If ENABLED, all TLBs will be invalidated once the flush
  1930. * operation is complete. This bit is only valid when the
  1931. * Post-Sync Operation field is a value of 1h or 3h."
  1932. */
  1933. if (invalidate & I915_GEM_GPU_DOMAINS)
  1934. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1935. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1936. intel_ring_emit(ring, cmd);
  1937. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1938. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1939. intel_ring_emit(ring, 0); /* upper addr */
  1940. intel_ring_emit(ring, 0); /* value */
  1941. } else {
  1942. intel_ring_emit(ring, 0);
  1943. intel_ring_emit(ring, MI_NOOP);
  1944. }
  1945. intel_ring_advance(ring);
  1946. return 0;
  1947. }
  1948. static int
  1949. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1950. u64 offset, u32 len,
  1951. unsigned flags)
  1952. {
  1953. bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
  1954. int ret;
  1955. ret = intel_ring_begin(ring, 4);
  1956. if (ret)
  1957. return ret;
  1958. /* FIXME(BDW): Address space and security selectors. */
  1959. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1960. intel_ring_emit(ring, lower_32_bits(offset));
  1961. intel_ring_emit(ring, upper_32_bits(offset));
  1962. intel_ring_emit(ring, MI_NOOP);
  1963. intel_ring_advance(ring);
  1964. return 0;
  1965. }
  1966. static int
  1967. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1968. u64 offset, u32 len,
  1969. unsigned flags)
  1970. {
  1971. int ret;
  1972. ret = intel_ring_begin(ring, 2);
  1973. if (ret)
  1974. return ret;
  1975. intel_ring_emit(ring,
  1976. MI_BATCH_BUFFER_START |
  1977. (flags & I915_DISPATCH_SECURE ?
  1978. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1979. /* bit0-7 is the length on GEN6+ */
  1980. intel_ring_emit(ring, offset);
  1981. intel_ring_advance(ring);
  1982. return 0;
  1983. }
  1984. static int
  1985. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1986. u64 offset, u32 len,
  1987. unsigned flags)
  1988. {
  1989. int ret;
  1990. ret = intel_ring_begin(ring, 2);
  1991. if (ret)
  1992. return ret;
  1993. intel_ring_emit(ring,
  1994. MI_BATCH_BUFFER_START |
  1995. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1996. /* bit0-7 is the length on GEN6+ */
  1997. intel_ring_emit(ring, offset);
  1998. intel_ring_advance(ring);
  1999. return 0;
  2000. }
  2001. /* Blitter support (SandyBridge+) */
  2002. static int gen6_ring_flush(struct intel_engine_cs *ring,
  2003. u32 invalidate, u32 flush)
  2004. {
  2005. struct drm_device *dev = ring->dev;
  2006. struct drm_i915_private *dev_priv = dev->dev_private;
  2007. uint32_t cmd;
  2008. int ret;
  2009. ret = intel_ring_begin(ring, 4);
  2010. if (ret)
  2011. return ret;
  2012. cmd = MI_FLUSH_DW;
  2013. if (INTEL_INFO(ring->dev)->gen >= 8)
  2014. cmd += 1;
  2015. /*
  2016. * Bspec vol 1c.3 - blitter engine command streamer:
  2017. * "If ENABLED, all TLBs will be invalidated once the flush
  2018. * operation is complete. This bit is only valid when the
  2019. * Post-Sync Operation field is a value of 1h or 3h."
  2020. */
  2021. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2022. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  2023. MI_FLUSH_DW_OP_STOREDW;
  2024. intel_ring_emit(ring, cmd);
  2025. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2026. if (INTEL_INFO(ring->dev)->gen >= 8) {
  2027. intel_ring_emit(ring, 0); /* upper addr */
  2028. intel_ring_emit(ring, 0); /* value */
  2029. } else {
  2030. intel_ring_emit(ring, 0);
  2031. intel_ring_emit(ring, MI_NOOP);
  2032. }
  2033. intel_ring_advance(ring);
  2034. if (!invalidate && flush) {
  2035. if (IS_GEN7(dev))
  2036. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  2037. else if (IS_BROADWELL(dev))
  2038. dev_priv->fbc.need_sw_cache_clean = true;
  2039. }
  2040. return 0;
  2041. }
  2042. int intel_init_render_ring_buffer(struct drm_device *dev)
  2043. {
  2044. struct drm_i915_private *dev_priv = dev->dev_private;
  2045. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2046. struct drm_i915_gem_object *obj;
  2047. int ret;
  2048. ring->name = "render ring";
  2049. ring->id = RCS;
  2050. ring->mmio_base = RENDER_RING_BASE;
  2051. if (INTEL_INFO(dev)->gen >= 8) {
  2052. if (i915_semaphore_is_enabled(dev)) {
  2053. obj = i915_gem_alloc_object(dev, 4096);
  2054. if (obj == NULL) {
  2055. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2056. i915.semaphores = 0;
  2057. } else {
  2058. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2059. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2060. if (ret != 0) {
  2061. drm_gem_object_unreference(&obj->base);
  2062. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2063. i915.semaphores = 0;
  2064. } else
  2065. dev_priv->semaphore_obj = obj;
  2066. }
  2067. }
  2068. ring->init_context = intel_rcs_ctx_init;
  2069. ring->add_request = gen6_add_request;
  2070. ring->flush = gen8_render_ring_flush;
  2071. ring->irq_get = gen8_ring_get_irq;
  2072. ring->irq_put = gen8_ring_put_irq;
  2073. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2074. ring->get_seqno = gen6_ring_get_seqno;
  2075. ring->set_seqno = ring_set_seqno;
  2076. if (i915_semaphore_is_enabled(dev)) {
  2077. WARN_ON(!dev_priv->semaphore_obj);
  2078. ring->semaphore.sync_to = gen8_ring_sync;
  2079. ring->semaphore.signal = gen8_rcs_signal;
  2080. GEN8_RING_SEMAPHORE_INIT;
  2081. }
  2082. } else if (INTEL_INFO(dev)->gen >= 6) {
  2083. ring->add_request = gen6_add_request;
  2084. ring->flush = gen7_render_ring_flush;
  2085. if (INTEL_INFO(dev)->gen == 6)
  2086. ring->flush = gen6_render_ring_flush;
  2087. ring->irq_get = gen6_ring_get_irq;
  2088. ring->irq_put = gen6_ring_put_irq;
  2089. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2090. ring->get_seqno = gen6_ring_get_seqno;
  2091. ring->set_seqno = ring_set_seqno;
  2092. if (i915_semaphore_is_enabled(dev)) {
  2093. ring->semaphore.sync_to = gen6_ring_sync;
  2094. ring->semaphore.signal = gen6_signal;
  2095. /*
  2096. * The current semaphore is only applied on pre-gen8
  2097. * platform. And there is no VCS2 ring on the pre-gen8
  2098. * platform. So the semaphore between RCS and VCS2 is
  2099. * initialized as INVALID. Gen8 will initialize the
  2100. * sema between VCS2 and RCS later.
  2101. */
  2102. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2103. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2104. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2105. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2106. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2107. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2108. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2109. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2110. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2111. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2112. }
  2113. } else if (IS_GEN5(dev)) {
  2114. ring->add_request = pc_render_add_request;
  2115. ring->flush = gen4_render_ring_flush;
  2116. ring->get_seqno = pc_render_get_seqno;
  2117. ring->set_seqno = pc_render_set_seqno;
  2118. ring->irq_get = gen5_ring_get_irq;
  2119. ring->irq_put = gen5_ring_put_irq;
  2120. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2121. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2122. } else {
  2123. ring->add_request = i9xx_add_request;
  2124. if (INTEL_INFO(dev)->gen < 4)
  2125. ring->flush = gen2_render_ring_flush;
  2126. else
  2127. ring->flush = gen4_render_ring_flush;
  2128. ring->get_seqno = ring_get_seqno;
  2129. ring->set_seqno = ring_set_seqno;
  2130. if (IS_GEN2(dev)) {
  2131. ring->irq_get = i8xx_ring_get_irq;
  2132. ring->irq_put = i8xx_ring_put_irq;
  2133. } else {
  2134. ring->irq_get = i9xx_ring_get_irq;
  2135. ring->irq_put = i9xx_ring_put_irq;
  2136. }
  2137. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2138. }
  2139. ring->write_tail = ring_write_tail;
  2140. if (IS_HASWELL(dev))
  2141. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2142. else if (IS_GEN8(dev))
  2143. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2144. else if (INTEL_INFO(dev)->gen >= 6)
  2145. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2146. else if (INTEL_INFO(dev)->gen >= 4)
  2147. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2148. else if (IS_I830(dev) || IS_845G(dev))
  2149. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2150. else
  2151. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2152. ring->init_hw = init_render_ring;
  2153. ring->cleanup = render_ring_cleanup;
  2154. /* Workaround batchbuffer to combat CS tlb bug. */
  2155. if (HAS_BROKEN_CS_TLB(dev)) {
  2156. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2157. if (obj == NULL) {
  2158. DRM_ERROR("Failed to allocate batch bo\n");
  2159. return -ENOMEM;
  2160. }
  2161. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2162. if (ret != 0) {
  2163. drm_gem_object_unreference(&obj->base);
  2164. DRM_ERROR("Failed to ping batch bo\n");
  2165. return ret;
  2166. }
  2167. ring->scratch.obj = obj;
  2168. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2169. }
  2170. ret = intel_init_ring_buffer(dev, ring);
  2171. if (ret)
  2172. return ret;
  2173. if (INTEL_INFO(dev)->gen >= 5) {
  2174. ret = intel_init_pipe_control(ring);
  2175. if (ret)
  2176. return ret;
  2177. }
  2178. return 0;
  2179. }
  2180. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2181. {
  2182. struct drm_i915_private *dev_priv = dev->dev_private;
  2183. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2184. ring->name = "bsd ring";
  2185. ring->id = VCS;
  2186. ring->write_tail = ring_write_tail;
  2187. if (INTEL_INFO(dev)->gen >= 6) {
  2188. ring->mmio_base = GEN6_BSD_RING_BASE;
  2189. /* gen6 bsd needs a special wa for tail updates */
  2190. if (IS_GEN6(dev))
  2191. ring->write_tail = gen6_bsd_ring_write_tail;
  2192. ring->flush = gen6_bsd_ring_flush;
  2193. ring->add_request = gen6_add_request;
  2194. ring->get_seqno = gen6_ring_get_seqno;
  2195. ring->set_seqno = ring_set_seqno;
  2196. if (INTEL_INFO(dev)->gen >= 8) {
  2197. ring->irq_enable_mask =
  2198. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2199. ring->irq_get = gen8_ring_get_irq;
  2200. ring->irq_put = gen8_ring_put_irq;
  2201. ring->dispatch_execbuffer =
  2202. gen8_ring_dispatch_execbuffer;
  2203. if (i915_semaphore_is_enabled(dev)) {
  2204. ring->semaphore.sync_to = gen8_ring_sync;
  2205. ring->semaphore.signal = gen8_xcs_signal;
  2206. GEN8_RING_SEMAPHORE_INIT;
  2207. }
  2208. } else {
  2209. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2210. ring->irq_get = gen6_ring_get_irq;
  2211. ring->irq_put = gen6_ring_put_irq;
  2212. ring->dispatch_execbuffer =
  2213. gen6_ring_dispatch_execbuffer;
  2214. if (i915_semaphore_is_enabled(dev)) {
  2215. ring->semaphore.sync_to = gen6_ring_sync;
  2216. ring->semaphore.signal = gen6_signal;
  2217. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2218. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2219. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2220. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2221. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2222. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2223. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2224. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2225. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2226. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2227. }
  2228. }
  2229. } else {
  2230. ring->mmio_base = BSD_RING_BASE;
  2231. ring->flush = bsd_ring_flush;
  2232. ring->add_request = i9xx_add_request;
  2233. ring->get_seqno = ring_get_seqno;
  2234. ring->set_seqno = ring_set_seqno;
  2235. if (IS_GEN5(dev)) {
  2236. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2237. ring->irq_get = gen5_ring_get_irq;
  2238. ring->irq_put = gen5_ring_put_irq;
  2239. } else {
  2240. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2241. ring->irq_get = i9xx_ring_get_irq;
  2242. ring->irq_put = i9xx_ring_put_irq;
  2243. }
  2244. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2245. }
  2246. ring->init_hw = init_ring_common;
  2247. return intel_init_ring_buffer(dev, ring);
  2248. }
  2249. /**
  2250. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2251. */
  2252. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2253. {
  2254. struct drm_i915_private *dev_priv = dev->dev_private;
  2255. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2256. ring->name = "bsd2 ring";
  2257. ring->id = VCS2;
  2258. ring->write_tail = ring_write_tail;
  2259. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2260. ring->flush = gen6_bsd_ring_flush;
  2261. ring->add_request = gen6_add_request;
  2262. ring->get_seqno = gen6_ring_get_seqno;
  2263. ring->set_seqno = ring_set_seqno;
  2264. ring->irq_enable_mask =
  2265. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2266. ring->irq_get = gen8_ring_get_irq;
  2267. ring->irq_put = gen8_ring_put_irq;
  2268. ring->dispatch_execbuffer =
  2269. gen8_ring_dispatch_execbuffer;
  2270. if (i915_semaphore_is_enabled(dev)) {
  2271. ring->semaphore.sync_to = gen8_ring_sync;
  2272. ring->semaphore.signal = gen8_xcs_signal;
  2273. GEN8_RING_SEMAPHORE_INIT;
  2274. }
  2275. ring->init_hw = init_ring_common;
  2276. return intel_init_ring_buffer(dev, ring);
  2277. }
  2278. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2279. {
  2280. struct drm_i915_private *dev_priv = dev->dev_private;
  2281. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2282. ring->name = "blitter ring";
  2283. ring->id = BCS;
  2284. ring->mmio_base = BLT_RING_BASE;
  2285. ring->write_tail = ring_write_tail;
  2286. ring->flush = gen6_ring_flush;
  2287. ring->add_request = gen6_add_request;
  2288. ring->get_seqno = gen6_ring_get_seqno;
  2289. ring->set_seqno = ring_set_seqno;
  2290. if (INTEL_INFO(dev)->gen >= 8) {
  2291. ring->irq_enable_mask =
  2292. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2293. ring->irq_get = gen8_ring_get_irq;
  2294. ring->irq_put = gen8_ring_put_irq;
  2295. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2296. if (i915_semaphore_is_enabled(dev)) {
  2297. ring->semaphore.sync_to = gen8_ring_sync;
  2298. ring->semaphore.signal = gen8_xcs_signal;
  2299. GEN8_RING_SEMAPHORE_INIT;
  2300. }
  2301. } else {
  2302. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2303. ring->irq_get = gen6_ring_get_irq;
  2304. ring->irq_put = gen6_ring_put_irq;
  2305. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2306. if (i915_semaphore_is_enabled(dev)) {
  2307. ring->semaphore.signal = gen6_signal;
  2308. ring->semaphore.sync_to = gen6_ring_sync;
  2309. /*
  2310. * The current semaphore is only applied on pre-gen8
  2311. * platform. And there is no VCS2 ring on the pre-gen8
  2312. * platform. So the semaphore between BCS and VCS2 is
  2313. * initialized as INVALID. Gen8 will initialize the
  2314. * sema between BCS and VCS2 later.
  2315. */
  2316. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2317. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2318. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2319. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2320. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2321. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2322. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2323. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2324. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2325. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2326. }
  2327. }
  2328. ring->init_hw = init_ring_common;
  2329. return intel_init_ring_buffer(dev, ring);
  2330. }
  2331. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2332. {
  2333. struct drm_i915_private *dev_priv = dev->dev_private;
  2334. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2335. ring->name = "video enhancement ring";
  2336. ring->id = VECS;
  2337. ring->mmio_base = VEBOX_RING_BASE;
  2338. ring->write_tail = ring_write_tail;
  2339. ring->flush = gen6_ring_flush;
  2340. ring->add_request = gen6_add_request;
  2341. ring->get_seqno = gen6_ring_get_seqno;
  2342. ring->set_seqno = ring_set_seqno;
  2343. if (INTEL_INFO(dev)->gen >= 8) {
  2344. ring->irq_enable_mask =
  2345. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2346. ring->irq_get = gen8_ring_get_irq;
  2347. ring->irq_put = gen8_ring_put_irq;
  2348. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2349. if (i915_semaphore_is_enabled(dev)) {
  2350. ring->semaphore.sync_to = gen8_ring_sync;
  2351. ring->semaphore.signal = gen8_xcs_signal;
  2352. GEN8_RING_SEMAPHORE_INIT;
  2353. }
  2354. } else {
  2355. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2356. ring->irq_get = hsw_vebox_get_irq;
  2357. ring->irq_put = hsw_vebox_put_irq;
  2358. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2359. if (i915_semaphore_is_enabled(dev)) {
  2360. ring->semaphore.sync_to = gen6_ring_sync;
  2361. ring->semaphore.signal = gen6_signal;
  2362. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2363. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2364. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2365. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2366. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2367. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2368. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2369. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2370. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2371. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2372. }
  2373. }
  2374. ring->init_hw = init_ring_common;
  2375. return intel_init_ring_buffer(dev, ring);
  2376. }
  2377. int
  2378. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2379. {
  2380. int ret;
  2381. if (!ring->gpu_caches_dirty)
  2382. return 0;
  2383. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2384. if (ret)
  2385. return ret;
  2386. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2387. ring->gpu_caches_dirty = false;
  2388. return 0;
  2389. }
  2390. int
  2391. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2392. {
  2393. uint32_t flush_domains;
  2394. int ret;
  2395. flush_domains = 0;
  2396. if (ring->gpu_caches_dirty)
  2397. flush_domains = I915_GEM_GPU_DOMAINS;
  2398. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2399. if (ret)
  2400. return ret;
  2401. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2402. ring->gpu_caches_dirty = false;
  2403. return 0;
  2404. }
  2405. void
  2406. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2407. {
  2408. int ret;
  2409. if (!intel_ring_initialized(ring))
  2410. return;
  2411. ret = intel_ring_idle(ring);
  2412. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2413. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2414. ring->name, ret);
  2415. stop_ring(ring);
  2416. }