bcmsysport.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  56. priv->irq##which##_mask &= ~(mask); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_settings(struct net_device *dev,
  90. struct ethtool_cmd *cmd)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. if (!netif_running(dev))
  94. return -EINVAL;
  95. return phy_ethtool_sset(priv->phydev, cmd);
  96. }
  97. static int bcm_sysport_get_settings(struct net_device *dev,
  98. struct ethtool_cmd *cmd)
  99. {
  100. struct bcm_sysport_priv *priv = netdev_priv(dev);
  101. if (!netif_running(dev))
  102. return -EINVAL;
  103. return phy_ethtool_gset(priv->phydev, cmd);
  104. }
  105. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  106. netdev_features_t wanted)
  107. {
  108. struct bcm_sysport_priv *priv = netdev_priv(dev);
  109. u32 reg;
  110. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  111. reg = rxchk_readl(priv, RXCHK_CONTROL);
  112. if (priv->rx_chk_en)
  113. reg |= RXCHK_EN;
  114. else
  115. reg &= ~RXCHK_EN;
  116. /* If UniMAC forwards CRC, we need to skip over it to get
  117. * a valid CHK bit to be set in the per-packet status word
  118. */
  119. if (priv->rx_chk_en && priv->crc_fwd)
  120. reg |= RXCHK_SKIP_FCS;
  121. else
  122. reg &= ~RXCHK_SKIP_FCS;
  123. /* If Broadcom tags are enabled (e.g: using a switch), make
  124. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  125. * tag after the Ethernet MAC Source Address.
  126. */
  127. if (netdev_uses_dsa(dev))
  128. reg |= RXCHK_BRCM_TAG_EN;
  129. else
  130. reg &= ~RXCHK_BRCM_TAG_EN;
  131. rxchk_writel(priv, reg, RXCHK_CONTROL);
  132. return 0;
  133. }
  134. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  135. netdev_features_t wanted)
  136. {
  137. struct bcm_sysport_priv *priv = netdev_priv(dev);
  138. u32 reg;
  139. /* Hardware transmit checksum requires us to enable the Transmit status
  140. * block prepended to the packet contents
  141. */
  142. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  143. reg = tdma_readl(priv, TDMA_CONTROL);
  144. if (priv->tsb_en)
  145. reg |= TSB_EN;
  146. else
  147. reg &= ~TSB_EN;
  148. tdma_writel(priv, reg, TDMA_CONTROL);
  149. return 0;
  150. }
  151. static int bcm_sysport_set_features(struct net_device *dev,
  152. netdev_features_t features)
  153. {
  154. netdev_features_t changed = features ^ dev->features;
  155. netdev_features_t wanted = dev->wanted_features;
  156. int ret = 0;
  157. if (changed & NETIF_F_RXCSUM)
  158. ret = bcm_sysport_set_rx_csum(dev, wanted);
  159. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  160. ret = bcm_sysport_set_tx_csum(dev, wanted);
  161. return ret;
  162. }
  163. /* Hardware counters must be kept in sync because the order/offset
  164. * is important here (order in structure declaration = order in hardware)
  165. */
  166. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  167. /* general stats */
  168. STAT_NETDEV(rx_packets),
  169. STAT_NETDEV(tx_packets),
  170. STAT_NETDEV(rx_bytes),
  171. STAT_NETDEV(tx_bytes),
  172. STAT_NETDEV(rx_errors),
  173. STAT_NETDEV(tx_errors),
  174. STAT_NETDEV(rx_dropped),
  175. STAT_NETDEV(tx_dropped),
  176. STAT_NETDEV(multicast),
  177. /* UniMAC RSV counters */
  178. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  179. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  180. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  181. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  182. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  183. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  184. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  185. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  186. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  187. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  188. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  189. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  190. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  191. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  192. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  193. STAT_MIB_RX("rx_control", mib.rx.cf),
  194. STAT_MIB_RX("rx_pause", mib.rx.pf),
  195. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  196. STAT_MIB_RX("rx_align", mib.rx.aln),
  197. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  198. STAT_MIB_RX("rx_code", mib.rx.cde),
  199. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  200. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  201. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  202. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  203. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  204. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  205. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  206. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  207. /* UniMAC TSV counters */
  208. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  209. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  210. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  211. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  212. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  213. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  214. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  215. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  216. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  217. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  218. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  219. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  220. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  221. STAT_MIB_TX("tx_pause", mib.tx.pf),
  222. STAT_MIB_TX("tx_control", mib.tx.cf),
  223. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  224. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  225. STAT_MIB_TX("tx_defer", mib.tx.drf),
  226. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  227. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  228. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  229. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  230. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  231. STAT_MIB_TX("tx_frags", mib.tx.frg),
  232. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  233. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  234. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  235. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  236. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  237. /* UniMAC RUNT counters */
  238. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  239. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  240. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  241. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  242. /* RXCHK misc statistics */
  243. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  244. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  245. RXCHK_OTHER_DISC_CNTR),
  246. /* RBUF misc statistics */
  247. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  248. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  249. };
  250. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  251. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  252. struct ethtool_drvinfo *info)
  253. {
  254. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  255. strlcpy(info->version, "0.1", sizeof(info->version));
  256. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  257. info->n_stats = BCM_SYSPORT_STATS_LEN;
  258. }
  259. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  260. {
  261. struct bcm_sysport_priv *priv = netdev_priv(dev);
  262. return priv->msg_enable;
  263. }
  264. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  265. {
  266. struct bcm_sysport_priv *priv = netdev_priv(dev);
  267. priv->msg_enable = enable;
  268. }
  269. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  270. {
  271. switch (string_set) {
  272. case ETH_SS_STATS:
  273. return BCM_SYSPORT_STATS_LEN;
  274. default:
  275. return -EOPNOTSUPP;
  276. }
  277. }
  278. static void bcm_sysport_get_strings(struct net_device *dev,
  279. u32 stringset, u8 *data)
  280. {
  281. int i;
  282. switch (stringset) {
  283. case ETH_SS_STATS:
  284. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  285. memcpy(data + i * ETH_GSTRING_LEN,
  286. bcm_sysport_gstrings_stats[i].stat_string,
  287. ETH_GSTRING_LEN);
  288. }
  289. break;
  290. default:
  291. break;
  292. }
  293. }
  294. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  295. {
  296. int i, j = 0;
  297. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  298. const struct bcm_sysport_stats *s;
  299. u8 offset = 0;
  300. u32 val = 0;
  301. char *p;
  302. s = &bcm_sysport_gstrings_stats[i];
  303. switch (s->type) {
  304. case BCM_SYSPORT_STAT_NETDEV:
  305. continue;
  306. case BCM_SYSPORT_STAT_MIB_RX:
  307. case BCM_SYSPORT_STAT_MIB_TX:
  308. case BCM_SYSPORT_STAT_RUNT:
  309. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  310. offset = UMAC_MIB_STAT_OFFSET;
  311. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  312. break;
  313. case BCM_SYSPORT_STAT_RXCHK:
  314. val = rxchk_readl(priv, s->reg_offset);
  315. if (val == ~0)
  316. rxchk_writel(priv, 0, s->reg_offset);
  317. break;
  318. case BCM_SYSPORT_STAT_RBUF:
  319. val = rbuf_readl(priv, s->reg_offset);
  320. if (val == ~0)
  321. rbuf_writel(priv, 0, s->reg_offset);
  322. break;
  323. }
  324. j += s->stat_sizeof;
  325. p = (char *)priv + s->stat_offset;
  326. *(u32 *)p = val;
  327. }
  328. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  329. }
  330. static void bcm_sysport_get_stats(struct net_device *dev,
  331. struct ethtool_stats *stats, u64 *data)
  332. {
  333. struct bcm_sysport_priv *priv = netdev_priv(dev);
  334. int i;
  335. if (netif_running(dev))
  336. bcm_sysport_update_mib_counters(priv);
  337. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  338. const struct bcm_sysport_stats *s;
  339. char *p;
  340. s = &bcm_sysport_gstrings_stats[i];
  341. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  342. p = (char *)&dev->stats;
  343. else
  344. p = (char *)priv;
  345. p += s->stat_offset;
  346. data[i] = *(u32 *)p;
  347. }
  348. }
  349. static void bcm_sysport_get_wol(struct net_device *dev,
  350. struct ethtool_wolinfo *wol)
  351. {
  352. struct bcm_sysport_priv *priv = netdev_priv(dev);
  353. u32 reg;
  354. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  355. wol->wolopts = priv->wolopts;
  356. if (!(priv->wolopts & WAKE_MAGICSECURE))
  357. return;
  358. /* Return the programmed SecureOn password */
  359. reg = umac_readl(priv, UMAC_PSW_MS);
  360. put_unaligned_be16(reg, &wol->sopass[0]);
  361. reg = umac_readl(priv, UMAC_PSW_LS);
  362. put_unaligned_be32(reg, &wol->sopass[2]);
  363. }
  364. static int bcm_sysport_set_wol(struct net_device *dev,
  365. struct ethtool_wolinfo *wol)
  366. {
  367. struct bcm_sysport_priv *priv = netdev_priv(dev);
  368. struct device *kdev = &priv->pdev->dev;
  369. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  370. if (!device_can_wakeup(kdev))
  371. return -ENOTSUPP;
  372. if (wol->wolopts & ~supported)
  373. return -EINVAL;
  374. /* Program the SecureOn password */
  375. if (wol->wolopts & WAKE_MAGICSECURE) {
  376. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  377. UMAC_PSW_MS);
  378. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  379. UMAC_PSW_LS);
  380. }
  381. /* Flag the device and relevant IRQ as wakeup capable */
  382. if (wol->wolopts) {
  383. device_set_wakeup_enable(kdev, 1);
  384. enable_irq_wake(priv->wol_irq);
  385. priv->wol_irq_disabled = 0;
  386. } else {
  387. device_set_wakeup_enable(kdev, 0);
  388. /* Avoid unbalanced disable_irq_wake calls */
  389. if (!priv->wol_irq_disabled)
  390. disable_irq_wake(priv->wol_irq);
  391. priv->wol_irq_disabled = 1;
  392. }
  393. priv->wolopts = wol->wolopts;
  394. return 0;
  395. }
  396. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  397. {
  398. dev_kfree_skb_any(cb->skb);
  399. cb->skb = NULL;
  400. dma_unmap_addr_set(cb, dma_addr, 0);
  401. }
  402. static int bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  403. struct bcm_sysport_cb *cb)
  404. {
  405. struct device *kdev = &priv->pdev->dev;
  406. struct net_device *ndev = priv->netdev;
  407. dma_addr_t mapping;
  408. int ret;
  409. cb->skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  410. if (!cb->skb) {
  411. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  412. return -ENOMEM;
  413. }
  414. mapping = dma_map_single(kdev, cb->skb->data,
  415. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  416. ret = dma_mapping_error(kdev, mapping);
  417. if (ret) {
  418. bcm_sysport_free_cb(cb);
  419. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  420. return ret;
  421. }
  422. dma_unmap_addr_set(cb, dma_addr, mapping);
  423. dma_desc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  424. priv->rx_bd_assign_index++;
  425. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  426. priv->rx_bd_assign_ptr = priv->rx_bds +
  427. (priv->rx_bd_assign_index * DESC_SIZE);
  428. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  429. return 0;
  430. }
  431. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  432. {
  433. struct bcm_sysport_cb *cb;
  434. int ret = 0;
  435. unsigned int i;
  436. for (i = 0; i < priv->num_rx_bds; i++) {
  437. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  438. if (cb->skb)
  439. continue;
  440. ret = bcm_sysport_rx_refill(priv, cb);
  441. if (ret)
  442. break;
  443. }
  444. return ret;
  445. }
  446. /* Poll the hardware for up to budget packets to process */
  447. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  448. unsigned int budget)
  449. {
  450. struct device *kdev = &priv->pdev->dev;
  451. struct net_device *ndev = priv->netdev;
  452. unsigned int processed = 0, to_process;
  453. struct bcm_sysport_cb *cb;
  454. struct sk_buff *skb;
  455. unsigned int p_index;
  456. u16 len, status;
  457. struct bcm_rsb *rsb;
  458. /* Determine how much we should process since last call */
  459. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  460. p_index &= RDMA_PROD_INDEX_MASK;
  461. if (p_index < priv->rx_c_index)
  462. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  463. priv->rx_c_index + p_index;
  464. else
  465. to_process = p_index - priv->rx_c_index;
  466. netif_dbg(priv, rx_status, ndev,
  467. "p_index=%d rx_c_index=%d to_process=%d\n",
  468. p_index, priv->rx_c_index, to_process);
  469. while ((processed < to_process) && (processed < budget)) {
  470. cb = &priv->rx_cbs[priv->rx_read_ptr];
  471. skb = cb->skb;
  472. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  473. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  474. /* Extract the Receive Status Block prepended */
  475. rsb = (struct bcm_rsb *)skb->data;
  476. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  477. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  478. DESC_STATUS_MASK;
  479. processed++;
  480. priv->rx_read_ptr++;
  481. if (priv->rx_read_ptr == priv->num_rx_bds)
  482. priv->rx_read_ptr = 0;
  483. netif_dbg(priv, rx_status, ndev,
  484. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  485. p_index, priv->rx_c_index, priv->rx_read_ptr,
  486. len, status);
  487. if (unlikely(!skb)) {
  488. netif_err(priv, rx_err, ndev, "out of memory!\n");
  489. ndev->stats.rx_dropped++;
  490. ndev->stats.rx_errors++;
  491. goto refill;
  492. }
  493. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  494. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  495. ndev->stats.rx_dropped++;
  496. ndev->stats.rx_errors++;
  497. bcm_sysport_free_cb(cb);
  498. goto refill;
  499. }
  500. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  501. netif_err(priv, rx_err, ndev, "error packet\n");
  502. if (status & RX_STATUS_OVFLOW)
  503. ndev->stats.rx_over_errors++;
  504. ndev->stats.rx_dropped++;
  505. ndev->stats.rx_errors++;
  506. bcm_sysport_free_cb(cb);
  507. goto refill;
  508. }
  509. skb_put(skb, len);
  510. /* Hardware validated our checksum */
  511. if (likely(status & DESC_L4_CSUM))
  512. skb->ip_summed = CHECKSUM_UNNECESSARY;
  513. /* Hardware pre-pends packets with 2bytes before Ethernet
  514. * header plus we have the Receive Status Block, strip off all
  515. * of this from the SKB.
  516. */
  517. skb_pull(skb, sizeof(*rsb) + 2);
  518. len -= (sizeof(*rsb) + 2);
  519. /* UniMAC may forward CRC */
  520. if (priv->crc_fwd) {
  521. skb_trim(skb, len - ETH_FCS_LEN);
  522. len -= ETH_FCS_LEN;
  523. }
  524. skb->protocol = eth_type_trans(skb, ndev);
  525. ndev->stats.rx_packets++;
  526. ndev->stats.rx_bytes += len;
  527. napi_gro_receive(&priv->napi, skb);
  528. refill:
  529. bcm_sysport_rx_refill(priv, cb);
  530. }
  531. return processed;
  532. }
  533. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  534. struct bcm_sysport_cb *cb,
  535. unsigned int *bytes_compl,
  536. unsigned int *pkts_compl)
  537. {
  538. struct device *kdev = &priv->pdev->dev;
  539. struct net_device *ndev = priv->netdev;
  540. if (cb->skb) {
  541. ndev->stats.tx_bytes += cb->skb->len;
  542. *bytes_compl += cb->skb->len;
  543. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  544. dma_unmap_len(cb, dma_len),
  545. DMA_TO_DEVICE);
  546. ndev->stats.tx_packets++;
  547. (*pkts_compl)++;
  548. bcm_sysport_free_cb(cb);
  549. /* SKB fragment */
  550. } else if (dma_unmap_addr(cb, dma_addr)) {
  551. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  552. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  553. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  554. dma_unmap_addr_set(cb, dma_addr, 0);
  555. }
  556. }
  557. /* Reclaim queued SKBs for transmission completion, lockless version */
  558. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  559. struct bcm_sysport_tx_ring *ring)
  560. {
  561. struct net_device *ndev = priv->netdev;
  562. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  563. unsigned int pkts_compl = 0, bytes_compl = 0;
  564. struct bcm_sysport_cb *cb;
  565. struct netdev_queue *txq;
  566. u32 hw_ind;
  567. txq = netdev_get_tx_queue(ndev, ring->index);
  568. /* Compute how many descriptors have been processed since last call */
  569. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  570. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  571. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  572. last_c_index = ring->c_index;
  573. num_tx_cbs = ring->size;
  574. c_index &= (num_tx_cbs - 1);
  575. if (c_index >= last_c_index)
  576. last_tx_cn = c_index - last_c_index;
  577. else
  578. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  579. netif_dbg(priv, tx_done, ndev,
  580. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  581. ring->index, c_index, last_tx_cn, last_c_index);
  582. while (last_tx_cn-- > 0) {
  583. cb = ring->cbs + last_c_index;
  584. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  585. ring->desc_count++;
  586. last_c_index++;
  587. last_c_index &= (num_tx_cbs - 1);
  588. }
  589. ring->c_index = c_index;
  590. if (netif_tx_queue_stopped(txq) && pkts_compl)
  591. netif_tx_wake_queue(txq);
  592. netif_dbg(priv, tx_done, ndev,
  593. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  594. ring->index, ring->c_index, pkts_compl, bytes_compl);
  595. return pkts_compl;
  596. }
  597. /* Locked version of the per-ring TX reclaim routine */
  598. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  599. struct bcm_sysport_tx_ring *ring)
  600. {
  601. unsigned int released;
  602. unsigned long flags;
  603. spin_lock_irqsave(&ring->lock, flags);
  604. released = __bcm_sysport_tx_reclaim(priv, ring);
  605. spin_unlock_irqrestore(&ring->lock, flags);
  606. return released;
  607. }
  608. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  609. {
  610. struct bcm_sysport_tx_ring *ring =
  611. container_of(napi, struct bcm_sysport_tx_ring, napi);
  612. unsigned int work_done = 0;
  613. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  614. if (work_done == 0) {
  615. napi_complete(napi);
  616. /* re-enable TX interrupt */
  617. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  618. }
  619. return 0;
  620. }
  621. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  622. {
  623. unsigned int q;
  624. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  625. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  626. }
  627. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  628. {
  629. struct bcm_sysport_priv *priv =
  630. container_of(napi, struct bcm_sysport_priv, napi);
  631. unsigned int work_done = 0;
  632. work_done = bcm_sysport_desc_rx(priv, budget);
  633. priv->rx_c_index += work_done;
  634. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  635. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  636. if (work_done < budget) {
  637. napi_complete(napi);
  638. /* re-enable RX interrupts */
  639. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  640. }
  641. return work_done;
  642. }
  643. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  644. {
  645. u32 reg;
  646. /* Stop monitoring MPD interrupt */
  647. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  648. /* Clear the MagicPacket detection logic */
  649. reg = umac_readl(priv, UMAC_MPD_CTRL);
  650. reg &= ~MPD_EN;
  651. umac_writel(priv, reg, UMAC_MPD_CTRL);
  652. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  653. }
  654. /* RX and misc interrupt routine */
  655. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  656. {
  657. struct net_device *dev = dev_id;
  658. struct bcm_sysport_priv *priv = netdev_priv(dev);
  659. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  660. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  661. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  662. if (unlikely(priv->irq0_stat == 0)) {
  663. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  664. return IRQ_NONE;
  665. }
  666. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  667. if (likely(napi_schedule_prep(&priv->napi))) {
  668. /* disable RX interrupts */
  669. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  670. __napi_schedule(&priv->napi);
  671. }
  672. }
  673. /* TX ring is full, perform a full reclaim since we do not know
  674. * which one would trigger this interrupt
  675. */
  676. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  677. bcm_sysport_tx_reclaim_all(priv);
  678. if (priv->irq0_stat & INTRL2_0_MPD) {
  679. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  680. bcm_sysport_resume_from_wol(priv);
  681. }
  682. return IRQ_HANDLED;
  683. }
  684. /* TX interrupt service routine */
  685. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  686. {
  687. struct net_device *dev = dev_id;
  688. struct bcm_sysport_priv *priv = netdev_priv(dev);
  689. struct bcm_sysport_tx_ring *txr;
  690. unsigned int ring;
  691. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  692. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  693. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  694. if (unlikely(priv->irq1_stat == 0)) {
  695. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  696. return IRQ_NONE;
  697. }
  698. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  699. if (!(priv->irq1_stat & BIT(ring)))
  700. continue;
  701. txr = &priv->tx_rings[ring];
  702. if (likely(napi_schedule_prep(&txr->napi))) {
  703. intrl2_1_mask_set(priv, BIT(ring));
  704. __napi_schedule(&txr->napi);
  705. }
  706. }
  707. return IRQ_HANDLED;
  708. }
  709. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  710. {
  711. struct bcm_sysport_priv *priv = dev_id;
  712. pm_wakeup_event(&priv->pdev->dev, 0);
  713. return IRQ_HANDLED;
  714. }
  715. static int bcm_sysport_insert_tsb(struct sk_buff *skb, struct net_device *dev)
  716. {
  717. struct sk_buff *nskb;
  718. struct bcm_tsb *tsb;
  719. u32 csum_info;
  720. u8 ip_proto;
  721. u16 csum_start;
  722. u16 ip_ver;
  723. /* Re-allocate SKB if needed */
  724. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  725. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  726. dev_kfree_skb(skb);
  727. if (!nskb) {
  728. dev->stats.tx_errors++;
  729. dev->stats.tx_dropped++;
  730. return -ENOMEM;
  731. }
  732. skb = nskb;
  733. }
  734. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  735. /* Zero-out TSB by default */
  736. memset(tsb, 0, sizeof(*tsb));
  737. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  738. ip_ver = htons(skb->protocol);
  739. switch (ip_ver) {
  740. case ETH_P_IP:
  741. ip_proto = ip_hdr(skb)->protocol;
  742. break;
  743. case ETH_P_IPV6:
  744. ip_proto = ipv6_hdr(skb)->nexthdr;
  745. break;
  746. default:
  747. return 0;
  748. }
  749. /* Get the checksum offset and the L4 (transport) offset */
  750. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  751. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  752. csum_info |= (csum_start << L4_PTR_SHIFT);
  753. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  754. csum_info |= L4_LENGTH_VALID;
  755. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  756. csum_info |= L4_UDP;
  757. } else {
  758. csum_info = 0;
  759. }
  760. tsb->l4_ptr_dest_map = csum_info;
  761. }
  762. return 0;
  763. }
  764. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  765. struct net_device *dev)
  766. {
  767. struct bcm_sysport_priv *priv = netdev_priv(dev);
  768. struct device *kdev = &priv->pdev->dev;
  769. struct bcm_sysport_tx_ring *ring;
  770. struct bcm_sysport_cb *cb;
  771. struct netdev_queue *txq;
  772. struct dma_desc *desc;
  773. unsigned int skb_len;
  774. unsigned long flags;
  775. dma_addr_t mapping;
  776. u32 len_status;
  777. u16 queue;
  778. int ret;
  779. queue = skb_get_queue_mapping(skb);
  780. txq = netdev_get_tx_queue(dev, queue);
  781. ring = &priv->tx_rings[queue];
  782. /* lock against tx reclaim in BH context and TX ring full interrupt */
  783. spin_lock_irqsave(&ring->lock, flags);
  784. if (unlikely(ring->desc_count == 0)) {
  785. netif_tx_stop_queue(txq);
  786. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  787. ret = NETDEV_TX_BUSY;
  788. goto out;
  789. }
  790. /* Insert TSB and checksum infos */
  791. if (priv->tsb_en) {
  792. ret = bcm_sysport_insert_tsb(skb, dev);
  793. if (ret) {
  794. ret = NETDEV_TX_OK;
  795. goto out;
  796. }
  797. }
  798. /* The Ethernet switch we are interfaced with needs packets to be at
  799. * least 64 bytes (including FCS) otherwise they will be discarded when
  800. * they enter the switch port logic. When Broadcom tags are enabled, we
  801. * need to make sure that packets are at least 68 bytes
  802. * (including FCS and tag) because the length verification is done after
  803. * the Broadcom tag is stripped off the ingress packet.
  804. */
  805. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  806. ret = NETDEV_TX_OK;
  807. goto out;
  808. }
  809. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  810. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  811. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  812. if (dma_mapping_error(kdev, mapping)) {
  813. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  814. skb->data, skb_len);
  815. ret = NETDEV_TX_OK;
  816. goto out;
  817. }
  818. /* Remember the SKB for future freeing */
  819. cb = &ring->cbs[ring->curr_desc];
  820. cb->skb = skb;
  821. dma_unmap_addr_set(cb, dma_addr, mapping);
  822. dma_unmap_len_set(cb, dma_len, skb_len);
  823. /* Fetch a descriptor entry from our pool */
  824. desc = ring->desc_cpu;
  825. desc->addr_lo = lower_32_bits(mapping);
  826. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  827. len_status |= (skb_len << DESC_LEN_SHIFT);
  828. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  829. DESC_STATUS_SHIFT;
  830. if (skb->ip_summed == CHECKSUM_PARTIAL)
  831. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  832. ring->curr_desc++;
  833. if (ring->curr_desc == ring->size)
  834. ring->curr_desc = 0;
  835. ring->desc_count--;
  836. /* Ensure write completion of the descriptor status/length
  837. * in DRAM before the System Port WRITE_PORT register latches
  838. * the value
  839. */
  840. wmb();
  841. desc->addr_status_len = len_status;
  842. wmb();
  843. /* Write this descriptor address to the RING write port */
  844. tdma_port_write_desc_addr(priv, desc, ring->index);
  845. /* Check ring space and update SW control flow */
  846. if (ring->desc_count == 0)
  847. netif_tx_stop_queue(txq);
  848. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  849. ring->index, ring->desc_count, ring->curr_desc);
  850. ret = NETDEV_TX_OK;
  851. out:
  852. spin_unlock_irqrestore(&ring->lock, flags);
  853. return ret;
  854. }
  855. static void bcm_sysport_tx_timeout(struct net_device *dev)
  856. {
  857. netdev_warn(dev, "transmit timeout!\n");
  858. dev->trans_start = jiffies;
  859. dev->stats.tx_errors++;
  860. netif_tx_wake_all_queues(dev);
  861. }
  862. /* phylib adjust link callback */
  863. static void bcm_sysport_adj_link(struct net_device *dev)
  864. {
  865. struct bcm_sysport_priv *priv = netdev_priv(dev);
  866. struct phy_device *phydev = priv->phydev;
  867. unsigned int changed = 0;
  868. u32 cmd_bits = 0, reg;
  869. if (priv->old_link != phydev->link) {
  870. changed = 1;
  871. priv->old_link = phydev->link;
  872. }
  873. if (priv->old_duplex != phydev->duplex) {
  874. changed = 1;
  875. priv->old_duplex = phydev->duplex;
  876. }
  877. switch (phydev->speed) {
  878. case SPEED_2500:
  879. cmd_bits = CMD_SPEED_2500;
  880. break;
  881. case SPEED_1000:
  882. cmd_bits = CMD_SPEED_1000;
  883. break;
  884. case SPEED_100:
  885. cmd_bits = CMD_SPEED_100;
  886. break;
  887. case SPEED_10:
  888. cmd_bits = CMD_SPEED_10;
  889. break;
  890. default:
  891. break;
  892. }
  893. cmd_bits <<= CMD_SPEED_SHIFT;
  894. if (phydev->duplex == DUPLEX_HALF)
  895. cmd_bits |= CMD_HD_EN;
  896. if (priv->old_pause != phydev->pause) {
  897. changed = 1;
  898. priv->old_pause = phydev->pause;
  899. }
  900. if (!phydev->pause)
  901. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  902. if (changed) {
  903. reg = umac_readl(priv, UMAC_CMD);
  904. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  905. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  906. CMD_TX_PAUSE_IGNORE);
  907. reg |= cmd_bits;
  908. umac_writel(priv, reg, UMAC_CMD);
  909. phy_print_status(priv->phydev);
  910. }
  911. }
  912. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  913. unsigned int index)
  914. {
  915. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  916. struct device *kdev = &priv->pdev->dev;
  917. size_t size;
  918. void *p;
  919. u32 reg;
  920. /* Simple descriptors partitioning for now */
  921. size = 256;
  922. /* We just need one DMA descriptor which is DMA-able, since writing to
  923. * the port will allocate a new descriptor in its internal linked-list
  924. */
  925. p = dma_zalloc_coherent(kdev, 1, &ring->desc_dma, GFP_KERNEL);
  926. if (!p) {
  927. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  928. return -ENOMEM;
  929. }
  930. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  931. if (!ring->cbs) {
  932. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  933. return -ENOMEM;
  934. }
  935. /* Initialize SW view of the ring */
  936. spin_lock_init(&ring->lock);
  937. ring->priv = priv;
  938. netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  939. ring->index = index;
  940. ring->size = size;
  941. ring->alloc_size = ring->size;
  942. ring->desc_cpu = p;
  943. ring->desc_count = ring->size;
  944. ring->curr_desc = 0;
  945. /* Initialize HW ring */
  946. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  947. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  948. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  949. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  950. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  951. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  952. /* Program the number of descriptors as MAX_THRESHOLD and half of
  953. * its size for the hysteresis trigger
  954. */
  955. tdma_writel(priv, ring->size |
  956. 1 << RING_HYST_THRESH_SHIFT,
  957. TDMA_DESC_RING_MAX_HYST(index));
  958. /* Enable the ring queue in the arbiter */
  959. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  960. reg |= (1 << index);
  961. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  962. napi_enable(&ring->napi);
  963. netif_dbg(priv, hw, priv->netdev,
  964. "TDMA cfg, size=%d, desc_cpu=%p\n",
  965. ring->size, ring->desc_cpu);
  966. return 0;
  967. }
  968. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  969. unsigned int index)
  970. {
  971. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  972. struct device *kdev = &priv->pdev->dev;
  973. u32 reg;
  974. /* Caller should stop the TDMA engine */
  975. reg = tdma_readl(priv, TDMA_STATUS);
  976. if (!(reg & TDMA_DISABLED))
  977. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  978. napi_disable(&ring->napi);
  979. netif_napi_del(&ring->napi);
  980. bcm_sysport_tx_reclaim(priv, ring);
  981. kfree(ring->cbs);
  982. ring->cbs = NULL;
  983. if (ring->desc_dma) {
  984. dma_free_coherent(kdev, 1, ring->desc_cpu, ring->desc_dma);
  985. ring->desc_dma = 0;
  986. }
  987. ring->size = 0;
  988. ring->alloc_size = 0;
  989. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  990. }
  991. /* RDMA helper */
  992. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  993. unsigned int enable)
  994. {
  995. unsigned int timeout = 1000;
  996. u32 reg;
  997. reg = rdma_readl(priv, RDMA_CONTROL);
  998. if (enable)
  999. reg |= RDMA_EN;
  1000. else
  1001. reg &= ~RDMA_EN;
  1002. rdma_writel(priv, reg, RDMA_CONTROL);
  1003. /* Poll for RMDA disabling completion */
  1004. do {
  1005. reg = rdma_readl(priv, RDMA_STATUS);
  1006. if (!!(reg & RDMA_DISABLED) == !enable)
  1007. return 0;
  1008. usleep_range(1000, 2000);
  1009. } while (timeout-- > 0);
  1010. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1011. return -ETIMEDOUT;
  1012. }
  1013. /* TDMA helper */
  1014. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1015. unsigned int enable)
  1016. {
  1017. unsigned int timeout = 1000;
  1018. u32 reg;
  1019. reg = tdma_readl(priv, TDMA_CONTROL);
  1020. if (enable)
  1021. reg |= TDMA_EN;
  1022. else
  1023. reg &= ~TDMA_EN;
  1024. tdma_writel(priv, reg, TDMA_CONTROL);
  1025. /* Poll for TMDA disabling completion */
  1026. do {
  1027. reg = tdma_readl(priv, TDMA_STATUS);
  1028. if (!!(reg & TDMA_DISABLED) == !enable)
  1029. return 0;
  1030. usleep_range(1000, 2000);
  1031. } while (timeout-- > 0);
  1032. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1033. return -ETIMEDOUT;
  1034. }
  1035. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1036. {
  1037. u32 reg;
  1038. int ret;
  1039. /* Initialize SW view of the RX ring */
  1040. priv->num_rx_bds = NUM_RX_DESC;
  1041. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1042. priv->rx_bd_assign_ptr = priv->rx_bds;
  1043. priv->rx_bd_assign_index = 0;
  1044. priv->rx_c_index = 0;
  1045. priv->rx_read_ptr = 0;
  1046. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1047. GFP_KERNEL);
  1048. if (!priv->rx_cbs) {
  1049. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1050. return -ENOMEM;
  1051. }
  1052. ret = bcm_sysport_alloc_rx_bufs(priv);
  1053. if (ret) {
  1054. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1055. return ret;
  1056. }
  1057. /* Initialize HW, ensure RDMA is disabled */
  1058. reg = rdma_readl(priv, RDMA_STATUS);
  1059. if (!(reg & RDMA_DISABLED))
  1060. rdma_enable_set(priv, 0);
  1061. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1062. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1063. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1064. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1065. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1066. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1067. /* Operate the queue in ring mode */
  1068. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1069. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1070. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1071. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1072. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1073. netif_dbg(priv, hw, priv->netdev,
  1074. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1075. priv->num_rx_bds, priv->rx_bds);
  1076. return 0;
  1077. }
  1078. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1079. {
  1080. struct bcm_sysport_cb *cb;
  1081. unsigned int i;
  1082. u32 reg;
  1083. /* Caller should ensure RDMA is disabled */
  1084. reg = rdma_readl(priv, RDMA_STATUS);
  1085. if (!(reg & RDMA_DISABLED))
  1086. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1087. for (i = 0; i < priv->num_rx_bds; i++) {
  1088. cb = &priv->rx_cbs[i];
  1089. if (dma_unmap_addr(cb, dma_addr))
  1090. dma_unmap_single(&priv->pdev->dev,
  1091. dma_unmap_addr(cb, dma_addr),
  1092. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1093. bcm_sysport_free_cb(cb);
  1094. }
  1095. kfree(priv->rx_cbs);
  1096. priv->rx_cbs = NULL;
  1097. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1098. }
  1099. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1100. {
  1101. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1102. u32 reg;
  1103. reg = umac_readl(priv, UMAC_CMD);
  1104. if (dev->flags & IFF_PROMISC)
  1105. reg |= CMD_PROMISC;
  1106. else
  1107. reg &= ~CMD_PROMISC;
  1108. umac_writel(priv, reg, UMAC_CMD);
  1109. /* No support for ALLMULTI */
  1110. if (dev->flags & IFF_ALLMULTI)
  1111. return;
  1112. }
  1113. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1114. u32 mask, unsigned int enable)
  1115. {
  1116. u32 reg;
  1117. reg = umac_readl(priv, UMAC_CMD);
  1118. if (enable)
  1119. reg |= mask;
  1120. else
  1121. reg &= ~mask;
  1122. umac_writel(priv, reg, UMAC_CMD);
  1123. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1124. * to be processed (1 msec).
  1125. */
  1126. if (enable == 0)
  1127. usleep_range(1000, 2000);
  1128. }
  1129. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1130. {
  1131. u32 reg;
  1132. reg = umac_readl(priv, UMAC_CMD);
  1133. reg |= CMD_SW_RESET;
  1134. umac_writel(priv, reg, UMAC_CMD);
  1135. udelay(10);
  1136. reg = umac_readl(priv, UMAC_CMD);
  1137. reg &= ~CMD_SW_RESET;
  1138. umac_writel(priv, reg, UMAC_CMD);
  1139. }
  1140. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1141. unsigned char *addr)
  1142. {
  1143. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1144. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1145. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1146. }
  1147. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1148. {
  1149. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1150. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1151. mdelay(1);
  1152. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1153. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1154. }
  1155. static void bcm_sysport_netif_start(struct net_device *dev)
  1156. {
  1157. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1158. /* Enable NAPI */
  1159. napi_enable(&priv->napi);
  1160. phy_start(priv->phydev);
  1161. /* Enable TX interrupts for the 32 TXQs */
  1162. intrl2_1_mask_clear(priv, 0xffffffff);
  1163. /* Last call before we start the real business */
  1164. netif_tx_start_all_queues(dev);
  1165. }
  1166. static void rbuf_init(struct bcm_sysport_priv *priv)
  1167. {
  1168. u32 reg;
  1169. reg = rbuf_readl(priv, RBUF_CONTROL);
  1170. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1171. rbuf_writel(priv, reg, RBUF_CONTROL);
  1172. }
  1173. static int bcm_sysport_open(struct net_device *dev)
  1174. {
  1175. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1176. unsigned int i;
  1177. int ret;
  1178. /* Reset UniMAC */
  1179. umac_reset(priv);
  1180. /* Flush TX and RX FIFOs at TOPCTRL level */
  1181. topctrl_flush(priv);
  1182. /* Disable the UniMAC RX/TX */
  1183. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1184. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1185. rbuf_init(priv);
  1186. /* Set maximum frame length */
  1187. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1188. /* Set MAC address */
  1189. umac_set_hw_addr(priv, dev->dev_addr);
  1190. /* Read CRC forward */
  1191. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1192. priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1193. 0, priv->phy_interface);
  1194. if (!priv->phydev) {
  1195. netdev_err(dev, "could not attach to PHY\n");
  1196. return -ENODEV;
  1197. }
  1198. /* Reset house keeping link status */
  1199. priv->old_duplex = -1;
  1200. priv->old_link = -1;
  1201. priv->old_pause = -1;
  1202. /* mask all interrupts and request them */
  1203. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1204. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1205. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1206. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1207. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1208. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1209. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1210. if (ret) {
  1211. netdev_err(dev, "failed to request RX interrupt\n");
  1212. goto out_phy_disconnect;
  1213. }
  1214. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1215. if (ret) {
  1216. netdev_err(dev, "failed to request TX interrupt\n");
  1217. goto out_free_irq0;
  1218. }
  1219. /* Initialize both hardware and software ring */
  1220. for (i = 0; i < dev->num_tx_queues; i++) {
  1221. ret = bcm_sysport_init_tx_ring(priv, i);
  1222. if (ret) {
  1223. netdev_err(dev, "failed to initialize TX ring %d\n",
  1224. i);
  1225. goto out_free_tx_ring;
  1226. }
  1227. }
  1228. /* Initialize linked-list */
  1229. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1230. /* Initialize RX ring */
  1231. ret = bcm_sysport_init_rx_ring(priv);
  1232. if (ret) {
  1233. netdev_err(dev, "failed to initialize RX ring\n");
  1234. goto out_free_rx_ring;
  1235. }
  1236. /* Turn on RDMA */
  1237. ret = rdma_enable_set(priv, 1);
  1238. if (ret)
  1239. goto out_free_rx_ring;
  1240. /* Enable RX interrupt and TX ring full interrupt */
  1241. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1242. /* Turn on TDMA */
  1243. ret = tdma_enable_set(priv, 1);
  1244. if (ret)
  1245. goto out_clear_rx_int;
  1246. /* Turn on UniMAC TX/RX */
  1247. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1248. bcm_sysport_netif_start(dev);
  1249. return 0;
  1250. out_clear_rx_int:
  1251. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1252. out_free_rx_ring:
  1253. bcm_sysport_fini_rx_ring(priv);
  1254. out_free_tx_ring:
  1255. for (i = 0; i < dev->num_tx_queues; i++)
  1256. bcm_sysport_fini_tx_ring(priv, i);
  1257. free_irq(priv->irq1, dev);
  1258. out_free_irq0:
  1259. free_irq(priv->irq0, dev);
  1260. out_phy_disconnect:
  1261. phy_disconnect(priv->phydev);
  1262. return ret;
  1263. }
  1264. static void bcm_sysport_netif_stop(struct net_device *dev)
  1265. {
  1266. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1267. /* stop all software from updating hardware */
  1268. netif_tx_stop_all_queues(dev);
  1269. napi_disable(&priv->napi);
  1270. phy_stop(priv->phydev);
  1271. /* mask all interrupts */
  1272. intrl2_0_mask_set(priv, 0xffffffff);
  1273. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1274. intrl2_1_mask_set(priv, 0xffffffff);
  1275. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1276. }
  1277. static int bcm_sysport_stop(struct net_device *dev)
  1278. {
  1279. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1280. unsigned int i;
  1281. int ret;
  1282. bcm_sysport_netif_stop(dev);
  1283. /* Disable UniMAC RX */
  1284. umac_enable_set(priv, CMD_RX_EN, 0);
  1285. ret = tdma_enable_set(priv, 0);
  1286. if (ret) {
  1287. netdev_err(dev, "timeout disabling RDMA\n");
  1288. return ret;
  1289. }
  1290. /* Wait for a maximum packet size to be drained */
  1291. usleep_range(2000, 3000);
  1292. ret = rdma_enable_set(priv, 0);
  1293. if (ret) {
  1294. netdev_err(dev, "timeout disabling TDMA\n");
  1295. return ret;
  1296. }
  1297. /* Disable UniMAC TX */
  1298. umac_enable_set(priv, CMD_TX_EN, 0);
  1299. /* Free RX/TX rings SW structures */
  1300. for (i = 0; i < dev->num_tx_queues; i++)
  1301. bcm_sysport_fini_tx_ring(priv, i);
  1302. bcm_sysport_fini_rx_ring(priv);
  1303. free_irq(priv->irq0, dev);
  1304. free_irq(priv->irq1, dev);
  1305. /* Disconnect from PHY */
  1306. phy_disconnect(priv->phydev);
  1307. return 0;
  1308. }
  1309. static struct ethtool_ops bcm_sysport_ethtool_ops = {
  1310. .get_settings = bcm_sysport_get_settings,
  1311. .set_settings = bcm_sysport_set_settings,
  1312. .get_drvinfo = bcm_sysport_get_drvinfo,
  1313. .get_msglevel = bcm_sysport_get_msglvl,
  1314. .set_msglevel = bcm_sysport_set_msglvl,
  1315. .get_link = ethtool_op_get_link,
  1316. .get_strings = bcm_sysport_get_strings,
  1317. .get_ethtool_stats = bcm_sysport_get_stats,
  1318. .get_sset_count = bcm_sysport_get_sset_count,
  1319. .get_wol = bcm_sysport_get_wol,
  1320. .set_wol = bcm_sysport_set_wol,
  1321. };
  1322. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1323. .ndo_start_xmit = bcm_sysport_xmit,
  1324. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1325. .ndo_open = bcm_sysport_open,
  1326. .ndo_stop = bcm_sysport_stop,
  1327. .ndo_set_features = bcm_sysport_set_features,
  1328. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1329. };
  1330. #define REV_FMT "v%2x.%02x"
  1331. static int bcm_sysport_probe(struct platform_device *pdev)
  1332. {
  1333. struct bcm_sysport_priv *priv;
  1334. struct device_node *dn;
  1335. struct net_device *dev;
  1336. const void *macaddr;
  1337. struct resource *r;
  1338. u32 txq, rxq;
  1339. int ret;
  1340. dn = pdev->dev.of_node;
  1341. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1342. /* Read the Transmit/Receive Queue properties */
  1343. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1344. txq = TDMA_NUM_RINGS;
  1345. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1346. rxq = 1;
  1347. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1348. if (!dev)
  1349. return -ENOMEM;
  1350. /* Initialize private members */
  1351. priv = netdev_priv(dev);
  1352. priv->irq0 = platform_get_irq(pdev, 0);
  1353. priv->irq1 = platform_get_irq(pdev, 1);
  1354. priv->wol_irq = platform_get_irq(pdev, 2);
  1355. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1356. dev_err(&pdev->dev, "invalid interrupts\n");
  1357. ret = -EINVAL;
  1358. goto err;
  1359. }
  1360. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1361. if (IS_ERR(priv->base)) {
  1362. ret = PTR_ERR(priv->base);
  1363. goto err;
  1364. }
  1365. priv->netdev = dev;
  1366. priv->pdev = pdev;
  1367. priv->phy_interface = of_get_phy_mode(dn);
  1368. /* Default to GMII interface mode */
  1369. if (priv->phy_interface < 0)
  1370. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1371. /* In the case of a fixed PHY, the DT node associated
  1372. * to the PHY is the Ethernet MAC DT node.
  1373. */
  1374. if (of_phy_is_fixed_link(dn)) {
  1375. ret = of_phy_register_fixed_link(dn);
  1376. if (ret) {
  1377. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1378. goto err;
  1379. }
  1380. priv->phy_dn = dn;
  1381. }
  1382. /* Initialize netdevice members */
  1383. macaddr = of_get_mac_address(dn);
  1384. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1385. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1386. random_ether_addr(dev->dev_addr);
  1387. } else {
  1388. ether_addr_copy(dev->dev_addr, macaddr);
  1389. }
  1390. SET_NETDEV_DEV(dev, &pdev->dev);
  1391. dev_set_drvdata(&pdev->dev, dev);
  1392. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1393. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1394. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1395. /* HW supported features, none enabled by default */
  1396. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1397. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1398. /* Request the WOL interrupt and advertise suspend if available */
  1399. priv->wol_irq_disabled = 1;
  1400. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1401. bcm_sysport_wol_isr, 0, dev->name, priv);
  1402. if (!ret)
  1403. device_set_wakeup_capable(&pdev->dev, 1);
  1404. /* Set the needed headroom once and for all */
  1405. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1406. dev->needed_headroom += sizeof(struct bcm_tsb);
  1407. /* libphy will adjust the link state accordingly */
  1408. netif_carrier_off(dev);
  1409. ret = register_netdev(dev);
  1410. if (ret) {
  1411. dev_err(&pdev->dev, "failed to register net_device\n");
  1412. goto err;
  1413. }
  1414. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1415. dev_info(&pdev->dev,
  1416. "Broadcom SYSTEMPORT" REV_FMT
  1417. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1418. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1419. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1420. return 0;
  1421. err:
  1422. free_netdev(dev);
  1423. return ret;
  1424. }
  1425. static int bcm_sysport_remove(struct platform_device *pdev)
  1426. {
  1427. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1428. /* Not much to do, ndo_close has been called
  1429. * and we use managed allocations
  1430. */
  1431. unregister_netdev(dev);
  1432. free_netdev(dev);
  1433. dev_set_drvdata(&pdev->dev, NULL);
  1434. return 0;
  1435. }
  1436. #ifdef CONFIG_PM_SLEEP
  1437. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1438. {
  1439. struct net_device *ndev = priv->netdev;
  1440. unsigned int timeout = 1000;
  1441. u32 reg;
  1442. /* Password has already been programmed */
  1443. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1444. reg |= MPD_EN;
  1445. reg &= ~PSW_EN;
  1446. if (priv->wolopts & WAKE_MAGICSECURE)
  1447. reg |= PSW_EN;
  1448. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1449. /* Make sure RBUF entered WoL mode as result */
  1450. do {
  1451. reg = rbuf_readl(priv, RBUF_STATUS);
  1452. if (reg & RBUF_WOL_MODE)
  1453. break;
  1454. udelay(10);
  1455. } while (timeout-- > 0);
  1456. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1457. if (!timeout) {
  1458. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1459. reg &= ~MPD_EN;
  1460. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1461. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1462. return -ETIMEDOUT;
  1463. }
  1464. /* UniMAC receive needs to be turned on */
  1465. umac_enable_set(priv, CMD_RX_EN, 1);
  1466. /* Enable the interrupt wake-up source */
  1467. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1468. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1469. return 0;
  1470. }
  1471. static int bcm_sysport_suspend(struct device *d)
  1472. {
  1473. struct net_device *dev = dev_get_drvdata(d);
  1474. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1475. unsigned int i;
  1476. int ret = 0;
  1477. u32 reg;
  1478. if (!netif_running(dev))
  1479. return 0;
  1480. bcm_sysport_netif_stop(dev);
  1481. phy_suspend(priv->phydev);
  1482. netif_device_detach(dev);
  1483. /* Disable UniMAC RX */
  1484. umac_enable_set(priv, CMD_RX_EN, 0);
  1485. ret = rdma_enable_set(priv, 0);
  1486. if (ret) {
  1487. netdev_err(dev, "RDMA timeout!\n");
  1488. return ret;
  1489. }
  1490. /* Disable RXCHK if enabled */
  1491. if (priv->rx_chk_en) {
  1492. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1493. reg &= ~RXCHK_EN;
  1494. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1495. }
  1496. /* Flush RX pipe */
  1497. if (!priv->wolopts)
  1498. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1499. ret = tdma_enable_set(priv, 0);
  1500. if (ret) {
  1501. netdev_err(dev, "TDMA timeout!\n");
  1502. return ret;
  1503. }
  1504. /* Wait for a packet boundary */
  1505. usleep_range(2000, 3000);
  1506. umac_enable_set(priv, CMD_TX_EN, 0);
  1507. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1508. /* Free RX/TX rings SW structures */
  1509. for (i = 0; i < dev->num_tx_queues; i++)
  1510. bcm_sysport_fini_tx_ring(priv, i);
  1511. bcm_sysport_fini_rx_ring(priv);
  1512. /* Get prepared for Wake-on-LAN */
  1513. if (device_may_wakeup(d) && priv->wolopts)
  1514. ret = bcm_sysport_suspend_to_wol(priv);
  1515. return ret;
  1516. }
  1517. static int bcm_sysport_resume(struct device *d)
  1518. {
  1519. struct net_device *dev = dev_get_drvdata(d);
  1520. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1521. unsigned int i;
  1522. u32 reg;
  1523. int ret;
  1524. if (!netif_running(dev))
  1525. return 0;
  1526. /* We may have been suspended and never received a WOL event that
  1527. * would turn off MPD detection, take care of that now
  1528. */
  1529. bcm_sysport_resume_from_wol(priv);
  1530. /* Initialize both hardware and software ring */
  1531. for (i = 0; i < dev->num_tx_queues; i++) {
  1532. ret = bcm_sysport_init_tx_ring(priv, i);
  1533. if (ret) {
  1534. netdev_err(dev, "failed to initialize TX ring %d\n",
  1535. i);
  1536. goto out_free_tx_rings;
  1537. }
  1538. }
  1539. /* Initialize linked-list */
  1540. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1541. /* Initialize RX ring */
  1542. ret = bcm_sysport_init_rx_ring(priv);
  1543. if (ret) {
  1544. netdev_err(dev, "failed to initialize RX ring\n");
  1545. goto out_free_rx_ring;
  1546. }
  1547. netif_device_attach(dev);
  1548. /* Enable RX interrupt and TX ring full interrupt */
  1549. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1550. /* RX pipe enable */
  1551. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1552. ret = rdma_enable_set(priv, 1);
  1553. if (ret) {
  1554. netdev_err(dev, "failed to enable RDMA\n");
  1555. goto out_free_rx_ring;
  1556. }
  1557. /* Enable rxhck */
  1558. if (priv->rx_chk_en) {
  1559. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1560. reg |= RXCHK_EN;
  1561. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1562. }
  1563. rbuf_init(priv);
  1564. /* Set maximum frame length */
  1565. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1566. /* Set MAC address */
  1567. umac_set_hw_addr(priv, dev->dev_addr);
  1568. umac_enable_set(priv, CMD_RX_EN, 1);
  1569. /* TX pipe enable */
  1570. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1571. umac_enable_set(priv, CMD_TX_EN, 1);
  1572. ret = tdma_enable_set(priv, 1);
  1573. if (ret) {
  1574. netdev_err(dev, "TDMA timeout!\n");
  1575. goto out_free_rx_ring;
  1576. }
  1577. phy_resume(priv->phydev);
  1578. bcm_sysport_netif_start(dev);
  1579. return 0;
  1580. out_free_rx_ring:
  1581. bcm_sysport_fini_rx_ring(priv);
  1582. out_free_tx_rings:
  1583. for (i = 0; i < dev->num_tx_queues; i++)
  1584. bcm_sysport_fini_tx_ring(priv, i);
  1585. return ret;
  1586. }
  1587. #endif
  1588. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1589. bcm_sysport_suspend, bcm_sysport_resume);
  1590. static const struct of_device_id bcm_sysport_of_match[] = {
  1591. { .compatible = "brcm,systemport-v1.00" },
  1592. { .compatible = "brcm,systemport" },
  1593. { /* sentinel */ }
  1594. };
  1595. static struct platform_driver bcm_sysport_driver = {
  1596. .probe = bcm_sysport_probe,
  1597. .remove = bcm_sysport_remove,
  1598. .driver = {
  1599. .name = "brcm-systemport",
  1600. .owner = THIS_MODULE,
  1601. .of_match_table = bcm_sysport_of_match,
  1602. .pm = &bcm_sysport_pm_ops,
  1603. },
  1604. };
  1605. module_platform_driver(bcm_sysport_driver);
  1606. MODULE_AUTHOR("Broadcom Corporation");
  1607. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1608. MODULE_ALIAS("platform:brcm-systemport");
  1609. MODULE_LICENSE("GPL");