gmc_v7_0.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "dce/dce_8_0_d.h"
  37. #include "dce/dce_8_0_sh_mask.h"
  38. #include "amdgpu_atombios.h"
  39. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  40. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static int gmc_v7_0_wait_for_idle(void *handle);
  42. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  43. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  45. static const u32 golden_settings_iceland_a11[] =
  46. {
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  51. };
  52. static const u32 iceland_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  57. {
  58. switch (adev->asic_type) {
  59. case CHIP_TOPAZ:
  60. amdgpu_program_register_sequence(adev,
  61. iceland_mgcg_cgcg_init,
  62. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  63. amdgpu_program_register_sequence(adev,
  64. golden_settings_iceland_a11,
  65. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  66. break;
  67. default:
  68. break;
  69. }
  70. }
  71. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev)
  72. {
  73. u32 blackout;
  74. gmc_v7_0_wait_for_idle((void *)adev);
  75. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  76. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  77. /* Block CPU access */
  78. WREG32(mmBIF_FB_EN, 0);
  79. /* blackout the MC */
  80. blackout = REG_SET_FIELD(blackout,
  81. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  82. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  83. }
  84. /* wait for the MC to settle */
  85. udelay(100);
  86. }
  87. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev)
  88. {
  89. u32 tmp;
  90. /* unblackout the MC */
  91. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  92. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  93. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  94. /* allow CPU access */
  95. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  96. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  97. WREG32(mmBIF_FB_EN, tmp);
  98. }
  99. /**
  100. * gmc_v7_0_init_microcode - load ucode images from disk
  101. *
  102. * @adev: amdgpu_device pointer
  103. *
  104. * Use the firmware interface to load the ucode images into
  105. * the driver (not loaded into hw).
  106. * Returns 0 on success, error on failure.
  107. */
  108. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  109. {
  110. const char *chip_name;
  111. char fw_name[30];
  112. int err;
  113. DRM_DEBUG("\n");
  114. switch (adev->asic_type) {
  115. case CHIP_BONAIRE:
  116. chip_name = "bonaire";
  117. break;
  118. case CHIP_HAWAII:
  119. chip_name = "hawaii";
  120. break;
  121. case CHIP_TOPAZ:
  122. chip_name = "topaz";
  123. break;
  124. case CHIP_KAVERI:
  125. case CHIP_KABINI:
  126. case CHIP_MULLINS:
  127. return 0;
  128. default: BUG();
  129. }
  130. if (adev->asic_type == CHIP_TOPAZ)
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  132. else
  133. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  134. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  135. if (err)
  136. goto out;
  137. err = amdgpu_ucode_validate(adev->mc.fw);
  138. out:
  139. if (err) {
  140. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  141. release_firmware(adev->mc.fw);
  142. adev->mc.fw = NULL;
  143. }
  144. return err;
  145. }
  146. /**
  147. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  148. *
  149. * @adev: amdgpu_device pointer
  150. *
  151. * Load the GDDR MC ucode into the hw (CIK).
  152. * Returns 0 on success, error on failure.
  153. */
  154. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  155. {
  156. const struct mc_firmware_header_v1_0 *hdr;
  157. const __le32 *fw_data = NULL;
  158. const __le32 *io_mc_regs = NULL;
  159. u32 running;
  160. int i, ucode_size, regs_size;
  161. if (!adev->mc.fw)
  162. return -EINVAL;
  163. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  164. amdgpu_ucode_print_mc_hdr(&hdr->header);
  165. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  166. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  167. io_mc_regs = (const __le32 *)
  168. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  169. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  170. fw_data = (const __le32 *)
  171. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  172. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  173. if (running == 0) {
  174. /* reset the engine and set to writable */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  177. /* load mc io regs */
  178. for (i = 0; i < regs_size; i++) {
  179. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  180. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  181. }
  182. /* load the MC ucode */
  183. for (i = 0; i < ucode_size; i++)
  184. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  185. /* put the engine back into the active state */
  186. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  187. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  188. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  189. /* wait for training to complete */
  190. for (i = 0; i < adev->usec_timeout; i++) {
  191. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  192. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  193. break;
  194. udelay(1);
  195. }
  196. for (i = 0; i < adev->usec_timeout; i++) {
  197. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  198. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  199. break;
  200. udelay(1);
  201. }
  202. }
  203. return 0;
  204. }
  205. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  206. struct amdgpu_mc *mc)
  207. {
  208. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  209. base <<= 24;
  210. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  211. /* leave room for at least 1024M GTT */
  212. dev_warn(adev->dev, "limiting VRAM\n");
  213. mc->real_vram_size = 0xFFC0000000ULL;
  214. mc->mc_vram_size = 0xFFC0000000ULL;
  215. }
  216. amdgpu_vram_location(adev, &adev->mc, base);
  217. amdgpu_gart_location(adev, mc);
  218. }
  219. /**
  220. * gmc_v7_0_mc_program - program the GPU memory controller
  221. *
  222. * @adev: amdgpu_device pointer
  223. *
  224. * Set the location of vram, gart, and AGP in the GPU's
  225. * physical address space (CIK).
  226. */
  227. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  228. {
  229. u32 tmp;
  230. int i, j;
  231. /* Initialize HDP */
  232. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  233. WREG32((0xb05 + j), 0x00000000);
  234. WREG32((0xb06 + j), 0x00000000);
  235. WREG32((0xb07 + j), 0x00000000);
  236. WREG32((0xb08 + j), 0x00000000);
  237. WREG32((0xb09 + j), 0x00000000);
  238. }
  239. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  240. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  241. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  242. }
  243. if (adev->mode_info.num_crtc) {
  244. /* Lockout access through VGA aperture*/
  245. tmp = RREG32(mmVGA_HDP_CONTROL);
  246. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  247. WREG32(mmVGA_HDP_CONTROL, tmp);
  248. /* disable VGA render */
  249. tmp = RREG32(mmVGA_RENDER_CONTROL);
  250. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  251. WREG32(mmVGA_RENDER_CONTROL, tmp);
  252. }
  253. /* Update configuration */
  254. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. adev->mc.vram_start >> 12);
  256. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. adev->mc.vram_end >> 12);
  258. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  259. adev->vram_scratch.gpu_addr >> 12);
  260. WREG32(mmMC_VM_AGP_BASE, 0);
  261. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  262. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  263. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  264. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  265. }
  266. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  267. tmp = RREG32(mmHDP_MISC_CNTL);
  268. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  269. WREG32(mmHDP_MISC_CNTL, tmp);
  270. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  271. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  272. }
  273. /**
  274. * gmc_v7_0_mc_init - initialize the memory controller driver params
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Look up the amount of vram, vram width, and decide how to place
  279. * vram and gart within the GPU's physical address space (CIK).
  280. * Returns 0 for success.
  281. */
  282. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  283. {
  284. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  285. if (!adev->mc.vram_width) {
  286. u32 tmp;
  287. int chansize, numchan;
  288. /* Get VRAM informations */
  289. tmp = RREG32(mmMC_ARB_RAMCFG);
  290. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  291. chansize = 64;
  292. } else {
  293. chansize = 32;
  294. }
  295. tmp = RREG32(mmMC_SHARED_CHMAP);
  296. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  297. case 0:
  298. default:
  299. numchan = 1;
  300. break;
  301. case 1:
  302. numchan = 2;
  303. break;
  304. case 2:
  305. numchan = 4;
  306. break;
  307. case 3:
  308. numchan = 8;
  309. break;
  310. case 4:
  311. numchan = 3;
  312. break;
  313. case 5:
  314. numchan = 6;
  315. break;
  316. case 6:
  317. numchan = 10;
  318. break;
  319. case 7:
  320. numchan = 12;
  321. break;
  322. case 8:
  323. numchan = 16;
  324. break;
  325. }
  326. adev->mc.vram_width = numchan * chansize;
  327. }
  328. /* Could aper size report 0 ? */
  329. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  330. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  331. /* size in MB on si */
  332. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  333. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  334. #ifdef CONFIG_X86_64
  335. if (adev->flags & AMD_IS_APU) {
  336. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  337. adev->mc.aper_size = adev->mc.real_vram_size;
  338. }
  339. #endif
  340. /* In case the PCI BAR is larger than the actual amount of vram */
  341. adev->mc.visible_vram_size = adev->mc.aper_size;
  342. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  343. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  344. amdgpu_gart_set_defaults(adev);
  345. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  346. return 0;
  347. }
  348. /*
  349. * GART
  350. * VMID 0 is the physical GPU addresses as used by the kernel.
  351. * VMIDs 1-15 are used for userspace clients and are handled
  352. * by the amdgpu vm/hsa code.
  353. */
  354. /**
  355. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  356. *
  357. * @adev: amdgpu_device pointer
  358. * @vmid: vm instance to flush
  359. *
  360. * Flush the TLB for the requested page table (CIK).
  361. */
  362. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  363. uint32_t vmid)
  364. {
  365. /* flush hdp cache */
  366. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  367. /* bits 0-15 are the VM contexts0-15 */
  368. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  369. }
  370. /**
  371. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  372. *
  373. * @adev: amdgpu_device pointer
  374. * @cpu_pt_addr: cpu address of the page table
  375. * @gpu_page_idx: entry in the page table to update
  376. * @addr: dst addr to write into pte/pde
  377. * @flags: access flags
  378. *
  379. * Update the page tables using the CPU.
  380. */
  381. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  382. void *cpu_pt_addr,
  383. uint32_t gpu_page_idx,
  384. uint64_t addr,
  385. uint64_t flags)
  386. {
  387. void __iomem *ptr = (void *)cpu_pt_addr;
  388. uint64_t value;
  389. value = addr & 0xFFFFFFFFFFFFF000ULL;
  390. value |= flags;
  391. writeq(value, ptr + (gpu_page_idx * 8));
  392. return 0;
  393. }
  394. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  395. uint32_t flags)
  396. {
  397. uint64_t pte_flag = 0;
  398. if (flags & AMDGPU_VM_PAGE_READABLE)
  399. pte_flag |= AMDGPU_PTE_READABLE;
  400. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  401. pte_flag |= AMDGPU_PTE_WRITEABLE;
  402. if (flags & AMDGPU_VM_PAGE_PRT)
  403. pte_flag |= AMDGPU_PTE_PRT;
  404. return pte_flag;
  405. }
  406. static uint64_t gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  407. {
  408. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  409. return addr;
  410. }
  411. /**
  412. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  413. *
  414. * @adev: amdgpu_device pointer
  415. * @value: true redirects VM faults to the default page
  416. */
  417. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  418. bool value)
  419. {
  420. u32 tmp;
  421. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  422. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  423. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  424. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  425. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  426. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  427. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  428. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  429. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  430. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  431. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  432. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  433. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  434. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  435. }
  436. /**
  437. * gmc_v7_0_set_prt - set PRT VM fault
  438. *
  439. * @adev: amdgpu_device pointer
  440. * @enable: enable/disable VM fault handling for PRT
  441. */
  442. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  443. {
  444. uint32_t tmp;
  445. if (enable && !adev->mc.prt_warning) {
  446. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  447. adev->mc.prt_warning = true;
  448. }
  449. tmp = RREG32(mmVM_PRT_CNTL);
  450. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  451. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  452. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  453. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  454. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  455. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  456. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  457. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  458. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  459. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  460. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  461. L1_TLB_STORE_INVALID_ENTRIES, enable);
  462. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  463. MASK_PDE0_FAULT, enable);
  464. WREG32(mmVM_PRT_CNTL, tmp);
  465. if (enable) {
  466. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  467. uint32_t high = adev->vm_manager.max_pfn;
  468. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  469. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  470. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  471. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  472. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  473. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  474. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  475. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  476. } else {
  477. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  478. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  479. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  480. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  481. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  482. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  483. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  484. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  485. }
  486. }
  487. /**
  488. * gmc_v7_0_gart_enable - gart enable
  489. *
  490. * @adev: amdgpu_device pointer
  491. *
  492. * This sets up the TLBs, programs the page tables for VMID0,
  493. * sets up the hw for VMIDs 1-15 which are allocated on
  494. * demand, and sets up the global locations for the LDS, GDS,
  495. * and GPUVM for FSA64 clients (CIK).
  496. * Returns 0 for success, errors for failure.
  497. */
  498. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  499. {
  500. int r, i;
  501. u32 tmp, field;
  502. if (adev->gart.robj == NULL) {
  503. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  504. return -EINVAL;
  505. }
  506. r = amdgpu_gart_table_vram_pin(adev);
  507. if (r)
  508. return r;
  509. /* Setup TLB control */
  510. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  511. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  512. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  513. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  514. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  515. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  516. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  517. /* Setup L2 cache */
  518. tmp = RREG32(mmVM_L2_CNTL);
  519. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  520. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  521. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  522. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  523. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  524. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  525. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  526. WREG32(mmVM_L2_CNTL, tmp);
  527. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  528. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  529. WREG32(mmVM_L2_CNTL2, tmp);
  530. field = adev->vm_manager.fragment_size;
  531. tmp = RREG32(mmVM_L2_CNTL3);
  532. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  533. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  534. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  535. WREG32(mmVM_L2_CNTL3, tmp);
  536. /* setup context0 */
  537. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  538. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  539. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  540. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  541. (u32)(adev->dummy_page.addr >> 12));
  542. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  543. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  544. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  545. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  546. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  547. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  548. WREG32(0x575, 0);
  549. WREG32(0x576, 0);
  550. WREG32(0x577, 0);
  551. /* empty context1-15 */
  552. /* FIXME start with 4G, once using 2 level pt switch to full
  553. * vm size space
  554. */
  555. /* set vm size, must be a multiple of 4 */
  556. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  557. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  558. for (i = 1; i < 16; i++) {
  559. if (i < 8)
  560. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  561. adev->gart.table_addr >> 12);
  562. else
  563. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  564. adev->gart.table_addr >> 12);
  565. }
  566. /* enable context1-15 */
  567. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  568. (u32)(adev->dummy_page.addr >> 12));
  569. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  570. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  571. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  572. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  573. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  574. adev->vm_manager.block_size - 9);
  575. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  576. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  577. gmc_v7_0_set_fault_enable_default(adev, false);
  578. else
  579. gmc_v7_0_set_fault_enable_default(adev, true);
  580. if (adev->asic_type == CHIP_KAVERI) {
  581. tmp = RREG32(mmCHUB_CONTROL);
  582. tmp &= ~BYPASS_VM;
  583. WREG32(mmCHUB_CONTROL, tmp);
  584. }
  585. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  586. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  587. (unsigned)(adev->mc.gart_size >> 20),
  588. (unsigned long long)adev->gart.table_addr);
  589. adev->gart.ready = true;
  590. return 0;
  591. }
  592. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  593. {
  594. int r;
  595. if (adev->gart.robj) {
  596. WARN(1, "R600 PCIE GART already initialized\n");
  597. return 0;
  598. }
  599. /* Initialize common gart structure */
  600. r = amdgpu_gart_init(adev);
  601. if (r)
  602. return r;
  603. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  604. adev->gart.gart_pte_flags = 0;
  605. return amdgpu_gart_table_vram_alloc(adev);
  606. }
  607. /**
  608. * gmc_v7_0_gart_disable - gart disable
  609. *
  610. * @adev: amdgpu_device pointer
  611. *
  612. * This disables all VM page table (CIK).
  613. */
  614. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  615. {
  616. u32 tmp;
  617. /* Disable all tables */
  618. WREG32(mmVM_CONTEXT0_CNTL, 0);
  619. WREG32(mmVM_CONTEXT1_CNTL, 0);
  620. /* Setup TLB control */
  621. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  622. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  623. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  624. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  625. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  626. /* Setup L2 cache */
  627. tmp = RREG32(mmVM_L2_CNTL);
  628. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  629. WREG32(mmVM_L2_CNTL, tmp);
  630. WREG32(mmVM_L2_CNTL2, 0);
  631. amdgpu_gart_table_vram_unpin(adev);
  632. }
  633. /**
  634. * gmc_v7_0_gart_fini - vm fini callback
  635. *
  636. * @adev: amdgpu_device pointer
  637. *
  638. * Tears down the driver GART/VM setup (CIK).
  639. */
  640. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  641. {
  642. amdgpu_gart_table_vram_free(adev);
  643. amdgpu_gart_fini(adev);
  644. }
  645. /**
  646. * gmc_v7_0_vm_decode_fault - print human readable fault info
  647. *
  648. * @adev: amdgpu_device pointer
  649. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  650. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  651. *
  652. * Print human readable fault information (CIK).
  653. */
  654. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  655. u32 status, u32 addr, u32 mc_client)
  656. {
  657. u32 mc_id;
  658. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  659. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  660. PROTECTIONS);
  661. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  662. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  663. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  664. MEMORY_CLIENT_ID);
  665. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  666. protections, vmid, addr,
  667. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  668. MEMORY_CLIENT_RW) ?
  669. "write" : "read", block, mc_client, mc_id);
  670. }
  671. static const u32 mc_cg_registers[] = {
  672. mmMC_HUB_MISC_HUB_CG,
  673. mmMC_HUB_MISC_SIP_CG,
  674. mmMC_HUB_MISC_VM_CG,
  675. mmMC_XPB_CLK_GAT,
  676. mmATC_MISC_CG,
  677. mmMC_CITF_MISC_WR_CG,
  678. mmMC_CITF_MISC_RD_CG,
  679. mmMC_CITF_MISC_VM_CG,
  680. mmVM_L2_CG,
  681. };
  682. static const u32 mc_cg_ls_en[] = {
  683. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  684. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  685. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  686. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  687. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  688. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  689. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  690. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  691. VM_L2_CG__MEM_LS_ENABLE_MASK,
  692. };
  693. static const u32 mc_cg_en[] = {
  694. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  695. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  696. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  697. MC_XPB_CLK_GAT__ENABLE_MASK,
  698. ATC_MISC_CG__ENABLE_MASK,
  699. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  700. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  701. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  702. VM_L2_CG__ENABLE_MASK,
  703. };
  704. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  705. bool enable)
  706. {
  707. int i;
  708. u32 orig, data;
  709. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  710. orig = data = RREG32(mc_cg_registers[i]);
  711. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  712. data |= mc_cg_ls_en[i];
  713. else
  714. data &= ~mc_cg_ls_en[i];
  715. if (data != orig)
  716. WREG32(mc_cg_registers[i], data);
  717. }
  718. }
  719. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  720. bool enable)
  721. {
  722. int i;
  723. u32 orig, data;
  724. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  725. orig = data = RREG32(mc_cg_registers[i]);
  726. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  727. data |= mc_cg_en[i];
  728. else
  729. data &= ~mc_cg_en[i];
  730. if (data != orig)
  731. WREG32(mc_cg_registers[i], data);
  732. }
  733. }
  734. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  735. bool enable)
  736. {
  737. u32 orig, data;
  738. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  739. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  740. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  741. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  742. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  743. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  744. } else {
  745. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  746. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  747. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  748. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  749. }
  750. if (orig != data)
  751. WREG32_PCIE(ixPCIE_CNTL2, data);
  752. }
  753. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  754. bool enable)
  755. {
  756. u32 orig, data;
  757. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  758. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  759. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  760. else
  761. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  762. if (orig != data)
  763. WREG32(mmHDP_HOST_PATH_CNTL, data);
  764. }
  765. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  766. bool enable)
  767. {
  768. u32 orig, data;
  769. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  770. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  771. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  772. else
  773. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  774. if (orig != data)
  775. WREG32(mmHDP_MEM_POWER_LS, data);
  776. }
  777. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  778. {
  779. switch (mc_seq_vram_type) {
  780. case MC_SEQ_MISC0__MT__GDDR1:
  781. return AMDGPU_VRAM_TYPE_GDDR1;
  782. case MC_SEQ_MISC0__MT__DDR2:
  783. return AMDGPU_VRAM_TYPE_DDR2;
  784. case MC_SEQ_MISC0__MT__GDDR3:
  785. return AMDGPU_VRAM_TYPE_GDDR3;
  786. case MC_SEQ_MISC0__MT__GDDR4:
  787. return AMDGPU_VRAM_TYPE_GDDR4;
  788. case MC_SEQ_MISC0__MT__GDDR5:
  789. return AMDGPU_VRAM_TYPE_GDDR5;
  790. case MC_SEQ_MISC0__MT__HBM:
  791. return AMDGPU_VRAM_TYPE_HBM;
  792. case MC_SEQ_MISC0__MT__DDR3:
  793. return AMDGPU_VRAM_TYPE_DDR3;
  794. default:
  795. return AMDGPU_VRAM_TYPE_UNKNOWN;
  796. }
  797. }
  798. static int gmc_v7_0_early_init(void *handle)
  799. {
  800. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  801. gmc_v7_0_set_gart_funcs(adev);
  802. gmc_v7_0_set_irq_funcs(adev);
  803. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  804. adev->mc.shared_aperture_end =
  805. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  806. adev->mc.private_aperture_start =
  807. adev->mc.shared_aperture_end + 1;
  808. adev->mc.private_aperture_end =
  809. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  810. return 0;
  811. }
  812. static int gmc_v7_0_late_init(void *handle)
  813. {
  814. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  815. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  816. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  817. else
  818. return 0;
  819. }
  820. static int gmc_v7_0_sw_init(void *handle)
  821. {
  822. int r;
  823. int dma_bits;
  824. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  825. if (adev->flags & AMD_IS_APU) {
  826. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  827. } else {
  828. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  829. tmp &= MC_SEQ_MISC0__MT__MASK;
  830. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  831. }
  832. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  833. if (r)
  834. return r;
  835. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  836. if (r)
  837. return r;
  838. /* Adjust VM size here.
  839. * Currently set to 4GB ((1 << 20) 4k pages).
  840. * Max GPUVM size for cayman and SI is 40 bits.
  841. */
  842. amdgpu_vm_adjust_size(adev, 64, 4);
  843. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  844. /* Set the internal MC address mask
  845. * This is the max address of the GPU's
  846. * internal address space.
  847. */
  848. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  849. adev->mc.stolen_size = 256 * 1024;
  850. /* set DMA mask + need_dma32 flags.
  851. * PCIE - can handle 40-bits.
  852. * IGP - can handle 40-bits
  853. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  854. */
  855. adev->need_dma32 = false;
  856. dma_bits = adev->need_dma32 ? 32 : 40;
  857. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  858. if (r) {
  859. adev->need_dma32 = true;
  860. dma_bits = 32;
  861. pr_warn("amdgpu: No suitable DMA available\n");
  862. }
  863. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  864. if (r) {
  865. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  866. pr_warn("amdgpu: No coherent DMA available\n");
  867. }
  868. r = gmc_v7_0_init_microcode(adev);
  869. if (r) {
  870. DRM_ERROR("Failed to load mc firmware!\n");
  871. return r;
  872. }
  873. r = gmc_v7_0_mc_init(adev);
  874. if (r)
  875. return r;
  876. /* Memory manager */
  877. r = amdgpu_bo_init(adev);
  878. if (r)
  879. return r;
  880. r = gmc_v7_0_gart_init(adev);
  881. if (r)
  882. return r;
  883. /*
  884. * number of VMs
  885. * VMID 0 is reserved for System
  886. * amdgpu graphics/compute will use VMIDs 1-7
  887. * amdkfd will use VMIDs 8-15
  888. */
  889. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  890. adev->vm_manager.num_level = 1;
  891. amdgpu_vm_manager_init(adev);
  892. /* base offset of vram pages */
  893. if (adev->flags & AMD_IS_APU) {
  894. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  895. tmp <<= 22;
  896. adev->vm_manager.vram_base_offset = tmp;
  897. } else {
  898. adev->vm_manager.vram_base_offset = 0;
  899. }
  900. return 0;
  901. }
  902. static int gmc_v7_0_sw_fini(void *handle)
  903. {
  904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  905. amdgpu_vm_manager_fini(adev);
  906. gmc_v7_0_gart_fini(adev);
  907. amdgpu_gem_force_release(adev);
  908. amdgpu_bo_fini(adev);
  909. return 0;
  910. }
  911. static int gmc_v7_0_hw_init(void *handle)
  912. {
  913. int r;
  914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  915. gmc_v7_0_init_golden_registers(adev);
  916. gmc_v7_0_mc_program(adev);
  917. if (!(adev->flags & AMD_IS_APU)) {
  918. r = gmc_v7_0_mc_load_microcode(adev);
  919. if (r) {
  920. DRM_ERROR("Failed to load MC firmware!\n");
  921. return r;
  922. }
  923. }
  924. r = gmc_v7_0_gart_enable(adev);
  925. if (r)
  926. return r;
  927. return r;
  928. }
  929. static int gmc_v7_0_hw_fini(void *handle)
  930. {
  931. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  932. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  933. gmc_v7_0_gart_disable(adev);
  934. return 0;
  935. }
  936. static int gmc_v7_0_suspend(void *handle)
  937. {
  938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  939. gmc_v7_0_hw_fini(adev);
  940. return 0;
  941. }
  942. static int gmc_v7_0_resume(void *handle)
  943. {
  944. int r;
  945. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  946. r = gmc_v7_0_hw_init(adev);
  947. if (r)
  948. return r;
  949. amdgpu_vm_reset_all_ids(adev);
  950. return 0;
  951. }
  952. static bool gmc_v7_0_is_idle(void *handle)
  953. {
  954. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  955. u32 tmp = RREG32(mmSRBM_STATUS);
  956. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  957. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  958. return false;
  959. return true;
  960. }
  961. static int gmc_v7_0_wait_for_idle(void *handle)
  962. {
  963. unsigned i;
  964. u32 tmp;
  965. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  966. for (i = 0; i < adev->usec_timeout; i++) {
  967. /* read MC_STATUS */
  968. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  969. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  970. SRBM_STATUS__MCC_BUSY_MASK |
  971. SRBM_STATUS__MCD_BUSY_MASK |
  972. SRBM_STATUS__VMC_BUSY_MASK);
  973. if (!tmp)
  974. return 0;
  975. udelay(1);
  976. }
  977. return -ETIMEDOUT;
  978. }
  979. static int gmc_v7_0_soft_reset(void *handle)
  980. {
  981. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  982. u32 srbm_soft_reset = 0;
  983. u32 tmp = RREG32(mmSRBM_STATUS);
  984. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  985. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  986. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  987. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  988. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  989. if (!(adev->flags & AMD_IS_APU))
  990. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  991. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  992. }
  993. if (srbm_soft_reset) {
  994. gmc_v7_0_mc_stop(adev);
  995. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  996. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  997. }
  998. tmp = RREG32(mmSRBM_SOFT_RESET);
  999. tmp |= srbm_soft_reset;
  1000. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1001. WREG32(mmSRBM_SOFT_RESET, tmp);
  1002. tmp = RREG32(mmSRBM_SOFT_RESET);
  1003. udelay(50);
  1004. tmp &= ~srbm_soft_reset;
  1005. WREG32(mmSRBM_SOFT_RESET, tmp);
  1006. tmp = RREG32(mmSRBM_SOFT_RESET);
  1007. /* Wait a little for things to settle down */
  1008. udelay(50);
  1009. gmc_v7_0_mc_resume(adev);
  1010. udelay(50);
  1011. }
  1012. return 0;
  1013. }
  1014. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1015. struct amdgpu_irq_src *src,
  1016. unsigned type,
  1017. enum amdgpu_interrupt_state state)
  1018. {
  1019. u32 tmp;
  1020. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1021. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1022. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1023. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1024. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1025. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1026. switch (state) {
  1027. case AMDGPU_IRQ_STATE_DISABLE:
  1028. /* system context */
  1029. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1030. tmp &= ~bits;
  1031. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1032. /* VMs */
  1033. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1034. tmp &= ~bits;
  1035. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1036. break;
  1037. case AMDGPU_IRQ_STATE_ENABLE:
  1038. /* system context */
  1039. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1040. tmp |= bits;
  1041. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1042. /* VMs */
  1043. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1044. tmp |= bits;
  1045. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1046. break;
  1047. default:
  1048. break;
  1049. }
  1050. return 0;
  1051. }
  1052. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1053. struct amdgpu_irq_src *source,
  1054. struct amdgpu_iv_entry *entry)
  1055. {
  1056. u32 addr, status, mc_client;
  1057. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1058. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1059. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1060. /* reset addr and status */
  1061. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1062. if (!addr && !status)
  1063. return 0;
  1064. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1065. gmc_v7_0_set_fault_enable_default(adev, false);
  1066. if (printk_ratelimit()) {
  1067. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1068. entry->src_id, entry->src_data[0]);
  1069. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1070. addr);
  1071. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1072. status);
  1073. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1074. }
  1075. return 0;
  1076. }
  1077. static int gmc_v7_0_set_clockgating_state(void *handle,
  1078. enum amd_clockgating_state state)
  1079. {
  1080. bool gate = false;
  1081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1082. if (state == AMD_CG_STATE_GATE)
  1083. gate = true;
  1084. if (!(adev->flags & AMD_IS_APU)) {
  1085. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1086. gmc_v7_0_enable_mc_ls(adev, gate);
  1087. }
  1088. gmc_v7_0_enable_bif_mgls(adev, gate);
  1089. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1090. gmc_v7_0_enable_hdp_ls(adev, gate);
  1091. return 0;
  1092. }
  1093. static int gmc_v7_0_set_powergating_state(void *handle,
  1094. enum amd_powergating_state state)
  1095. {
  1096. return 0;
  1097. }
  1098. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1099. .name = "gmc_v7_0",
  1100. .early_init = gmc_v7_0_early_init,
  1101. .late_init = gmc_v7_0_late_init,
  1102. .sw_init = gmc_v7_0_sw_init,
  1103. .sw_fini = gmc_v7_0_sw_fini,
  1104. .hw_init = gmc_v7_0_hw_init,
  1105. .hw_fini = gmc_v7_0_hw_fini,
  1106. .suspend = gmc_v7_0_suspend,
  1107. .resume = gmc_v7_0_resume,
  1108. .is_idle = gmc_v7_0_is_idle,
  1109. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1110. .soft_reset = gmc_v7_0_soft_reset,
  1111. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1112. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1113. };
  1114. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1115. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1116. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1117. .set_prt = gmc_v7_0_set_prt,
  1118. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1119. .get_vm_pde = gmc_v7_0_get_vm_pde
  1120. };
  1121. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1122. .set = gmc_v7_0_vm_fault_interrupt_state,
  1123. .process = gmc_v7_0_process_interrupt,
  1124. };
  1125. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1126. {
  1127. if (adev->gart.gart_funcs == NULL)
  1128. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1129. }
  1130. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1131. {
  1132. adev->mc.vm_fault.num_types = 1;
  1133. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1134. }
  1135. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1136. {
  1137. .type = AMD_IP_BLOCK_TYPE_GMC,
  1138. .major = 7,
  1139. .minor = 0,
  1140. .rev = 0,
  1141. .funcs = &gmc_v7_0_ip_funcs,
  1142. };
  1143. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1144. {
  1145. .type = AMD_IP_BLOCK_TYPE_GMC,
  1146. .major = 7,
  1147. .minor = 4,
  1148. .rev = 0,
  1149. .funcs = &gmc_v7_0_ip_funcs,
  1150. };