dhd_sdio.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <linux/moduleparam.h>
  35. #include <asm/unaligned.h>
  36. #include <defs.h>
  37. #include <brcmu_wifi.h>
  38. #include <brcmu_utils.h>
  39. #include <brcm_hw_ids.h>
  40. #include <soc.h>
  41. #include "sdio_host.h"
  42. #include "sdio_chip.h"
  43. #include "nvram.h"
  44. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  45. #ifdef DEBUG
  46. #define BRCMF_TRAP_INFO_SIZE 80
  47. #define CBUF_LEN (128)
  48. /* Device console log buffer state */
  49. #define CONSOLE_BUFFER_MAX 2024
  50. struct rte_log_le {
  51. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  52. __le32 buf_size;
  53. __le32 idx;
  54. char *_buf_compat; /* Redundant pointer for backward compat. */
  55. };
  56. struct rte_console {
  57. /* Virtual UART
  58. * When there is no UART (e.g. Quickturn),
  59. * the host should write a complete
  60. * input line directly into cbuf and then write
  61. * the length into vcons_in.
  62. * This may also be used when there is a real UART
  63. * (at risk of conflicting with
  64. * the real UART). vcons_out is currently unused.
  65. */
  66. uint vcons_in;
  67. uint vcons_out;
  68. /* Output (logging) buffer
  69. * Console output is written to a ring buffer log_buf at index log_idx.
  70. * The host may read the output when it sees log_idx advance.
  71. * Output will be lost if the output wraps around faster than the host
  72. * polls.
  73. */
  74. struct rte_log_le log_le;
  75. /* Console input line buffer
  76. * Characters are read one at a time into cbuf
  77. * until <CR> is received, then
  78. * the buffer is processed as a command line.
  79. * Also used for virtual UART.
  80. */
  81. uint cbuf_idx;
  82. char cbuf[CBUF_LEN];
  83. };
  84. #endif /* DEBUG */
  85. #include <chipcommon.h>
  86. #include "dhd_bus.h"
  87. #include "dhd_dbg.h"
  88. #include "tracepoint.h"
  89. #define TXQLEN 2048 /* bulk tx queue length */
  90. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  91. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  92. #define PRIOMASK 7
  93. #define TXRETRIES 2 /* # of retries for tx frames */
  94. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  95. one scheduling */
  96. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  97. one scheduling */
  98. #define BRCMF_DEFAULT_TXGLOM_SIZE 32 /* max tx frames in glom chain */
  99. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  100. #define MEMBLOCK 2048 /* Block size used for downloading
  101. of dongle image */
  102. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  103. biggest possible glom */
  104. #define BRCMF_FIRSTREAD (1 << 6)
  105. /* SBSDIO_DEVICE_CTL */
  106. /* 1: device will assert busy signal when receiving CMD53 */
  107. #define SBSDIO_DEVCTL_SETBUSY 0x01
  108. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  109. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  110. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  111. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  112. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  113. * sdio bus power cycle to clear (rev 9) */
  114. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  115. /* Force SD->SB reset mapping (rev 11) */
  116. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  117. /* Determined by CoreControl bit */
  118. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  119. /* Force backplane reset */
  120. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  121. /* Force no backplane reset */
  122. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  123. /* direct(mapped) cis space */
  124. /* MAPPED common CIS address */
  125. #define SBSDIO_CIS_BASE_COMMON 0x1000
  126. /* maximum bytes in one CIS */
  127. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  128. /* cis offset addr is < 17 bits */
  129. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  130. /* manfid tuple length, include tuple, link bytes */
  131. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  132. /* intstatus */
  133. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  134. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  135. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  136. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  137. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  138. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  139. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  140. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  141. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  142. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  143. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  144. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  145. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  146. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  147. #define I_PC (1 << 10) /* descriptor error */
  148. #define I_PD (1 << 11) /* data error */
  149. #define I_DE (1 << 12) /* Descriptor protocol Error */
  150. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  151. #define I_RO (1 << 14) /* Receive fifo Overflow */
  152. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  153. #define I_RI (1 << 16) /* Receive Interrupt */
  154. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  155. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  156. #define I_XI (1 << 24) /* Transmit Interrupt */
  157. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  158. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  159. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  160. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  161. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  162. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  163. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  164. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  165. #define I_DMA (I_RI | I_XI | I_ERRORS)
  166. /* corecontrol */
  167. #define CC_CISRDY (1 << 0) /* CIS Ready */
  168. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  169. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  170. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  171. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  172. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  173. /* SDA_FRAMECTRL */
  174. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  175. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  176. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  177. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  178. /*
  179. * Software allocation of To SB Mailbox resources
  180. */
  181. /* tosbmailbox bits corresponding to intstatus bits */
  182. #define SMB_NAK (1 << 0) /* Frame NAK */
  183. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  184. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  185. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  186. /* tosbmailboxdata */
  187. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  188. /*
  189. * Software allocation of To Host Mailbox resources
  190. */
  191. /* intstatus bits */
  192. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  193. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  194. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  195. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  196. /* tohostmailboxdata */
  197. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  198. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  199. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  200. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  201. #define HMB_DATA_FCDATA_MASK 0xff000000
  202. #define HMB_DATA_FCDATA_SHIFT 24
  203. #define HMB_DATA_VERSION_MASK 0x00ff0000
  204. #define HMB_DATA_VERSION_SHIFT 16
  205. /*
  206. * Software-defined protocol header
  207. */
  208. /* Current protocol version */
  209. #define SDPCM_PROT_VERSION 4
  210. /*
  211. * Shared structure between dongle and the host.
  212. * The structure contains pointers to trap or assert information.
  213. */
  214. #define SDPCM_SHARED_VERSION 0x0003
  215. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  216. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  217. #define SDPCM_SHARED_ASSERT 0x0200
  218. #define SDPCM_SHARED_TRAP 0x0400
  219. /* Space for header read, limit for data packets */
  220. #define MAX_HDR_READ (1 << 6)
  221. #define MAX_RX_DATASZ 2048
  222. /* Bump up limit on waiting for HT to account for first startup;
  223. * if the image is doing a CRC calculation before programming the PMU
  224. * for HT availability, it could take a couple hundred ms more, so
  225. * max out at a 1 second (1000000us).
  226. */
  227. #undef PMU_MAX_TRANSITION_DLY
  228. #define PMU_MAX_TRANSITION_DLY 1000000
  229. /* Value for ChipClockCSR during initial setup */
  230. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  231. SBSDIO_ALP_AVAIL_REQ)
  232. /* Flags for SDH calls */
  233. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  234. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  235. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  236. * when idle
  237. */
  238. #define BRCMF_IDLE_INTERVAL 1
  239. #define KSO_WAIT_US 50
  240. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  241. /*
  242. * Conversion of 802.1D priority to precedence level
  243. */
  244. static uint prio2prec(u32 prio)
  245. {
  246. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  247. (prio^2) : prio;
  248. }
  249. #ifdef DEBUG
  250. /* Device console log buffer state */
  251. struct brcmf_console {
  252. uint count; /* Poll interval msec counter */
  253. uint log_addr; /* Log struct address (fixed) */
  254. struct rte_log_le log_le; /* Log struct (host copy) */
  255. uint bufsize; /* Size of log buffer */
  256. u8 *buf; /* Log buffer (host copy) */
  257. uint last; /* Last buffer read index */
  258. };
  259. struct brcmf_trap_info {
  260. __le32 type;
  261. __le32 epc;
  262. __le32 cpsr;
  263. __le32 spsr;
  264. __le32 r0; /* a1 */
  265. __le32 r1; /* a2 */
  266. __le32 r2; /* a3 */
  267. __le32 r3; /* a4 */
  268. __le32 r4; /* v1 */
  269. __le32 r5; /* v2 */
  270. __le32 r6; /* v3 */
  271. __le32 r7; /* v4 */
  272. __le32 r8; /* v5 */
  273. __le32 r9; /* sb/v6 */
  274. __le32 r10; /* sl/v7 */
  275. __le32 r11; /* fp/v8 */
  276. __le32 r12; /* ip */
  277. __le32 r13; /* sp */
  278. __le32 r14; /* lr */
  279. __le32 pc; /* r15 */
  280. };
  281. #endif /* DEBUG */
  282. struct sdpcm_shared {
  283. u32 flags;
  284. u32 trap_addr;
  285. u32 assert_exp_addr;
  286. u32 assert_file_addr;
  287. u32 assert_line;
  288. u32 console_addr; /* Address of struct rte_console */
  289. u32 msgtrace_addr;
  290. u8 tag[32];
  291. u32 brpt_addr;
  292. };
  293. struct sdpcm_shared_le {
  294. __le32 flags;
  295. __le32 trap_addr;
  296. __le32 assert_exp_addr;
  297. __le32 assert_file_addr;
  298. __le32 assert_line;
  299. __le32 console_addr; /* Address of struct rte_console */
  300. __le32 msgtrace_addr;
  301. u8 tag[32];
  302. __le32 brpt_addr;
  303. };
  304. /* dongle SDIO bus specific header info */
  305. struct brcmf_sdio_hdrinfo {
  306. u8 seq_num;
  307. u8 channel;
  308. u16 len;
  309. u16 len_left;
  310. u16 len_nxtfrm;
  311. u8 dat_offset;
  312. bool lastfrm;
  313. u16 tail_pad;
  314. };
  315. /* misc chip info needed by some of the routines */
  316. /* Private data for SDIO bus interaction */
  317. struct brcmf_sdio {
  318. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  319. struct brcmf_chip *ci; /* Chip info struct */
  320. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  321. u32 hostintmask; /* Copy of Host Interrupt Mask */
  322. atomic_t intstatus; /* Intstatus bits (events) pending */
  323. atomic_t fcstate; /* State of dongle flow-control */
  324. uint blocksize; /* Block size of SDIO transfers */
  325. uint roundup; /* Max roundup limit */
  326. struct pktq txq; /* Queue length used for flow-control */
  327. u8 flowcontrol; /* per prio flow control bitmask */
  328. u8 tx_seq; /* Transmit sequence number (next) */
  329. u8 tx_max; /* Maximum transmit sequence allowed */
  330. u8 *hdrbuf; /* buffer for handling rx frame */
  331. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  332. u8 rx_seq; /* Receive sequence number (expected) */
  333. struct brcmf_sdio_hdrinfo cur_read;
  334. /* info of current read frame */
  335. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  336. bool rxpending; /* Data frame pending in dongle */
  337. uint rxbound; /* Rx frames to read before resched */
  338. uint txbound; /* Tx frames to send before resched */
  339. uint txminmax;
  340. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  341. struct sk_buff_head glom; /* Packet list for glommed superframe */
  342. uint glomerr; /* Glom packet read errors */
  343. u8 *rxbuf; /* Buffer for receiving control packets */
  344. uint rxblen; /* Allocated length of rxbuf */
  345. u8 *rxctl; /* Aligned pointer into rxbuf */
  346. u8 *rxctl_orig; /* pointer for freeing rxctl */
  347. uint rxlen; /* Length of valid data in buffer */
  348. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  349. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  350. bool intr; /* Use interrupts */
  351. bool poll; /* Use polling */
  352. atomic_t ipend; /* Device interrupt is pending */
  353. uint spurious; /* Count of spurious interrupts */
  354. uint pollrate; /* Ticks between device polls */
  355. uint polltick; /* Tick counter */
  356. #ifdef DEBUG
  357. uint console_interval;
  358. struct brcmf_console console; /* Console output polling support */
  359. uint console_addr; /* Console address from shared struct */
  360. #endif /* DEBUG */
  361. uint clkstate; /* State of sd and backplane clock(s) */
  362. bool activity; /* Activity flag for clock down */
  363. s32 idletime; /* Control for activity timeout */
  364. s32 idlecount; /* Activity timeout counter */
  365. s32 idleclock; /* How to set bus driver when idle */
  366. bool rxflow_mode; /* Rx flow control mode */
  367. bool rxflow; /* Is rx flow control on */
  368. bool alp_only; /* Don't use HT clock (ALP only) */
  369. u8 *ctrl_frame_buf;
  370. u32 ctrl_frame_len;
  371. bool ctrl_frame_stat;
  372. spinlock_t txqlock;
  373. wait_queue_head_t ctrl_wait;
  374. wait_queue_head_t dcmd_resp_wait;
  375. struct timer_list timer;
  376. struct completion watchdog_wait;
  377. struct task_struct *watchdog_tsk;
  378. bool wd_timer_valid;
  379. uint save_ms;
  380. struct workqueue_struct *brcmf_wq;
  381. struct work_struct datawork;
  382. atomic_t dpc_tskcnt;
  383. bool txoff; /* Transmit flow-controlled */
  384. struct brcmf_sdio_count sdcnt;
  385. bool sr_enabled; /* SaveRestore enabled */
  386. bool sleeping; /* SDIO bus sleeping */
  387. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  388. bool txglom; /* host tx glomming enable flag */
  389. struct sk_buff *txglom_sgpad; /* scatter-gather padding buffer */
  390. u16 head_align; /* buffer pointer alignment */
  391. u16 sgentry_align; /* scatter-gather buffer alignment */
  392. };
  393. /* clkstate */
  394. #define CLK_NONE 0
  395. #define CLK_SDONLY 1
  396. #define CLK_PENDING 2
  397. #define CLK_AVAIL 3
  398. #ifdef DEBUG
  399. static int qcount[NUMPRIO];
  400. #endif /* DEBUG */
  401. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  402. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  403. /* Retry count for register access failures */
  404. static const uint retry_limit = 2;
  405. /* Limit on rounding up frames */
  406. static const uint max_roundup = 512;
  407. #define ALIGNMENT 4
  408. static int brcmf_sdio_txglomsz = BRCMF_DEFAULT_TXGLOM_SIZE;
  409. module_param_named(txglomsz, brcmf_sdio_txglomsz, int, 0);
  410. MODULE_PARM_DESC(txglomsz, "maximum tx packet chain size [SDIO]");
  411. enum brcmf_sdio_frmtype {
  412. BRCMF_SDIO_FT_NORMAL,
  413. BRCMF_SDIO_FT_SUPER,
  414. BRCMF_SDIO_FT_SUB,
  415. };
  416. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  417. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  418. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  419. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  420. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  421. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  422. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  423. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  424. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  425. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  426. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  427. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  428. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  429. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  430. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  431. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  432. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  433. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  434. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  435. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  436. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  437. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  438. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  439. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  440. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  441. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  442. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  443. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  444. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  445. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  446. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  447. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  448. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  449. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  450. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  451. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  452. struct brcmf_firmware_names {
  453. u32 chipid;
  454. u32 revmsk;
  455. const char *bin;
  456. const char *nv;
  457. };
  458. enum brcmf_firmware_type {
  459. BRCMF_FIRMWARE_BIN,
  460. BRCMF_FIRMWARE_NVRAM
  461. };
  462. #define BRCMF_FIRMWARE_NVRAM(name) \
  463. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  464. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  465. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  466. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  467. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  468. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  469. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  470. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  471. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  472. { BCM43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  473. { BCM4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) }
  474. };
  475. static const struct firmware *brcmf_sdio_get_fw(struct brcmf_sdio *bus,
  476. enum brcmf_firmware_type type)
  477. {
  478. const struct firmware *fw;
  479. const char *name;
  480. int err, i;
  481. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  482. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  483. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  484. switch (type) {
  485. case BRCMF_FIRMWARE_BIN:
  486. name = brcmf_fwname_data[i].bin;
  487. break;
  488. case BRCMF_FIRMWARE_NVRAM:
  489. name = brcmf_fwname_data[i].nv;
  490. break;
  491. default:
  492. brcmf_err("invalid firmware type (%d)\n", type);
  493. return NULL;
  494. }
  495. goto found;
  496. }
  497. }
  498. brcmf_err("Unknown chipid %d [%d]\n",
  499. bus->ci->chip, bus->ci->chiprev);
  500. return NULL;
  501. found:
  502. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  503. if ((err) || (!fw)) {
  504. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  505. return NULL;
  506. }
  507. return fw;
  508. }
  509. static void pkt_align(struct sk_buff *p, int len, int align)
  510. {
  511. uint datalign;
  512. datalign = (unsigned long)(p->data);
  513. datalign = roundup(datalign, (align)) - datalign;
  514. if (datalign)
  515. skb_pull(p, datalign);
  516. __skb_trim(p, len);
  517. }
  518. /* To check if there's window offered */
  519. static bool data_ok(struct brcmf_sdio *bus)
  520. {
  521. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  522. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  523. }
  524. /*
  525. * Reads a register in the SDIO hardware block. This block occupies a series of
  526. * adresses on the 32 bit backplane bus.
  527. */
  528. static int
  529. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  530. {
  531. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  532. int ret;
  533. *regvar = brcmf_sdiod_regrl(bus->sdiodev,
  534. bus->ci->c_inf[idx].base + offset, &ret);
  535. return ret;
  536. }
  537. static int
  538. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  539. {
  540. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  541. int ret;
  542. brcmf_sdiod_regwl(bus->sdiodev,
  543. bus->ci->c_inf[idx].base + reg_offset,
  544. regval, &ret);
  545. return ret;
  546. }
  547. static int
  548. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  549. {
  550. u8 wr_val = 0, rd_val, cmp_val, bmask;
  551. int err = 0;
  552. int try_cnt = 0;
  553. brcmf_dbg(TRACE, "Enter\n");
  554. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  555. /* 1st KSO write goes to AOS wake up core if device is asleep */
  556. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  557. wr_val, &err);
  558. if (err) {
  559. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  560. return err;
  561. }
  562. if (on) {
  563. /* device WAKEUP through KSO:
  564. * write bit 0 & read back until
  565. * both bits 0 (kso bit) & 1 (dev on status) are set
  566. */
  567. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  568. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  569. bmask = cmp_val;
  570. usleep_range(2000, 3000);
  571. } else {
  572. /* Put device to sleep, turn off KSO */
  573. cmp_val = 0;
  574. /* only check for bit0, bit1(dev on status) may not
  575. * get cleared right away
  576. */
  577. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  578. }
  579. do {
  580. /* reliable KSO bit set/clr:
  581. * the sdiod sleep write access is synced to PMU 32khz clk
  582. * just one write attempt may fail,
  583. * read it back until it matches written value
  584. */
  585. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  586. &err);
  587. if (((rd_val & bmask) == cmp_val) && !err)
  588. break;
  589. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  590. try_cnt, MAX_KSO_ATTEMPTS, err);
  591. udelay(KSO_WAIT_US);
  592. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  593. wr_val, &err);
  594. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  595. return err;
  596. }
  597. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  598. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  599. /* Turn backplane clock on or off */
  600. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  601. {
  602. int err;
  603. u8 clkctl, clkreq, devctl;
  604. unsigned long timeout;
  605. brcmf_dbg(SDIO, "Enter\n");
  606. clkctl = 0;
  607. if (bus->sr_enabled) {
  608. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  609. return 0;
  610. }
  611. if (on) {
  612. /* Request HT Avail */
  613. clkreq =
  614. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  615. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  616. clkreq, &err);
  617. if (err) {
  618. brcmf_err("HT Avail request error: %d\n", err);
  619. return -EBADE;
  620. }
  621. /* Check current status */
  622. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  623. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  624. if (err) {
  625. brcmf_err("HT Avail read error: %d\n", err);
  626. return -EBADE;
  627. }
  628. /* Go to pending and await interrupt if appropriate */
  629. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  630. /* Allow only clock-available interrupt */
  631. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  632. SBSDIO_DEVICE_CTL, &err);
  633. if (err) {
  634. brcmf_err("Devctl error setting CA: %d\n",
  635. err);
  636. return -EBADE;
  637. }
  638. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  639. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  640. devctl, &err);
  641. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  642. bus->clkstate = CLK_PENDING;
  643. return 0;
  644. } else if (bus->clkstate == CLK_PENDING) {
  645. /* Cancel CA-only interrupt filter */
  646. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  647. SBSDIO_DEVICE_CTL, &err);
  648. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  649. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  650. devctl, &err);
  651. }
  652. /* Otherwise, wait here (polling) for HT Avail */
  653. timeout = jiffies +
  654. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  655. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  656. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  657. SBSDIO_FUNC1_CHIPCLKCSR,
  658. &err);
  659. if (time_after(jiffies, timeout))
  660. break;
  661. else
  662. usleep_range(5000, 10000);
  663. }
  664. if (err) {
  665. brcmf_err("HT Avail request error: %d\n", err);
  666. return -EBADE;
  667. }
  668. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  669. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  670. PMU_MAX_TRANSITION_DLY, clkctl);
  671. return -EBADE;
  672. }
  673. /* Mark clock available */
  674. bus->clkstate = CLK_AVAIL;
  675. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  676. #if defined(DEBUG)
  677. if (!bus->alp_only) {
  678. if (SBSDIO_ALPONLY(clkctl))
  679. brcmf_err("HT Clock should be on\n");
  680. }
  681. #endif /* defined (DEBUG) */
  682. bus->activity = true;
  683. } else {
  684. clkreq = 0;
  685. if (bus->clkstate == CLK_PENDING) {
  686. /* Cancel CA-only interrupt filter */
  687. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  688. SBSDIO_DEVICE_CTL, &err);
  689. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  690. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  691. devctl, &err);
  692. }
  693. bus->clkstate = CLK_SDONLY;
  694. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  695. clkreq, &err);
  696. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  697. if (err) {
  698. brcmf_err("Failed access turning clock off: %d\n",
  699. err);
  700. return -EBADE;
  701. }
  702. }
  703. return 0;
  704. }
  705. /* Change idle/active SD state */
  706. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  707. {
  708. brcmf_dbg(SDIO, "Enter\n");
  709. if (on)
  710. bus->clkstate = CLK_SDONLY;
  711. else
  712. bus->clkstate = CLK_NONE;
  713. return 0;
  714. }
  715. /* Transition SD and backplane clock readiness */
  716. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  717. {
  718. #ifdef DEBUG
  719. uint oldstate = bus->clkstate;
  720. #endif /* DEBUG */
  721. brcmf_dbg(SDIO, "Enter\n");
  722. /* Early exit if we're already there */
  723. if (bus->clkstate == target) {
  724. if (target == CLK_AVAIL) {
  725. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  726. bus->activity = true;
  727. }
  728. return 0;
  729. }
  730. switch (target) {
  731. case CLK_AVAIL:
  732. /* Make sure SD clock is available */
  733. if (bus->clkstate == CLK_NONE)
  734. brcmf_sdio_sdclk(bus, true);
  735. /* Now request HT Avail on the backplane */
  736. brcmf_sdio_htclk(bus, true, pendok);
  737. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  738. bus->activity = true;
  739. break;
  740. case CLK_SDONLY:
  741. /* Remove HT request, or bring up SD clock */
  742. if (bus->clkstate == CLK_NONE)
  743. brcmf_sdio_sdclk(bus, true);
  744. else if (bus->clkstate == CLK_AVAIL)
  745. brcmf_sdio_htclk(bus, false, false);
  746. else
  747. brcmf_err("request for %d -> %d\n",
  748. bus->clkstate, target);
  749. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  750. break;
  751. case CLK_NONE:
  752. /* Make sure to remove HT request */
  753. if (bus->clkstate == CLK_AVAIL)
  754. brcmf_sdio_htclk(bus, false, false);
  755. /* Now remove the SD clock */
  756. brcmf_sdio_sdclk(bus, false);
  757. brcmf_sdio_wd_timer(bus, 0);
  758. break;
  759. }
  760. #ifdef DEBUG
  761. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  762. #endif /* DEBUG */
  763. return 0;
  764. }
  765. static int
  766. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  767. {
  768. int err = 0;
  769. brcmf_dbg(TRACE, "Enter\n");
  770. brcmf_dbg(SDIO, "request %s currently %s\n",
  771. (sleep ? "SLEEP" : "WAKE"),
  772. (bus->sleeping ? "SLEEP" : "WAKE"));
  773. /* If SR is enabled control bus state with KSO */
  774. if (bus->sr_enabled) {
  775. /* Done if we're already in the requested state */
  776. if (sleep == bus->sleeping)
  777. goto end;
  778. /* Going to sleep */
  779. if (sleep) {
  780. /* Don't sleep if something is pending */
  781. if (atomic_read(&bus->intstatus) ||
  782. atomic_read(&bus->ipend) > 0 ||
  783. (!atomic_read(&bus->fcstate) &&
  784. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  785. data_ok(bus)))
  786. return -EBUSY;
  787. err = brcmf_sdio_kso_control(bus, false);
  788. /* disable watchdog */
  789. if (!err)
  790. brcmf_sdio_wd_timer(bus, 0);
  791. } else {
  792. bus->idlecount = 0;
  793. err = brcmf_sdio_kso_control(bus, true);
  794. }
  795. if (!err) {
  796. /* Change state */
  797. bus->sleeping = sleep;
  798. brcmf_dbg(SDIO, "new state %s\n",
  799. (sleep ? "SLEEP" : "WAKE"));
  800. } else {
  801. brcmf_err("error while changing bus sleep state %d\n",
  802. err);
  803. return err;
  804. }
  805. }
  806. end:
  807. /* control clocks */
  808. if (sleep) {
  809. if (!bus->sr_enabled)
  810. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  811. } else {
  812. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  813. }
  814. return err;
  815. }
  816. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  817. {
  818. u32 intstatus = 0;
  819. u32 hmb_data;
  820. u8 fcbits;
  821. int ret;
  822. brcmf_dbg(SDIO, "Enter\n");
  823. /* Read mailbox data and ack that we did so */
  824. ret = r_sdreg32(bus, &hmb_data,
  825. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  826. if (ret == 0)
  827. w_sdreg32(bus, SMB_INT_ACK,
  828. offsetof(struct sdpcmd_regs, tosbmailbox));
  829. bus->sdcnt.f1regdata += 2;
  830. /* Dongle recomposed rx frames, accept them again */
  831. if (hmb_data & HMB_DATA_NAKHANDLED) {
  832. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  833. bus->rx_seq);
  834. if (!bus->rxskip)
  835. brcmf_err("unexpected NAKHANDLED!\n");
  836. bus->rxskip = false;
  837. intstatus |= I_HMB_FRAME_IND;
  838. }
  839. /*
  840. * DEVREADY does not occur with gSPI.
  841. */
  842. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  843. bus->sdpcm_ver =
  844. (hmb_data & HMB_DATA_VERSION_MASK) >>
  845. HMB_DATA_VERSION_SHIFT;
  846. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  847. brcmf_err("Version mismatch, dongle reports %d, "
  848. "expecting %d\n",
  849. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  850. else
  851. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  852. bus->sdpcm_ver);
  853. }
  854. /*
  855. * Flow Control has been moved into the RX headers and this out of band
  856. * method isn't used any more.
  857. * remaining backward compatible with older dongles.
  858. */
  859. if (hmb_data & HMB_DATA_FC) {
  860. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  861. HMB_DATA_FCDATA_SHIFT;
  862. if (fcbits & ~bus->flowcontrol)
  863. bus->sdcnt.fc_xoff++;
  864. if (bus->flowcontrol & ~fcbits)
  865. bus->sdcnt.fc_xon++;
  866. bus->sdcnt.fc_rcvd++;
  867. bus->flowcontrol = fcbits;
  868. }
  869. /* Shouldn't be any others */
  870. if (hmb_data & ~(HMB_DATA_DEVREADY |
  871. HMB_DATA_NAKHANDLED |
  872. HMB_DATA_FC |
  873. HMB_DATA_FWREADY |
  874. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  875. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  876. hmb_data);
  877. return intstatus;
  878. }
  879. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  880. {
  881. uint retries = 0;
  882. u16 lastrbc;
  883. u8 hi, lo;
  884. int err;
  885. brcmf_err("%sterminate frame%s\n",
  886. abort ? "abort command, " : "",
  887. rtx ? ", send NAK" : "");
  888. if (abort)
  889. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  890. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  891. SFC_RF_TERM, &err);
  892. bus->sdcnt.f1regdata++;
  893. /* Wait until the packet has been flushed (device/FIFO stable) */
  894. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  895. hi = brcmf_sdiod_regrb(bus->sdiodev,
  896. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  897. lo = brcmf_sdiod_regrb(bus->sdiodev,
  898. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  899. bus->sdcnt.f1regdata += 2;
  900. if ((hi == 0) && (lo == 0))
  901. break;
  902. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  903. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  904. lastrbc, (hi << 8) + lo);
  905. }
  906. lastrbc = (hi << 8) + lo;
  907. }
  908. if (!retries)
  909. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  910. else
  911. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  912. if (rtx) {
  913. bus->sdcnt.rxrtx++;
  914. err = w_sdreg32(bus, SMB_NAK,
  915. offsetof(struct sdpcmd_regs, tosbmailbox));
  916. bus->sdcnt.f1regdata++;
  917. if (err == 0)
  918. bus->rxskip = true;
  919. }
  920. /* Clear partial in any case */
  921. bus->cur_read.len = 0;
  922. }
  923. /* return total length of buffer chain */
  924. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  925. {
  926. struct sk_buff *p;
  927. uint total;
  928. total = 0;
  929. skb_queue_walk(&bus->glom, p)
  930. total += p->len;
  931. return total;
  932. }
  933. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  934. {
  935. struct sk_buff *cur, *next;
  936. skb_queue_walk_safe(&bus->glom, cur, next) {
  937. skb_unlink(cur, &bus->glom);
  938. brcmu_pkt_buf_free_skb(cur);
  939. }
  940. }
  941. /**
  942. * brcmfmac sdio bus specific header
  943. * This is the lowest layer header wrapped on the packets transmitted between
  944. * host and WiFi dongle which contains information needed for SDIO core and
  945. * firmware
  946. *
  947. * It consists of 3 parts: hardware header, hardware extension header and
  948. * software header
  949. * hardware header (frame tag) - 4 bytes
  950. * Byte 0~1: Frame length
  951. * Byte 2~3: Checksum, bit-wise inverse of frame length
  952. * hardware extension header - 8 bytes
  953. * Tx glom mode only, N/A for Rx or normal Tx
  954. * Byte 0~1: Packet length excluding hw frame tag
  955. * Byte 2: Reserved
  956. * Byte 3: Frame flags, bit 0: last frame indication
  957. * Byte 4~5: Reserved
  958. * Byte 6~7: Tail padding length
  959. * software header - 8 bytes
  960. * Byte 0: Rx/Tx sequence number
  961. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  962. * Byte 2: Length of next data frame, reserved for Tx
  963. * Byte 3: Data offset
  964. * Byte 4: Flow control bits, reserved for Tx
  965. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  966. * Byte 6~7: Reserved
  967. */
  968. #define SDPCM_HWHDR_LEN 4
  969. #define SDPCM_HWEXT_LEN 8
  970. #define SDPCM_SWHDR_LEN 8
  971. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  972. /* software header */
  973. #define SDPCM_SEQ_MASK 0x000000ff
  974. #define SDPCM_SEQ_WRAP 256
  975. #define SDPCM_CHANNEL_MASK 0x00000f00
  976. #define SDPCM_CHANNEL_SHIFT 8
  977. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  978. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  979. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  980. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  981. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  982. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  983. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  984. #define SDPCM_NEXTLEN_SHIFT 16
  985. #define SDPCM_DOFFSET_MASK 0xff000000
  986. #define SDPCM_DOFFSET_SHIFT 24
  987. #define SDPCM_FCMASK_MASK 0x000000ff
  988. #define SDPCM_WINDOW_MASK 0x0000ff00
  989. #define SDPCM_WINDOW_SHIFT 8
  990. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  991. {
  992. u32 hdrvalue;
  993. hdrvalue = *(u32 *)swheader;
  994. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  995. }
  996. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  997. struct brcmf_sdio_hdrinfo *rd,
  998. enum brcmf_sdio_frmtype type)
  999. {
  1000. u16 len, checksum;
  1001. u8 rx_seq, fc, tx_seq_max;
  1002. u32 swheader;
  1003. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1004. /* hw header */
  1005. len = get_unaligned_le16(header);
  1006. checksum = get_unaligned_le16(header + sizeof(u16));
  1007. /* All zero means no more to read */
  1008. if (!(len | checksum)) {
  1009. bus->rxpending = false;
  1010. return -ENODATA;
  1011. }
  1012. if ((u16)(~(len ^ checksum))) {
  1013. brcmf_err("HW header checksum error\n");
  1014. bus->sdcnt.rx_badhdr++;
  1015. brcmf_sdio_rxfail(bus, false, false);
  1016. return -EIO;
  1017. }
  1018. if (len < SDPCM_HDRLEN) {
  1019. brcmf_err("HW header length error\n");
  1020. return -EPROTO;
  1021. }
  1022. if (type == BRCMF_SDIO_FT_SUPER &&
  1023. (roundup(len, bus->blocksize) != rd->len)) {
  1024. brcmf_err("HW superframe header length error\n");
  1025. return -EPROTO;
  1026. }
  1027. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1028. brcmf_err("HW subframe header length error\n");
  1029. return -EPROTO;
  1030. }
  1031. rd->len = len;
  1032. /* software header */
  1033. header += SDPCM_HWHDR_LEN;
  1034. swheader = le32_to_cpu(*(__le32 *)header);
  1035. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1036. brcmf_err("Glom descriptor found in superframe head\n");
  1037. rd->len = 0;
  1038. return -EINVAL;
  1039. }
  1040. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1041. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1042. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1043. type != BRCMF_SDIO_FT_SUPER) {
  1044. brcmf_err("HW header length too long\n");
  1045. bus->sdcnt.rx_toolong++;
  1046. brcmf_sdio_rxfail(bus, false, false);
  1047. rd->len = 0;
  1048. return -EPROTO;
  1049. }
  1050. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1051. brcmf_err("Wrong channel for superframe\n");
  1052. rd->len = 0;
  1053. return -EINVAL;
  1054. }
  1055. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1056. rd->channel != SDPCM_EVENT_CHANNEL) {
  1057. brcmf_err("Wrong channel for subframe\n");
  1058. rd->len = 0;
  1059. return -EINVAL;
  1060. }
  1061. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1062. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1063. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1064. bus->sdcnt.rx_badhdr++;
  1065. brcmf_sdio_rxfail(bus, false, false);
  1066. rd->len = 0;
  1067. return -ENXIO;
  1068. }
  1069. if (rd->seq_num != rx_seq) {
  1070. brcmf_err("seq %d: sequence number error, expect %d\n",
  1071. rx_seq, rd->seq_num);
  1072. bus->sdcnt.rx_badseq++;
  1073. rd->seq_num = rx_seq;
  1074. }
  1075. /* no need to check the reset for subframe */
  1076. if (type == BRCMF_SDIO_FT_SUB)
  1077. return 0;
  1078. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1079. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1080. /* only warm for NON glom packet */
  1081. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1082. brcmf_err("seq %d: next length error\n", rx_seq);
  1083. rd->len_nxtfrm = 0;
  1084. }
  1085. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1086. fc = swheader & SDPCM_FCMASK_MASK;
  1087. if (bus->flowcontrol != fc) {
  1088. if (~bus->flowcontrol & fc)
  1089. bus->sdcnt.fc_xoff++;
  1090. if (bus->flowcontrol & ~fc)
  1091. bus->sdcnt.fc_xon++;
  1092. bus->sdcnt.fc_rcvd++;
  1093. bus->flowcontrol = fc;
  1094. }
  1095. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1096. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1097. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1098. tx_seq_max = bus->tx_seq + 2;
  1099. }
  1100. bus->tx_max = tx_seq_max;
  1101. return 0;
  1102. }
  1103. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1104. {
  1105. *(__le16 *)header = cpu_to_le16(frm_length);
  1106. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1107. }
  1108. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1109. struct brcmf_sdio_hdrinfo *hd_info)
  1110. {
  1111. u32 hdrval;
  1112. u8 hdr_offset;
  1113. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1114. hdr_offset = SDPCM_HWHDR_LEN;
  1115. if (bus->txglom) {
  1116. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1117. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1118. hdrval = (u16)hd_info->tail_pad << 16;
  1119. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1120. hdr_offset += SDPCM_HWEXT_LEN;
  1121. }
  1122. hdrval = hd_info->seq_num;
  1123. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1124. SDPCM_CHANNEL_MASK;
  1125. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1126. SDPCM_DOFFSET_MASK;
  1127. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1128. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1129. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1130. }
  1131. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1132. {
  1133. u16 dlen, totlen;
  1134. u8 *dptr, num = 0;
  1135. u16 sublen;
  1136. struct sk_buff *pfirst, *pnext;
  1137. int errcode;
  1138. u8 doff, sfdoff;
  1139. struct brcmf_sdio_hdrinfo rd_new;
  1140. /* If packets, issue read(s) and send up packet chain */
  1141. /* Return sequence numbers consumed? */
  1142. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1143. bus->glomd, skb_peek(&bus->glom));
  1144. /* If there's a descriptor, generate the packet chain */
  1145. if (bus->glomd) {
  1146. pfirst = pnext = NULL;
  1147. dlen = (u16) (bus->glomd->len);
  1148. dptr = bus->glomd->data;
  1149. if (!dlen || (dlen & 1)) {
  1150. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1151. dlen);
  1152. dlen = 0;
  1153. }
  1154. for (totlen = num = 0; dlen; num++) {
  1155. /* Get (and move past) next length */
  1156. sublen = get_unaligned_le16(dptr);
  1157. dlen -= sizeof(u16);
  1158. dptr += sizeof(u16);
  1159. if ((sublen < SDPCM_HDRLEN) ||
  1160. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1161. brcmf_err("descriptor len %d bad: %d\n",
  1162. num, sublen);
  1163. pnext = NULL;
  1164. break;
  1165. }
  1166. if (sublen % bus->sgentry_align) {
  1167. brcmf_err("sublen %d not multiple of %d\n",
  1168. sublen, bus->sgentry_align);
  1169. }
  1170. totlen += sublen;
  1171. /* For last frame, adjust read len so total
  1172. is a block multiple */
  1173. if (!dlen) {
  1174. sublen +=
  1175. (roundup(totlen, bus->blocksize) - totlen);
  1176. totlen = roundup(totlen, bus->blocksize);
  1177. }
  1178. /* Allocate/chain packet for next subframe */
  1179. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1180. if (pnext == NULL) {
  1181. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1182. num, sublen);
  1183. break;
  1184. }
  1185. skb_queue_tail(&bus->glom, pnext);
  1186. /* Adhere to start alignment requirements */
  1187. pkt_align(pnext, sublen, bus->sgentry_align);
  1188. }
  1189. /* If all allocations succeeded, save packet chain
  1190. in bus structure */
  1191. if (pnext) {
  1192. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1193. totlen, num);
  1194. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1195. totlen != bus->cur_read.len) {
  1196. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1197. bus->cur_read.len, totlen, rxseq);
  1198. }
  1199. pfirst = pnext = NULL;
  1200. } else {
  1201. brcmf_sdio_free_glom(bus);
  1202. num = 0;
  1203. }
  1204. /* Done with descriptor packet */
  1205. brcmu_pkt_buf_free_skb(bus->glomd);
  1206. bus->glomd = NULL;
  1207. bus->cur_read.len = 0;
  1208. }
  1209. /* Ok -- either we just generated a packet chain,
  1210. or had one from before */
  1211. if (!skb_queue_empty(&bus->glom)) {
  1212. if (BRCMF_GLOM_ON()) {
  1213. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1214. skb_queue_walk(&bus->glom, pnext) {
  1215. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1216. pnext, (u8 *) (pnext->data),
  1217. pnext->len, pnext->len);
  1218. }
  1219. }
  1220. pfirst = skb_peek(&bus->glom);
  1221. dlen = (u16) brcmf_sdio_glom_len(bus);
  1222. /* Do an SDIO read for the superframe. Configurable iovar to
  1223. * read directly into the chained packet, or allocate a large
  1224. * packet and and copy into the chain.
  1225. */
  1226. sdio_claim_host(bus->sdiodev->func[1]);
  1227. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1228. &bus->glom, dlen);
  1229. sdio_release_host(bus->sdiodev->func[1]);
  1230. bus->sdcnt.f2rxdata++;
  1231. /* On failure, kill the superframe, allow a couple retries */
  1232. if (errcode < 0) {
  1233. brcmf_err("glom read of %d bytes failed: %d\n",
  1234. dlen, errcode);
  1235. sdio_claim_host(bus->sdiodev->func[1]);
  1236. if (bus->glomerr++ < 3) {
  1237. brcmf_sdio_rxfail(bus, true, true);
  1238. } else {
  1239. bus->glomerr = 0;
  1240. brcmf_sdio_rxfail(bus, true, false);
  1241. bus->sdcnt.rxglomfail++;
  1242. brcmf_sdio_free_glom(bus);
  1243. }
  1244. sdio_release_host(bus->sdiodev->func[1]);
  1245. return 0;
  1246. }
  1247. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1248. pfirst->data, min_t(int, pfirst->len, 48),
  1249. "SUPERFRAME:\n");
  1250. rd_new.seq_num = rxseq;
  1251. rd_new.len = dlen;
  1252. sdio_claim_host(bus->sdiodev->func[1]);
  1253. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1254. BRCMF_SDIO_FT_SUPER);
  1255. sdio_release_host(bus->sdiodev->func[1]);
  1256. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1257. /* Remove superframe header, remember offset */
  1258. skb_pull(pfirst, rd_new.dat_offset);
  1259. sfdoff = rd_new.dat_offset;
  1260. num = 0;
  1261. /* Validate all the subframe headers */
  1262. skb_queue_walk(&bus->glom, pnext) {
  1263. /* leave when invalid subframe is found */
  1264. if (errcode)
  1265. break;
  1266. rd_new.len = pnext->len;
  1267. rd_new.seq_num = rxseq++;
  1268. sdio_claim_host(bus->sdiodev->func[1]);
  1269. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1270. BRCMF_SDIO_FT_SUB);
  1271. sdio_release_host(bus->sdiodev->func[1]);
  1272. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1273. pnext->data, 32, "subframe:\n");
  1274. num++;
  1275. }
  1276. if (errcode) {
  1277. /* Terminate frame on error, request
  1278. a couple retries */
  1279. sdio_claim_host(bus->sdiodev->func[1]);
  1280. if (bus->glomerr++ < 3) {
  1281. /* Restore superframe header space */
  1282. skb_push(pfirst, sfdoff);
  1283. brcmf_sdio_rxfail(bus, true, true);
  1284. } else {
  1285. bus->glomerr = 0;
  1286. brcmf_sdio_rxfail(bus, true, false);
  1287. bus->sdcnt.rxglomfail++;
  1288. brcmf_sdio_free_glom(bus);
  1289. }
  1290. sdio_release_host(bus->sdiodev->func[1]);
  1291. bus->cur_read.len = 0;
  1292. return 0;
  1293. }
  1294. /* Basic SD framing looks ok - process each packet (header) */
  1295. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1296. dptr = (u8 *) (pfirst->data);
  1297. sublen = get_unaligned_le16(dptr);
  1298. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1299. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1300. dptr, pfirst->len,
  1301. "Rx Subframe Data:\n");
  1302. __skb_trim(pfirst, sublen);
  1303. skb_pull(pfirst, doff);
  1304. if (pfirst->len == 0) {
  1305. skb_unlink(pfirst, &bus->glom);
  1306. brcmu_pkt_buf_free_skb(pfirst);
  1307. continue;
  1308. }
  1309. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1310. pfirst->data,
  1311. min_t(int, pfirst->len, 32),
  1312. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1313. bus->glom.qlen, pfirst, pfirst->data,
  1314. pfirst->len, pfirst->next,
  1315. pfirst->prev);
  1316. skb_unlink(pfirst, &bus->glom);
  1317. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1318. bus->sdcnt.rxglompkts++;
  1319. }
  1320. bus->sdcnt.rxglomframes++;
  1321. }
  1322. return num;
  1323. }
  1324. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1325. bool *pending)
  1326. {
  1327. DECLARE_WAITQUEUE(wait, current);
  1328. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1329. /* Wait until control frame is available */
  1330. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1331. set_current_state(TASK_INTERRUPTIBLE);
  1332. while (!(*condition) && (!signal_pending(current) && timeout))
  1333. timeout = schedule_timeout(timeout);
  1334. if (signal_pending(current))
  1335. *pending = true;
  1336. set_current_state(TASK_RUNNING);
  1337. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1338. return timeout;
  1339. }
  1340. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1341. {
  1342. if (waitqueue_active(&bus->dcmd_resp_wait))
  1343. wake_up_interruptible(&bus->dcmd_resp_wait);
  1344. return 0;
  1345. }
  1346. static void
  1347. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1348. {
  1349. uint rdlen, pad;
  1350. u8 *buf = NULL, *rbuf;
  1351. int sdret;
  1352. brcmf_dbg(TRACE, "Enter\n");
  1353. if (bus->rxblen)
  1354. buf = vzalloc(bus->rxblen);
  1355. if (!buf)
  1356. goto done;
  1357. rbuf = bus->rxbuf;
  1358. pad = ((unsigned long)rbuf % bus->head_align);
  1359. if (pad)
  1360. rbuf += (bus->head_align - pad);
  1361. /* Copy the already-read portion over */
  1362. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1363. if (len <= BRCMF_FIRSTREAD)
  1364. goto gotpkt;
  1365. /* Raise rdlen to next SDIO block to avoid tail command */
  1366. rdlen = len - BRCMF_FIRSTREAD;
  1367. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1368. pad = bus->blocksize - (rdlen % bus->blocksize);
  1369. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1370. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1371. rdlen += pad;
  1372. } else if (rdlen % bus->head_align) {
  1373. rdlen += bus->head_align - (rdlen % bus->head_align);
  1374. }
  1375. /* Drop if the read is too big or it exceeds our maximum */
  1376. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1377. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1378. rdlen, bus->sdiodev->bus_if->maxctl);
  1379. brcmf_sdio_rxfail(bus, false, false);
  1380. goto done;
  1381. }
  1382. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1383. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1384. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1385. bus->sdcnt.rx_toolong++;
  1386. brcmf_sdio_rxfail(bus, false, false);
  1387. goto done;
  1388. }
  1389. /* Read remain of frame body */
  1390. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1391. bus->sdcnt.f2rxdata++;
  1392. /* Control frame failures need retransmission */
  1393. if (sdret < 0) {
  1394. brcmf_err("read %d control bytes failed: %d\n",
  1395. rdlen, sdret);
  1396. bus->sdcnt.rxc_errors++;
  1397. brcmf_sdio_rxfail(bus, true, true);
  1398. goto done;
  1399. } else
  1400. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1401. gotpkt:
  1402. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1403. buf, len, "RxCtrl:\n");
  1404. /* Point to valid data and indicate its length */
  1405. spin_lock_bh(&bus->rxctl_lock);
  1406. if (bus->rxctl) {
  1407. brcmf_err("last control frame is being processed.\n");
  1408. spin_unlock_bh(&bus->rxctl_lock);
  1409. vfree(buf);
  1410. goto done;
  1411. }
  1412. bus->rxctl = buf + doff;
  1413. bus->rxctl_orig = buf;
  1414. bus->rxlen = len - doff;
  1415. spin_unlock_bh(&bus->rxctl_lock);
  1416. done:
  1417. /* Awake any waiters */
  1418. brcmf_sdio_dcmd_resp_wake(bus);
  1419. }
  1420. /* Pad read to blocksize for efficiency */
  1421. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1422. {
  1423. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1424. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1425. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1426. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1427. *rdlen += *pad;
  1428. } else if (*rdlen % bus->head_align) {
  1429. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1430. }
  1431. }
  1432. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1433. {
  1434. struct sk_buff *pkt; /* Packet for event or data frames */
  1435. u16 pad; /* Number of pad bytes to read */
  1436. uint rxleft = 0; /* Remaining number of frames allowed */
  1437. int ret; /* Return code from calls */
  1438. uint rxcount = 0; /* Total frames read */
  1439. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1440. u8 head_read = 0;
  1441. brcmf_dbg(TRACE, "Enter\n");
  1442. /* Not finished unless we encounter no more frames indication */
  1443. bus->rxpending = true;
  1444. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1445. !bus->rxskip && rxleft && brcmf_bus_ready(bus->sdiodev->bus_if);
  1446. rd->seq_num++, rxleft--) {
  1447. /* Handle glomming separately */
  1448. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1449. u8 cnt;
  1450. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1451. bus->glomd, skb_peek(&bus->glom));
  1452. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1453. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1454. rd->seq_num += cnt - 1;
  1455. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1456. continue;
  1457. }
  1458. rd->len_left = rd->len;
  1459. /* read header first for unknow frame length */
  1460. sdio_claim_host(bus->sdiodev->func[1]);
  1461. if (!rd->len) {
  1462. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1463. bus->rxhdr, BRCMF_FIRSTREAD);
  1464. bus->sdcnt.f2rxhdrs++;
  1465. if (ret < 0) {
  1466. brcmf_err("RXHEADER FAILED: %d\n",
  1467. ret);
  1468. bus->sdcnt.rx_hdrfail++;
  1469. brcmf_sdio_rxfail(bus, true, true);
  1470. sdio_release_host(bus->sdiodev->func[1]);
  1471. continue;
  1472. }
  1473. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1474. bus->rxhdr, SDPCM_HDRLEN,
  1475. "RxHdr:\n");
  1476. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1477. BRCMF_SDIO_FT_NORMAL)) {
  1478. sdio_release_host(bus->sdiodev->func[1]);
  1479. if (!bus->rxpending)
  1480. break;
  1481. else
  1482. continue;
  1483. }
  1484. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1485. brcmf_sdio_read_control(bus, bus->rxhdr,
  1486. rd->len,
  1487. rd->dat_offset);
  1488. /* prepare the descriptor for the next read */
  1489. rd->len = rd->len_nxtfrm << 4;
  1490. rd->len_nxtfrm = 0;
  1491. /* treat all packet as event if we don't know */
  1492. rd->channel = SDPCM_EVENT_CHANNEL;
  1493. sdio_release_host(bus->sdiodev->func[1]);
  1494. continue;
  1495. }
  1496. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1497. rd->len - BRCMF_FIRSTREAD : 0;
  1498. head_read = BRCMF_FIRSTREAD;
  1499. }
  1500. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1501. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1502. bus->head_align);
  1503. if (!pkt) {
  1504. /* Give up on data, request rtx of events */
  1505. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1506. brcmf_sdio_rxfail(bus, false,
  1507. RETRYCHAN(rd->channel));
  1508. sdio_release_host(bus->sdiodev->func[1]);
  1509. continue;
  1510. }
  1511. skb_pull(pkt, head_read);
  1512. pkt_align(pkt, rd->len_left, bus->head_align);
  1513. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1514. bus->sdcnt.f2rxdata++;
  1515. sdio_release_host(bus->sdiodev->func[1]);
  1516. if (ret < 0) {
  1517. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1518. rd->len, rd->channel, ret);
  1519. brcmu_pkt_buf_free_skb(pkt);
  1520. sdio_claim_host(bus->sdiodev->func[1]);
  1521. brcmf_sdio_rxfail(bus, true,
  1522. RETRYCHAN(rd->channel));
  1523. sdio_release_host(bus->sdiodev->func[1]);
  1524. continue;
  1525. }
  1526. if (head_read) {
  1527. skb_push(pkt, head_read);
  1528. memcpy(pkt->data, bus->rxhdr, head_read);
  1529. head_read = 0;
  1530. } else {
  1531. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1532. rd_new.seq_num = rd->seq_num;
  1533. sdio_claim_host(bus->sdiodev->func[1]);
  1534. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1535. BRCMF_SDIO_FT_NORMAL)) {
  1536. rd->len = 0;
  1537. brcmu_pkt_buf_free_skb(pkt);
  1538. }
  1539. bus->sdcnt.rx_readahead_cnt++;
  1540. if (rd->len != roundup(rd_new.len, 16)) {
  1541. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1542. rd->len,
  1543. roundup(rd_new.len, 16) >> 4);
  1544. rd->len = 0;
  1545. brcmf_sdio_rxfail(bus, true, true);
  1546. sdio_release_host(bus->sdiodev->func[1]);
  1547. brcmu_pkt_buf_free_skb(pkt);
  1548. continue;
  1549. }
  1550. sdio_release_host(bus->sdiodev->func[1]);
  1551. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1552. rd->channel = rd_new.channel;
  1553. rd->dat_offset = rd_new.dat_offset;
  1554. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1555. BRCMF_DATA_ON()) &&
  1556. BRCMF_HDRS_ON(),
  1557. bus->rxhdr, SDPCM_HDRLEN,
  1558. "RxHdr:\n");
  1559. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1560. brcmf_err("readahead on control packet %d?\n",
  1561. rd_new.seq_num);
  1562. /* Force retry w/normal header read */
  1563. rd->len = 0;
  1564. sdio_claim_host(bus->sdiodev->func[1]);
  1565. brcmf_sdio_rxfail(bus, false, true);
  1566. sdio_release_host(bus->sdiodev->func[1]);
  1567. brcmu_pkt_buf_free_skb(pkt);
  1568. continue;
  1569. }
  1570. }
  1571. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1572. pkt->data, rd->len, "Rx Data:\n");
  1573. /* Save superframe descriptor and allocate packet frame */
  1574. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1575. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1576. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1577. rd->len);
  1578. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1579. pkt->data, rd->len,
  1580. "Glom Data:\n");
  1581. __skb_trim(pkt, rd->len);
  1582. skb_pull(pkt, SDPCM_HDRLEN);
  1583. bus->glomd = pkt;
  1584. } else {
  1585. brcmf_err("%s: glom superframe w/o "
  1586. "descriptor!\n", __func__);
  1587. sdio_claim_host(bus->sdiodev->func[1]);
  1588. brcmf_sdio_rxfail(bus, false, false);
  1589. sdio_release_host(bus->sdiodev->func[1]);
  1590. }
  1591. /* prepare the descriptor for the next read */
  1592. rd->len = rd->len_nxtfrm << 4;
  1593. rd->len_nxtfrm = 0;
  1594. /* treat all packet as event if we don't know */
  1595. rd->channel = SDPCM_EVENT_CHANNEL;
  1596. continue;
  1597. }
  1598. /* Fill in packet len and prio, deliver upward */
  1599. __skb_trim(pkt, rd->len);
  1600. skb_pull(pkt, rd->dat_offset);
  1601. /* prepare the descriptor for the next read */
  1602. rd->len = rd->len_nxtfrm << 4;
  1603. rd->len_nxtfrm = 0;
  1604. /* treat all packet as event if we don't know */
  1605. rd->channel = SDPCM_EVENT_CHANNEL;
  1606. if (pkt->len == 0) {
  1607. brcmu_pkt_buf_free_skb(pkt);
  1608. continue;
  1609. }
  1610. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1611. }
  1612. rxcount = maxframes - rxleft;
  1613. /* Message if we hit the limit */
  1614. if (!rxleft)
  1615. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1616. else
  1617. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1618. /* Back off rxseq if awaiting rtx, update rx_seq */
  1619. if (bus->rxskip)
  1620. rd->seq_num--;
  1621. bus->rx_seq = rd->seq_num;
  1622. return rxcount;
  1623. }
  1624. static void
  1625. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1626. {
  1627. if (waitqueue_active(&bus->ctrl_wait))
  1628. wake_up_interruptible(&bus->ctrl_wait);
  1629. return;
  1630. }
  1631. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1632. {
  1633. u16 head_pad;
  1634. u8 *dat_buf;
  1635. dat_buf = (u8 *)(pkt->data);
  1636. /* Check head padding */
  1637. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1638. if (head_pad) {
  1639. if (skb_headroom(pkt) < head_pad) {
  1640. bus->sdiodev->bus_if->tx_realloc++;
  1641. head_pad = 0;
  1642. if (skb_cow(pkt, head_pad))
  1643. return -ENOMEM;
  1644. }
  1645. skb_push(pkt, head_pad);
  1646. dat_buf = (u8 *)(pkt->data);
  1647. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1648. }
  1649. return head_pad;
  1650. }
  1651. /**
  1652. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1653. * bus layer usage.
  1654. */
  1655. /* flag marking a dummy skb added for DMA alignment requirement */
  1656. #define ALIGN_SKB_FLAG 0x8000
  1657. /* bit mask of data length chopped from the previous packet */
  1658. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1659. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1660. struct sk_buff_head *pktq,
  1661. struct sk_buff *pkt, u16 total_len)
  1662. {
  1663. struct brcmf_sdio_dev *sdiodev;
  1664. struct sk_buff *pkt_pad;
  1665. u16 tail_pad, tail_chop, chain_pad;
  1666. unsigned int blksize;
  1667. bool lastfrm;
  1668. int ntail, ret;
  1669. sdiodev = bus->sdiodev;
  1670. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1671. /* sg entry alignment should be a divisor of block size */
  1672. WARN_ON(blksize % bus->sgentry_align);
  1673. /* Check tail padding */
  1674. lastfrm = skb_queue_is_last(pktq, pkt);
  1675. tail_pad = 0;
  1676. tail_chop = pkt->len % bus->sgentry_align;
  1677. if (tail_chop)
  1678. tail_pad = bus->sgentry_align - tail_chop;
  1679. chain_pad = (total_len + tail_pad) % blksize;
  1680. if (lastfrm && chain_pad)
  1681. tail_pad += blksize - chain_pad;
  1682. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1683. pkt_pad = bus->txglom_sgpad;
  1684. if (pkt_pad == NULL)
  1685. brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
  1686. if (pkt_pad == NULL)
  1687. return -ENOMEM;
  1688. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1689. if (unlikely(ret < 0))
  1690. return ret;
  1691. memcpy(pkt_pad->data,
  1692. pkt->data + pkt->len - tail_chop,
  1693. tail_chop);
  1694. *(u32 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1695. skb_trim(pkt, pkt->len - tail_chop);
  1696. __skb_queue_after(pktq, pkt, pkt_pad);
  1697. } else {
  1698. ntail = pkt->data_len + tail_pad -
  1699. (pkt->end - pkt->tail);
  1700. if (skb_cloned(pkt) || ntail > 0)
  1701. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1702. return -ENOMEM;
  1703. if (skb_linearize(pkt))
  1704. return -ENOMEM;
  1705. __skb_put(pkt, tail_pad);
  1706. }
  1707. return tail_pad;
  1708. }
  1709. /**
  1710. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1711. * @bus: brcmf_sdio structure pointer
  1712. * @pktq: packet list pointer
  1713. * @chan: virtual channel to transmit the packet
  1714. *
  1715. * Processes to be applied to the packet
  1716. * - Align data buffer pointer
  1717. * - Align data buffer length
  1718. * - Prepare header
  1719. * Return: negative value if there is error
  1720. */
  1721. static int
  1722. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1723. uint chan)
  1724. {
  1725. u16 head_pad, total_len;
  1726. struct sk_buff *pkt_next;
  1727. u8 txseq;
  1728. int ret;
  1729. struct brcmf_sdio_hdrinfo hd_info = {0};
  1730. txseq = bus->tx_seq;
  1731. total_len = 0;
  1732. skb_queue_walk(pktq, pkt_next) {
  1733. /* alignment packet inserted in previous
  1734. * loop cycle can be skipped as it is
  1735. * already properly aligned and does not
  1736. * need an sdpcm header.
  1737. */
  1738. if (*(u32 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1739. continue;
  1740. /* align packet data pointer */
  1741. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1742. if (ret < 0)
  1743. return ret;
  1744. head_pad = (u16)ret;
  1745. if (head_pad)
  1746. memset(pkt_next->data, 0, head_pad + bus->tx_hdrlen);
  1747. total_len += pkt_next->len;
  1748. hd_info.len = pkt_next->len;
  1749. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1750. if (bus->txglom && pktq->qlen > 1) {
  1751. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1752. pkt_next, total_len);
  1753. if (ret < 0)
  1754. return ret;
  1755. hd_info.tail_pad = (u16)ret;
  1756. total_len += (u16)ret;
  1757. }
  1758. hd_info.channel = chan;
  1759. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1760. hd_info.seq_num = txseq++;
  1761. /* Now fill the header */
  1762. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1763. if (BRCMF_BYTES_ON() &&
  1764. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1765. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1766. brcmf_dbg_hex_dump(true, pkt_next, hd_info.len,
  1767. "Tx Frame:\n");
  1768. else if (BRCMF_HDRS_ON())
  1769. brcmf_dbg_hex_dump(true, pkt_next,
  1770. head_pad + bus->tx_hdrlen,
  1771. "Tx Header:\n");
  1772. }
  1773. /* Hardware length tag of the first packet should be total
  1774. * length of the chain (including padding)
  1775. */
  1776. if (bus->txglom)
  1777. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1778. return 0;
  1779. }
  1780. /**
  1781. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1782. * @bus: brcmf_sdio structure pointer
  1783. * @pktq: packet list pointer
  1784. *
  1785. * Processes to be applied to the packet
  1786. * - Remove head padding
  1787. * - Remove tail padding
  1788. */
  1789. static void
  1790. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1791. {
  1792. u8 *hdr;
  1793. u32 dat_offset;
  1794. u16 tail_pad;
  1795. u32 dummy_flags, chop_len;
  1796. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1797. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1798. dummy_flags = *(u32 *)(pkt_next->cb);
  1799. if (dummy_flags & ALIGN_SKB_FLAG) {
  1800. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1801. if (chop_len) {
  1802. pkt_prev = pkt_next->prev;
  1803. skb_put(pkt_prev, chop_len);
  1804. }
  1805. __skb_unlink(pkt_next, pktq);
  1806. brcmu_pkt_buf_free_skb(pkt_next);
  1807. } else {
  1808. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1809. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1810. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1811. SDPCM_DOFFSET_SHIFT;
  1812. skb_pull(pkt_next, dat_offset);
  1813. if (bus->txglom) {
  1814. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1815. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1816. }
  1817. }
  1818. }
  1819. }
  1820. /* Writes a HW/SW header into the packet and sends it. */
  1821. /* Assumes: (a) header space already there, (b) caller holds lock */
  1822. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1823. uint chan)
  1824. {
  1825. int ret;
  1826. int i;
  1827. struct sk_buff *pkt_next, *tmp;
  1828. brcmf_dbg(TRACE, "Enter\n");
  1829. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1830. if (ret)
  1831. goto done;
  1832. sdio_claim_host(bus->sdiodev->func[1]);
  1833. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1834. bus->sdcnt.f2txdata++;
  1835. if (ret < 0) {
  1836. /* On failure, abort the command and terminate the frame */
  1837. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1838. ret);
  1839. bus->sdcnt.tx_sderrs++;
  1840. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1841. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1842. SFC_WF_TERM, NULL);
  1843. bus->sdcnt.f1regdata++;
  1844. for (i = 0; i < 3; i++) {
  1845. u8 hi, lo;
  1846. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1847. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1848. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1849. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1850. bus->sdcnt.f1regdata += 2;
  1851. if ((hi == 0) && (lo == 0))
  1852. break;
  1853. }
  1854. }
  1855. sdio_release_host(bus->sdiodev->func[1]);
  1856. done:
  1857. brcmf_sdio_txpkt_postp(bus, pktq);
  1858. if (ret == 0)
  1859. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1860. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1861. __skb_unlink(pkt_next, pktq);
  1862. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  1863. }
  1864. return ret;
  1865. }
  1866. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1867. {
  1868. struct sk_buff *pkt;
  1869. struct sk_buff_head pktq;
  1870. u32 intstatus = 0;
  1871. int ret = 0, prec_out, i;
  1872. uint cnt = 0;
  1873. u8 tx_prec_map, pkt_num;
  1874. brcmf_dbg(TRACE, "Enter\n");
  1875. tx_prec_map = ~bus->flowcontrol;
  1876. /* Send frames until the limit or some other event */
  1877. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  1878. pkt_num = 1;
  1879. __skb_queue_head_init(&pktq);
  1880. if (bus->txglom)
  1881. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  1882. brcmf_sdio_txglomsz);
  1883. pkt_num = min_t(u32, pkt_num,
  1884. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  1885. spin_lock_bh(&bus->txqlock);
  1886. for (i = 0; i < pkt_num; i++) {
  1887. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  1888. &prec_out);
  1889. if (pkt == NULL)
  1890. break;
  1891. __skb_queue_tail(&pktq, pkt);
  1892. }
  1893. spin_unlock_bh(&bus->txqlock);
  1894. if (i == 0)
  1895. break;
  1896. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  1897. cnt += i;
  1898. /* In poll mode, need to check for other events */
  1899. if (!bus->intr && cnt) {
  1900. /* Check device status, signal pending interrupt */
  1901. sdio_claim_host(bus->sdiodev->func[1]);
  1902. ret = r_sdreg32(bus, &intstatus,
  1903. offsetof(struct sdpcmd_regs,
  1904. intstatus));
  1905. sdio_release_host(bus->sdiodev->func[1]);
  1906. bus->sdcnt.f2txdata++;
  1907. if (ret != 0)
  1908. break;
  1909. if (intstatus & bus->hostintmask)
  1910. atomic_set(&bus->ipend, 1);
  1911. }
  1912. }
  1913. /* Deflow-control stack if needed */
  1914. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1915. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1916. bus->txoff = false;
  1917. brcmf_txflowblock(bus->sdiodev->dev, false);
  1918. }
  1919. return cnt;
  1920. }
  1921. static void brcmf_sdio_bus_stop(struct device *dev)
  1922. {
  1923. u32 local_hostintmask;
  1924. u8 saveclk;
  1925. int err;
  1926. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1927. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1928. struct brcmf_sdio *bus = sdiodev->bus;
  1929. brcmf_dbg(TRACE, "Enter\n");
  1930. if (bus->watchdog_tsk) {
  1931. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1932. kthread_stop(bus->watchdog_tsk);
  1933. bus->watchdog_tsk = NULL;
  1934. }
  1935. if (bus_if->state == BRCMF_BUS_DOWN) {
  1936. sdio_claim_host(sdiodev->func[1]);
  1937. /* Enable clock for device interrupts */
  1938. brcmf_sdio_bus_sleep(bus, false, false);
  1939. /* Disable and clear interrupts at the chip level also */
  1940. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1941. local_hostintmask = bus->hostintmask;
  1942. bus->hostintmask = 0;
  1943. /* Force backplane clocks to assure F2 interrupt propagates */
  1944. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1945. &err);
  1946. if (!err)
  1947. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1948. (saveclk | SBSDIO_FORCE_HT), &err);
  1949. if (err)
  1950. brcmf_err("Failed to force clock for F2: err %d\n",
  1951. err);
  1952. /* Turn off the bus (F2), free any pending packets */
  1953. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1954. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  1955. /* Clear any pending interrupts now that F2 is disabled */
  1956. w_sdreg32(bus, local_hostintmask,
  1957. offsetof(struct sdpcmd_regs, intstatus));
  1958. sdio_release_host(sdiodev->func[1]);
  1959. }
  1960. /* Clear the data packet queues */
  1961. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1962. /* Clear any held glomming stuff */
  1963. if (bus->glomd)
  1964. brcmu_pkt_buf_free_skb(bus->glomd);
  1965. brcmf_sdio_free_glom(bus);
  1966. /* Clear rx control and wake any waiters */
  1967. spin_lock_bh(&bus->rxctl_lock);
  1968. bus->rxlen = 0;
  1969. spin_unlock_bh(&bus->rxctl_lock);
  1970. brcmf_sdio_dcmd_resp_wake(bus);
  1971. /* Reset some F2 state stuff */
  1972. bus->rxskip = false;
  1973. bus->tx_seq = bus->rx_seq = 0;
  1974. }
  1975. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  1976. {
  1977. unsigned long flags;
  1978. if (bus->sdiodev->oob_irq_requested) {
  1979. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1980. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1981. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1982. bus->sdiodev->irq_en = true;
  1983. }
  1984. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1985. }
  1986. }
  1987. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1988. {
  1989. u8 idx;
  1990. u32 addr;
  1991. unsigned long val;
  1992. int n, ret;
  1993. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1994. addr = bus->ci->c_inf[idx].base +
  1995. offsetof(struct sdpcmd_regs, intstatus);
  1996. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  1997. bus->sdcnt.f1regdata++;
  1998. if (ret != 0)
  1999. val = 0;
  2000. val &= bus->hostintmask;
  2001. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2002. /* Clear interrupts */
  2003. if (val) {
  2004. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2005. bus->sdcnt.f1regdata++;
  2006. }
  2007. if (ret) {
  2008. atomic_set(&bus->intstatus, 0);
  2009. } else if (val) {
  2010. for_each_set_bit(n, &val, 32)
  2011. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2012. }
  2013. return ret;
  2014. }
  2015. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2016. {
  2017. u32 newstatus = 0;
  2018. unsigned long intstatus;
  2019. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  2020. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2021. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  2022. int err = 0, n;
  2023. brcmf_dbg(TRACE, "Enter\n");
  2024. sdio_claim_host(bus->sdiodev->func[1]);
  2025. /* If waiting for HTAVAIL, check status */
  2026. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2027. u8 clkctl, devctl = 0;
  2028. #ifdef DEBUG
  2029. /* Check for inconsistent device control */
  2030. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2031. SBSDIO_DEVICE_CTL, &err);
  2032. #endif /* DEBUG */
  2033. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2034. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2035. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2036. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2037. devctl, clkctl);
  2038. if (SBSDIO_HTAV(clkctl)) {
  2039. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2040. SBSDIO_DEVICE_CTL, &err);
  2041. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2042. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2043. devctl, &err);
  2044. bus->clkstate = CLK_AVAIL;
  2045. }
  2046. }
  2047. /* Make sure backplane clock is on */
  2048. brcmf_sdio_bus_sleep(bus, false, true);
  2049. /* Pending interrupt indicates new device status */
  2050. if (atomic_read(&bus->ipend) > 0) {
  2051. atomic_set(&bus->ipend, 0);
  2052. err = brcmf_sdio_intr_rstatus(bus);
  2053. }
  2054. /* Start with leftover status bits */
  2055. intstatus = atomic_xchg(&bus->intstatus, 0);
  2056. /* Handle flow-control change: read new state in case our ack
  2057. * crossed another change interrupt. If change still set, assume
  2058. * FC ON for safety, let next loop through do the debounce.
  2059. */
  2060. if (intstatus & I_HMB_FC_CHANGE) {
  2061. intstatus &= ~I_HMB_FC_CHANGE;
  2062. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2063. offsetof(struct sdpcmd_regs, intstatus));
  2064. err = r_sdreg32(bus, &newstatus,
  2065. offsetof(struct sdpcmd_regs, intstatus));
  2066. bus->sdcnt.f1regdata += 2;
  2067. atomic_set(&bus->fcstate,
  2068. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2069. intstatus |= (newstatus & bus->hostintmask);
  2070. }
  2071. /* Handle host mailbox indication */
  2072. if (intstatus & I_HMB_HOST_INT) {
  2073. intstatus &= ~I_HMB_HOST_INT;
  2074. intstatus |= brcmf_sdio_hostmail(bus);
  2075. }
  2076. sdio_release_host(bus->sdiodev->func[1]);
  2077. /* Generally don't ask for these, can get CRC errors... */
  2078. if (intstatus & I_WR_OOSYNC) {
  2079. brcmf_err("Dongle reports WR_OOSYNC\n");
  2080. intstatus &= ~I_WR_OOSYNC;
  2081. }
  2082. if (intstatus & I_RD_OOSYNC) {
  2083. brcmf_err("Dongle reports RD_OOSYNC\n");
  2084. intstatus &= ~I_RD_OOSYNC;
  2085. }
  2086. if (intstatus & I_SBINT) {
  2087. brcmf_err("Dongle reports SBINT\n");
  2088. intstatus &= ~I_SBINT;
  2089. }
  2090. /* Would be active due to wake-wlan in gSPI */
  2091. if (intstatus & I_CHIPACTIVE) {
  2092. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2093. intstatus &= ~I_CHIPACTIVE;
  2094. }
  2095. /* Ignore frame indications if rxskip is set */
  2096. if (bus->rxskip)
  2097. intstatus &= ~I_HMB_FRAME_IND;
  2098. /* On frame indication, read available frames */
  2099. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  2100. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  2101. if (!bus->rxpending)
  2102. intstatus &= ~I_HMB_FRAME_IND;
  2103. rxlimit -= min(framecnt, rxlimit);
  2104. }
  2105. /* Keep still-pending events for next scheduling */
  2106. if (intstatus) {
  2107. for_each_set_bit(n, &intstatus, 32)
  2108. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2109. }
  2110. brcmf_sdio_clrintr(bus);
  2111. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2112. (bus->clkstate == CLK_AVAIL)) {
  2113. int i;
  2114. sdio_claim_host(bus->sdiodev->func[1]);
  2115. err = brcmf_sdiod_send_buf(bus->sdiodev, bus->ctrl_frame_buf,
  2116. (u32)bus->ctrl_frame_len);
  2117. if (err < 0) {
  2118. /* On failure, abort the command and
  2119. terminate the frame */
  2120. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2121. err);
  2122. bus->sdcnt.tx_sderrs++;
  2123. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  2124. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2125. SFC_WF_TERM, &err);
  2126. bus->sdcnt.f1regdata++;
  2127. for (i = 0; i < 3; i++) {
  2128. u8 hi, lo;
  2129. hi = brcmf_sdiod_regrb(bus->sdiodev,
  2130. SBSDIO_FUNC1_WFRAMEBCHI,
  2131. &err);
  2132. lo = brcmf_sdiod_regrb(bus->sdiodev,
  2133. SBSDIO_FUNC1_WFRAMEBCLO,
  2134. &err);
  2135. bus->sdcnt.f1regdata += 2;
  2136. if ((hi == 0) && (lo == 0))
  2137. break;
  2138. }
  2139. } else {
  2140. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2141. }
  2142. sdio_release_host(bus->sdiodev->func[1]);
  2143. bus->ctrl_frame_stat = false;
  2144. brcmf_sdio_wait_event_wakeup(bus);
  2145. }
  2146. /* Send queued frames (limit 1 if rx may still be pending) */
  2147. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2148. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2149. && data_ok(bus)) {
  2150. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2151. txlimit;
  2152. framecnt = brcmf_sdio_sendfromq(bus, framecnt);
  2153. txlimit -= framecnt;
  2154. }
  2155. if (!brcmf_bus_ready(bus->sdiodev->bus_if) || (err != 0)) {
  2156. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2157. atomic_set(&bus->intstatus, 0);
  2158. } else if (atomic_read(&bus->intstatus) ||
  2159. atomic_read(&bus->ipend) > 0 ||
  2160. (!atomic_read(&bus->fcstate) &&
  2161. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2162. data_ok(bus)) || PKT_AVAILABLE()) {
  2163. atomic_inc(&bus->dpc_tskcnt);
  2164. }
  2165. /* If we're done for now, turn off clock request. */
  2166. if ((bus->clkstate != CLK_PENDING)
  2167. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2168. bus->activity = false;
  2169. brcmf_dbg(SDIO, "idle state\n");
  2170. sdio_claim_host(bus->sdiodev->func[1]);
  2171. brcmf_sdio_bus_sleep(bus, true, false);
  2172. sdio_release_host(bus->sdiodev->func[1]);
  2173. }
  2174. }
  2175. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2176. {
  2177. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2178. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2179. struct brcmf_sdio *bus = sdiodev->bus;
  2180. return &bus->txq;
  2181. }
  2182. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2183. {
  2184. int ret = -EBADE;
  2185. uint datalen, prec;
  2186. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2187. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2188. struct brcmf_sdio *bus = sdiodev->bus;
  2189. ulong flags;
  2190. brcmf_dbg(TRACE, "Enter\n");
  2191. datalen = pkt->len;
  2192. /* Add space for the header */
  2193. skb_push(pkt, bus->tx_hdrlen);
  2194. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2195. prec = prio2prec((pkt->priority & PRIOMASK));
  2196. /* Check for existing queue, current flow-control,
  2197. pending event, or pending clock */
  2198. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2199. bus->sdcnt.fcqueued++;
  2200. /* Priority based enq */
  2201. spin_lock_irqsave(&bus->txqlock, flags);
  2202. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2203. skb_pull(pkt, bus->tx_hdrlen);
  2204. brcmf_err("out of bus->txq !!!\n");
  2205. ret = -ENOSR;
  2206. } else {
  2207. ret = 0;
  2208. }
  2209. if (pktq_len(&bus->txq) >= TXHI) {
  2210. bus->txoff = true;
  2211. brcmf_txflowblock(bus->sdiodev->dev, true);
  2212. }
  2213. spin_unlock_irqrestore(&bus->txqlock, flags);
  2214. #ifdef DEBUG
  2215. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2216. qcount[prec] = pktq_plen(&bus->txq, prec);
  2217. #endif
  2218. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2219. atomic_inc(&bus->dpc_tskcnt);
  2220. queue_work(bus->brcmf_wq, &bus->datawork);
  2221. }
  2222. return ret;
  2223. }
  2224. #ifdef DEBUG
  2225. #define CONSOLE_LINE_MAX 192
  2226. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2227. {
  2228. struct brcmf_console *c = &bus->console;
  2229. u8 line[CONSOLE_LINE_MAX], ch;
  2230. u32 n, idx, addr;
  2231. int rv;
  2232. /* Don't do anything until FWREADY updates console address */
  2233. if (bus->console_addr == 0)
  2234. return 0;
  2235. /* Read console log struct */
  2236. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2237. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2238. sizeof(c->log_le));
  2239. if (rv < 0)
  2240. return rv;
  2241. /* Allocate console buffer (one time only) */
  2242. if (c->buf == NULL) {
  2243. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2244. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2245. if (c->buf == NULL)
  2246. return -ENOMEM;
  2247. }
  2248. idx = le32_to_cpu(c->log_le.idx);
  2249. /* Protect against corrupt value */
  2250. if (idx > c->bufsize)
  2251. return -EBADE;
  2252. /* Skip reading the console buffer if the index pointer
  2253. has not moved */
  2254. if (idx == c->last)
  2255. return 0;
  2256. /* Read the console buffer */
  2257. addr = le32_to_cpu(c->log_le.buf);
  2258. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2259. if (rv < 0)
  2260. return rv;
  2261. while (c->last != idx) {
  2262. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2263. if (c->last == idx) {
  2264. /* This would output a partial line.
  2265. * Instead, back up
  2266. * the buffer pointer and output this
  2267. * line next time around.
  2268. */
  2269. if (c->last >= n)
  2270. c->last -= n;
  2271. else
  2272. c->last = c->bufsize - n;
  2273. goto break2;
  2274. }
  2275. ch = c->buf[c->last];
  2276. c->last = (c->last + 1) % c->bufsize;
  2277. if (ch == '\n')
  2278. break;
  2279. line[n] = ch;
  2280. }
  2281. if (n > 0) {
  2282. if (line[n - 1] == '\r')
  2283. n--;
  2284. line[n] = 0;
  2285. pr_debug("CONSOLE: %s\n", line);
  2286. }
  2287. }
  2288. break2:
  2289. return 0;
  2290. }
  2291. #endif /* DEBUG */
  2292. static int brcmf_sdio_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2293. {
  2294. int i;
  2295. int ret;
  2296. bus->ctrl_frame_stat = false;
  2297. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2298. if (ret < 0) {
  2299. /* On failure, abort the command and terminate the frame */
  2300. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2301. ret);
  2302. bus->sdcnt.tx_sderrs++;
  2303. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  2304. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2305. SFC_WF_TERM, NULL);
  2306. bus->sdcnt.f1regdata++;
  2307. for (i = 0; i < 3; i++) {
  2308. u8 hi, lo;
  2309. hi = brcmf_sdiod_regrb(bus->sdiodev,
  2310. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2311. lo = brcmf_sdiod_regrb(bus->sdiodev,
  2312. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2313. bus->sdcnt.f1regdata += 2;
  2314. if (hi == 0 && lo == 0)
  2315. break;
  2316. }
  2317. return ret;
  2318. }
  2319. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2320. return ret;
  2321. }
  2322. static int
  2323. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2324. {
  2325. u8 *frame;
  2326. u16 len, pad;
  2327. uint retries = 0;
  2328. u8 doff = 0;
  2329. int ret = -1;
  2330. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2331. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2332. struct brcmf_sdio *bus = sdiodev->bus;
  2333. struct brcmf_sdio_hdrinfo hd_info = {0};
  2334. brcmf_dbg(TRACE, "Enter\n");
  2335. /* Back the pointer to make a room for bus header */
  2336. frame = msg - bus->tx_hdrlen;
  2337. len = (msglen += bus->tx_hdrlen);
  2338. /* Add alignment padding (optional for ctl frames) */
  2339. doff = ((unsigned long)frame % bus->head_align);
  2340. if (doff) {
  2341. frame -= doff;
  2342. len += doff;
  2343. msglen += doff;
  2344. memset(frame, 0, doff + bus->tx_hdrlen);
  2345. }
  2346. /* precondition: doff < bus->head_align */
  2347. doff += bus->tx_hdrlen;
  2348. /* Round send length to next SDIO block */
  2349. pad = 0;
  2350. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2351. pad = bus->blocksize - (len % bus->blocksize);
  2352. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2353. pad = 0;
  2354. } else if (len % bus->head_align) {
  2355. pad = bus->head_align - (len % bus->head_align);
  2356. }
  2357. len += pad;
  2358. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2359. /* Make sure backplane clock is on */
  2360. sdio_claim_host(bus->sdiodev->func[1]);
  2361. brcmf_sdio_bus_sleep(bus, false, false);
  2362. sdio_release_host(bus->sdiodev->func[1]);
  2363. hd_info.len = (u16)msglen;
  2364. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2365. hd_info.dat_offset = doff;
  2366. hd_info.seq_num = bus->tx_seq;
  2367. hd_info.lastfrm = true;
  2368. hd_info.tail_pad = pad;
  2369. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2370. if (bus->txglom)
  2371. brcmf_sdio_update_hwhdr(frame, len);
  2372. if (!data_ok(bus)) {
  2373. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2374. bus->tx_max, bus->tx_seq);
  2375. bus->ctrl_frame_stat = true;
  2376. /* Send from dpc */
  2377. bus->ctrl_frame_buf = frame;
  2378. bus->ctrl_frame_len = len;
  2379. wait_event_interruptible_timeout(bus->ctrl_wait,
  2380. !bus->ctrl_frame_stat,
  2381. msecs_to_jiffies(2000));
  2382. if (!bus->ctrl_frame_stat) {
  2383. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2384. ret = 0;
  2385. } else {
  2386. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2387. ret = -1;
  2388. }
  2389. }
  2390. if (ret == -1) {
  2391. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2392. frame, len, "Tx Frame:\n");
  2393. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2394. BRCMF_HDRS_ON(),
  2395. frame, min_t(u16, len, 16), "TxHdr:\n");
  2396. do {
  2397. sdio_claim_host(bus->sdiodev->func[1]);
  2398. ret = brcmf_sdio_tx_frame(bus, frame, len);
  2399. sdio_release_host(bus->sdiodev->func[1]);
  2400. } while (ret < 0 && retries++ < TXRETRIES);
  2401. }
  2402. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2403. atomic_read(&bus->dpc_tskcnt) == 0) {
  2404. bus->activity = false;
  2405. sdio_claim_host(bus->sdiodev->func[1]);
  2406. brcmf_dbg(INFO, "idle\n");
  2407. brcmf_sdio_clkctl(bus, CLK_NONE, true);
  2408. sdio_release_host(bus->sdiodev->func[1]);
  2409. }
  2410. if (ret)
  2411. bus->sdcnt.tx_ctlerrs++;
  2412. else
  2413. bus->sdcnt.tx_ctlpkts++;
  2414. return ret ? -EIO : 0;
  2415. }
  2416. #ifdef DEBUG
  2417. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2418. {
  2419. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2420. }
  2421. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2422. struct sdpcm_shared *sh)
  2423. {
  2424. u32 addr;
  2425. int rv;
  2426. u32 shaddr = 0;
  2427. struct sdpcm_shared_le sh_le;
  2428. __le32 addr_le;
  2429. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2430. /*
  2431. * Read last word in socram to determine
  2432. * address of sdpcm_shared structure
  2433. */
  2434. sdio_claim_host(bus->sdiodev->func[1]);
  2435. brcmf_sdio_bus_sleep(bus, false, false);
  2436. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2437. sdio_release_host(bus->sdiodev->func[1]);
  2438. if (rv < 0)
  2439. return rv;
  2440. addr = le32_to_cpu(addr_le);
  2441. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2442. /*
  2443. * Check if addr is valid.
  2444. * NVRAM length at the end of memory should have been overwritten.
  2445. */
  2446. if (!brcmf_sdio_valid_shared_address(addr)) {
  2447. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2448. addr);
  2449. return -EINVAL;
  2450. }
  2451. /* Read hndrte_shared structure */
  2452. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2453. sizeof(struct sdpcm_shared_le));
  2454. if (rv < 0)
  2455. return rv;
  2456. /* Endianness */
  2457. sh->flags = le32_to_cpu(sh_le.flags);
  2458. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2459. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2460. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2461. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2462. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2463. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2464. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2465. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2466. SDPCM_SHARED_VERSION,
  2467. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2468. return -EPROTO;
  2469. }
  2470. return 0;
  2471. }
  2472. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2473. struct sdpcm_shared *sh, char __user *data,
  2474. size_t count)
  2475. {
  2476. u32 addr, console_ptr, console_size, console_index;
  2477. char *conbuf = NULL;
  2478. __le32 sh_val;
  2479. int rv;
  2480. loff_t pos = 0;
  2481. int nbytes = 0;
  2482. /* obtain console information from device memory */
  2483. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2484. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2485. (u8 *)&sh_val, sizeof(u32));
  2486. if (rv < 0)
  2487. return rv;
  2488. console_ptr = le32_to_cpu(sh_val);
  2489. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2490. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2491. (u8 *)&sh_val, sizeof(u32));
  2492. if (rv < 0)
  2493. return rv;
  2494. console_size = le32_to_cpu(sh_val);
  2495. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2496. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2497. (u8 *)&sh_val, sizeof(u32));
  2498. if (rv < 0)
  2499. return rv;
  2500. console_index = le32_to_cpu(sh_val);
  2501. /* allocate buffer for console data */
  2502. if (console_size <= CONSOLE_BUFFER_MAX)
  2503. conbuf = vzalloc(console_size+1);
  2504. if (!conbuf)
  2505. return -ENOMEM;
  2506. /* obtain the console data from device */
  2507. conbuf[console_size] = '\0';
  2508. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2509. console_size);
  2510. if (rv < 0)
  2511. goto done;
  2512. rv = simple_read_from_buffer(data, count, &pos,
  2513. conbuf + console_index,
  2514. console_size - console_index);
  2515. if (rv < 0)
  2516. goto done;
  2517. nbytes = rv;
  2518. if (console_index > 0) {
  2519. pos = 0;
  2520. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2521. conbuf, console_index - 1);
  2522. if (rv < 0)
  2523. goto done;
  2524. rv += nbytes;
  2525. }
  2526. done:
  2527. vfree(conbuf);
  2528. return rv;
  2529. }
  2530. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2531. char __user *data, size_t count)
  2532. {
  2533. int error, res;
  2534. char buf[350];
  2535. struct brcmf_trap_info tr;
  2536. loff_t pos = 0;
  2537. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2538. brcmf_dbg(INFO, "no trap in firmware\n");
  2539. return 0;
  2540. }
  2541. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2542. sizeof(struct brcmf_trap_info));
  2543. if (error < 0)
  2544. return error;
  2545. res = scnprintf(buf, sizeof(buf),
  2546. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2547. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2548. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2549. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2550. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2551. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2552. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2553. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2554. le32_to_cpu(tr.pc), sh->trap_addr,
  2555. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2556. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2557. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2558. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2559. return simple_read_from_buffer(data, count, &pos, buf, res);
  2560. }
  2561. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2562. struct sdpcm_shared *sh, char __user *data,
  2563. size_t count)
  2564. {
  2565. int error = 0;
  2566. char buf[200];
  2567. char file[80] = "?";
  2568. char expr[80] = "<???>";
  2569. int res;
  2570. loff_t pos = 0;
  2571. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2572. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2573. return 0;
  2574. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2575. brcmf_dbg(INFO, "no assert in dongle\n");
  2576. return 0;
  2577. }
  2578. sdio_claim_host(bus->sdiodev->func[1]);
  2579. if (sh->assert_file_addr != 0) {
  2580. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2581. sh->assert_file_addr, (u8 *)file, 80);
  2582. if (error < 0)
  2583. return error;
  2584. }
  2585. if (sh->assert_exp_addr != 0) {
  2586. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2587. sh->assert_exp_addr, (u8 *)expr, 80);
  2588. if (error < 0)
  2589. return error;
  2590. }
  2591. sdio_release_host(bus->sdiodev->func[1]);
  2592. res = scnprintf(buf, sizeof(buf),
  2593. "dongle assert: %s:%d: assert(%s)\n",
  2594. file, sh->assert_line, expr);
  2595. return simple_read_from_buffer(data, count, &pos, buf, res);
  2596. }
  2597. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2598. {
  2599. int error;
  2600. struct sdpcm_shared sh;
  2601. error = brcmf_sdio_readshared(bus, &sh);
  2602. if (error < 0)
  2603. return error;
  2604. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2605. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2606. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2607. brcmf_err("assertion in dongle\n");
  2608. if (sh.flags & SDPCM_SHARED_TRAP)
  2609. brcmf_err("firmware trap in dongle\n");
  2610. return 0;
  2611. }
  2612. static int brcmf_sdio_died_dump(struct brcmf_sdio *bus, char __user *data,
  2613. size_t count, loff_t *ppos)
  2614. {
  2615. int error = 0;
  2616. struct sdpcm_shared sh;
  2617. int nbytes = 0;
  2618. loff_t pos = *ppos;
  2619. if (pos != 0)
  2620. return 0;
  2621. error = brcmf_sdio_readshared(bus, &sh);
  2622. if (error < 0)
  2623. goto done;
  2624. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2625. if (error < 0)
  2626. goto done;
  2627. nbytes = error;
  2628. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2629. if (error < 0)
  2630. goto done;
  2631. nbytes += error;
  2632. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2633. if (error < 0)
  2634. goto done;
  2635. nbytes += error;
  2636. error = nbytes;
  2637. *ppos += nbytes;
  2638. done:
  2639. return error;
  2640. }
  2641. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2642. size_t count, loff_t *ppos)
  2643. {
  2644. struct brcmf_sdio *bus = f->private_data;
  2645. int res;
  2646. res = brcmf_sdio_died_dump(bus, data, count, ppos);
  2647. if (res > 0)
  2648. *ppos += res;
  2649. return (ssize_t)res;
  2650. }
  2651. static const struct file_operations brcmf_sdio_forensic_ops = {
  2652. .owner = THIS_MODULE,
  2653. .open = simple_open,
  2654. .read = brcmf_sdio_forensic_read
  2655. };
  2656. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2657. {
  2658. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2659. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2660. if (IS_ERR_OR_NULL(dentry))
  2661. return;
  2662. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2663. &brcmf_sdio_forensic_ops);
  2664. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2665. }
  2666. #else
  2667. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2668. {
  2669. return 0;
  2670. }
  2671. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2672. {
  2673. }
  2674. #endif /* DEBUG */
  2675. static int
  2676. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2677. {
  2678. int timeleft;
  2679. uint rxlen = 0;
  2680. bool pending;
  2681. u8 *buf;
  2682. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2683. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2684. struct brcmf_sdio *bus = sdiodev->bus;
  2685. brcmf_dbg(TRACE, "Enter\n");
  2686. /* Wait until control frame is available */
  2687. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2688. spin_lock_bh(&bus->rxctl_lock);
  2689. rxlen = bus->rxlen;
  2690. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2691. bus->rxctl = NULL;
  2692. buf = bus->rxctl_orig;
  2693. bus->rxctl_orig = NULL;
  2694. bus->rxlen = 0;
  2695. spin_unlock_bh(&bus->rxctl_lock);
  2696. vfree(buf);
  2697. if (rxlen) {
  2698. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2699. rxlen, msglen);
  2700. } else if (timeleft == 0) {
  2701. brcmf_err("resumed on timeout\n");
  2702. brcmf_sdio_checkdied(bus);
  2703. } else if (pending) {
  2704. brcmf_dbg(CTL, "cancelled\n");
  2705. return -ERESTARTSYS;
  2706. } else {
  2707. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2708. brcmf_sdio_checkdied(bus);
  2709. }
  2710. if (rxlen)
  2711. bus->sdcnt.rx_ctlpkts++;
  2712. else
  2713. bus->sdcnt.rx_ctlerrs++;
  2714. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2715. }
  2716. #ifdef DEBUG
  2717. static bool
  2718. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2719. u8 *ram_data, uint ram_sz)
  2720. {
  2721. char *ram_cmp;
  2722. int err;
  2723. bool ret = true;
  2724. int address;
  2725. int offset;
  2726. int len;
  2727. /* read back and verify */
  2728. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2729. ram_sz);
  2730. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2731. /* do not proceed while no memory but */
  2732. if (!ram_cmp)
  2733. return true;
  2734. address = ram_addr;
  2735. offset = 0;
  2736. while (offset < ram_sz) {
  2737. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2738. ram_sz - offset;
  2739. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2740. if (err) {
  2741. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2742. err, len, address);
  2743. ret = false;
  2744. break;
  2745. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2746. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2747. offset, len);
  2748. ret = false;
  2749. break;
  2750. }
  2751. offset += len;
  2752. address += len;
  2753. }
  2754. kfree(ram_cmp);
  2755. return ret;
  2756. }
  2757. #else /* DEBUG */
  2758. static bool
  2759. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2760. u8 *ram_data, uint ram_sz)
  2761. {
  2762. return true;
  2763. }
  2764. #endif /* DEBUG */
  2765. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2766. const struct firmware *fw)
  2767. {
  2768. int err;
  2769. int offset;
  2770. int address;
  2771. int len;
  2772. brcmf_dbg(TRACE, "Enter\n");
  2773. err = 0;
  2774. offset = 0;
  2775. address = bus->ci->rambase;
  2776. while (offset < fw->size) {
  2777. len = ((offset + MEMBLOCK) < fw->size) ? MEMBLOCK :
  2778. fw->size - offset;
  2779. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address,
  2780. (u8 *)&fw->data[offset], len);
  2781. if (err) {
  2782. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2783. err, len, address);
  2784. return err;
  2785. }
  2786. offset += len;
  2787. address += len;
  2788. }
  2789. if (!err)
  2790. if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2791. (u8 *)fw->data, fw->size))
  2792. err = -EIO;
  2793. return err;
  2794. }
  2795. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2796. const struct firmware *nv)
  2797. {
  2798. void *vars;
  2799. u32 varsz;
  2800. int address;
  2801. int err;
  2802. brcmf_dbg(TRACE, "Enter\n");
  2803. vars = brcmf_nvram_strip(nv, &varsz);
  2804. if (vars == NULL)
  2805. return -EINVAL;
  2806. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2807. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2808. if (err)
  2809. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2810. err, varsz, address);
  2811. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2812. err = -EIO;
  2813. brcmf_nvram_free(vars);
  2814. return err;
  2815. }
  2816. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus)
  2817. {
  2818. int bcmerror = -EFAULT;
  2819. const struct firmware *fw;
  2820. u32 rstvec;
  2821. sdio_claim_host(bus->sdiodev->func[1]);
  2822. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2823. /* Keep arm in reset */
  2824. brcmf_sdio_chip_enter_download(bus->sdiodev, bus->ci);
  2825. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2826. if (fw == NULL) {
  2827. bcmerror = -ENOENT;
  2828. goto err;
  2829. }
  2830. rstvec = get_unaligned_le32(fw->data);
  2831. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2832. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2833. release_firmware(fw);
  2834. if (bcmerror) {
  2835. brcmf_err("dongle image file download failed\n");
  2836. goto err;
  2837. }
  2838. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2839. if (fw == NULL) {
  2840. bcmerror = -ENOENT;
  2841. goto err;
  2842. }
  2843. bcmerror = brcmf_sdio_download_nvram(bus, fw);
  2844. release_firmware(fw);
  2845. if (bcmerror) {
  2846. brcmf_err("dongle nvram file download failed\n");
  2847. goto err;
  2848. }
  2849. /* Take arm out of reset */
  2850. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, bus->ci, rstvec)) {
  2851. brcmf_err("error getting out of ARM core reset\n");
  2852. goto err;
  2853. }
  2854. /* Allow HT Clock now that the ARM is running. */
  2855. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_LOAD);
  2856. bcmerror = 0;
  2857. err:
  2858. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2859. sdio_release_host(bus->sdiodev->func[1]);
  2860. return bcmerror;
  2861. }
  2862. static bool brcmf_sdio_sr_capable(struct brcmf_sdio *bus)
  2863. {
  2864. u32 addr, reg, pmu_cc3_mask = ~0;
  2865. int err;
  2866. brcmf_dbg(TRACE, "Enter\n");
  2867. /* old chips with PMU version less than 17 don't support save restore */
  2868. if (bus->ci->pmurev < 17)
  2869. return false;
  2870. switch (bus->ci->chip) {
  2871. case BCM43241_CHIP_ID:
  2872. case BCM4335_CHIP_ID:
  2873. case BCM4339_CHIP_ID:
  2874. /* read PMU chipcontrol register 3 */
  2875. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2876. brcmf_sdiod_regwl(bus->sdiodev, addr, 3, NULL);
  2877. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2878. reg = brcmf_sdiod_regrl(bus->sdiodev, addr, NULL);
  2879. return (reg & pmu_cc3_mask) != 0;
  2880. default:
  2881. addr = CORE_CC_REG(bus->ci->c_inf[0].base, pmucapabilities_ext);
  2882. reg = brcmf_sdiod_regrl(bus->sdiodev, addr, &err);
  2883. if ((reg & PCAPEXT_SR_SUPPORTED_MASK) == 0)
  2884. return false;
  2885. addr = CORE_CC_REG(bus->ci->c_inf[0].base, retention_ctl);
  2886. reg = brcmf_sdiod_regrl(bus->sdiodev, addr, NULL);
  2887. return (reg & (PMU_RCTL_MACPHY_DISABLE_MASK |
  2888. PMU_RCTL_LOGIC_DISABLE_MASK)) == 0;
  2889. }
  2890. }
  2891. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2892. {
  2893. int err = 0;
  2894. u8 val;
  2895. brcmf_dbg(TRACE, "Enter\n");
  2896. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2897. if (err) {
  2898. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2899. return;
  2900. }
  2901. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2902. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2903. if (err) {
  2904. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2905. return;
  2906. }
  2907. /* Add CMD14 Support */
  2908. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2909. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2910. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2911. &err);
  2912. if (err) {
  2913. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2914. return;
  2915. }
  2916. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2917. SBSDIO_FORCE_HT, &err);
  2918. if (err) {
  2919. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2920. return;
  2921. }
  2922. /* set flag */
  2923. bus->sr_enabled = true;
  2924. brcmf_dbg(INFO, "SR enabled\n");
  2925. }
  2926. /* enable KSO bit */
  2927. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2928. {
  2929. u8 val;
  2930. int err = 0;
  2931. brcmf_dbg(TRACE, "Enter\n");
  2932. /* KSO bit added in SDIO core rev 12 */
  2933. if (bus->ci->c_inf[1].rev < 12)
  2934. return 0;
  2935. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2936. if (err) {
  2937. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2938. return err;
  2939. }
  2940. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2941. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2942. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2943. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2944. val, &err);
  2945. if (err) {
  2946. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2947. return err;
  2948. }
  2949. }
  2950. return 0;
  2951. }
  2952. static int brcmf_sdio_bus_preinit(struct device *dev)
  2953. {
  2954. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2955. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2956. struct brcmf_sdio *bus = sdiodev->bus;
  2957. uint pad_size;
  2958. u32 value;
  2959. u8 idx;
  2960. int err;
  2961. /* the commands below use the terms tx and rx from
  2962. * a device perspective, ie. bus:txglom affects the
  2963. * bus transfers from device to host.
  2964. */
  2965. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  2966. if (bus->ci->c_inf[idx].rev < 12) {
  2967. /* for sdio core rev < 12, disable txgloming */
  2968. value = 0;
  2969. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2970. sizeof(u32));
  2971. } else {
  2972. /* otherwise, set txglomalign */
  2973. value = 4;
  2974. if (sdiodev->pdata)
  2975. value = sdiodev->pdata->sd_sgentry_align;
  2976. /* SDIO ADMA requires at least 32 bit alignment */
  2977. value = max_t(u32, value, 4);
  2978. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2979. sizeof(u32));
  2980. }
  2981. if (err < 0)
  2982. goto done;
  2983. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2984. if (sdiodev->sg_support) {
  2985. bus->txglom = false;
  2986. value = 1;
  2987. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2988. bus->txglom_sgpad = brcmu_pkt_buf_get_skb(pad_size);
  2989. if (!bus->txglom_sgpad)
  2990. brcmf_err("allocating txglom padding skb failed, reduced performance\n");
  2991. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2992. &value, sizeof(u32));
  2993. if (err < 0) {
  2994. /* bus:rxglom is allowed to fail */
  2995. err = 0;
  2996. } else {
  2997. bus->txglom = true;
  2998. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  2999. }
  3000. }
  3001. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3002. done:
  3003. return err;
  3004. }
  3005. static int brcmf_sdio_bus_init(struct device *dev)
  3006. {
  3007. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3008. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3009. struct brcmf_sdio *bus = sdiodev->bus;
  3010. int err, ret = 0;
  3011. u8 saveclk;
  3012. brcmf_dbg(TRACE, "Enter\n");
  3013. /* try to download image and nvram to the dongle */
  3014. if (bus_if->state == BRCMF_BUS_DOWN) {
  3015. bus->alp_only = true;
  3016. err = brcmf_sdio_download_firmware(bus);
  3017. if (err)
  3018. return err;
  3019. bus->alp_only = false;
  3020. }
  3021. if (!bus->sdiodev->bus_if->drvr)
  3022. return 0;
  3023. /* Start the watchdog timer */
  3024. bus->sdcnt.tickcnt = 0;
  3025. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3026. sdio_claim_host(bus->sdiodev->func[1]);
  3027. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3028. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3029. if (bus->clkstate != CLK_AVAIL)
  3030. goto exit;
  3031. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3032. saveclk = brcmf_sdiod_regrb(bus->sdiodev,
  3033. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3034. if (!err) {
  3035. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3036. (saveclk | SBSDIO_FORCE_HT), &err);
  3037. }
  3038. if (err) {
  3039. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3040. goto exit;
  3041. }
  3042. /* Enable function 2 (frame transfers) */
  3043. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3044. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3045. err = sdio_enable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3046. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3047. /* If F2 successfully enabled, set core and enable interrupts */
  3048. if (!err) {
  3049. /* Set up the interrupt mask and enable interrupts */
  3050. bus->hostintmask = HOSTINTMASK;
  3051. w_sdreg32(bus, bus->hostintmask,
  3052. offsetof(struct sdpcmd_regs, hostintmask));
  3053. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3054. } else {
  3055. /* Disable F2 again */
  3056. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3057. ret = -ENODEV;
  3058. }
  3059. if (brcmf_sdio_sr_capable(bus)) {
  3060. brcmf_sdio_sr_init(bus);
  3061. } else {
  3062. /* Restore previous clock setting */
  3063. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3064. saveclk, &err);
  3065. }
  3066. if (ret == 0) {
  3067. ret = brcmf_sdiod_intr_register(bus->sdiodev);
  3068. if (ret != 0)
  3069. brcmf_err("intr register failed:%d\n", ret);
  3070. }
  3071. /* If we didn't come up, turn off backplane clock */
  3072. if (ret != 0)
  3073. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3074. exit:
  3075. sdio_release_host(bus->sdiodev->func[1]);
  3076. return ret;
  3077. }
  3078. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3079. {
  3080. brcmf_dbg(TRACE, "Enter\n");
  3081. if (!bus) {
  3082. brcmf_err("bus is null pointer, exiting\n");
  3083. return;
  3084. }
  3085. if (!brcmf_bus_ready(bus->sdiodev->bus_if)) {
  3086. brcmf_err("bus is down. we have nothing to do\n");
  3087. return;
  3088. }
  3089. /* Count the interrupt call */
  3090. bus->sdcnt.intrcount++;
  3091. if (in_interrupt())
  3092. atomic_set(&bus->ipend, 1);
  3093. else
  3094. if (brcmf_sdio_intr_rstatus(bus)) {
  3095. brcmf_err("failed backplane access\n");
  3096. }
  3097. /* Disable additional interrupts (is this needed now)? */
  3098. if (!bus->intr)
  3099. brcmf_err("isr w/o interrupt configured!\n");
  3100. atomic_inc(&bus->dpc_tskcnt);
  3101. queue_work(bus->brcmf_wq, &bus->datawork);
  3102. }
  3103. static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3104. {
  3105. #ifdef DEBUG
  3106. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3107. #endif /* DEBUG */
  3108. brcmf_dbg(TIMER, "Enter\n");
  3109. /* Poll period: check device if appropriate. */
  3110. if (!bus->sr_enabled &&
  3111. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3112. u32 intstatus = 0;
  3113. /* Reset poll tick */
  3114. bus->polltick = 0;
  3115. /* Check device if no interrupts */
  3116. if (!bus->intr ||
  3117. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3118. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3119. u8 devpend;
  3120. sdio_claim_host(bus->sdiodev->func[1]);
  3121. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3122. SDIO_CCCR_INTx,
  3123. NULL);
  3124. sdio_release_host(bus->sdiodev->func[1]);
  3125. intstatus =
  3126. devpend & (INTR_STATUS_FUNC1 |
  3127. INTR_STATUS_FUNC2);
  3128. }
  3129. /* If there is something, make like the ISR and
  3130. schedule the DPC */
  3131. if (intstatus) {
  3132. bus->sdcnt.pollcnt++;
  3133. atomic_set(&bus->ipend, 1);
  3134. atomic_inc(&bus->dpc_tskcnt);
  3135. queue_work(bus->brcmf_wq, &bus->datawork);
  3136. }
  3137. }
  3138. /* Update interrupt tracking */
  3139. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3140. }
  3141. #ifdef DEBUG
  3142. /* Poll for console output periodically */
  3143. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3144. bus->console_interval != 0) {
  3145. bus->console.count += BRCMF_WD_POLL_MS;
  3146. if (bus->console.count >= bus->console_interval) {
  3147. bus->console.count -= bus->console_interval;
  3148. sdio_claim_host(bus->sdiodev->func[1]);
  3149. /* Make sure backplane clock is on */
  3150. brcmf_sdio_bus_sleep(bus, false, false);
  3151. if (brcmf_sdio_readconsole(bus) < 0)
  3152. /* stop on error */
  3153. bus->console_interval = 0;
  3154. sdio_release_host(bus->sdiodev->func[1]);
  3155. }
  3156. }
  3157. #endif /* DEBUG */
  3158. /* On idle timeout clear activity flag and/or turn off clock */
  3159. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3160. if (++bus->idlecount >= bus->idletime) {
  3161. bus->idlecount = 0;
  3162. if (bus->activity) {
  3163. bus->activity = false;
  3164. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3165. } else {
  3166. brcmf_dbg(SDIO, "idle\n");
  3167. sdio_claim_host(bus->sdiodev->func[1]);
  3168. brcmf_sdio_bus_sleep(bus, true, false);
  3169. sdio_release_host(bus->sdiodev->func[1]);
  3170. }
  3171. }
  3172. }
  3173. return (atomic_read(&bus->ipend) > 0);
  3174. }
  3175. static void brcmf_sdio_dataworker(struct work_struct *work)
  3176. {
  3177. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3178. datawork);
  3179. while (atomic_read(&bus->dpc_tskcnt)) {
  3180. brcmf_sdio_dpc(bus);
  3181. atomic_dec(&bus->dpc_tskcnt);
  3182. }
  3183. }
  3184. static bool
  3185. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3186. {
  3187. u8 clkctl = 0;
  3188. int err = 0;
  3189. int reg_addr;
  3190. u32 reg_val;
  3191. u32 drivestrength;
  3192. sdio_claim_host(bus->sdiodev->func[1]);
  3193. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3194. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3195. /*
  3196. * Force PLL off until brcmf_sdio_chip_attach()
  3197. * programs PLL control regs
  3198. */
  3199. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3200. BRCMF_INIT_CLKCTL1, &err);
  3201. if (!err)
  3202. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3203. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3204. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3205. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3206. err, BRCMF_INIT_CLKCTL1, clkctl);
  3207. goto fail;
  3208. }
  3209. /* SDIO register access works so moving
  3210. * state from UNKNOWN to DOWN.
  3211. */
  3212. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_DOWN);
  3213. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci)) {
  3214. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3215. goto fail;
  3216. }
  3217. if (brcmf_sdio_kso_init(bus)) {
  3218. brcmf_err("error enabling KSO\n");
  3219. goto fail;
  3220. }
  3221. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3222. drivestrength = bus->sdiodev->pdata->drive_strength;
  3223. else
  3224. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3225. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3226. /* Get info on the SOCRAM cores... */
  3227. bus->ramsize = bus->ci->ramsize;
  3228. if (!(bus->ramsize)) {
  3229. brcmf_err("failed to find SOCRAM memory!\n");
  3230. goto fail;
  3231. }
  3232. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3233. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3234. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3235. if (err)
  3236. goto fail;
  3237. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3238. brcmf_sdiod_regwb(bus->sdiodev,
  3239. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3240. if (err)
  3241. goto fail;
  3242. /* set PMUControl so a backplane reset does PMU state reload */
  3243. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3244. pmucontrol);
  3245. reg_val = brcmf_sdiod_regrl(bus->sdiodev,
  3246. reg_addr,
  3247. &err);
  3248. if (err)
  3249. goto fail;
  3250. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3251. brcmf_sdiod_regwl(bus->sdiodev,
  3252. reg_addr,
  3253. reg_val,
  3254. &err);
  3255. if (err)
  3256. goto fail;
  3257. sdio_release_host(bus->sdiodev->func[1]);
  3258. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3259. /* allocate header buffer */
  3260. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3261. if (!bus->hdrbuf)
  3262. return false;
  3263. /* Locate an appropriately-aligned portion of hdrbuf */
  3264. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3265. bus->head_align);
  3266. /* Set the poll and/or interrupt flags */
  3267. bus->intr = true;
  3268. bus->poll = false;
  3269. if (bus->poll)
  3270. bus->pollrate = 1;
  3271. return true;
  3272. fail:
  3273. sdio_release_host(bus->sdiodev->func[1]);
  3274. return false;
  3275. }
  3276. static int
  3277. brcmf_sdio_watchdog_thread(void *data)
  3278. {
  3279. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3280. allow_signal(SIGTERM);
  3281. /* Run until signal received */
  3282. while (1) {
  3283. if (kthread_should_stop())
  3284. break;
  3285. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3286. brcmf_sdio_bus_watchdog(bus);
  3287. /* Count the tick for reference */
  3288. bus->sdcnt.tickcnt++;
  3289. } else
  3290. break;
  3291. }
  3292. return 0;
  3293. }
  3294. static void
  3295. brcmf_sdio_watchdog(unsigned long data)
  3296. {
  3297. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3298. if (bus->watchdog_tsk) {
  3299. complete(&bus->watchdog_wait);
  3300. /* Reschedule the watchdog */
  3301. if (bus->wd_timer_valid)
  3302. mod_timer(&bus->timer,
  3303. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3304. }
  3305. }
  3306. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3307. .stop = brcmf_sdio_bus_stop,
  3308. .preinit = brcmf_sdio_bus_preinit,
  3309. .init = brcmf_sdio_bus_init,
  3310. .txdata = brcmf_sdio_bus_txdata,
  3311. .txctl = brcmf_sdio_bus_txctl,
  3312. .rxctl = brcmf_sdio_bus_rxctl,
  3313. .gettxq = brcmf_sdio_bus_gettxq,
  3314. };
  3315. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3316. {
  3317. int ret;
  3318. struct brcmf_sdio *bus;
  3319. brcmf_dbg(TRACE, "Enter\n");
  3320. /* Allocate private bus interface state */
  3321. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3322. if (!bus)
  3323. goto fail;
  3324. bus->sdiodev = sdiodev;
  3325. sdiodev->bus = bus;
  3326. skb_queue_head_init(&bus->glom);
  3327. bus->txbound = BRCMF_TXBOUND;
  3328. bus->rxbound = BRCMF_RXBOUND;
  3329. bus->txminmax = BRCMF_TXMINMAX;
  3330. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3331. /* platform specific configuration:
  3332. * alignments must be at least 4 bytes for ADMA
  3333. */
  3334. bus->head_align = ALIGNMENT;
  3335. bus->sgentry_align = ALIGNMENT;
  3336. if (sdiodev->pdata) {
  3337. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3338. bus->head_align = sdiodev->pdata->sd_head_align;
  3339. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3340. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3341. }
  3342. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3343. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3344. if (bus->brcmf_wq == NULL) {
  3345. brcmf_err("insufficient memory to create txworkqueue\n");
  3346. goto fail;
  3347. }
  3348. /* attempt to attach to the dongle */
  3349. if (!(brcmf_sdio_probe_attach(bus))) {
  3350. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3351. goto fail;
  3352. }
  3353. spin_lock_init(&bus->rxctl_lock);
  3354. spin_lock_init(&bus->txqlock);
  3355. init_waitqueue_head(&bus->ctrl_wait);
  3356. init_waitqueue_head(&bus->dcmd_resp_wait);
  3357. /* Set up the watchdog timer */
  3358. init_timer(&bus->timer);
  3359. bus->timer.data = (unsigned long)bus;
  3360. bus->timer.function = brcmf_sdio_watchdog;
  3361. /* Initialize watchdog thread */
  3362. init_completion(&bus->watchdog_wait);
  3363. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3364. bus, "brcmf_watchdog");
  3365. if (IS_ERR(bus->watchdog_tsk)) {
  3366. pr_warn("brcmf_watchdog thread failed to start\n");
  3367. bus->watchdog_tsk = NULL;
  3368. }
  3369. /* Initialize DPC thread */
  3370. atomic_set(&bus->dpc_tskcnt, 0);
  3371. /* Assign bus interface call back */
  3372. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3373. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3374. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3375. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3376. /* default sdio bus header length for tx packet */
  3377. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3378. /* Attach to the common layer, reserve hdr space */
  3379. ret = brcmf_attach(bus->sdiodev->dev);
  3380. if (ret != 0) {
  3381. brcmf_err("brcmf_attach failed\n");
  3382. goto fail;
  3383. }
  3384. /* Allocate buffers */
  3385. if (bus->sdiodev->bus_if->maxctl) {
  3386. bus->rxblen =
  3387. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3388. ALIGNMENT) + bus->head_align;
  3389. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3390. if (!(bus->rxbuf)) {
  3391. brcmf_err("rxbuf allocation failed\n");
  3392. goto fail;
  3393. }
  3394. }
  3395. sdio_claim_host(bus->sdiodev->func[1]);
  3396. /* Disable F2 to clear any intermediate frame state on the dongle */
  3397. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3398. bus->rxflow = false;
  3399. /* Done with backplane-dependent accesses, can drop clock... */
  3400. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3401. sdio_release_host(bus->sdiodev->func[1]);
  3402. /* ...and initialize clock/power states */
  3403. bus->clkstate = CLK_SDONLY;
  3404. bus->idletime = BRCMF_IDLE_INTERVAL;
  3405. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3406. /* Query the F2 block size, set roundup accordingly */
  3407. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3408. bus->roundup = min(max_roundup, bus->blocksize);
  3409. /* SR state */
  3410. bus->sleeping = false;
  3411. bus->sr_enabled = false;
  3412. brcmf_sdio_debugfs_create(bus);
  3413. brcmf_dbg(INFO, "completed!!\n");
  3414. /* if firmware path present try to download and bring up bus */
  3415. ret = brcmf_bus_start(bus->sdiodev->dev);
  3416. if (ret != 0) {
  3417. brcmf_err("dongle is not responding\n");
  3418. goto fail;
  3419. }
  3420. return bus;
  3421. fail:
  3422. brcmf_sdio_remove(bus);
  3423. return NULL;
  3424. }
  3425. /* Detach and free everything */
  3426. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3427. {
  3428. brcmf_dbg(TRACE, "Enter\n");
  3429. if (bus) {
  3430. /* De-register interrupt handler */
  3431. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3432. cancel_work_sync(&bus->datawork);
  3433. if (bus->brcmf_wq)
  3434. destroy_workqueue(bus->brcmf_wq);
  3435. if (bus->sdiodev->bus_if->drvr) {
  3436. brcmf_detach(bus->sdiodev->dev);
  3437. }
  3438. if (bus->ci) {
  3439. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3440. sdio_claim_host(bus->sdiodev->func[1]);
  3441. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3442. /* Leave the device in state where it is
  3443. * 'quiet'. This is done by putting it in
  3444. * download_state which essentially resets
  3445. * all necessary cores.
  3446. */
  3447. msleep(20);
  3448. brcmf_sdio_chip_enter_download(bus->sdiodev,
  3449. bus->ci);
  3450. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3451. sdio_release_host(bus->sdiodev->func[1]);
  3452. }
  3453. brcmf_sdio_chip_detach(&bus->ci);
  3454. }
  3455. brcmu_pkt_buf_free_skb(bus->txglom_sgpad);
  3456. kfree(bus->rxbuf);
  3457. kfree(bus->hdrbuf);
  3458. kfree(bus);
  3459. }
  3460. brcmf_dbg(TRACE, "Disconnected\n");
  3461. }
  3462. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3463. {
  3464. /* Totally stop the timer */
  3465. if (!wdtick && bus->wd_timer_valid) {
  3466. del_timer_sync(&bus->timer);
  3467. bus->wd_timer_valid = false;
  3468. bus->save_ms = wdtick;
  3469. return;
  3470. }
  3471. /* don't start the wd until fw is loaded */
  3472. if (bus->sdiodev->bus_if->state != BRCMF_BUS_DATA)
  3473. return;
  3474. if (wdtick) {
  3475. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3476. if (bus->wd_timer_valid)
  3477. /* Stop timer and restart at new value */
  3478. del_timer_sync(&bus->timer);
  3479. /* Create timer again when watchdog period is
  3480. dynamically changed or in the first instance
  3481. */
  3482. bus->timer.expires =
  3483. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3484. add_timer(&bus->timer);
  3485. } else {
  3486. /* Re arm the timer, at last watchdog period */
  3487. mod_timer(&bus->timer,
  3488. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3489. }
  3490. bus->wd_timer_valid = true;
  3491. bus->save_ms = wdtick;
  3492. }
  3493. }