bcm_sf2.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static enum dsa_tag_protocol bcm_sf2_sw_get_tag_protocol(struct dsa_switch *ds)
  36. {
  37. return DSA_TAG_PROTO_BRCM;
  38. }
  39. static void bcm_sf2_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
  40. {
  41. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  42. unsigned int i;
  43. u32 reg;
  44. /* Enable the IMP Port to be in the same VLAN as the other ports
  45. * on a per-port basis such that we only have Port i and IMP in
  46. * the same VLAN.
  47. */
  48. for (i = 0; i < priv->hw_params.num_ports; i++) {
  49. if (!((1 << i) & ds->enabled_port_mask))
  50. continue;
  51. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  52. reg |= (1 << cpu_port);
  53. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  54. }
  55. }
  56. static void bcm_sf2_brcm_hdr_setup(struct bcm_sf2_priv *priv, int port)
  57. {
  58. u32 reg, val;
  59. /* Resolve which bit controls the Broadcom tag */
  60. switch (port) {
  61. case 8:
  62. val = BRCM_HDR_EN_P8;
  63. break;
  64. case 7:
  65. val = BRCM_HDR_EN_P7;
  66. break;
  67. case 5:
  68. val = BRCM_HDR_EN_P5;
  69. break;
  70. default:
  71. val = 0;
  72. break;
  73. }
  74. /* Enable Broadcom tags for IMP port */
  75. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  76. reg |= val;
  77. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  78. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  79. * allow us to tag outgoing frames
  80. */
  81. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  82. reg &= ~(1 << port);
  83. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  84. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  85. * allow delivering frames to the per-port net_devices
  86. */
  87. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  88. reg &= ~(1 << port);
  89. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  90. }
  91. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  92. {
  93. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  94. u32 reg, offset;
  95. if (priv->type == BCM7445_DEVICE_ID)
  96. offset = CORE_STS_OVERRIDE_IMP;
  97. else
  98. offset = CORE_STS_OVERRIDE_IMP2;
  99. /* Enable the port memories */
  100. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  101. reg &= ~P_TXQ_PSM_VDD(port);
  102. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  103. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  104. reg = core_readl(priv, CORE_IMP_CTL);
  105. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  106. reg &= ~(RX_DIS | TX_DIS);
  107. core_writel(priv, reg, CORE_IMP_CTL);
  108. /* Enable forwarding */
  109. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  110. /* Enable IMP port in dumb mode */
  111. reg = core_readl(priv, CORE_SWITCH_CTRL);
  112. reg |= MII_DUMB_FWDG_EN;
  113. core_writel(priv, reg, CORE_SWITCH_CTRL);
  114. bcm_sf2_brcm_hdr_setup(priv, port);
  115. /* Force link status for IMP port */
  116. reg = core_readl(priv, offset);
  117. reg |= (MII_SW_OR | LINK_STS);
  118. core_writel(priv, reg, offset);
  119. }
  120. static void bcm_sf2_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  121. {
  122. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  123. u32 reg;
  124. reg = core_readl(priv, CORE_EEE_EN_CTRL);
  125. if (enable)
  126. reg |= 1 << port;
  127. else
  128. reg &= ~(1 << port);
  129. core_writel(priv, reg, CORE_EEE_EN_CTRL);
  130. }
  131. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  132. {
  133. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  134. u32 reg;
  135. reg = reg_readl(priv, REG_SPHY_CNTRL);
  136. if (enable) {
  137. reg |= PHY_RESET;
  138. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | CK25_DIS);
  139. reg_writel(priv, reg, REG_SPHY_CNTRL);
  140. udelay(21);
  141. reg = reg_readl(priv, REG_SPHY_CNTRL);
  142. reg &= ~PHY_RESET;
  143. } else {
  144. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  145. reg_writel(priv, reg, REG_SPHY_CNTRL);
  146. mdelay(1);
  147. reg |= CK25_DIS;
  148. }
  149. reg_writel(priv, reg, REG_SPHY_CNTRL);
  150. /* Use PHY-driven LED signaling */
  151. if (!enable) {
  152. reg = reg_readl(priv, REG_LED_CNTRL(0));
  153. reg |= SPDLNK_SRC_SEL;
  154. reg_writel(priv, reg, REG_LED_CNTRL(0));
  155. }
  156. }
  157. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  158. int port)
  159. {
  160. unsigned int off;
  161. switch (port) {
  162. case 7:
  163. off = P7_IRQ_OFF;
  164. break;
  165. case 0:
  166. /* Port 0 interrupts are located on the first bank */
  167. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  168. return;
  169. default:
  170. off = P_IRQ_OFF(port);
  171. break;
  172. }
  173. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  174. }
  175. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  176. int port)
  177. {
  178. unsigned int off;
  179. switch (port) {
  180. case 7:
  181. off = P7_IRQ_OFF;
  182. break;
  183. case 0:
  184. /* Port 0 interrupts are located on the first bank */
  185. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  186. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  187. return;
  188. default:
  189. off = P_IRQ_OFF(port);
  190. break;
  191. }
  192. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  193. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  194. }
  195. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  196. struct phy_device *phy)
  197. {
  198. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  199. s8 cpu_port = ds->dst->cpu_dp->index;
  200. unsigned int i;
  201. u32 reg;
  202. /* Clear the memory power down */
  203. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  204. reg &= ~P_TXQ_PSM_VDD(port);
  205. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  206. /* Enable Broadcom tags for that port if requested */
  207. if (priv->brcm_tag_mask & BIT(port))
  208. bcm_sf2_brcm_hdr_setup(priv, port);
  209. /* Configure Traffic Class to QoS mapping, allow each priority to map
  210. * to a different queue number
  211. */
  212. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  213. for (i = 0; i < 8; i++)
  214. reg |= i << (PRT_TO_QID_SHIFT * i);
  215. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  216. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  217. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  218. /* Re-enable the GPHY and re-apply workarounds */
  219. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  220. bcm_sf2_gphy_enable_set(ds, true);
  221. if (phy) {
  222. /* if phy_stop() has been called before, phy
  223. * will be in halted state, and phy_start()
  224. * will call resume.
  225. *
  226. * the resume path does not configure back
  227. * autoneg settings, and since we hard reset
  228. * the phy manually here, we need to reset the
  229. * state machine also.
  230. */
  231. phy->state = PHY_READY;
  232. phy_init_hw(phy);
  233. }
  234. }
  235. /* Enable MoCA port interrupts to get notified */
  236. if (port == priv->moca_port)
  237. bcm_sf2_port_intr_enable(priv, port);
  238. /* Set this port, and only this one to be in the default VLAN,
  239. * if member of a bridge, restore its membership prior to
  240. * bringing down this port.
  241. */
  242. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  243. reg &= ~PORT_VLAN_CTRL_MASK;
  244. reg |= (1 << port);
  245. reg |= priv->dev->ports[port].vlan_ctl_mask;
  246. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  247. bcm_sf2_imp_vlan_setup(ds, cpu_port);
  248. /* If EEE was enabled, restore it */
  249. if (priv->port_sts[port].eee.eee_enabled)
  250. bcm_sf2_eee_enable_set(ds, port, true);
  251. return 0;
  252. }
  253. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  254. struct phy_device *phy)
  255. {
  256. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  257. u32 off, reg;
  258. if (priv->wol_ports_mask & (1 << port))
  259. return;
  260. if (port == priv->moca_port)
  261. bcm_sf2_port_intr_disable(priv, port);
  262. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  263. bcm_sf2_gphy_enable_set(ds, false);
  264. if (dsa_is_cpu_port(ds, port))
  265. off = CORE_IMP_CTL;
  266. else
  267. off = CORE_G_PCTL_PORT(port);
  268. reg = core_readl(priv, off);
  269. reg |= RX_DIS | TX_DIS;
  270. core_writel(priv, reg, off);
  271. /* Power down the port memory */
  272. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  273. reg |= P_TXQ_PSM_VDD(port);
  274. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  275. }
  276. /* Returns 0 if EEE was not enabled, or 1 otherwise
  277. */
  278. static int bcm_sf2_eee_init(struct dsa_switch *ds, int port,
  279. struct phy_device *phy)
  280. {
  281. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  282. struct ethtool_eee *p = &priv->port_sts[port].eee;
  283. int ret;
  284. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  285. ret = phy_init_eee(phy, 0);
  286. if (ret)
  287. return 0;
  288. bcm_sf2_eee_enable_set(ds, port, true);
  289. return 1;
  290. }
  291. static int bcm_sf2_sw_get_eee(struct dsa_switch *ds, int port,
  292. struct ethtool_eee *e)
  293. {
  294. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  295. struct ethtool_eee *p = &priv->port_sts[port].eee;
  296. u32 reg;
  297. reg = core_readl(priv, CORE_EEE_LPI_INDICATE);
  298. e->eee_enabled = p->eee_enabled;
  299. e->eee_active = !!(reg & (1 << port));
  300. return 0;
  301. }
  302. static int bcm_sf2_sw_set_eee(struct dsa_switch *ds, int port,
  303. struct phy_device *phydev,
  304. struct ethtool_eee *e)
  305. {
  306. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  307. struct ethtool_eee *p = &priv->port_sts[port].eee;
  308. p->eee_enabled = e->eee_enabled;
  309. if (!p->eee_enabled) {
  310. bcm_sf2_eee_enable_set(ds, port, false);
  311. } else {
  312. p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
  313. if (!p->eee_enabled)
  314. return -EOPNOTSUPP;
  315. }
  316. return 0;
  317. }
  318. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  319. int regnum, u16 val)
  320. {
  321. int ret = 0;
  322. u32 reg;
  323. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  324. reg |= MDIO_MASTER_SEL;
  325. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  326. /* Page << 8 | offset */
  327. reg = 0x70;
  328. reg <<= 2;
  329. core_writel(priv, addr, reg);
  330. /* Page << 8 | offset */
  331. reg = 0x80 << 8 | regnum << 1;
  332. reg <<= 2;
  333. if (op)
  334. ret = core_readl(priv, reg);
  335. else
  336. core_writel(priv, val, reg);
  337. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  338. reg &= ~MDIO_MASTER_SEL;
  339. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  340. return ret & 0xffff;
  341. }
  342. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  343. {
  344. struct bcm_sf2_priv *priv = bus->priv;
  345. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  346. * them to our master MDIO bus controller
  347. */
  348. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  349. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  350. else
  351. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  352. }
  353. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  354. u16 val)
  355. {
  356. struct bcm_sf2_priv *priv = bus->priv;
  357. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  358. * send them to our master MDIO bus controller
  359. */
  360. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  361. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  362. else
  363. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  364. return 0;
  365. }
  366. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  367. {
  368. struct bcm_sf2_priv *priv = dev_id;
  369. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  370. ~priv->irq0_mask;
  371. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  372. return IRQ_HANDLED;
  373. }
  374. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  375. {
  376. struct bcm_sf2_priv *priv = dev_id;
  377. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  378. ~priv->irq1_mask;
  379. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  380. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  381. priv->port_sts[7].link = 1;
  382. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  383. priv->port_sts[7].link = 0;
  384. return IRQ_HANDLED;
  385. }
  386. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  387. {
  388. unsigned int timeout = 1000;
  389. u32 reg;
  390. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  391. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  392. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  393. do {
  394. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  395. if (!(reg & SOFTWARE_RESET))
  396. break;
  397. usleep_range(1000, 2000);
  398. } while (timeout-- > 0);
  399. if (timeout == 0)
  400. return -ETIMEDOUT;
  401. return 0;
  402. }
  403. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  404. {
  405. intrl2_0_mask_set(priv, 0xffffffff);
  406. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  407. intrl2_1_mask_set(priv, 0xffffffff);
  408. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  409. }
  410. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  411. struct device_node *dn)
  412. {
  413. struct device_node *port;
  414. int mode;
  415. unsigned int port_num;
  416. priv->moca_port = -1;
  417. for_each_available_child_of_node(dn, port) {
  418. if (of_property_read_u32(port, "reg", &port_num))
  419. continue;
  420. /* Internal PHYs get assigned a specific 'phy-mode' property
  421. * value: "internal" to help flag them before MDIO probing
  422. * has completed, since they might be turned off at that
  423. * time
  424. */
  425. mode = of_get_phy_mode(port);
  426. if (mode < 0)
  427. continue;
  428. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  429. priv->int_phy_mask |= 1 << port_num;
  430. if (mode == PHY_INTERFACE_MODE_MOCA)
  431. priv->moca_port = port_num;
  432. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  433. priv->brcm_tag_mask |= 1 << port_num;
  434. }
  435. }
  436. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  437. {
  438. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  439. struct device_node *dn;
  440. static int index;
  441. int err;
  442. /* Find our integrated MDIO bus node */
  443. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  444. priv->master_mii_bus = of_mdio_find_bus(dn);
  445. if (!priv->master_mii_bus)
  446. return -EPROBE_DEFER;
  447. get_device(&priv->master_mii_bus->dev);
  448. priv->master_mii_dn = dn;
  449. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  450. if (!priv->slave_mii_bus)
  451. return -ENOMEM;
  452. priv->slave_mii_bus->priv = priv;
  453. priv->slave_mii_bus->name = "sf2 slave mii";
  454. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  455. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  456. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  457. index++);
  458. priv->slave_mii_bus->dev.of_node = dn;
  459. /* Include the pseudo-PHY address to divert reads towards our
  460. * workaround. This is only required for 7445D0, since 7445E0
  461. * disconnects the internal switch pseudo-PHY such that we can use the
  462. * regular SWITCH_MDIO master controller instead.
  463. *
  464. * Here we flag the pseudo PHY as needing special treatment and would
  465. * otherwise make all other PHY read/writes go to the master MDIO bus
  466. * controller that comes with this switch backed by the "mdio-unimac"
  467. * driver.
  468. */
  469. if (of_machine_is_compatible("brcm,bcm7445d0"))
  470. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  471. else
  472. priv->indir_phy_mask = 0;
  473. ds->phys_mii_mask = priv->indir_phy_mask;
  474. ds->slave_mii_bus = priv->slave_mii_bus;
  475. priv->slave_mii_bus->parent = ds->dev->parent;
  476. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  477. if (dn)
  478. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  479. else
  480. err = mdiobus_register(priv->slave_mii_bus);
  481. if (err)
  482. of_node_put(dn);
  483. return err;
  484. }
  485. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  486. {
  487. mdiobus_unregister(priv->slave_mii_bus);
  488. if (priv->master_mii_dn)
  489. of_node_put(priv->master_mii_dn);
  490. }
  491. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  492. {
  493. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  494. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  495. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  496. * the REG_PHY_REVISION register layout is.
  497. */
  498. return priv->hw_params.gphy_rev;
  499. }
  500. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  501. struct phy_device *phydev)
  502. {
  503. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  504. struct ethtool_eee *p = &priv->port_sts[port].eee;
  505. u32 id_mode_dis = 0, port_mode;
  506. const char *str = NULL;
  507. u32 reg, offset;
  508. if (priv->type == BCM7445_DEVICE_ID)
  509. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  510. else
  511. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  512. switch (phydev->interface) {
  513. case PHY_INTERFACE_MODE_RGMII:
  514. str = "RGMII (no delay)";
  515. id_mode_dis = 1;
  516. case PHY_INTERFACE_MODE_RGMII_TXID:
  517. if (!str)
  518. str = "RGMII (TX delay)";
  519. port_mode = EXT_GPHY;
  520. break;
  521. case PHY_INTERFACE_MODE_MII:
  522. str = "MII";
  523. port_mode = EXT_EPHY;
  524. break;
  525. case PHY_INTERFACE_MODE_REVMII:
  526. str = "Reverse MII";
  527. port_mode = EXT_REVMII;
  528. break;
  529. default:
  530. /* All other PHYs: internal and MoCA */
  531. goto force_link;
  532. }
  533. /* If the link is down, just disable the interface to conserve power */
  534. if (!phydev->link) {
  535. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  536. reg &= ~RGMII_MODE_EN;
  537. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  538. goto force_link;
  539. }
  540. /* Clear id_mode_dis bit, and the existing port mode, but
  541. * make sure we enable the RGMII block for data to pass
  542. */
  543. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  544. reg &= ~ID_MODE_DIS;
  545. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  546. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  547. reg |= port_mode | RGMII_MODE_EN;
  548. if (id_mode_dis)
  549. reg |= ID_MODE_DIS;
  550. if (phydev->pause) {
  551. if (phydev->asym_pause)
  552. reg |= TX_PAUSE_EN;
  553. reg |= RX_PAUSE_EN;
  554. }
  555. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  556. pr_info("Port %d configured for %s\n", port, str);
  557. force_link:
  558. /* Force link settings detected from the PHY */
  559. reg = SW_OVERRIDE;
  560. switch (phydev->speed) {
  561. case SPEED_1000:
  562. reg |= SPDSTS_1000 << SPEED_SHIFT;
  563. break;
  564. case SPEED_100:
  565. reg |= SPDSTS_100 << SPEED_SHIFT;
  566. break;
  567. }
  568. if (phydev->link)
  569. reg |= LINK_STS;
  570. if (phydev->duplex == DUPLEX_FULL)
  571. reg |= DUPLX_MODE;
  572. core_writel(priv, reg, offset);
  573. if (!phydev->is_pseudo_fixed_link)
  574. p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
  575. }
  576. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  577. struct fixed_phy_status *status)
  578. {
  579. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  580. u32 duplex, pause, offset;
  581. u32 reg;
  582. if (priv->type == BCM7445_DEVICE_ID)
  583. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  584. else
  585. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  586. duplex = core_readl(priv, CORE_DUPSTS);
  587. pause = core_readl(priv, CORE_PAUSESTS);
  588. status->link = 0;
  589. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  590. * which means that we need to force the link at the port override
  591. * level to get the data to flow. We do use what the interrupt handler
  592. * did determine before.
  593. *
  594. * For the other ports, we just force the link status, since this is
  595. * a fixed PHY device.
  596. */
  597. if (port == priv->moca_port) {
  598. status->link = priv->port_sts[port].link;
  599. /* For MoCA interfaces, also force a link down notification
  600. * since some version of the user-space daemon (mocad) use
  601. * cmd->autoneg to force the link, which messes up the PHY
  602. * state machine and make it go in PHY_FORCING state instead.
  603. */
  604. if (!status->link)
  605. netif_carrier_off(ds->ports[port].netdev);
  606. status->duplex = 1;
  607. } else {
  608. status->link = 1;
  609. status->duplex = !!(duplex & (1 << port));
  610. }
  611. reg = core_readl(priv, offset);
  612. reg |= SW_OVERRIDE;
  613. if (status->link)
  614. reg |= LINK_STS;
  615. else
  616. reg &= ~LINK_STS;
  617. core_writel(priv, reg, offset);
  618. if ((pause & (1 << port)) &&
  619. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  620. status->asym_pause = 1;
  621. status->pause = 1;
  622. }
  623. if (pause & (1 << port))
  624. status->pause = 1;
  625. }
  626. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  627. {
  628. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  629. unsigned int port;
  630. bcm_sf2_intr_disable(priv);
  631. /* Disable all ports physically present including the IMP
  632. * port, the other ones have already been disabled during
  633. * bcm_sf2_sw_setup
  634. */
  635. for (port = 0; port < DSA_MAX_PORTS; port++) {
  636. if ((1 << port) & ds->enabled_port_mask ||
  637. dsa_is_cpu_port(ds, port))
  638. bcm_sf2_port_disable(ds, port, NULL);
  639. }
  640. return 0;
  641. }
  642. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  643. {
  644. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  645. unsigned int port;
  646. int ret;
  647. ret = bcm_sf2_sw_rst(priv);
  648. if (ret) {
  649. pr_err("%s: failed to software reset switch\n", __func__);
  650. return ret;
  651. }
  652. if (priv->hw_params.num_gphy == 1)
  653. bcm_sf2_gphy_enable_set(ds, true);
  654. for (port = 0; port < DSA_MAX_PORTS; port++) {
  655. if ((1 << port) & ds->enabled_port_mask)
  656. bcm_sf2_port_setup(ds, port, NULL);
  657. else if (dsa_is_cpu_port(ds, port))
  658. bcm_sf2_imp_setup(ds, port);
  659. }
  660. return 0;
  661. }
  662. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  663. struct ethtool_wolinfo *wol)
  664. {
  665. struct net_device *p = ds->dst[ds->index].cpu_dp->netdev;
  666. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  667. struct ethtool_wolinfo pwol;
  668. /* Get the parent device WoL settings */
  669. p->ethtool_ops->get_wol(p, &pwol);
  670. /* Advertise the parent device supported settings */
  671. wol->supported = pwol.supported;
  672. memset(&wol->sopass, 0, sizeof(wol->sopass));
  673. if (pwol.wolopts & WAKE_MAGICSECURE)
  674. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  675. if (priv->wol_ports_mask & (1 << port))
  676. wol->wolopts = pwol.wolopts;
  677. else
  678. wol->wolopts = 0;
  679. }
  680. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  681. struct ethtool_wolinfo *wol)
  682. {
  683. struct net_device *p = ds->dst[ds->index].cpu_dp->netdev;
  684. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  685. s8 cpu_port = ds->dst->cpu_dp->index;
  686. struct ethtool_wolinfo pwol;
  687. p->ethtool_ops->get_wol(p, &pwol);
  688. if (wol->wolopts & ~pwol.supported)
  689. return -EINVAL;
  690. if (wol->wolopts)
  691. priv->wol_ports_mask |= (1 << port);
  692. else
  693. priv->wol_ports_mask &= ~(1 << port);
  694. /* If we have at least one port enabled, make sure the CPU port
  695. * is also enabled. If the CPU port is the last one enabled, we disable
  696. * it since this configuration does not make sense.
  697. */
  698. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  699. priv->wol_ports_mask |= (1 << cpu_port);
  700. else
  701. priv->wol_ports_mask &= ~(1 << cpu_port);
  702. return p->ethtool_ops->set_wol(p, wol);
  703. }
  704. static int bcm_sf2_vlan_op_wait(struct bcm_sf2_priv *priv)
  705. {
  706. unsigned int timeout = 10;
  707. u32 reg;
  708. do {
  709. reg = core_readl(priv, CORE_ARLA_VTBL_RWCTRL);
  710. if (!(reg & ARLA_VTBL_STDN))
  711. return 0;
  712. usleep_range(1000, 2000);
  713. } while (timeout--);
  714. return -ETIMEDOUT;
  715. }
  716. static int bcm_sf2_vlan_op(struct bcm_sf2_priv *priv, u8 op)
  717. {
  718. core_writel(priv, ARLA_VTBL_STDN | op, CORE_ARLA_VTBL_RWCTRL);
  719. return bcm_sf2_vlan_op_wait(priv);
  720. }
  721. static void bcm_sf2_sw_configure_vlan(struct dsa_switch *ds)
  722. {
  723. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  724. unsigned int port;
  725. /* Clear all VLANs */
  726. bcm_sf2_vlan_op(priv, ARLA_VTBL_CMD_CLEAR);
  727. for (port = 0; port < priv->hw_params.num_ports; port++) {
  728. if (!((1 << port) & ds->enabled_port_mask))
  729. continue;
  730. core_writel(priv, 1, CORE_DEFAULT_1Q_TAG_P(port));
  731. }
  732. }
  733. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  734. {
  735. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  736. unsigned int port;
  737. /* Enable all valid ports and disable those unused */
  738. for (port = 0; port < priv->hw_params.num_ports; port++) {
  739. /* IMP port receives special treatment */
  740. if ((1 << port) & ds->enabled_port_mask)
  741. bcm_sf2_port_setup(ds, port, NULL);
  742. else if (dsa_is_cpu_port(ds, port))
  743. bcm_sf2_imp_setup(ds, port);
  744. else
  745. bcm_sf2_port_disable(ds, port, NULL);
  746. }
  747. bcm_sf2_sw_configure_vlan(ds);
  748. return 0;
  749. }
  750. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  751. * register basis so we need to translate that into an address that the
  752. * bus-glue understands.
  753. */
  754. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  755. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  756. u8 *val)
  757. {
  758. struct bcm_sf2_priv *priv = dev->priv;
  759. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  760. return 0;
  761. }
  762. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  763. u16 *val)
  764. {
  765. struct bcm_sf2_priv *priv = dev->priv;
  766. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  767. return 0;
  768. }
  769. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  770. u32 *val)
  771. {
  772. struct bcm_sf2_priv *priv = dev->priv;
  773. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  774. return 0;
  775. }
  776. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  777. u64 *val)
  778. {
  779. struct bcm_sf2_priv *priv = dev->priv;
  780. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  781. return 0;
  782. }
  783. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  784. u8 value)
  785. {
  786. struct bcm_sf2_priv *priv = dev->priv;
  787. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  788. return 0;
  789. }
  790. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  791. u16 value)
  792. {
  793. struct bcm_sf2_priv *priv = dev->priv;
  794. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  795. return 0;
  796. }
  797. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  798. u32 value)
  799. {
  800. struct bcm_sf2_priv *priv = dev->priv;
  801. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  802. return 0;
  803. }
  804. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  805. u64 value)
  806. {
  807. struct bcm_sf2_priv *priv = dev->priv;
  808. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  809. return 0;
  810. }
  811. static struct b53_io_ops bcm_sf2_io_ops = {
  812. .read8 = bcm_sf2_core_read8,
  813. .read16 = bcm_sf2_core_read16,
  814. .read32 = bcm_sf2_core_read32,
  815. .read48 = bcm_sf2_core_read64,
  816. .read64 = bcm_sf2_core_read64,
  817. .write8 = bcm_sf2_core_write8,
  818. .write16 = bcm_sf2_core_write16,
  819. .write32 = bcm_sf2_core_write32,
  820. .write48 = bcm_sf2_core_write64,
  821. .write64 = bcm_sf2_core_write64,
  822. };
  823. static const struct dsa_switch_ops bcm_sf2_ops = {
  824. .get_tag_protocol = bcm_sf2_sw_get_tag_protocol,
  825. .setup = bcm_sf2_sw_setup,
  826. .get_strings = b53_get_strings,
  827. .get_ethtool_stats = b53_get_ethtool_stats,
  828. .get_sset_count = b53_get_sset_count,
  829. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  830. .adjust_link = bcm_sf2_sw_adjust_link,
  831. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  832. .suspend = bcm_sf2_sw_suspend,
  833. .resume = bcm_sf2_sw_resume,
  834. .get_wol = bcm_sf2_sw_get_wol,
  835. .set_wol = bcm_sf2_sw_set_wol,
  836. .port_enable = bcm_sf2_port_setup,
  837. .port_disable = bcm_sf2_port_disable,
  838. .get_eee = bcm_sf2_sw_get_eee,
  839. .set_eee = bcm_sf2_sw_set_eee,
  840. .port_bridge_join = b53_br_join,
  841. .port_bridge_leave = b53_br_leave,
  842. .port_stp_state_set = b53_br_set_stp_state,
  843. .port_fast_age = b53_br_fast_age,
  844. .port_vlan_filtering = b53_vlan_filtering,
  845. .port_vlan_prepare = b53_vlan_prepare,
  846. .port_vlan_add = b53_vlan_add,
  847. .port_vlan_del = b53_vlan_del,
  848. .port_vlan_dump = b53_vlan_dump,
  849. .port_fdb_prepare = b53_fdb_prepare,
  850. .port_fdb_dump = b53_fdb_dump,
  851. .port_fdb_add = b53_fdb_add,
  852. .port_fdb_del = b53_fdb_del,
  853. .get_rxnfc = bcm_sf2_get_rxnfc,
  854. .set_rxnfc = bcm_sf2_set_rxnfc,
  855. .port_mirror_add = b53_mirror_add,
  856. .port_mirror_del = b53_mirror_del,
  857. };
  858. struct bcm_sf2_of_data {
  859. u32 type;
  860. const u16 *reg_offsets;
  861. unsigned int core_reg_align;
  862. };
  863. /* Register offsets for the SWITCH_REG_* block */
  864. static const u16 bcm_sf2_7445_reg_offsets[] = {
  865. [REG_SWITCH_CNTRL] = 0x00,
  866. [REG_SWITCH_STATUS] = 0x04,
  867. [REG_DIR_DATA_WRITE] = 0x08,
  868. [REG_DIR_DATA_READ] = 0x0C,
  869. [REG_SWITCH_REVISION] = 0x18,
  870. [REG_PHY_REVISION] = 0x1C,
  871. [REG_SPHY_CNTRL] = 0x2C,
  872. [REG_RGMII_0_CNTRL] = 0x34,
  873. [REG_RGMII_1_CNTRL] = 0x40,
  874. [REG_RGMII_2_CNTRL] = 0x4c,
  875. [REG_LED_0_CNTRL] = 0x90,
  876. [REG_LED_1_CNTRL] = 0x94,
  877. [REG_LED_2_CNTRL] = 0x98,
  878. };
  879. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  880. .type = BCM7445_DEVICE_ID,
  881. .core_reg_align = 0,
  882. .reg_offsets = bcm_sf2_7445_reg_offsets,
  883. };
  884. static const u16 bcm_sf2_7278_reg_offsets[] = {
  885. [REG_SWITCH_CNTRL] = 0x00,
  886. [REG_SWITCH_STATUS] = 0x04,
  887. [REG_DIR_DATA_WRITE] = 0x08,
  888. [REG_DIR_DATA_READ] = 0x0c,
  889. [REG_SWITCH_REVISION] = 0x10,
  890. [REG_PHY_REVISION] = 0x14,
  891. [REG_SPHY_CNTRL] = 0x24,
  892. [REG_RGMII_0_CNTRL] = 0xe0,
  893. [REG_RGMII_1_CNTRL] = 0xec,
  894. [REG_RGMII_2_CNTRL] = 0xf8,
  895. [REG_LED_0_CNTRL] = 0x40,
  896. [REG_LED_1_CNTRL] = 0x4c,
  897. [REG_LED_2_CNTRL] = 0x58,
  898. };
  899. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  900. .type = BCM7278_DEVICE_ID,
  901. .core_reg_align = 1,
  902. .reg_offsets = bcm_sf2_7278_reg_offsets,
  903. };
  904. static const struct of_device_id bcm_sf2_of_match[] = {
  905. { .compatible = "brcm,bcm7445-switch-v4.0",
  906. .data = &bcm_sf2_7445_data
  907. },
  908. { .compatible = "brcm,bcm7278-switch-v4.0",
  909. .data = &bcm_sf2_7278_data
  910. },
  911. { /* sentinel */ },
  912. };
  913. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  914. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  915. {
  916. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  917. struct device_node *dn = pdev->dev.of_node;
  918. const struct of_device_id *of_id = NULL;
  919. const struct bcm_sf2_of_data *data;
  920. struct b53_platform_data *pdata;
  921. struct dsa_switch_ops *ops;
  922. struct bcm_sf2_priv *priv;
  923. struct b53_device *dev;
  924. struct dsa_switch *ds;
  925. void __iomem **base;
  926. struct resource *r;
  927. unsigned int i;
  928. u32 reg, rev;
  929. int ret;
  930. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  931. if (!priv)
  932. return -ENOMEM;
  933. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  934. if (!ops)
  935. return -ENOMEM;
  936. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  937. if (!dev)
  938. return -ENOMEM;
  939. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  940. if (!pdata)
  941. return -ENOMEM;
  942. of_id = of_match_node(bcm_sf2_of_match, dn);
  943. if (!of_id || !of_id->data)
  944. return -EINVAL;
  945. data = of_id->data;
  946. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  947. priv->type = data->type;
  948. priv->reg_offsets = data->reg_offsets;
  949. priv->core_reg_align = data->core_reg_align;
  950. /* Auto-detection using standard registers will not work, so
  951. * provide an indication of what kind of device we are for
  952. * b53_common to work with
  953. */
  954. pdata->chip_id = priv->type;
  955. dev->pdata = pdata;
  956. priv->dev = dev;
  957. ds = dev->ds;
  958. ds->ops = &bcm_sf2_ops;
  959. dev_set_drvdata(&pdev->dev, priv);
  960. spin_lock_init(&priv->indir_lock);
  961. mutex_init(&priv->stats_mutex);
  962. mutex_init(&priv->cfp.lock);
  963. /* CFP rule #0 cannot be used for specific classifications, flag it as
  964. * permanently used
  965. */
  966. set_bit(0, priv->cfp.used);
  967. bcm_sf2_identify_ports(priv, dn->child);
  968. priv->irq0 = irq_of_parse_and_map(dn, 0);
  969. priv->irq1 = irq_of_parse_and_map(dn, 1);
  970. base = &priv->core;
  971. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  972. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  973. *base = devm_ioremap_resource(&pdev->dev, r);
  974. if (IS_ERR(*base)) {
  975. pr_err("unable to find register: %s\n", reg_names[i]);
  976. return PTR_ERR(*base);
  977. }
  978. base++;
  979. }
  980. ret = bcm_sf2_sw_rst(priv);
  981. if (ret) {
  982. pr_err("unable to software reset switch: %d\n", ret);
  983. return ret;
  984. }
  985. ret = bcm_sf2_mdio_register(ds);
  986. if (ret) {
  987. pr_err("failed to register MDIO bus\n");
  988. return ret;
  989. }
  990. ret = bcm_sf2_cfp_rst(priv);
  991. if (ret) {
  992. pr_err("failed to reset CFP\n");
  993. goto out_mdio;
  994. }
  995. /* Disable all interrupts and request them */
  996. bcm_sf2_intr_disable(priv);
  997. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  998. "switch_0", priv);
  999. if (ret < 0) {
  1000. pr_err("failed to request switch_0 IRQ\n");
  1001. goto out_mdio;
  1002. }
  1003. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  1004. "switch_1", priv);
  1005. if (ret < 0) {
  1006. pr_err("failed to request switch_1 IRQ\n");
  1007. goto out_mdio;
  1008. }
  1009. /* Reset the MIB counters */
  1010. reg = core_readl(priv, CORE_GMNCFGCFG);
  1011. reg |= RST_MIB_CNT;
  1012. core_writel(priv, reg, CORE_GMNCFGCFG);
  1013. reg &= ~RST_MIB_CNT;
  1014. core_writel(priv, reg, CORE_GMNCFGCFG);
  1015. /* Get the maximum number of ports for this switch */
  1016. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  1017. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  1018. priv->hw_params.num_ports = DSA_MAX_PORTS;
  1019. /* Assume a single GPHY setup if we can't read that property */
  1020. if (of_property_read_u32(dn, "brcm,num-gphy",
  1021. &priv->hw_params.num_gphy))
  1022. priv->hw_params.num_gphy = 1;
  1023. rev = reg_readl(priv, REG_SWITCH_REVISION);
  1024. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  1025. SWITCH_TOP_REV_MASK;
  1026. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  1027. rev = reg_readl(priv, REG_PHY_REVISION);
  1028. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  1029. ret = b53_switch_register(dev);
  1030. if (ret)
  1031. goto out_mdio;
  1032. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  1033. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  1034. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  1035. priv->core, priv->irq0, priv->irq1);
  1036. return 0;
  1037. out_mdio:
  1038. bcm_sf2_mdio_unregister(priv);
  1039. return ret;
  1040. }
  1041. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  1042. {
  1043. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1044. /* Disable all ports and interrupts */
  1045. priv->wol_ports_mask = 0;
  1046. bcm_sf2_sw_suspend(priv->dev->ds);
  1047. dsa_unregister_switch(priv->dev->ds);
  1048. bcm_sf2_mdio_unregister(priv);
  1049. return 0;
  1050. }
  1051. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  1052. {
  1053. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1054. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  1055. * successful MDIO bus scan to occur. If we did turn off the GPHY
  1056. * before (e.g: port_disable), this will also power it back on.
  1057. *
  1058. * Do not rely on kexec_in_progress, just power the PHY on.
  1059. */
  1060. if (priv->hw_params.num_gphy == 1)
  1061. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  1062. }
  1063. #ifdef CONFIG_PM_SLEEP
  1064. static int bcm_sf2_suspend(struct device *dev)
  1065. {
  1066. struct platform_device *pdev = to_platform_device(dev);
  1067. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1068. return dsa_switch_suspend(priv->dev->ds);
  1069. }
  1070. static int bcm_sf2_resume(struct device *dev)
  1071. {
  1072. struct platform_device *pdev = to_platform_device(dev);
  1073. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1074. return dsa_switch_resume(priv->dev->ds);
  1075. }
  1076. #endif /* CONFIG_PM_SLEEP */
  1077. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1078. bcm_sf2_suspend, bcm_sf2_resume);
  1079. static struct platform_driver bcm_sf2_driver = {
  1080. .probe = bcm_sf2_sw_probe,
  1081. .remove = bcm_sf2_sw_remove,
  1082. .shutdown = bcm_sf2_sw_shutdown,
  1083. .driver = {
  1084. .name = "brcm-sf2",
  1085. .of_match_table = bcm_sf2_of_match,
  1086. .pm = &bcm_sf2_pm_ops,
  1087. },
  1088. };
  1089. module_platform_driver(bcm_sf2_driver);
  1090. MODULE_AUTHOR("Broadcom Corporation");
  1091. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1092. MODULE_LICENSE("GPL");
  1093. MODULE_ALIAS("platform:brcm-sf2");