omap_hwmod.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <linux/suspend.h>
  144. #include <linux/bootmem.h>
  145. #include <linux/platform_data/ti-sysc.h>
  146. #include <dt-bindings/bus/ti-sysc.h>
  147. #include <asm/system_misc.h>
  148. #include "clock.h"
  149. #include "omap_hwmod.h"
  150. #include "soc.h"
  151. #include "common.h"
  152. #include "clockdomain.h"
  153. #include "powerdomain.h"
  154. #include "cm2xxx.h"
  155. #include "cm3xxx.h"
  156. #include "cm33xx.h"
  157. #include "prm.h"
  158. #include "prm3xxx.h"
  159. #include "prm44xx.h"
  160. #include "prm33xx.h"
  161. #include "prminst44xx.h"
  162. #include "pm.h"
  163. /* Name of the OMAP hwmod for the MPU */
  164. #define MPU_INITIATOR_NAME "mpu"
  165. /*
  166. * Number of struct omap_hwmod_link records per struct
  167. * omap_hwmod_ocp_if record (master->slave and slave->master)
  168. */
  169. #define LINKS_PER_OCP_IF 2
  170. /*
  171. * Address offset (in bytes) between the reset control and the reset
  172. * status registers: 4 bytes on OMAP4
  173. */
  174. #define OMAP4_RST_CTRL_ST_OFFSET 4
  175. /*
  176. * Maximum length for module clock handle names
  177. */
  178. #define MOD_CLK_MAX_NAME_LEN 32
  179. /**
  180. * struct clkctrl_provider - clkctrl provider mapping data
  181. * @num_addrs: number of base address ranges for the provider
  182. * @addr: base address(es) for the provider
  183. * @size: size(s) of the provider address space(s)
  184. * @node: device node associated with the provider
  185. * @link: list link
  186. */
  187. struct clkctrl_provider {
  188. int num_addrs;
  189. u32 *addr;
  190. u32 *size;
  191. struct device_node *node;
  192. struct list_head link;
  193. };
  194. static LIST_HEAD(clkctrl_providers);
  195. /**
  196. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  197. * @enable_module: function to enable a module (via MODULEMODE)
  198. * @disable_module: function to disable a module (via MODULEMODE)
  199. *
  200. * XXX Eventually this functionality will be hidden inside the PRM/CM
  201. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  202. * conditionals in this code.
  203. */
  204. struct omap_hwmod_soc_ops {
  205. void (*enable_module)(struct omap_hwmod *oh);
  206. int (*disable_module)(struct omap_hwmod *oh);
  207. int (*wait_target_ready)(struct omap_hwmod *oh);
  208. int (*assert_hardreset)(struct omap_hwmod *oh,
  209. struct omap_hwmod_rst_info *ohri);
  210. int (*deassert_hardreset)(struct omap_hwmod *oh,
  211. struct omap_hwmod_rst_info *ohri);
  212. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  213. struct omap_hwmod_rst_info *ohri);
  214. int (*init_clkdm)(struct omap_hwmod *oh);
  215. void (*update_context_lost)(struct omap_hwmod *oh);
  216. int (*get_context_lost)(struct omap_hwmod *oh);
  217. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  218. u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
  219. };
  220. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  221. static struct omap_hwmod_soc_ops soc_ops;
  222. /* omap_hwmod_list contains all registered struct omap_hwmods */
  223. static LIST_HEAD(omap_hwmod_list);
  224. /* oh_reidle_list contains all omap_hwmods with HWMOD_NEEDS_REIDLE set */
  225. static LIST_HEAD(oh_reidle_list);
  226. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  227. static struct omap_hwmod *mpu_oh;
  228. /* inited: set to true once the hwmod code is initialized */
  229. static bool inited;
  230. /* Private functions */
  231. /**
  232. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  233. * @oh: struct omap_hwmod *
  234. *
  235. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  236. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  237. * OCP_SYSCONFIG register or 0 upon success.
  238. */
  239. static int _update_sysc_cache(struct omap_hwmod *oh)
  240. {
  241. if (!oh->class->sysc) {
  242. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  243. return -EINVAL;
  244. }
  245. /* XXX ensure module interface clock is up */
  246. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  247. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  248. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  249. return 0;
  250. }
  251. /**
  252. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  253. * @v: OCP_SYSCONFIG value to write
  254. * @oh: struct omap_hwmod *
  255. *
  256. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  257. * one. No return value.
  258. */
  259. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  260. {
  261. if (!oh->class->sysc) {
  262. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  263. return;
  264. }
  265. /* XXX ensure module interface clock is up */
  266. /* Module might have lost context, always update cache and register */
  267. oh->_sysc_cache = v;
  268. /*
  269. * Some IP blocks (such as RTC) require unlocking of IP before
  270. * accessing its registers. If a function pointer is present
  271. * to unlock, then call it before accessing sysconfig and
  272. * call lock after writing sysconfig.
  273. */
  274. if (oh->class->unlock)
  275. oh->class->unlock(oh);
  276. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  277. if (oh->class->lock)
  278. oh->class->lock(oh);
  279. }
  280. /**
  281. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  282. * @oh: struct omap_hwmod *
  283. * @standbymode: MIDLEMODE field bits
  284. * @v: pointer to register contents to modify
  285. *
  286. * Update the master standby mode bits in @v to be @standbymode for
  287. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  288. * upon error or 0 upon success.
  289. */
  290. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  291. u32 *v)
  292. {
  293. u32 mstandby_mask;
  294. u8 mstandby_shift;
  295. if (!oh->class->sysc ||
  296. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  297. return -EINVAL;
  298. if (!oh->class->sysc->sysc_fields) {
  299. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  300. return -EINVAL;
  301. }
  302. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  303. mstandby_mask = (0x3 << mstandby_shift);
  304. *v &= ~mstandby_mask;
  305. *v |= __ffs(standbymode) << mstandby_shift;
  306. return 0;
  307. }
  308. /**
  309. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  310. * @oh: struct omap_hwmod *
  311. * @idlemode: SIDLEMODE field bits
  312. * @v: pointer to register contents to modify
  313. *
  314. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  315. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  316. * or 0 upon success.
  317. */
  318. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  319. {
  320. u32 sidle_mask;
  321. u8 sidle_shift;
  322. if (!oh->class->sysc ||
  323. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  324. return -EINVAL;
  325. if (!oh->class->sysc->sysc_fields) {
  326. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  327. return -EINVAL;
  328. }
  329. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  330. sidle_mask = (0x3 << sidle_shift);
  331. *v &= ~sidle_mask;
  332. *v |= __ffs(idlemode) << sidle_shift;
  333. return 0;
  334. }
  335. /**
  336. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  337. * @oh: struct omap_hwmod *
  338. * @clockact: CLOCKACTIVITY field bits
  339. * @v: pointer to register contents to modify
  340. *
  341. * Update the clockactivity mode bits in @v to be @clockact for the
  342. * @oh hwmod. Used for additional powersaving on some modules. Does
  343. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  344. * success.
  345. */
  346. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  347. {
  348. u32 clkact_mask;
  349. u8 clkact_shift;
  350. if (!oh->class->sysc ||
  351. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  352. return -EINVAL;
  353. if (!oh->class->sysc->sysc_fields) {
  354. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  355. return -EINVAL;
  356. }
  357. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  358. clkact_mask = (0x3 << clkact_shift);
  359. *v &= ~clkact_mask;
  360. *v |= clockact << clkact_shift;
  361. return 0;
  362. }
  363. /**
  364. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  365. * @oh: struct omap_hwmod *
  366. * @v: pointer to register contents to modify
  367. *
  368. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  369. * error or 0 upon success.
  370. */
  371. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  372. {
  373. u32 softrst_mask;
  374. if (!oh->class->sysc ||
  375. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  376. return -EINVAL;
  377. if (!oh->class->sysc->sysc_fields) {
  378. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  379. return -EINVAL;
  380. }
  381. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  382. *v |= softrst_mask;
  383. return 0;
  384. }
  385. /**
  386. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  387. * @oh: struct omap_hwmod *
  388. * @v: pointer to register contents to modify
  389. *
  390. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  391. * error or 0 upon success.
  392. */
  393. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  394. {
  395. u32 softrst_mask;
  396. if (!oh->class->sysc ||
  397. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  398. return -EINVAL;
  399. if (!oh->class->sysc->sysc_fields) {
  400. WARN(1,
  401. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  402. oh->name);
  403. return -EINVAL;
  404. }
  405. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  406. *v &= ~softrst_mask;
  407. return 0;
  408. }
  409. /**
  410. * _wait_softreset_complete - wait for an OCP softreset to complete
  411. * @oh: struct omap_hwmod * to wait on
  412. *
  413. * Wait until the IP block represented by @oh reports that its OCP
  414. * softreset is complete. This can be triggered by software (see
  415. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  416. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  417. * microseconds. Returns the number of microseconds waited.
  418. */
  419. static int _wait_softreset_complete(struct omap_hwmod *oh)
  420. {
  421. struct omap_hwmod_class_sysconfig *sysc;
  422. u32 softrst_mask;
  423. int c = 0;
  424. sysc = oh->class->sysc;
  425. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
  426. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  427. & SYSS_RESETDONE_MASK),
  428. MAX_MODULE_SOFTRESET_WAIT, c);
  429. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  430. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  431. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  432. & softrst_mask),
  433. MAX_MODULE_SOFTRESET_WAIT, c);
  434. }
  435. return c;
  436. }
  437. /**
  438. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  439. * @oh: struct omap_hwmod *
  440. *
  441. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  442. * of some modules. When the DMA must perform read/write accesses, the
  443. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  444. * for power management, software must set the DMADISABLE bit back to 1.
  445. *
  446. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  447. * error or 0 upon success.
  448. */
  449. static int _set_dmadisable(struct omap_hwmod *oh)
  450. {
  451. u32 v;
  452. u32 dmadisable_mask;
  453. if (!oh->class->sysc ||
  454. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  455. return -EINVAL;
  456. if (!oh->class->sysc->sysc_fields) {
  457. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  458. return -EINVAL;
  459. }
  460. /* clocks must be on for this operation */
  461. if (oh->_state != _HWMOD_STATE_ENABLED) {
  462. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  463. return -EINVAL;
  464. }
  465. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  466. v = oh->_sysc_cache;
  467. dmadisable_mask =
  468. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  469. v |= dmadisable_mask;
  470. _write_sysconfig(v, oh);
  471. return 0;
  472. }
  473. /**
  474. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  475. * @oh: struct omap_hwmod *
  476. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  477. * @v: pointer to register contents to modify
  478. *
  479. * Update the module autoidle bit in @v to be @autoidle for the @oh
  480. * hwmod. The autoidle bit controls whether the module can gate
  481. * internal clocks automatically when it isn't doing anything; the
  482. * exact function of this bit varies on a per-module basis. This
  483. * function does not write to the hardware. Returns -EINVAL upon
  484. * error or 0 upon success.
  485. */
  486. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  487. u32 *v)
  488. {
  489. u32 autoidle_mask;
  490. u8 autoidle_shift;
  491. if (!oh->class->sysc ||
  492. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  493. return -EINVAL;
  494. if (!oh->class->sysc->sysc_fields) {
  495. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  496. return -EINVAL;
  497. }
  498. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  499. autoidle_mask = (0x1 << autoidle_shift);
  500. *v &= ~autoidle_mask;
  501. *v |= autoidle << autoidle_shift;
  502. return 0;
  503. }
  504. /**
  505. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  506. * @oh: struct omap_hwmod *
  507. *
  508. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  509. * upon error or 0 upon success.
  510. */
  511. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  512. {
  513. if (!oh->class->sysc ||
  514. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  515. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  516. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  517. return -EINVAL;
  518. if (!oh->class->sysc->sysc_fields) {
  519. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  520. return -EINVAL;
  521. }
  522. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  523. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  524. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  525. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  526. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  527. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  528. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  529. return 0;
  530. }
  531. /**
  532. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  533. * @oh: struct omap_hwmod *
  534. *
  535. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  536. * upon error or 0 upon success.
  537. */
  538. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  539. {
  540. if (!oh->class->sysc ||
  541. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  542. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  543. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  544. return -EINVAL;
  545. if (!oh->class->sysc->sysc_fields) {
  546. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  547. return -EINVAL;
  548. }
  549. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  550. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  551. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  552. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  553. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  554. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  555. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  556. return 0;
  557. }
  558. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  559. {
  560. struct clk_hw_omap *clk;
  561. if (oh->clkdm) {
  562. return oh->clkdm;
  563. } else if (oh->_clk) {
  564. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  565. return NULL;
  566. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  567. return clk->clkdm;
  568. }
  569. return NULL;
  570. }
  571. /**
  572. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  573. * @oh: struct omap_hwmod *
  574. *
  575. * Prevent the hardware module @oh from entering idle while the
  576. * hardare module initiator @init_oh is active. Useful when a module
  577. * will be accessed by a particular initiator (e.g., if a module will
  578. * be accessed by the IVA, there should be a sleepdep between the IVA
  579. * initiator and the module). Only applies to modules in smart-idle
  580. * mode. If the clockdomain is marked as not needing autodeps, return
  581. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  582. * passes along clkdm_add_sleepdep() value upon success.
  583. */
  584. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  585. {
  586. struct clockdomain *clkdm, *init_clkdm;
  587. clkdm = _get_clkdm(oh);
  588. init_clkdm = _get_clkdm(init_oh);
  589. if (!clkdm || !init_clkdm)
  590. return -EINVAL;
  591. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  592. return 0;
  593. return clkdm_add_sleepdep(clkdm, init_clkdm);
  594. }
  595. /**
  596. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  597. * @oh: struct omap_hwmod *
  598. *
  599. * Allow the hardware module @oh to enter idle while the hardare
  600. * module initiator @init_oh is active. Useful when a module will not
  601. * be accessed by a particular initiator (e.g., if a module will not
  602. * be accessed by the IVA, there should be no sleepdep between the IVA
  603. * initiator and the module). Only applies to modules in smart-idle
  604. * mode. If the clockdomain is marked as not needing autodeps, return
  605. * 0 without doing anything. Returns -EINVAL upon error or passes
  606. * along clkdm_del_sleepdep() value upon success.
  607. */
  608. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  609. {
  610. struct clockdomain *clkdm, *init_clkdm;
  611. clkdm = _get_clkdm(oh);
  612. init_clkdm = _get_clkdm(init_oh);
  613. if (!clkdm || !init_clkdm)
  614. return -EINVAL;
  615. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  616. return 0;
  617. return clkdm_del_sleepdep(clkdm, init_clkdm);
  618. }
  619. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  620. { .compatible = "ti,clkctrl" },
  621. { }
  622. };
  623. static int __init _setup_clkctrl_provider(struct device_node *np)
  624. {
  625. const __be32 *addrp;
  626. struct clkctrl_provider *provider;
  627. u64 size;
  628. int i;
  629. provider = memblock_virt_alloc(sizeof(*provider), 0);
  630. if (!provider)
  631. return -ENOMEM;
  632. provider->node = np;
  633. provider->num_addrs =
  634. of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2;
  635. provider->addr =
  636. memblock_virt_alloc(sizeof(void *) * provider->num_addrs, 0);
  637. if (!provider->addr)
  638. return -ENOMEM;
  639. provider->size =
  640. memblock_virt_alloc(sizeof(u32) * provider->num_addrs, 0);
  641. if (!provider->size)
  642. return -ENOMEM;
  643. for (i = 0; i < provider->num_addrs; i++) {
  644. addrp = of_get_address(np, i, &size, NULL);
  645. provider->addr[i] = (u32)of_translate_address(np, addrp);
  646. provider->size[i] = size;
  647. pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i],
  648. provider->addr[i] + provider->size[i]);
  649. }
  650. list_add(&provider->link, &clkctrl_providers);
  651. return 0;
  652. }
  653. static int __init _init_clkctrl_providers(void)
  654. {
  655. struct device_node *np;
  656. int ret = 0;
  657. for_each_matching_node(np, ti_clkctrl_match_table) {
  658. ret = _setup_clkctrl_provider(np);
  659. if (ret)
  660. break;
  661. }
  662. return ret;
  663. }
  664. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
  665. {
  666. if (!oh->prcm.omap4.modulemode)
  667. return 0;
  668. return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
  669. oh->clkdm->cm_inst,
  670. oh->prcm.omap4.clkctrl_offs);
  671. }
  672. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  673. {
  674. struct clkctrl_provider *provider;
  675. struct clk *clk;
  676. u32 addr;
  677. if (!soc_ops.xlate_clkctrl)
  678. return NULL;
  679. addr = soc_ops.xlate_clkctrl(oh);
  680. if (!addr)
  681. return NULL;
  682. pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
  683. list_for_each_entry(provider, &clkctrl_providers, link) {
  684. int i;
  685. for (i = 0; i < provider->num_addrs; i++) {
  686. if (provider->addr[i] <= addr &&
  687. provider->addr[i] + provider->size[i] > addr) {
  688. struct of_phandle_args clkspec;
  689. clkspec.np = provider->node;
  690. clkspec.args_count = 2;
  691. clkspec.args[0] = addr - provider->addr[0];
  692. clkspec.args[1] = 0;
  693. clk = of_clk_get_from_provider(&clkspec);
  694. pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n",
  695. __func__, oh->name, clk,
  696. clkspec.args[0], provider->node);
  697. return clk;
  698. }
  699. }
  700. }
  701. return NULL;
  702. }
  703. /**
  704. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  705. * @oh: struct omap_hwmod *
  706. *
  707. * Called from _init_clocks(). Populates the @oh _clk (main
  708. * functional clock pointer) if a clock matching the hwmod name is found,
  709. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  710. */
  711. static int _init_main_clk(struct omap_hwmod *oh)
  712. {
  713. int ret = 0;
  714. struct clk *clk = NULL;
  715. clk = _lookup_clkctrl_clk(oh);
  716. if (!IS_ERR_OR_NULL(clk)) {
  717. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  718. __clk_get_name(clk), oh->name);
  719. oh->main_clk = __clk_get_name(clk);
  720. oh->_clk = clk;
  721. soc_ops.disable_direct_prcm(oh);
  722. } else {
  723. if (!oh->main_clk)
  724. return 0;
  725. oh->_clk = clk_get(NULL, oh->main_clk);
  726. }
  727. if (IS_ERR(oh->_clk)) {
  728. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  729. oh->name, oh->main_clk);
  730. return -EINVAL;
  731. }
  732. /*
  733. * HACK: This needs a re-visit once clk_prepare() is implemented
  734. * to do something meaningful. Today its just a no-op.
  735. * If clk_prepare() is used at some point to do things like
  736. * voltage scaling etc, then this would have to be moved to
  737. * some point where subsystems like i2c and pmic become
  738. * available.
  739. */
  740. clk_prepare(oh->_clk);
  741. if (!_get_clkdm(oh))
  742. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  743. oh->name, oh->main_clk);
  744. return ret;
  745. }
  746. /**
  747. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  748. * @oh: struct omap_hwmod *
  749. *
  750. * Called from _init_clocks(). Populates the @oh OCP slave interface
  751. * clock pointers. Returns 0 on success or -EINVAL on error.
  752. */
  753. static int _init_interface_clks(struct omap_hwmod *oh)
  754. {
  755. struct omap_hwmod_ocp_if *os;
  756. struct clk *c;
  757. int ret = 0;
  758. list_for_each_entry(os, &oh->slave_ports, node) {
  759. if (!os->clk)
  760. continue;
  761. c = clk_get(NULL, os->clk);
  762. if (IS_ERR(c)) {
  763. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  764. oh->name, os->clk);
  765. ret = -EINVAL;
  766. continue;
  767. }
  768. os->_clk = c;
  769. /*
  770. * HACK: This needs a re-visit once clk_prepare() is implemented
  771. * to do something meaningful. Today its just a no-op.
  772. * If clk_prepare() is used at some point to do things like
  773. * voltage scaling etc, then this would have to be moved to
  774. * some point where subsystems like i2c and pmic become
  775. * available.
  776. */
  777. clk_prepare(os->_clk);
  778. }
  779. return ret;
  780. }
  781. /**
  782. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  783. * @oh: struct omap_hwmod *
  784. *
  785. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  786. * clock pointers. Returns 0 on success or -EINVAL on error.
  787. */
  788. static int _init_opt_clks(struct omap_hwmod *oh)
  789. {
  790. struct omap_hwmod_opt_clk *oc;
  791. struct clk *c;
  792. int i;
  793. int ret = 0;
  794. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  795. c = clk_get(NULL, oc->clk);
  796. if (IS_ERR(c)) {
  797. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  798. oh->name, oc->clk);
  799. ret = -EINVAL;
  800. continue;
  801. }
  802. oc->_clk = c;
  803. /*
  804. * HACK: This needs a re-visit once clk_prepare() is implemented
  805. * to do something meaningful. Today its just a no-op.
  806. * If clk_prepare() is used at some point to do things like
  807. * voltage scaling etc, then this would have to be moved to
  808. * some point where subsystems like i2c and pmic become
  809. * available.
  810. */
  811. clk_prepare(oc->_clk);
  812. }
  813. return ret;
  814. }
  815. static void _enable_optional_clocks(struct omap_hwmod *oh)
  816. {
  817. struct omap_hwmod_opt_clk *oc;
  818. int i;
  819. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  820. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  821. if (oc->_clk) {
  822. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  823. __clk_get_name(oc->_clk));
  824. clk_enable(oc->_clk);
  825. }
  826. }
  827. static void _disable_optional_clocks(struct omap_hwmod *oh)
  828. {
  829. struct omap_hwmod_opt_clk *oc;
  830. int i;
  831. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  832. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  833. if (oc->_clk) {
  834. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  835. __clk_get_name(oc->_clk));
  836. clk_disable(oc->_clk);
  837. }
  838. }
  839. /**
  840. * _enable_clocks - enable hwmod main clock and interface clocks
  841. * @oh: struct omap_hwmod *
  842. *
  843. * Enables all clocks necessary for register reads and writes to succeed
  844. * on the hwmod @oh. Returns 0.
  845. */
  846. static int _enable_clocks(struct omap_hwmod *oh)
  847. {
  848. struct omap_hwmod_ocp_if *os;
  849. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  850. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  851. _enable_optional_clocks(oh);
  852. if (oh->_clk)
  853. clk_enable(oh->_clk);
  854. list_for_each_entry(os, &oh->slave_ports, node) {
  855. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  856. clk_enable(os->_clk);
  857. }
  858. /* The opt clocks are controlled by the device driver. */
  859. return 0;
  860. }
  861. /**
  862. * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
  863. * @oh: struct omap_hwmod *
  864. */
  865. static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
  866. {
  867. if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
  868. return true;
  869. return false;
  870. }
  871. /**
  872. * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
  873. * @oh: struct omap_hwmod *
  874. */
  875. static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
  876. {
  877. if (oh->prcm.omap4.clkctrl_offs)
  878. return true;
  879. if (!oh->prcm.omap4.clkctrl_offs &&
  880. oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
  881. return true;
  882. return false;
  883. }
  884. /**
  885. * _disable_clocks - disable hwmod main clock and interface clocks
  886. * @oh: struct omap_hwmod *
  887. *
  888. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  889. */
  890. static int _disable_clocks(struct omap_hwmod *oh)
  891. {
  892. struct omap_hwmod_ocp_if *os;
  893. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  894. if (oh->_clk)
  895. clk_disable(oh->_clk);
  896. list_for_each_entry(os, &oh->slave_ports, node) {
  897. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  898. clk_disable(os->_clk);
  899. }
  900. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  901. _disable_optional_clocks(oh);
  902. /* The opt clocks are controlled by the device driver. */
  903. return 0;
  904. }
  905. /**
  906. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  907. * @oh: struct omap_hwmod *
  908. *
  909. * Enables the PRCM module mode related to the hwmod @oh.
  910. * No return value.
  911. */
  912. static void _omap4_enable_module(struct omap_hwmod *oh)
  913. {
  914. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  915. _omap4_clkctrl_managed_by_clkfwk(oh))
  916. return;
  917. pr_debug("omap_hwmod: %s: %s: %d\n",
  918. oh->name, __func__, oh->prcm.omap4.modulemode);
  919. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  920. oh->clkdm->prcm_partition,
  921. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  922. }
  923. /**
  924. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  925. * @oh: struct omap_hwmod *
  926. *
  927. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  928. * does not have an IDLEST bit or if the module successfully enters
  929. * slave idle; otherwise, pass along the return value of the
  930. * appropriate *_cm*_wait_module_idle() function.
  931. */
  932. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  933. {
  934. if (!oh)
  935. return -EINVAL;
  936. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  937. return 0;
  938. if (oh->flags & HWMOD_NO_IDLEST)
  939. return 0;
  940. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  941. return 0;
  942. if (!_omap4_has_clkctrl_clock(oh))
  943. return 0;
  944. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  945. oh->clkdm->cm_inst,
  946. oh->prcm.omap4.clkctrl_offs, 0);
  947. }
  948. /**
  949. * _save_mpu_port_index - find and save the index to @oh's MPU port
  950. * @oh: struct omap_hwmod *
  951. *
  952. * Determines the array index of the OCP slave port that the MPU uses
  953. * to address the device, and saves it into the struct omap_hwmod.
  954. * Intended to be called during hwmod registration only. No return
  955. * value.
  956. */
  957. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  958. {
  959. struct omap_hwmod_ocp_if *os = NULL;
  960. if (!oh)
  961. return;
  962. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  963. list_for_each_entry(os, &oh->slave_ports, node) {
  964. if (os->user & OCP_USER_MPU) {
  965. oh->_mpu_port = os;
  966. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  967. break;
  968. }
  969. }
  970. return;
  971. }
  972. /**
  973. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  974. * @oh: struct omap_hwmod *
  975. *
  976. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  977. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  978. * communicate with the IP block. This interface need not be directly
  979. * connected to the MPU (and almost certainly is not), but is directly
  980. * connected to the IP block represented by @oh. Returns a pointer
  981. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  982. * error or if there does not appear to be a path from the MPU to this
  983. * IP block.
  984. */
  985. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  986. {
  987. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  988. return NULL;
  989. return oh->_mpu_port;
  990. };
  991. /**
  992. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  993. * @oh: struct omap_hwmod *
  994. *
  995. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  996. * by @oh is set to indicate to the PRCM that the IP block is active.
  997. * Usually this means placing the module into smart-idle mode and
  998. * smart-standby, but if there is a bug in the automatic idle handling
  999. * for the IP block, it may need to be placed into the force-idle or
  1000. * no-idle variants of these modes. No return value.
  1001. */
  1002. static void _enable_sysc(struct omap_hwmod *oh)
  1003. {
  1004. u8 idlemode, sf;
  1005. u32 v;
  1006. bool clkdm_act;
  1007. struct clockdomain *clkdm;
  1008. if (!oh->class->sysc)
  1009. return;
  1010. /*
  1011. * Wait until reset has completed, this is needed as the IP
  1012. * block is reset automatically by hardware in some cases
  1013. * (off-mode for example), and the drivers require the
  1014. * IP to be ready when they access it
  1015. */
  1016. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1017. _enable_optional_clocks(oh);
  1018. _wait_softreset_complete(oh);
  1019. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1020. _disable_optional_clocks(oh);
  1021. v = oh->_sysc_cache;
  1022. sf = oh->class->sysc->sysc_flags;
  1023. clkdm = _get_clkdm(oh);
  1024. if (sf & SYSC_HAS_SIDLEMODE) {
  1025. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1026. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1027. idlemode = HWMOD_IDLEMODE_NO;
  1028. } else {
  1029. if (sf & SYSC_HAS_ENAWAKEUP)
  1030. _enable_wakeup(oh, &v);
  1031. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1032. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1033. else
  1034. idlemode = HWMOD_IDLEMODE_SMART;
  1035. }
  1036. /*
  1037. * This is special handling for some IPs like
  1038. * 32k sync timer. Force them to idle!
  1039. */
  1040. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1041. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1042. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1043. idlemode = HWMOD_IDLEMODE_FORCE;
  1044. _set_slave_idlemode(oh, idlemode, &v);
  1045. }
  1046. if (sf & SYSC_HAS_MIDLEMODE) {
  1047. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1048. idlemode = HWMOD_IDLEMODE_FORCE;
  1049. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1050. idlemode = HWMOD_IDLEMODE_NO;
  1051. } else {
  1052. if (sf & SYSC_HAS_ENAWAKEUP)
  1053. _enable_wakeup(oh, &v);
  1054. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1055. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1056. else
  1057. idlemode = HWMOD_IDLEMODE_SMART;
  1058. }
  1059. _set_master_standbymode(oh, idlemode, &v);
  1060. }
  1061. /*
  1062. * XXX The clock framework should handle this, by
  1063. * calling into this code. But this must wait until the
  1064. * clock structures are tagged with omap_hwmod entries
  1065. */
  1066. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1067. (sf & SYSC_HAS_CLOCKACTIVITY))
  1068. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1069. _write_sysconfig(v, oh);
  1070. /*
  1071. * Set the autoidle bit only after setting the smartidle bit
  1072. * Setting this will not have any impact on the other modules.
  1073. */
  1074. if (sf & SYSC_HAS_AUTOIDLE) {
  1075. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1076. 0 : 1;
  1077. _set_module_autoidle(oh, idlemode, &v);
  1078. _write_sysconfig(v, oh);
  1079. }
  1080. }
  1081. /**
  1082. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1083. * @oh: struct omap_hwmod *
  1084. *
  1085. * If module is marked as SWSUP_SIDLE, force the module into slave
  1086. * idle; otherwise, configure it for smart-idle. If module is marked
  1087. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1088. * configure it for smart-standby. No return value.
  1089. */
  1090. static void _idle_sysc(struct omap_hwmod *oh)
  1091. {
  1092. u8 idlemode, sf;
  1093. u32 v;
  1094. if (!oh->class->sysc)
  1095. return;
  1096. v = oh->_sysc_cache;
  1097. sf = oh->class->sysc->sysc_flags;
  1098. if (sf & SYSC_HAS_SIDLEMODE) {
  1099. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1100. idlemode = HWMOD_IDLEMODE_FORCE;
  1101. } else {
  1102. if (sf & SYSC_HAS_ENAWAKEUP)
  1103. _enable_wakeup(oh, &v);
  1104. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1105. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1106. else
  1107. idlemode = HWMOD_IDLEMODE_SMART;
  1108. }
  1109. _set_slave_idlemode(oh, idlemode, &v);
  1110. }
  1111. if (sf & SYSC_HAS_MIDLEMODE) {
  1112. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1113. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1114. idlemode = HWMOD_IDLEMODE_FORCE;
  1115. } else {
  1116. if (sf & SYSC_HAS_ENAWAKEUP)
  1117. _enable_wakeup(oh, &v);
  1118. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1119. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1120. else
  1121. idlemode = HWMOD_IDLEMODE_SMART;
  1122. }
  1123. _set_master_standbymode(oh, idlemode, &v);
  1124. }
  1125. /* If the cached value is the same as the new value, skip the write */
  1126. if (oh->_sysc_cache != v)
  1127. _write_sysconfig(v, oh);
  1128. }
  1129. /**
  1130. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1131. * @oh: struct omap_hwmod *
  1132. *
  1133. * Force the module into slave idle and master suspend. No return
  1134. * value.
  1135. */
  1136. static void _shutdown_sysc(struct omap_hwmod *oh)
  1137. {
  1138. u32 v;
  1139. u8 sf;
  1140. if (!oh->class->sysc)
  1141. return;
  1142. v = oh->_sysc_cache;
  1143. sf = oh->class->sysc->sysc_flags;
  1144. if (sf & SYSC_HAS_SIDLEMODE)
  1145. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1146. if (sf & SYSC_HAS_MIDLEMODE)
  1147. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1148. if (sf & SYSC_HAS_AUTOIDLE)
  1149. _set_module_autoidle(oh, 1, &v);
  1150. _write_sysconfig(v, oh);
  1151. }
  1152. /**
  1153. * _lookup - find an omap_hwmod by name
  1154. * @name: find an omap_hwmod by name
  1155. *
  1156. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1157. */
  1158. static struct omap_hwmod *_lookup(const char *name)
  1159. {
  1160. struct omap_hwmod *oh, *temp_oh;
  1161. oh = NULL;
  1162. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1163. if (!strcmp(name, temp_oh->name)) {
  1164. oh = temp_oh;
  1165. break;
  1166. }
  1167. }
  1168. return oh;
  1169. }
  1170. /**
  1171. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1172. * @oh: struct omap_hwmod *
  1173. *
  1174. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1175. * clockdomain pointer, and save it into the struct omap_hwmod.
  1176. * Return -EINVAL if the clkdm_name lookup failed.
  1177. */
  1178. static int _init_clkdm(struct omap_hwmod *oh)
  1179. {
  1180. if (!oh->clkdm_name) {
  1181. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1182. return 0;
  1183. }
  1184. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1185. if (!oh->clkdm) {
  1186. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1187. oh->name, oh->clkdm_name);
  1188. return 0;
  1189. }
  1190. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1191. oh->name, oh->clkdm_name);
  1192. return 0;
  1193. }
  1194. /**
  1195. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1196. * well the clockdomain.
  1197. * @oh: struct omap_hwmod *
  1198. * @np: device_node mapped to this hwmod
  1199. *
  1200. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1201. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1202. * success, or a negative error code on failure.
  1203. */
  1204. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1205. {
  1206. int ret = 0;
  1207. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1208. return 0;
  1209. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1210. if (soc_ops.init_clkdm)
  1211. ret |= soc_ops.init_clkdm(oh);
  1212. ret |= _init_main_clk(oh);
  1213. ret |= _init_interface_clks(oh);
  1214. ret |= _init_opt_clks(oh);
  1215. if (!ret)
  1216. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1217. else
  1218. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1219. return ret;
  1220. }
  1221. /**
  1222. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1223. * @oh: struct omap_hwmod *
  1224. * @name: name of the reset line in the context of this hwmod
  1225. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1226. *
  1227. * Return the bit position of the reset line that match the
  1228. * input name. Return -ENOENT if not found.
  1229. */
  1230. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1231. struct omap_hwmod_rst_info *ohri)
  1232. {
  1233. int i;
  1234. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1235. const char *rst_line = oh->rst_lines[i].name;
  1236. if (!strcmp(rst_line, name)) {
  1237. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1238. ohri->st_shift = oh->rst_lines[i].st_shift;
  1239. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1240. oh->name, __func__, rst_line, ohri->rst_shift,
  1241. ohri->st_shift);
  1242. return 0;
  1243. }
  1244. }
  1245. return -ENOENT;
  1246. }
  1247. /**
  1248. * _assert_hardreset - assert the HW reset line of submodules
  1249. * contained in the hwmod module.
  1250. * @oh: struct omap_hwmod *
  1251. * @name: name of the reset line to lookup and assert
  1252. *
  1253. * Some IP like dsp, ipu or iva contain processor that require an HW
  1254. * reset line to be assert / deassert in order to enable fully the IP.
  1255. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1256. * asserting the hardreset line on the currently-booted SoC, or passes
  1257. * along the return value from _lookup_hardreset() or the SoC's
  1258. * assert_hardreset code.
  1259. */
  1260. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1261. {
  1262. struct omap_hwmod_rst_info ohri;
  1263. int ret = -EINVAL;
  1264. if (!oh)
  1265. return -EINVAL;
  1266. if (!soc_ops.assert_hardreset)
  1267. return -ENOSYS;
  1268. ret = _lookup_hardreset(oh, name, &ohri);
  1269. if (ret < 0)
  1270. return ret;
  1271. ret = soc_ops.assert_hardreset(oh, &ohri);
  1272. return ret;
  1273. }
  1274. /**
  1275. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1276. * in the hwmod module.
  1277. * @oh: struct omap_hwmod *
  1278. * @name: name of the reset line to look up and deassert
  1279. *
  1280. * Some IP like dsp, ipu or iva contain processor that require an HW
  1281. * reset line to be assert / deassert in order to enable fully the IP.
  1282. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1283. * deasserting the hardreset line on the currently-booted SoC, or passes
  1284. * along the return value from _lookup_hardreset() or the SoC's
  1285. * deassert_hardreset code.
  1286. */
  1287. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1288. {
  1289. struct omap_hwmod_rst_info ohri;
  1290. int ret = -EINVAL;
  1291. if (!oh)
  1292. return -EINVAL;
  1293. if (!soc_ops.deassert_hardreset)
  1294. return -ENOSYS;
  1295. ret = _lookup_hardreset(oh, name, &ohri);
  1296. if (ret < 0)
  1297. return ret;
  1298. if (oh->clkdm) {
  1299. /*
  1300. * A clockdomain must be in SW_SUP otherwise reset
  1301. * might not be completed. The clockdomain can be set
  1302. * in HW_AUTO only when the module become ready.
  1303. */
  1304. clkdm_deny_idle(oh->clkdm);
  1305. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1306. if (ret) {
  1307. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1308. oh->name, oh->clkdm->name, ret);
  1309. return ret;
  1310. }
  1311. }
  1312. _enable_clocks(oh);
  1313. if (soc_ops.enable_module)
  1314. soc_ops.enable_module(oh);
  1315. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1316. if (soc_ops.disable_module)
  1317. soc_ops.disable_module(oh);
  1318. _disable_clocks(oh);
  1319. if (ret == -EBUSY)
  1320. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1321. if (oh->clkdm) {
  1322. /*
  1323. * Set the clockdomain to HW_AUTO, assuming that the
  1324. * previous state was HW_AUTO.
  1325. */
  1326. clkdm_allow_idle(oh->clkdm);
  1327. clkdm_hwmod_disable(oh->clkdm, oh);
  1328. }
  1329. return ret;
  1330. }
  1331. /**
  1332. * _read_hardreset - read the HW reset line state of submodules
  1333. * contained in the hwmod module
  1334. * @oh: struct omap_hwmod *
  1335. * @name: name of the reset line to look up and read
  1336. *
  1337. * Return the state of the reset line. Returns -EINVAL if @oh is
  1338. * null, -ENOSYS if we have no way of reading the hardreset line
  1339. * status on the currently-booted SoC, or passes along the return
  1340. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1341. * code.
  1342. */
  1343. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1344. {
  1345. struct omap_hwmod_rst_info ohri;
  1346. int ret = -EINVAL;
  1347. if (!oh)
  1348. return -EINVAL;
  1349. if (!soc_ops.is_hardreset_asserted)
  1350. return -ENOSYS;
  1351. ret = _lookup_hardreset(oh, name, &ohri);
  1352. if (ret < 0)
  1353. return ret;
  1354. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1355. }
  1356. /**
  1357. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1358. * @oh: struct omap_hwmod *
  1359. *
  1360. * If all hardreset lines associated with @oh are asserted, then return true.
  1361. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1362. * associated with @oh are asserted, then return false.
  1363. * This function is used to avoid executing some parts of the IP block
  1364. * enable/disable sequence if its hardreset line is set.
  1365. */
  1366. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1367. {
  1368. int i, rst_cnt = 0;
  1369. if (oh->rst_lines_cnt == 0)
  1370. return false;
  1371. for (i = 0; i < oh->rst_lines_cnt; i++)
  1372. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1373. rst_cnt++;
  1374. if (oh->rst_lines_cnt == rst_cnt)
  1375. return true;
  1376. return false;
  1377. }
  1378. /**
  1379. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1380. * hard-reset
  1381. * @oh: struct omap_hwmod *
  1382. *
  1383. * If any hardreset lines associated with @oh are asserted, then
  1384. * return true. Otherwise, if no hardreset lines associated with @oh
  1385. * are asserted, or if @oh has no hardreset lines, then return false.
  1386. * This function is used to avoid executing some parts of the IP block
  1387. * enable/disable sequence if any hardreset line is set.
  1388. */
  1389. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1390. {
  1391. int rst_cnt = 0;
  1392. int i;
  1393. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1394. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1395. rst_cnt++;
  1396. return (rst_cnt) ? true : false;
  1397. }
  1398. /**
  1399. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1400. * @oh: struct omap_hwmod *
  1401. *
  1402. * Disable the PRCM module mode related to the hwmod @oh.
  1403. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1404. */
  1405. static int _omap4_disable_module(struct omap_hwmod *oh)
  1406. {
  1407. int v;
  1408. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  1409. _omap4_clkctrl_managed_by_clkfwk(oh))
  1410. return -EINVAL;
  1411. /*
  1412. * Since integration code might still be doing something, only
  1413. * disable if all lines are under hardreset.
  1414. */
  1415. if (_are_any_hardreset_lines_asserted(oh))
  1416. return 0;
  1417. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1418. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1419. oh->prcm.omap4.clkctrl_offs);
  1420. v = _omap4_wait_target_disable(oh);
  1421. if (v)
  1422. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1423. oh->name);
  1424. return 0;
  1425. }
  1426. /**
  1427. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1428. * @oh: struct omap_hwmod *
  1429. *
  1430. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1431. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1432. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1433. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1434. *
  1435. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1436. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1437. * use the SYSCONFIG softreset bit to provide the status.
  1438. *
  1439. * Note that some IP like McBSP do have reset control but don't have
  1440. * reset status.
  1441. */
  1442. static int _ocp_softreset(struct omap_hwmod *oh)
  1443. {
  1444. u32 v;
  1445. int c = 0;
  1446. int ret = 0;
  1447. if (!oh->class->sysc ||
  1448. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1449. return -ENOENT;
  1450. /* clocks must be on for this operation */
  1451. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1452. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1453. oh->name);
  1454. return -EINVAL;
  1455. }
  1456. /* For some modules, all optionnal clocks need to be enabled as well */
  1457. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1458. _enable_optional_clocks(oh);
  1459. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1460. v = oh->_sysc_cache;
  1461. ret = _set_softreset(oh, &v);
  1462. if (ret)
  1463. goto dis_opt_clks;
  1464. _write_sysconfig(v, oh);
  1465. if (oh->class->sysc->srst_udelay)
  1466. udelay(oh->class->sysc->srst_udelay);
  1467. c = _wait_softreset_complete(oh);
  1468. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1469. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1470. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1471. ret = -ETIMEDOUT;
  1472. goto dis_opt_clks;
  1473. } else {
  1474. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1475. }
  1476. ret = _clear_softreset(oh, &v);
  1477. if (ret)
  1478. goto dis_opt_clks;
  1479. _write_sysconfig(v, oh);
  1480. /*
  1481. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1482. * _wait_target_ready() or _reset()
  1483. */
  1484. dis_opt_clks:
  1485. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1486. _disable_optional_clocks(oh);
  1487. return ret;
  1488. }
  1489. /**
  1490. * _reset - reset an omap_hwmod
  1491. * @oh: struct omap_hwmod *
  1492. *
  1493. * Resets an omap_hwmod @oh. If the module has a custom reset
  1494. * function pointer defined, then call it to reset the IP block, and
  1495. * pass along its return value to the caller. Otherwise, if the IP
  1496. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1497. * associated with it, call a function to reset the IP block via that
  1498. * method, and pass along the return value to the caller. Finally, if
  1499. * the IP block has some hardreset lines associated with it, assert
  1500. * all of those, but do _not_ deassert them. (This is because driver
  1501. * authors have expressed an apparent requirement to control the
  1502. * deassertion of the hardreset lines themselves.)
  1503. *
  1504. * The default software reset mechanism for most OMAP IP blocks is
  1505. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1506. * hwmods cannot be reset via this method. Some are not targets and
  1507. * therefore have no OCP header registers to access. Others (like the
  1508. * IVA) have idiosyncratic reset sequences. So for these relatively
  1509. * rare cases, custom reset code can be supplied in the struct
  1510. * omap_hwmod_class .reset function pointer.
  1511. *
  1512. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1513. * does not prevent idling of the system. This is necessary for cases
  1514. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1515. * kernel without disabling dma.
  1516. *
  1517. * Passes along the return value from either _ocp_softreset() or the
  1518. * custom reset function - these must return -EINVAL if the hwmod
  1519. * cannot be reset this way or if the hwmod is in the wrong state,
  1520. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1521. */
  1522. static int _reset(struct omap_hwmod *oh)
  1523. {
  1524. int i, r;
  1525. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1526. if (oh->class->reset) {
  1527. r = oh->class->reset(oh);
  1528. } else {
  1529. if (oh->rst_lines_cnt > 0) {
  1530. for (i = 0; i < oh->rst_lines_cnt; i++)
  1531. _assert_hardreset(oh, oh->rst_lines[i].name);
  1532. return 0;
  1533. } else {
  1534. r = _ocp_softreset(oh);
  1535. if (r == -ENOENT)
  1536. r = 0;
  1537. }
  1538. }
  1539. _set_dmadisable(oh);
  1540. /*
  1541. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1542. * softreset. The _enable() function should be split to avoid
  1543. * the rewrite of the OCP_SYSCONFIG register.
  1544. */
  1545. if (oh->class->sysc) {
  1546. _update_sysc_cache(oh);
  1547. _enable_sysc(oh);
  1548. }
  1549. return r;
  1550. }
  1551. /**
  1552. * _omap4_update_context_lost - increment hwmod context loss counter if
  1553. * hwmod context was lost, and clear hardware context loss reg
  1554. * @oh: hwmod to check for context loss
  1555. *
  1556. * If the PRCM indicates that the hwmod @oh lost context, increment
  1557. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1558. * bits. No return value.
  1559. */
  1560. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1561. {
  1562. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1563. return;
  1564. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1565. oh->clkdm->pwrdm.ptr->prcm_offs,
  1566. oh->prcm.omap4.context_offs))
  1567. return;
  1568. oh->prcm.omap4.context_lost_counter++;
  1569. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1570. oh->clkdm->pwrdm.ptr->prcm_offs,
  1571. oh->prcm.omap4.context_offs);
  1572. }
  1573. /**
  1574. * _omap4_get_context_lost - get context loss counter for a hwmod
  1575. * @oh: hwmod to get context loss counter for
  1576. *
  1577. * Returns the in-memory context loss counter for a hwmod.
  1578. */
  1579. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1580. {
  1581. return oh->prcm.omap4.context_lost_counter;
  1582. }
  1583. /**
  1584. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1585. * @oh: struct omap_hwmod *
  1586. *
  1587. * Some IP blocks (such as AESS) require some additional programming
  1588. * after enable before they can enter idle. If a function pointer to
  1589. * do so is present in the hwmod data, then call it and pass along the
  1590. * return value; otherwise, return 0.
  1591. */
  1592. static int _enable_preprogram(struct omap_hwmod *oh)
  1593. {
  1594. if (!oh->class->enable_preprogram)
  1595. return 0;
  1596. return oh->class->enable_preprogram(oh);
  1597. }
  1598. /**
  1599. * _enable - enable an omap_hwmod
  1600. * @oh: struct omap_hwmod *
  1601. *
  1602. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1603. * register target. Returns -EINVAL if the hwmod is in the wrong
  1604. * state or passes along the return value of _wait_target_ready().
  1605. */
  1606. static int _enable(struct omap_hwmod *oh)
  1607. {
  1608. int r;
  1609. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1610. /*
  1611. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1612. * state at init.
  1613. */
  1614. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1615. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1616. return 0;
  1617. }
  1618. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1619. oh->_state != _HWMOD_STATE_IDLE &&
  1620. oh->_state != _HWMOD_STATE_DISABLED) {
  1621. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1622. oh->name);
  1623. return -EINVAL;
  1624. }
  1625. /*
  1626. * If an IP block contains HW reset lines and all of them are
  1627. * asserted, we let integration code associated with that
  1628. * block handle the enable. We've received very little
  1629. * information on what those driver authors need, and until
  1630. * detailed information is provided and the driver code is
  1631. * posted to the public lists, this is probably the best we
  1632. * can do.
  1633. */
  1634. if (_are_all_hardreset_lines_asserted(oh))
  1635. return 0;
  1636. _add_initiator_dep(oh, mpu_oh);
  1637. if (oh->clkdm) {
  1638. /*
  1639. * A clockdomain must be in SW_SUP before enabling
  1640. * completely the module. The clockdomain can be set
  1641. * in HW_AUTO only when the module become ready.
  1642. */
  1643. clkdm_deny_idle(oh->clkdm);
  1644. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1645. if (r) {
  1646. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1647. oh->name, oh->clkdm->name, r);
  1648. return r;
  1649. }
  1650. }
  1651. _enable_clocks(oh);
  1652. if (soc_ops.enable_module)
  1653. soc_ops.enable_module(oh);
  1654. if (oh->flags & HWMOD_BLOCK_WFI)
  1655. cpu_idle_poll_ctrl(true);
  1656. if (soc_ops.update_context_lost)
  1657. soc_ops.update_context_lost(oh);
  1658. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1659. -EINVAL;
  1660. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1661. clkdm_allow_idle(oh->clkdm);
  1662. if (!r) {
  1663. oh->_state = _HWMOD_STATE_ENABLED;
  1664. /* Access the sysconfig only if the target is ready */
  1665. if (oh->class->sysc) {
  1666. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1667. _update_sysc_cache(oh);
  1668. _enable_sysc(oh);
  1669. }
  1670. r = _enable_preprogram(oh);
  1671. } else {
  1672. if (soc_ops.disable_module)
  1673. soc_ops.disable_module(oh);
  1674. _disable_clocks(oh);
  1675. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1676. oh->name, r);
  1677. if (oh->clkdm)
  1678. clkdm_hwmod_disable(oh->clkdm, oh);
  1679. }
  1680. return r;
  1681. }
  1682. /**
  1683. * _idle - idle an omap_hwmod
  1684. * @oh: struct omap_hwmod *
  1685. *
  1686. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1687. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1688. * state or returns 0.
  1689. */
  1690. static int _idle(struct omap_hwmod *oh)
  1691. {
  1692. if (oh->flags & HWMOD_NO_IDLE) {
  1693. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1694. return 0;
  1695. }
  1696. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1697. if (_are_all_hardreset_lines_asserted(oh))
  1698. return 0;
  1699. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1700. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1701. oh->name);
  1702. return -EINVAL;
  1703. }
  1704. if (oh->class->sysc)
  1705. _idle_sysc(oh);
  1706. _del_initiator_dep(oh, mpu_oh);
  1707. /*
  1708. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1709. * deny idle the clkdm again since idle was already denied
  1710. * in _enable()
  1711. */
  1712. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1713. clkdm_deny_idle(oh->clkdm);
  1714. if (oh->flags & HWMOD_BLOCK_WFI)
  1715. cpu_idle_poll_ctrl(false);
  1716. if (soc_ops.disable_module)
  1717. soc_ops.disable_module(oh);
  1718. /*
  1719. * The module must be in idle mode before disabling any parents
  1720. * clocks. Otherwise, the parent clock might be disabled before
  1721. * the module transition is done, and thus will prevent the
  1722. * transition to complete properly.
  1723. */
  1724. _disable_clocks(oh);
  1725. if (oh->clkdm) {
  1726. clkdm_allow_idle(oh->clkdm);
  1727. clkdm_hwmod_disable(oh->clkdm, oh);
  1728. }
  1729. oh->_state = _HWMOD_STATE_IDLE;
  1730. return 0;
  1731. }
  1732. /**
  1733. * _shutdown - shutdown an omap_hwmod
  1734. * @oh: struct omap_hwmod *
  1735. *
  1736. * Shut down an omap_hwmod @oh. This should be called when the driver
  1737. * used for the hwmod is removed or unloaded or if the driver is not
  1738. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1739. * state or returns 0.
  1740. */
  1741. static int _shutdown(struct omap_hwmod *oh)
  1742. {
  1743. int ret, i;
  1744. u8 prev_state;
  1745. if (_are_all_hardreset_lines_asserted(oh))
  1746. return 0;
  1747. if (oh->_state != _HWMOD_STATE_IDLE &&
  1748. oh->_state != _HWMOD_STATE_ENABLED) {
  1749. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1750. oh->name);
  1751. return -EINVAL;
  1752. }
  1753. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1754. if (oh->class->pre_shutdown) {
  1755. prev_state = oh->_state;
  1756. if (oh->_state == _HWMOD_STATE_IDLE)
  1757. _enable(oh);
  1758. ret = oh->class->pre_shutdown(oh);
  1759. if (ret) {
  1760. if (prev_state == _HWMOD_STATE_IDLE)
  1761. _idle(oh);
  1762. return ret;
  1763. }
  1764. }
  1765. if (oh->class->sysc) {
  1766. if (oh->_state == _HWMOD_STATE_IDLE)
  1767. _enable(oh);
  1768. _shutdown_sysc(oh);
  1769. }
  1770. /* clocks and deps are already disabled in idle */
  1771. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1772. _del_initiator_dep(oh, mpu_oh);
  1773. /* XXX what about the other system initiators here? dma, dsp */
  1774. if (oh->flags & HWMOD_BLOCK_WFI)
  1775. cpu_idle_poll_ctrl(false);
  1776. if (soc_ops.disable_module)
  1777. soc_ops.disable_module(oh);
  1778. _disable_clocks(oh);
  1779. if (oh->clkdm)
  1780. clkdm_hwmod_disable(oh->clkdm, oh);
  1781. }
  1782. /* XXX Should this code also force-disable the optional clocks? */
  1783. for (i = 0; i < oh->rst_lines_cnt; i++)
  1784. _assert_hardreset(oh, oh->rst_lines[i].name);
  1785. oh->_state = _HWMOD_STATE_DISABLED;
  1786. return 0;
  1787. }
  1788. static int of_dev_find_hwmod(struct device_node *np,
  1789. struct omap_hwmod *oh)
  1790. {
  1791. int count, i, res;
  1792. const char *p;
  1793. count = of_property_count_strings(np, "ti,hwmods");
  1794. if (count < 1)
  1795. return -ENODEV;
  1796. for (i = 0; i < count; i++) {
  1797. res = of_property_read_string_index(np, "ti,hwmods",
  1798. i, &p);
  1799. if (res)
  1800. continue;
  1801. if (!strcmp(p, oh->name)) {
  1802. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1803. np->name, i, oh->name);
  1804. return i;
  1805. }
  1806. }
  1807. return -ENODEV;
  1808. }
  1809. /**
  1810. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1811. * @np: struct device_node *
  1812. * @oh: struct omap_hwmod *
  1813. * @index: index of the entry found
  1814. * @found: struct device_node * found or NULL
  1815. *
  1816. * Parse the dt blob and find out needed hwmod. Recursive function is
  1817. * implemented to take care hierarchical dt blob parsing.
  1818. * Return: Returns 0 on success, -ENODEV when not found.
  1819. */
  1820. static int of_dev_hwmod_lookup(struct device_node *np,
  1821. struct omap_hwmod *oh,
  1822. int *index,
  1823. struct device_node **found)
  1824. {
  1825. struct device_node *np0 = NULL;
  1826. int res;
  1827. res = of_dev_find_hwmod(np, oh);
  1828. if (res >= 0) {
  1829. *found = np;
  1830. *index = res;
  1831. return 0;
  1832. }
  1833. for_each_child_of_node(np, np0) {
  1834. struct device_node *fc;
  1835. int i;
  1836. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1837. if (res == 0) {
  1838. *found = fc;
  1839. *index = i;
  1840. return 0;
  1841. }
  1842. }
  1843. *found = NULL;
  1844. *index = 0;
  1845. return -ENODEV;
  1846. }
  1847. /**
  1848. * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
  1849. *
  1850. * @oh: struct omap_hwmod *
  1851. * @np: struct device_node *
  1852. *
  1853. * Fix up module register offsets for modules with mpu_rt_idx.
  1854. * Only needed for cpsw with interconnect target module defined
  1855. * in device tree while still using legacy hwmod platform data
  1856. * for rev, sysc and syss registers.
  1857. *
  1858. * Can be removed when all cpsw hwmod platform data has been
  1859. * dropped.
  1860. */
  1861. static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
  1862. struct device_node *np,
  1863. struct resource *res)
  1864. {
  1865. struct device_node *child = NULL;
  1866. int error;
  1867. child = of_get_next_child(np, child);
  1868. if (!child)
  1869. return;
  1870. error = of_address_to_resource(child, oh->mpu_rt_idx, res);
  1871. if (error)
  1872. pr_err("%s: error mapping mpu_rt_idx: %i\n",
  1873. __func__, error);
  1874. }
  1875. /**
  1876. * omap_hwmod_parse_module_range - map module IO range from device tree
  1877. * @oh: struct omap_hwmod *
  1878. * @np: struct device_node *
  1879. *
  1880. * Parse the device tree range an interconnect target module provides
  1881. * for it's child device IP blocks. This way we can support the old
  1882. * "ti,hwmods" property with just dts data without a need for platform
  1883. * data for IO resources. And we don't need all the child IP device
  1884. * nodes available in the dts.
  1885. */
  1886. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  1887. struct device_node *np,
  1888. struct resource *res)
  1889. {
  1890. struct property *prop;
  1891. const __be32 *ranges;
  1892. const char *name;
  1893. u32 nr_addr, nr_size;
  1894. u64 base, size;
  1895. int len, error;
  1896. if (!res)
  1897. return -EINVAL;
  1898. ranges = of_get_property(np, "ranges", &len);
  1899. if (!ranges)
  1900. return -ENOENT;
  1901. len /= sizeof(*ranges);
  1902. if (len < 3)
  1903. return -EINVAL;
  1904. of_property_for_each_string(np, "compatible", prop, name)
  1905. if (!strncmp("ti,sysc-", name, 8))
  1906. break;
  1907. if (!name)
  1908. return -ENOENT;
  1909. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  1910. if (error)
  1911. return -ENOENT;
  1912. error = of_property_read_u32(np, "#size-cells", &nr_size);
  1913. if (error)
  1914. return -ENOENT;
  1915. if (nr_addr != 1 || nr_size != 1) {
  1916. pr_err("%s: invalid range for %s->%s\n", __func__,
  1917. oh->name, np->name);
  1918. return -EINVAL;
  1919. }
  1920. ranges++;
  1921. base = of_translate_address(np, ranges++);
  1922. size = be32_to_cpup(ranges);
  1923. pr_debug("omap_hwmod: %s %s at 0x%llx size 0x%llx\n",
  1924. oh ? oh->name : "", np->name, base, size);
  1925. if (oh && oh->mpu_rt_idx) {
  1926. omap_hwmod_fix_mpu_rt_idx(oh, np, res);
  1927. return 0;
  1928. }
  1929. res->start = base;
  1930. res->end = base + size - 1;
  1931. res->flags = IORESOURCE_MEM;
  1932. return 0;
  1933. }
  1934. /**
  1935. * _setup_reidle- check hwmod @oh and add to reidle list
  1936. * @oh: struct omap_hwmod *
  1937. * @n: (unused)
  1938. *
  1939. * Check hwmod for HWMOD_NEEDS_REIDLE flag and add to list if
  1940. * necessary. Return 0 on success.
  1941. */
  1942. static int _setup_reidle(struct omap_hwmod *oh, void *data)
  1943. {
  1944. int ret;
  1945. if (oh->flags & HWMOD_NEEDS_REIDLE) {
  1946. ret = omap_hwmod_enable_reidle(oh);
  1947. if (!ret)
  1948. return ret;
  1949. }
  1950. return 0;
  1951. }
  1952. /**
  1953. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1954. * @oh: struct omap_hwmod * to locate the virtual address
  1955. * @data: (unused, caller should pass NULL)
  1956. * @index: index of the reg entry iospace in device tree
  1957. * @np: struct device_node * of the IP block's device node in the DT data
  1958. *
  1959. * Cache the virtual address used by the MPU to access this IP block's
  1960. * registers. This address is needed early so the OCP registers that
  1961. * are part of the device's address space can be ioremapped properly.
  1962. *
  1963. * If SYSC access is not needed, the registers will not be remapped
  1964. * and non-availability of MPU access is not treated as an error.
  1965. *
  1966. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1967. * -ENXIO on absent or invalid register target address space.
  1968. */
  1969. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1970. int index, struct device_node *np)
  1971. {
  1972. void __iomem *va_start = NULL;
  1973. struct resource res;
  1974. int error;
  1975. if (!oh)
  1976. return -EINVAL;
  1977. _save_mpu_port_index(oh);
  1978. /* if we don't need sysc access we don't need to ioremap */
  1979. if (!oh->class->sysc)
  1980. return 0;
  1981. /* we can't continue without MPU PORT if we need sysc access */
  1982. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1983. return -ENXIO;
  1984. if (!np) {
  1985. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  1986. return -ENXIO;
  1987. }
  1988. /* Do we have a dts range for the interconnect target module? */
  1989. error = omap_hwmod_parse_module_range(oh, np, &res);
  1990. if (!error)
  1991. va_start = ioremap(res.start, resource_size(&res));
  1992. /* No ranges, rely on device reg entry */
  1993. if (!va_start)
  1994. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  1995. if (!va_start) {
  1996. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  1997. oh->name, index, np);
  1998. return -ENXIO;
  1999. }
  2000. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2001. oh->name, va_start);
  2002. oh->_mpu_rt_va = va_start;
  2003. return 0;
  2004. }
  2005. /**
  2006. * _init - initialize internal data for the hwmod @oh
  2007. * @oh: struct omap_hwmod *
  2008. * @n: (unused)
  2009. *
  2010. * Look up the clocks and the address space used by the MPU to access
  2011. * registers belonging to the hwmod @oh. @oh must already be
  2012. * registered at this point. This is the first of two phases for
  2013. * hwmod initialization. Code called here does not touch any hardware
  2014. * registers, it simply prepares internal data structures. Returns 0
  2015. * upon success or if the hwmod isn't registered or if the hwmod's
  2016. * address space is not defined, or -EINVAL upon failure.
  2017. */
  2018. static int __init _init(struct omap_hwmod *oh, void *data)
  2019. {
  2020. int r, index;
  2021. struct device_node *np = NULL;
  2022. struct device_node *bus;
  2023. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2024. return 0;
  2025. bus = of_find_node_by_name(NULL, "ocp");
  2026. if (!bus)
  2027. return -ENODEV;
  2028. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2029. if (r)
  2030. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2031. else if (np && index)
  2032. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2033. oh->name, np->name);
  2034. r = _init_mpu_rt_base(oh, NULL, index, np);
  2035. if (r < 0) {
  2036. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2037. oh->name);
  2038. return 0;
  2039. }
  2040. r = _init_clocks(oh, np);
  2041. if (r < 0) {
  2042. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2043. return -EINVAL;
  2044. }
  2045. if (np) {
  2046. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2047. oh->flags |= HWMOD_INIT_NO_RESET;
  2048. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2049. oh->flags |= HWMOD_INIT_NO_IDLE;
  2050. if (of_find_property(np, "ti,no-idle", NULL))
  2051. oh->flags |= HWMOD_NO_IDLE;
  2052. }
  2053. oh->_state = _HWMOD_STATE_INITIALIZED;
  2054. return 0;
  2055. }
  2056. /**
  2057. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2058. * @oh: struct omap_hwmod *
  2059. *
  2060. * Set up the module's interface clocks. XXX This function is still mostly
  2061. * a stub; implementing this properly requires iclk autoidle usecounting in
  2062. * the clock code. No return value.
  2063. */
  2064. static void _setup_iclk_autoidle(struct omap_hwmod *oh)
  2065. {
  2066. struct omap_hwmod_ocp_if *os;
  2067. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2068. return;
  2069. list_for_each_entry(os, &oh->slave_ports, node) {
  2070. if (!os->_clk)
  2071. continue;
  2072. if (os->flags & OCPIF_SWSUP_IDLE) {
  2073. /* XXX omap_iclk_deny_idle(c); */
  2074. } else {
  2075. /* XXX omap_iclk_allow_idle(c); */
  2076. clk_enable(os->_clk);
  2077. }
  2078. }
  2079. return;
  2080. }
  2081. /**
  2082. * _setup_reset - reset an IP block during the setup process
  2083. * @oh: struct omap_hwmod *
  2084. *
  2085. * Reset the IP block corresponding to the hwmod @oh during the setup
  2086. * process. The IP block is first enabled so it can be successfully
  2087. * reset. Returns 0 upon success or a negative error code upon
  2088. * failure.
  2089. */
  2090. static int _setup_reset(struct omap_hwmod *oh)
  2091. {
  2092. int r;
  2093. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2094. return -EINVAL;
  2095. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2096. return -EPERM;
  2097. if (oh->rst_lines_cnt == 0) {
  2098. r = _enable(oh);
  2099. if (r) {
  2100. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2101. oh->name, oh->_state);
  2102. return -EINVAL;
  2103. }
  2104. }
  2105. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2106. r = _reset(oh);
  2107. return r;
  2108. }
  2109. /**
  2110. * _setup_postsetup - transition to the appropriate state after _setup
  2111. * @oh: struct omap_hwmod *
  2112. *
  2113. * Place an IP block represented by @oh into a "post-setup" state --
  2114. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2115. * this function is called at the end of _setup().) The postsetup
  2116. * state for an IP block can be changed by calling
  2117. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2118. * before one of the omap_hwmod_setup*() functions are called for the
  2119. * IP block.
  2120. *
  2121. * The IP block stays in this state until a PM runtime-based driver is
  2122. * loaded for that IP block. A post-setup state of IDLE is
  2123. * appropriate for almost all IP blocks with runtime PM-enabled
  2124. * drivers, since those drivers are able to enable the IP block. A
  2125. * post-setup state of ENABLED is appropriate for kernels with PM
  2126. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2127. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2128. * included, since the WDTIMER starts running on reset and will reset
  2129. * the MPU if left active.
  2130. *
  2131. * This post-setup mechanism is deprecated. Once all of the OMAP
  2132. * drivers have been converted to use PM runtime, and all of the IP
  2133. * block data and interconnect data is available to the hwmod code, it
  2134. * should be possible to replace this mechanism with a "lazy reset"
  2135. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2136. * when the driver first probes, then all remaining IP blocks without
  2137. * drivers are either shut down or enabled after the drivers have
  2138. * loaded. However, this cannot take place until the above
  2139. * preconditions have been met, since otherwise the late reset code
  2140. * has no way of knowing which IP blocks are in use by drivers, and
  2141. * which ones are unused.
  2142. *
  2143. * No return value.
  2144. */
  2145. static void _setup_postsetup(struct omap_hwmod *oh)
  2146. {
  2147. u8 postsetup_state;
  2148. if (oh->rst_lines_cnt > 0)
  2149. return;
  2150. postsetup_state = oh->_postsetup_state;
  2151. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2152. postsetup_state = _HWMOD_STATE_ENABLED;
  2153. /*
  2154. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2155. * it should be set by the core code as a runtime flag during startup
  2156. */
  2157. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2158. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2159. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2160. postsetup_state = _HWMOD_STATE_ENABLED;
  2161. }
  2162. if (postsetup_state == _HWMOD_STATE_IDLE)
  2163. _idle(oh);
  2164. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2165. _shutdown(oh);
  2166. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2167. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2168. oh->name, postsetup_state);
  2169. return;
  2170. }
  2171. /**
  2172. * _setup - prepare IP block hardware for use
  2173. * @oh: struct omap_hwmod *
  2174. * @n: (unused, pass NULL)
  2175. *
  2176. * Configure the IP block represented by @oh. This may include
  2177. * enabling the IP block, resetting it, and placing it into a
  2178. * post-setup state, depending on the type of IP block and applicable
  2179. * flags. IP blocks are reset to prevent any previous configuration
  2180. * by the bootloader or previous operating system from interfering
  2181. * with power management or other parts of the system. The reset can
  2182. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2183. * two phases for hwmod initialization. Code called here generally
  2184. * affects the IP block hardware, or system integration hardware
  2185. * associated with the IP block. Returns 0.
  2186. */
  2187. static int _setup(struct omap_hwmod *oh, void *data)
  2188. {
  2189. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2190. return 0;
  2191. if (oh->parent_hwmod) {
  2192. int r;
  2193. r = _enable(oh->parent_hwmod);
  2194. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2195. oh->name, oh->parent_hwmod->name);
  2196. }
  2197. _setup_iclk_autoidle(oh);
  2198. if (!_setup_reset(oh))
  2199. _setup_postsetup(oh);
  2200. if (oh->parent_hwmod) {
  2201. u8 postsetup_state;
  2202. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2203. if (postsetup_state == _HWMOD_STATE_IDLE)
  2204. _idle(oh->parent_hwmod);
  2205. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2206. _shutdown(oh->parent_hwmod);
  2207. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2208. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2209. oh->parent_hwmod->name, postsetup_state);
  2210. }
  2211. return 0;
  2212. }
  2213. /**
  2214. * _register - register a struct omap_hwmod
  2215. * @oh: struct omap_hwmod *
  2216. *
  2217. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2218. * already has been registered by the same name; -EINVAL if the
  2219. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2220. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2221. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2222. * success.
  2223. *
  2224. * XXX The data should be copied into bootmem, so the original data
  2225. * should be marked __initdata and freed after init. This would allow
  2226. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2227. * that the copy process would be relatively complex due to the large number
  2228. * of substructures.
  2229. */
  2230. static int __init _register(struct omap_hwmod *oh)
  2231. {
  2232. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2233. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2234. return -EINVAL;
  2235. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2236. if (_lookup(oh->name))
  2237. return -EEXIST;
  2238. list_add_tail(&oh->node, &omap_hwmod_list);
  2239. INIT_LIST_HEAD(&oh->slave_ports);
  2240. spin_lock_init(&oh->_lock);
  2241. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2242. oh->_state = _HWMOD_STATE_REGISTERED;
  2243. /*
  2244. * XXX Rather than doing a strcmp(), this should test a flag
  2245. * set in the hwmod data, inserted by the autogenerator code.
  2246. */
  2247. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2248. mpu_oh = oh;
  2249. return 0;
  2250. }
  2251. /**
  2252. * _add_link - add an interconnect between two IP blocks
  2253. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2254. *
  2255. * Add struct omap_hwmod_link records connecting the slave IP block
  2256. * specified in @oi->slave to @oi. This code is assumed to run before
  2257. * preemption or SMP has been enabled, thus avoiding the need for
  2258. * locking in this code. Changes to this assumption will require
  2259. * additional locking. Returns 0.
  2260. */
  2261. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2262. {
  2263. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2264. oi->slave->name);
  2265. list_add(&oi->node, &oi->slave->slave_ports);
  2266. oi->slave->slaves_cnt++;
  2267. return 0;
  2268. }
  2269. /**
  2270. * _register_link - register a struct omap_hwmod_ocp_if
  2271. * @oi: struct omap_hwmod_ocp_if *
  2272. *
  2273. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2274. * has already been registered; -EINVAL if @oi is NULL or if the
  2275. * record pointed to by @oi is missing required fields; or 0 upon
  2276. * success.
  2277. *
  2278. * XXX The data should be copied into bootmem, so the original data
  2279. * should be marked __initdata and freed after init. This would allow
  2280. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2281. */
  2282. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2283. {
  2284. if (!oi || !oi->master || !oi->slave || !oi->user)
  2285. return -EINVAL;
  2286. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2287. return -EEXIST;
  2288. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2289. oi->master->name, oi->slave->name);
  2290. /*
  2291. * Register the connected hwmods, if they haven't been
  2292. * registered already
  2293. */
  2294. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2295. _register(oi->master);
  2296. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2297. _register(oi->slave);
  2298. _add_link(oi);
  2299. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2300. return 0;
  2301. }
  2302. /* Static functions intended only for use in soc_ops field function pointers */
  2303. /**
  2304. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2305. * @oh: struct omap_hwmod *
  2306. *
  2307. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2308. * does not have an IDLEST bit or if the module successfully leaves
  2309. * slave idle; otherwise, pass along the return value of the
  2310. * appropriate *_cm*_wait_module_ready() function.
  2311. */
  2312. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2313. {
  2314. if (!oh)
  2315. return -EINVAL;
  2316. if (oh->flags & HWMOD_NO_IDLEST)
  2317. return 0;
  2318. if (!_find_mpu_rt_port(oh))
  2319. return 0;
  2320. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2321. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2322. oh->prcm.omap2.idlest_reg_id,
  2323. oh->prcm.omap2.idlest_idle_bit);
  2324. }
  2325. /**
  2326. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2327. * @oh: struct omap_hwmod *
  2328. *
  2329. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2330. * does not have an IDLEST bit or if the module successfully leaves
  2331. * slave idle; otherwise, pass along the return value of the
  2332. * appropriate *_cm*_wait_module_ready() function.
  2333. */
  2334. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2335. {
  2336. if (!oh)
  2337. return -EINVAL;
  2338. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2339. return 0;
  2340. if (!_find_mpu_rt_port(oh))
  2341. return 0;
  2342. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  2343. return 0;
  2344. if (!_omap4_has_clkctrl_clock(oh))
  2345. return 0;
  2346. /* XXX check module SIDLEMODE, hardreset status */
  2347. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2348. oh->clkdm->cm_inst,
  2349. oh->prcm.omap4.clkctrl_offs, 0);
  2350. }
  2351. /**
  2352. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2353. * @oh: struct omap_hwmod * to assert hardreset
  2354. * @ohri: hardreset line data
  2355. *
  2356. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2357. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2358. * use as an soc_ops function pointer. Passes along the return value
  2359. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2360. * for removal when the PRM code is moved into drivers/.
  2361. */
  2362. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2363. struct omap_hwmod_rst_info *ohri)
  2364. {
  2365. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2366. oh->prcm.omap2.module_offs, 0);
  2367. }
  2368. /**
  2369. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2370. * @oh: struct omap_hwmod * to deassert hardreset
  2371. * @ohri: hardreset line data
  2372. *
  2373. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2374. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2375. * use as an soc_ops function pointer. Passes along the return value
  2376. * from omap2_prm_deassert_hardreset(). XXX This function is
  2377. * scheduled for removal when the PRM code is moved into drivers/.
  2378. */
  2379. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2380. struct omap_hwmod_rst_info *ohri)
  2381. {
  2382. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2383. oh->prcm.omap2.module_offs, 0, 0);
  2384. }
  2385. /**
  2386. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2387. * @oh: struct omap_hwmod * to test hardreset
  2388. * @ohri: hardreset line data
  2389. *
  2390. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2391. * from the hwmod @oh and the hardreset line data @ohri. Only
  2392. * intended for use as an soc_ops function pointer. Passes along the
  2393. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2394. * function is scheduled for removal when the PRM code is moved into
  2395. * drivers/.
  2396. */
  2397. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2398. struct omap_hwmod_rst_info *ohri)
  2399. {
  2400. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2401. oh->prcm.omap2.module_offs, 0);
  2402. }
  2403. /**
  2404. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2405. * @oh: struct omap_hwmod * to assert hardreset
  2406. * @ohri: hardreset line data
  2407. *
  2408. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2409. * from the hwmod @oh and the hardreset line data @ohri. Only
  2410. * intended for use as an soc_ops function pointer. Passes along the
  2411. * return value from omap4_prminst_assert_hardreset(). XXX This
  2412. * function is scheduled for removal when the PRM code is moved into
  2413. * drivers/.
  2414. */
  2415. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2416. struct omap_hwmod_rst_info *ohri)
  2417. {
  2418. if (!oh->clkdm)
  2419. return -EINVAL;
  2420. return omap_prm_assert_hardreset(ohri->rst_shift,
  2421. oh->clkdm->pwrdm.ptr->prcm_partition,
  2422. oh->clkdm->pwrdm.ptr->prcm_offs,
  2423. oh->prcm.omap4.rstctrl_offs);
  2424. }
  2425. /**
  2426. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2427. * @oh: struct omap_hwmod * to deassert hardreset
  2428. * @ohri: hardreset line data
  2429. *
  2430. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2431. * from the hwmod @oh and the hardreset line data @ohri. Only
  2432. * intended for use as an soc_ops function pointer. Passes along the
  2433. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2434. * function is scheduled for removal when the PRM code is moved into
  2435. * drivers/.
  2436. */
  2437. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2438. struct omap_hwmod_rst_info *ohri)
  2439. {
  2440. if (!oh->clkdm)
  2441. return -EINVAL;
  2442. if (ohri->st_shift)
  2443. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2444. oh->name, ohri->name);
  2445. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2446. oh->clkdm->pwrdm.ptr->prcm_partition,
  2447. oh->clkdm->pwrdm.ptr->prcm_offs,
  2448. oh->prcm.omap4.rstctrl_offs,
  2449. oh->prcm.omap4.rstctrl_offs +
  2450. OMAP4_RST_CTRL_ST_OFFSET);
  2451. }
  2452. /**
  2453. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2454. * @oh: struct omap_hwmod * to test hardreset
  2455. * @ohri: hardreset line data
  2456. *
  2457. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2458. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2459. * Only intended for use as an soc_ops function pointer. Passes along
  2460. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2461. * This function is scheduled for removal when the PRM code is moved
  2462. * into drivers/.
  2463. */
  2464. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2465. struct omap_hwmod_rst_info *ohri)
  2466. {
  2467. if (!oh->clkdm)
  2468. return -EINVAL;
  2469. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2470. oh->clkdm->pwrdm.ptr->
  2471. prcm_partition,
  2472. oh->clkdm->pwrdm.ptr->prcm_offs,
  2473. oh->prcm.omap4.rstctrl_offs);
  2474. }
  2475. /**
  2476. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2477. * @oh: struct omap_hwmod * to disable control for
  2478. *
  2479. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2480. * will be using its main_clk to enable/disable the module. Returns
  2481. * 0 if successful.
  2482. */
  2483. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2484. {
  2485. if (!oh)
  2486. return -EINVAL;
  2487. oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
  2488. return 0;
  2489. }
  2490. /**
  2491. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2492. * @oh: struct omap_hwmod * to deassert hardreset
  2493. * @ohri: hardreset line data
  2494. *
  2495. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2496. * from the hwmod @oh and the hardreset line data @ohri. Only
  2497. * intended for use as an soc_ops function pointer. Passes along the
  2498. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2499. * function is scheduled for removal when the PRM code is moved into
  2500. * drivers/.
  2501. */
  2502. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2503. struct omap_hwmod_rst_info *ohri)
  2504. {
  2505. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2506. oh->clkdm->pwrdm.ptr->prcm_partition,
  2507. oh->clkdm->pwrdm.ptr->prcm_offs,
  2508. oh->prcm.omap4.rstctrl_offs,
  2509. oh->prcm.omap4.rstst_offs);
  2510. }
  2511. /**
  2512. * _reidle - enable then idle a single hwmod
  2513. *
  2514. * enables and then immediately reidles an hwmod, as certain hwmods may
  2515. * not have their sysconfig registers programmed in an idle friendly state
  2516. * by default
  2517. */
  2518. static void _reidle(struct omap_hwmod *oh)
  2519. {
  2520. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  2521. omap_hwmod_enable(oh);
  2522. omap_hwmod_softreset(oh);
  2523. omap_hwmod_idle(oh);
  2524. }
  2525. /**
  2526. * _reidle_all - enable then idle all hwmods in oh_reidle_list
  2527. *
  2528. * Called by pm_notifier to make sure flagged modules do not block suspend
  2529. * after context loss.
  2530. */
  2531. static int _reidle_all(void)
  2532. {
  2533. struct omap_hwmod_list *oh_list_item = NULL;
  2534. list_for_each_entry(oh_list_item, &oh_reidle_list, oh_list) {
  2535. _reidle(oh_list_item->oh);
  2536. }
  2537. return 0;
  2538. }
  2539. static int _omap_device_pm_notifier(struct notifier_block *self,
  2540. unsigned long action, void *dev)
  2541. {
  2542. switch (action) {
  2543. case PM_POST_SUSPEND:
  2544. _reidle_all();
  2545. }
  2546. return NOTIFY_DONE;
  2547. }
  2548. static struct notifier_block pm_nb = {
  2549. .notifier_call = _omap_device_pm_notifier,
  2550. };
  2551. /* Public functions */
  2552. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2553. {
  2554. if (oh->flags & HWMOD_16BIT_REG)
  2555. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2556. else
  2557. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2558. }
  2559. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2560. {
  2561. if (oh->flags & HWMOD_16BIT_REG)
  2562. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2563. else
  2564. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2565. }
  2566. /**
  2567. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2568. * @oh: struct omap_hwmod *
  2569. *
  2570. * This is a public function exposed to drivers. Some drivers may need to do
  2571. * some settings before and after resetting the device. Those drivers after
  2572. * doing the necessary settings could use this function to start a reset by
  2573. * setting the SYSCONFIG.SOFTRESET bit.
  2574. */
  2575. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2576. {
  2577. u32 v;
  2578. int ret;
  2579. if (!oh || !(oh->_sysc_cache))
  2580. return -EINVAL;
  2581. v = oh->_sysc_cache;
  2582. ret = _set_softreset(oh, &v);
  2583. if (ret)
  2584. goto error;
  2585. _write_sysconfig(v, oh);
  2586. ret = _clear_softreset(oh, &v);
  2587. if (ret)
  2588. goto error;
  2589. _write_sysconfig(v, oh);
  2590. error:
  2591. return ret;
  2592. }
  2593. /**
  2594. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2595. * @name: name of the omap_hwmod to look up
  2596. *
  2597. * Given a @name of an omap_hwmod, return a pointer to the registered
  2598. * struct omap_hwmod *, or NULL upon error.
  2599. */
  2600. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2601. {
  2602. struct omap_hwmod *oh;
  2603. if (!name)
  2604. return NULL;
  2605. oh = _lookup(name);
  2606. return oh;
  2607. }
  2608. /**
  2609. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2610. * @fn: pointer to a callback function
  2611. * @data: void * data to pass to callback function
  2612. *
  2613. * Call @fn for each registered omap_hwmod, passing @data to each
  2614. * function. @fn must return 0 for success or any other value for
  2615. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2616. * will stop and the non-zero return value will be passed to the
  2617. * caller of omap_hwmod_for_each(). @fn is called with
  2618. * omap_hwmod_for_each() held.
  2619. */
  2620. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2621. void *data)
  2622. {
  2623. struct omap_hwmod *temp_oh;
  2624. int ret = 0;
  2625. if (!fn)
  2626. return -EINVAL;
  2627. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2628. ret = (*fn)(temp_oh, data);
  2629. if (ret)
  2630. break;
  2631. }
  2632. return ret;
  2633. }
  2634. /**
  2635. * omap_hwmod_register_links - register an array of hwmod links
  2636. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2637. *
  2638. * Intended to be called early in boot before the clock framework is
  2639. * initialized. If @ois is not null, will register all omap_hwmods
  2640. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2641. * omap_hwmod_init() hasn't been called before calling this function,
  2642. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2643. * success.
  2644. */
  2645. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2646. {
  2647. int r, i;
  2648. if (!inited)
  2649. return -EINVAL;
  2650. if (!ois)
  2651. return 0;
  2652. if (ois[0] == NULL) /* Empty list */
  2653. return 0;
  2654. i = 0;
  2655. do {
  2656. r = _register_link(ois[i]);
  2657. WARN(r && r != -EEXIST,
  2658. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2659. ois[i]->master->name, ois[i]->slave->name, r);
  2660. } while (ois[++i]);
  2661. return 0;
  2662. }
  2663. /**
  2664. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2665. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2666. *
  2667. * If the hwmod data corresponding to the MPU subsystem IP block
  2668. * hasn't been initialized and set up yet, do so now. This must be
  2669. * done first since sleep dependencies may be added from other hwmods
  2670. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2671. * return value.
  2672. */
  2673. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2674. {
  2675. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2676. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2677. __func__, MPU_INITIATOR_NAME);
  2678. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2679. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2680. }
  2681. /**
  2682. * omap_hwmod_setup_one - set up a single hwmod
  2683. * @oh_name: const char * name of the already-registered hwmod to set up
  2684. *
  2685. * Initialize and set up a single hwmod. Intended to be used for a
  2686. * small number of early devices, such as the timer IP blocks used for
  2687. * the scheduler clock. Must be called after omap2_clk_init().
  2688. * Resolves the struct clk names to struct clk pointers for each
  2689. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2690. * -EINVAL upon error or 0 upon success.
  2691. */
  2692. int __init omap_hwmod_setup_one(const char *oh_name)
  2693. {
  2694. struct omap_hwmod *oh;
  2695. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2696. oh = _lookup(oh_name);
  2697. if (!oh) {
  2698. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2699. return -EINVAL;
  2700. }
  2701. _ensure_mpu_hwmod_is_setup(oh);
  2702. _init(oh, NULL);
  2703. _setup(oh, NULL);
  2704. return 0;
  2705. }
  2706. static void omap_hwmod_check_one(struct device *dev,
  2707. const char *name, s8 v1, u8 v2)
  2708. {
  2709. if (v1 < 0)
  2710. return;
  2711. if (v1 != v2)
  2712. dev_warn(dev, "%s %d != %d\n", name, v1, v2);
  2713. }
  2714. /**
  2715. * omap_hwmod_check_sysc - check sysc against platform sysc
  2716. * @dev: struct device
  2717. * @data: module data
  2718. * @sysc_fields: new sysc configuration
  2719. */
  2720. static int omap_hwmod_check_sysc(struct device *dev,
  2721. const struct ti_sysc_module_data *data,
  2722. struct sysc_regbits *sysc_fields)
  2723. {
  2724. const struct sysc_regbits *regbits = data->cap->regbits;
  2725. omap_hwmod_check_one(dev, "dmadisable_shift",
  2726. regbits->dmadisable_shift,
  2727. sysc_fields->dmadisable_shift);
  2728. omap_hwmod_check_one(dev, "midle_shift",
  2729. regbits->midle_shift,
  2730. sysc_fields->midle_shift);
  2731. omap_hwmod_check_one(dev, "sidle_shift",
  2732. regbits->sidle_shift,
  2733. sysc_fields->sidle_shift);
  2734. omap_hwmod_check_one(dev, "clkact_shift",
  2735. regbits->clkact_shift,
  2736. sysc_fields->clkact_shift);
  2737. omap_hwmod_check_one(dev, "enwkup_shift",
  2738. regbits->enwkup_shift,
  2739. sysc_fields->enwkup_shift);
  2740. omap_hwmod_check_one(dev, "srst_shift",
  2741. regbits->srst_shift,
  2742. sysc_fields->srst_shift);
  2743. omap_hwmod_check_one(dev, "autoidle_shift",
  2744. regbits->autoidle_shift,
  2745. sysc_fields->autoidle_shift);
  2746. return 0;
  2747. }
  2748. /**
  2749. * omap_hwmod_init_regbits - init sysconfig specific register bits
  2750. * @dev: struct device
  2751. * @data: module data
  2752. * @sysc_fields: new sysc configuration
  2753. */
  2754. static int omap_hwmod_init_regbits(struct device *dev,
  2755. const struct ti_sysc_module_data *data,
  2756. struct sysc_regbits **sysc_fields)
  2757. {
  2758. *sysc_fields = NULL;
  2759. switch (data->cap->type) {
  2760. case TI_SYSC_OMAP2:
  2761. case TI_SYSC_OMAP2_TIMER:
  2762. *sysc_fields = &omap_hwmod_sysc_type1;
  2763. break;
  2764. case TI_SYSC_OMAP3_SHAM:
  2765. *sysc_fields = &omap3_sham_sysc_fields;
  2766. break;
  2767. case TI_SYSC_OMAP3_AES:
  2768. *sysc_fields = &omap3xxx_aes_sysc_fields;
  2769. break;
  2770. case TI_SYSC_OMAP4:
  2771. case TI_SYSC_OMAP4_TIMER:
  2772. *sysc_fields = &omap_hwmod_sysc_type2;
  2773. break;
  2774. case TI_SYSC_OMAP4_SIMPLE:
  2775. *sysc_fields = &omap_hwmod_sysc_type3;
  2776. break;
  2777. case TI_SYSC_OMAP34XX_SR:
  2778. *sysc_fields = &omap34xx_sr_sysc_fields;
  2779. break;
  2780. case TI_SYSC_OMAP36XX_SR:
  2781. *sysc_fields = &omap36xx_sr_sysc_fields;
  2782. break;
  2783. case TI_SYSC_OMAP4_SR:
  2784. *sysc_fields = &omap36xx_sr_sysc_fields;
  2785. break;
  2786. case TI_SYSC_OMAP4_MCASP:
  2787. *sysc_fields = &omap_hwmod_sysc_type_mcasp;
  2788. break;
  2789. case TI_SYSC_OMAP4_USB_HOST_FS:
  2790. *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
  2791. break;
  2792. default:
  2793. return -EINVAL;
  2794. }
  2795. return omap_hwmod_check_sysc(dev, data, *sysc_fields);
  2796. }
  2797. /**
  2798. * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
  2799. * @dev: struct device
  2800. * @data: module data
  2801. * @rev_offs: revision register offset
  2802. * @sysc_offs: sysc register offset
  2803. * @syss_offs: syss register offset
  2804. */
  2805. int omap_hwmod_init_reg_offs(struct device *dev,
  2806. const struct ti_sysc_module_data *data,
  2807. s32 *rev_offs, s32 *sysc_offs, s32 *syss_offs)
  2808. {
  2809. *rev_offs = -ENODEV;
  2810. *sysc_offs = 0;
  2811. *syss_offs = 0;
  2812. if (data->offsets[SYSC_REVISION] >= 0)
  2813. *rev_offs = data->offsets[SYSC_REVISION];
  2814. if (data->offsets[SYSC_SYSCONFIG] >= 0)
  2815. *sysc_offs = data->offsets[SYSC_SYSCONFIG];
  2816. if (data->offsets[SYSC_SYSSTATUS] >= 0)
  2817. *syss_offs = data->offsets[SYSC_SYSSTATUS];
  2818. return 0;
  2819. }
  2820. /**
  2821. * omap_hwmod_init_sysc_flags - initialize sysconfig features
  2822. * @dev: struct device
  2823. * @data: module data
  2824. * @sysc_flags: module configuration
  2825. */
  2826. int omap_hwmod_init_sysc_flags(struct device *dev,
  2827. const struct ti_sysc_module_data *data,
  2828. u32 *sysc_flags)
  2829. {
  2830. *sysc_flags = 0;
  2831. switch (data->cap->type) {
  2832. case TI_SYSC_OMAP2:
  2833. case TI_SYSC_OMAP2_TIMER:
  2834. /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
  2835. if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
  2836. *sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
  2837. if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
  2838. *sysc_flags |= SYSC_HAS_EMUFREE;
  2839. if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
  2840. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2841. if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
  2842. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2843. if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
  2844. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2845. break;
  2846. case TI_SYSC_OMAP4:
  2847. case TI_SYSC_OMAP4_TIMER:
  2848. /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
  2849. if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
  2850. *sysc_flags |= SYSC_HAS_DMADISABLE;
  2851. if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
  2852. *sysc_flags |= SYSC_HAS_EMUFREE;
  2853. if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
  2854. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2855. break;
  2856. case TI_SYSC_OMAP34XX_SR:
  2857. case TI_SYSC_OMAP36XX_SR:
  2858. /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
  2859. if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
  2860. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2861. break;
  2862. default:
  2863. if (data->cap->regbits->emufree_shift >= 0)
  2864. *sysc_flags |= SYSC_HAS_EMUFREE;
  2865. if (data->cap->regbits->enwkup_shift >= 0)
  2866. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2867. if (data->cap->regbits->srst_shift >= 0)
  2868. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2869. if (data->cap->regbits->autoidle_shift >= 0)
  2870. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2871. break;
  2872. }
  2873. if (data->cap->regbits->midle_shift >= 0 &&
  2874. data->cfg->midlemodes)
  2875. *sysc_flags |= SYSC_HAS_MIDLEMODE;
  2876. if (data->cap->regbits->sidle_shift >= 0 &&
  2877. data->cfg->sidlemodes)
  2878. *sysc_flags |= SYSC_HAS_SIDLEMODE;
  2879. if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
  2880. *sysc_flags |= SYSC_NO_CACHE;
  2881. if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
  2882. *sysc_flags |= SYSC_HAS_RESET_STATUS;
  2883. if (data->cfg->syss_mask & 1)
  2884. *sysc_flags |= SYSS_HAS_RESET_STATUS;
  2885. return 0;
  2886. }
  2887. /**
  2888. * omap_hwmod_init_idlemodes - initialize module idle modes
  2889. * @dev: struct device
  2890. * @data: module data
  2891. * @idlemodes: module supported idle modes
  2892. */
  2893. int omap_hwmod_init_idlemodes(struct device *dev,
  2894. const struct ti_sysc_module_data *data,
  2895. u32 *idlemodes)
  2896. {
  2897. *idlemodes = 0;
  2898. if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
  2899. *idlemodes |= MSTANDBY_FORCE;
  2900. if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
  2901. *idlemodes |= MSTANDBY_NO;
  2902. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
  2903. *idlemodes |= MSTANDBY_SMART;
  2904. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2905. *idlemodes |= MSTANDBY_SMART_WKUP;
  2906. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
  2907. *idlemodes |= SIDLE_FORCE;
  2908. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
  2909. *idlemodes |= SIDLE_NO;
  2910. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
  2911. *idlemodes |= SIDLE_SMART;
  2912. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2913. *idlemodes |= SIDLE_SMART_WKUP;
  2914. return 0;
  2915. }
  2916. /**
  2917. * omap_hwmod_check_module - check new module against platform data
  2918. * @dev: struct device
  2919. * @oh: module
  2920. * @data: new module data
  2921. * @sysc_fields: sysc register bits
  2922. * @rev_offs: revision register offset
  2923. * @sysc_offs: sysconfig register offset
  2924. * @syss_offs: sysstatus register offset
  2925. * @sysc_flags: sysc specific flags
  2926. * @idlemodes: sysc supported idlemodes
  2927. */
  2928. static int omap_hwmod_check_module(struct device *dev,
  2929. struct omap_hwmod *oh,
  2930. const struct ti_sysc_module_data *data,
  2931. struct sysc_regbits *sysc_fields,
  2932. s32 rev_offs, s32 sysc_offs,
  2933. s32 syss_offs, u32 sysc_flags,
  2934. u32 idlemodes)
  2935. {
  2936. if (!oh->class->sysc)
  2937. return -ENODEV;
  2938. if (sysc_fields != oh->class->sysc->sysc_fields)
  2939. dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields,
  2940. oh->class->sysc->sysc_fields);
  2941. if (rev_offs != oh->class->sysc->rev_offs)
  2942. dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
  2943. oh->class->sysc->rev_offs);
  2944. if (sysc_offs != oh->class->sysc->sysc_offs)
  2945. dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
  2946. oh->class->sysc->sysc_offs);
  2947. if (syss_offs != oh->class->sysc->syss_offs)
  2948. dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
  2949. oh->class->sysc->syss_offs);
  2950. if (sysc_flags != oh->class->sysc->sysc_flags)
  2951. dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
  2952. oh->class->sysc->sysc_flags);
  2953. if (idlemodes != oh->class->sysc->idlemodes)
  2954. dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
  2955. oh->class->sysc->idlemodes);
  2956. if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
  2957. dev_warn(dev, "srst_udelay %i != %i\n",
  2958. data->cfg->srst_udelay,
  2959. oh->class->sysc->srst_udelay);
  2960. return 0;
  2961. }
  2962. /**
  2963. * omap_hwmod_allocate_module - allocate new module
  2964. * @dev: struct device
  2965. * @oh: module
  2966. * @sysc_fields: sysc register bits
  2967. * @rev_offs: revision register offset
  2968. * @sysc_offs: sysconfig register offset
  2969. * @syss_offs: sysstatus register offset
  2970. * @sysc_flags: sysc specific flags
  2971. * @idlemodes: sysc supported idlemodes
  2972. *
  2973. * Note that the allocations here cannot use devm as ti-sysc can rebind.
  2974. */
  2975. int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
  2976. const struct ti_sysc_module_data *data,
  2977. struct sysc_regbits *sysc_fields,
  2978. s32 rev_offs, s32 sysc_offs, s32 syss_offs,
  2979. u32 sysc_flags, u32 idlemodes)
  2980. {
  2981. struct omap_hwmod_class_sysconfig *sysc;
  2982. struct omap_hwmod_class *class;
  2983. void __iomem *regs = NULL;
  2984. unsigned long flags;
  2985. sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
  2986. if (!sysc)
  2987. return -ENOMEM;
  2988. sysc->sysc_fields = sysc_fields;
  2989. sysc->rev_offs = rev_offs;
  2990. sysc->sysc_offs = sysc_offs;
  2991. sysc->syss_offs = syss_offs;
  2992. sysc->sysc_flags = sysc_flags;
  2993. sysc->idlemodes = idlemodes;
  2994. sysc->srst_udelay = data->cfg->srst_udelay;
  2995. if (!oh->_mpu_rt_va) {
  2996. regs = ioremap(data->module_pa,
  2997. data->module_size);
  2998. if (!regs)
  2999. return -ENOMEM;
  3000. }
  3001. /*
  3002. * We need new oh->class as the other devices in the same class
  3003. * may not yet have ioremapped their registers.
  3004. */
  3005. class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
  3006. if (!class)
  3007. return -ENOMEM;
  3008. class->sysc = sysc;
  3009. spin_lock_irqsave(&oh->_lock, flags);
  3010. if (regs)
  3011. oh->_mpu_rt_va = regs;
  3012. oh->class = class;
  3013. oh->_state = _HWMOD_STATE_INITIALIZED;
  3014. _setup(oh, NULL);
  3015. spin_unlock_irqrestore(&oh->_lock, flags);
  3016. return 0;
  3017. }
  3018. /**
  3019. * omap_hwmod_init_module - initialize new module
  3020. * @dev: struct device
  3021. * @data: module data
  3022. * @cookie: cookie for the caller to use for later calls
  3023. */
  3024. int omap_hwmod_init_module(struct device *dev,
  3025. const struct ti_sysc_module_data *data,
  3026. struct ti_sysc_cookie *cookie)
  3027. {
  3028. struct omap_hwmod *oh;
  3029. struct sysc_regbits *sysc_fields;
  3030. s32 rev_offs, sysc_offs, syss_offs;
  3031. u32 sysc_flags, idlemodes;
  3032. int error;
  3033. if (!dev || !data)
  3034. return -EINVAL;
  3035. oh = _lookup(data->name);
  3036. if (!oh)
  3037. return -ENODEV;
  3038. cookie->data = oh;
  3039. error = omap_hwmod_init_regbits(dev, data, &sysc_fields);
  3040. if (error)
  3041. return error;
  3042. error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
  3043. &sysc_offs, &syss_offs);
  3044. if (error)
  3045. return error;
  3046. error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
  3047. if (error)
  3048. return error;
  3049. error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
  3050. if (error)
  3051. return error;
  3052. if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
  3053. oh->flags |= HWMOD_INIT_NO_IDLE;
  3054. if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  3055. oh->flags |= HWMOD_INIT_NO_RESET;
  3056. error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
  3057. rev_offs, sysc_offs, syss_offs,
  3058. sysc_flags, idlemodes);
  3059. if (!error)
  3060. return error;
  3061. return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
  3062. rev_offs, sysc_offs, syss_offs,
  3063. sysc_flags, idlemodes);
  3064. }
  3065. /**
  3066. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  3067. *
  3068. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  3069. * early concole so that hwmod core doesn't reset and keep it in idle
  3070. * that specific uart.
  3071. */
  3072. #ifdef CONFIG_SERIAL_EARLYCON
  3073. static void __init omap_hwmod_setup_earlycon_flags(void)
  3074. {
  3075. struct device_node *np;
  3076. struct omap_hwmod *oh;
  3077. const char *uart;
  3078. np = of_find_node_by_path("/chosen");
  3079. if (np) {
  3080. uart = of_get_property(np, "stdout-path", NULL);
  3081. if (uart) {
  3082. np = of_find_node_by_path(uart);
  3083. if (np) {
  3084. uart = of_get_property(np, "ti,hwmods", NULL);
  3085. oh = omap_hwmod_lookup(uart);
  3086. if (!oh) {
  3087. uart = of_get_property(np->parent,
  3088. "ti,hwmods",
  3089. NULL);
  3090. oh = omap_hwmod_lookup(uart);
  3091. }
  3092. if (oh)
  3093. oh->flags |= DEBUG_OMAPUART_FLAGS;
  3094. }
  3095. }
  3096. }
  3097. }
  3098. #endif
  3099. /**
  3100. * omap_hwmod_setup_all - set up all registered IP blocks
  3101. *
  3102. * Initialize and set up all IP blocks registered with the hwmod code.
  3103. * Must be called after omap2_clk_init(). Resolves the struct clk
  3104. * names to struct clk pointers for each registered omap_hwmod. Also
  3105. * calls _setup() on each hwmod. Returns 0 upon success.
  3106. */
  3107. static int __init omap_hwmod_setup_all(void)
  3108. {
  3109. _ensure_mpu_hwmod_is_setup(NULL);
  3110. omap_hwmod_for_each(_init, NULL);
  3111. #ifdef CONFIG_SERIAL_EARLYCON
  3112. omap_hwmod_setup_earlycon_flags();
  3113. #endif
  3114. omap_hwmod_for_each(_setup, NULL);
  3115. return 0;
  3116. }
  3117. omap_postcore_initcall(omap_hwmod_setup_all);
  3118. /**
  3119. * omap_hwmod_enable_reidle - add an omap_hwmod to reidle list
  3120. * @oh: struct omap_hwmod *
  3121. *
  3122. * Adds the omap_hwmod to the oh_reidle_list so it will gets enabled then idled
  3123. * after each suspend cycle. Returns 0 on success.
  3124. */
  3125. int omap_hwmod_enable_reidle(struct omap_hwmod *oh)
  3126. {
  3127. struct omap_hwmod_list *oh_list_item = NULL;
  3128. oh_list_item = kzalloc(sizeof(*oh_list_item), GFP_KERNEL);
  3129. if (!oh_list_item)
  3130. return -ENOMEM;
  3131. oh_list_item->oh = oh;
  3132. list_add(&oh_list_item->oh_list, &oh_reidle_list);
  3133. pr_debug("omap_hwmod: %s: added to reidle list\n", oh->name);
  3134. return 0;
  3135. }
  3136. /**
  3137. * omap_hwmod_disable_reidle - remove an omap_hwmod from reidle list
  3138. * @oh: struct omap_hwmod *
  3139. *
  3140. * Remove the omap_hwmod from the oh_reidle_list. Returns 0 on success.
  3141. */
  3142. int omap_hwmod_disable_reidle(struct omap_hwmod *oh)
  3143. {
  3144. struct omap_hwmod_list *li, *oh_list_item = NULL;
  3145. list_for_each_entry_safe(oh_list_item, li, &oh_reidle_list, oh_list) {
  3146. if (oh_list_item->oh == oh) {
  3147. list_del(&oh_list_item->oh_list);
  3148. pr_debug("omap_hwmod: %s: removed from reidle list\n",
  3149. oh->name);
  3150. kfree(oh_list_item);
  3151. }
  3152. }
  3153. return 0;
  3154. }
  3155. /**
  3156. * omap_hwmod_enable - enable an omap_hwmod
  3157. * @oh: struct omap_hwmod *
  3158. *
  3159. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  3160. * Returns -EINVAL on error or passes along the return value from _enable().
  3161. */
  3162. int omap_hwmod_enable(struct omap_hwmod *oh)
  3163. {
  3164. int r;
  3165. unsigned long flags;
  3166. if (!oh)
  3167. return -EINVAL;
  3168. spin_lock_irqsave(&oh->_lock, flags);
  3169. r = _enable(oh);
  3170. spin_unlock_irqrestore(&oh->_lock, flags);
  3171. return r;
  3172. }
  3173. /**
  3174. * omap_hwmod_idle - idle an omap_hwmod
  3175. * @oh: struct omap_hwmod *
  3176. *
  3177. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  3178. * Returns -EINVAL on error or passes along the return value from _idle().
  3179. */
  3180. int omap_hwmod_idle(struct omap_hwmod *oh)
  3181. {
  3182. int r;
  3183. unsigned long flags;
  3184. if (!oh)
  3185. return -EINVAL;
  3186. spin_lock_irqsave(&oh->_lock, flags);
  3187. r = _idle(oh);
  3188. spin_unlock_irqrestore(&oh->_lock, flags);
  3189. return r;
  3190. }
  3191. /**
  3192. * omap_hwmod_shutdown - shutdown an omap_hwmod
  3193. * @oh: struct omap_hwmod *
  3194. *
  3195. * Shutdown an omap_hwmod @oh. Intended to be called by
  3196. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  3197. * the return value from _shutdown().
  3198. */
  3199. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  3200. {
  3201. int r;
  3202. unsigned long flags;
  3203. if (!oh)
  3204. return -EINVAL;
  3205. spin_lock_irqsave(&oh->_lock, flags);
  3206. r = _shutdown(oh);
  3207. spin_unlock_irqrestore(&oh->_lock, flags);
  3208. return r;
  3209. }
  3210. /*
  3211. * IP block data retrieval functions
  3212. */
  3213. /**
  3214. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3215. * @oh: struct omap_hwmod *
  3216. *
  3217. * Return the powerdomain pointer associated with the OMAP module
  3218. * @oh's main clock. If @oh does not have a main clk, return the
  3219. * powerdomain associated with the interface clock associated with the
  3220. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3221. * instead?) Returns NULL on error, or a struct powerdomain * on
  3222. * success.
  3223. */
  3224. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3225. {
  3226. struct clk *c;
  3227. struct omap_hwmod_ocp_if *oi;
  3228. struct clockdomain *clkdm;
  3229. struct clk_hw_omap *clk;
  3230. if (!oh)
  3231. return NULL;
  3232. if (oh->clkdm)
  3233. return oh->clkdm->pwrdm.ptr;
  3234. if (oh->_clk) {
  3235. c = oh->_clk;
  3236. } else {
  3237. oi = _find_mpu_rt_port(oh);
  3238. if (!oi)
  3239. return NULL;
  3240. c = oi->_clk;
  3241. }
  3242. clk = to_clk_hw_omap(__clk_get_hw(c));
  3243. clkdm = clk->clkdm;
  3244. if (!clkdm)
  3245. return NULL;
  3246. return clkdm->pwrdm.ptr;
  3247. }
  3248. /**
  3249. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3250. * @oh: struct omap_hwmod *
  3251. *
  3252. * Returns the virtual address corresponding to the beginning of the
  3253. * module's register target, in the address range that is intended to
  3254. * be used by the MPU. Returns the virtual address upon success or NULL
  3255. * upon error.
  3256. */
  3257. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3258. {
  3259. if (!oh)
  3260. return NULL;
  3261. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3262. return NULL;
  3263. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3264. return NULL;
  3265. return oh->_mpu_rt_va;
  3266. }
  3267. /*
  3268. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3269. * for context save/restore operations?
  3270. */
  3271. /**
  3272. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3273. * @oh: struct omap_hwmod *
  3274. *
  3275. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3276. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3277. * this IP block if it has dynamic mux entries. Eventually this
  3278. * should set PRCM wakeup registers to cause the PRCM to receive
  3279. * wakeup events from the module. Does not set any wakeup routing
  3280. * registers beyond this point - if the module is to wake up any other
  3281. * module or subsystem, that must be set separately. Called by
  3282. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3283. */
  3284. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3285. {
  3286. unsigned long flags;
  3287. u32 v;
  3288. spin_lock_irqsave(&oh->_lock, flags);
  3289. if (oh->class->sysc &&
  3290. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3291. v = oh->_sysc_cache;
  3292. _enable_wakeup(oh, &v);
  3293. _write_sysconfig(v, oh);
  3294. }
  3295. spin_unlock_irqrestore(&oh->_lock, flags);
  3296. return 0;
  3297. }
  3298. /**
  3299. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3300. * @oh: struct omap_hwmod *
  3301. *
  3302. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3303. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3304. * events for this IP block if it has dynamic mux entries. Eventually
  3305. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3306. * wakeup events from the module. Does not set any wakeup routing
  3307. * registers beyond this point - if the module is to wake up any other
  3308. * module or subsystem, that must be set separately. Called by
  3309. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3310. */
  3311. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3312. {
  3313. unsigned long flags;
  3314. u32 v;
  3315. spin_lock_irqsave(&oh->_lock, flags);
  3316. if (oh->class->sysc &&
  3317. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3318. v = oh->_sysc_cache;
  3319. _disable_wakeup(oh, &v);
  3320. _write_sysconfig(v, oh);
  3321. }
  3322. spin_unlock_irqrestore(&oh->_lock, flags);
  3323. return 0;
  3324. }
  3325. /**
  3326. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3327. * contained in the hwmod module.
  3328. * @oh: struct omap_hwmod *
  3329. * @name: name of the reset line to lookup and assert
  3330. *
  3331. * Some IP like dsp, ipu or iva contain processor that require
  3332. * an HW reset line to be assert / deassert in order to enable fully
  3333. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3334. * yet supported on this OMAP; otherwise, passes along the return value
  3335. * from _assert_hardreset().
  3336. */
  3337. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3338. {
  3339. int ret;
  3340. unsigned long flags;
  3341. if (!oh)
  3342. return -EINVAL;
  3343. spin_lock_irqsave(&oh->_lock, flags);
  3344. ret = _assert_hardreset(oh, name);
  3345. spin_unlock_irqrestore(&oh->_lock, flags);
  3346. return ret;
  3347. }
  3348. /**
  3349. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3350. * contained in the hwmod module.
  3351. * @oh: struct omap_hwmod *
  3352. * @name: name of the reset line to look up and deassert
  3353. *
  3354. * Some IP like dsp, ipu or iva contain processor that require
  3355. * an HW reset line to be assert / deassert in order to enable fully
  3356. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3357. * yet supported on this OMAP; otherwise, passes along the return value
  3358. * from _deassert_hardreset().
  3359. */
  3360. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3361. {
  3362. int ret;
  3363. unsigned long flags;
  3364. if (!oh)
  3365. return -EINVAL;
  3366. spin_lock_irqsave(&oh->_lock, flags);
  3367. ret = _deassert_hardreset(oh, name);
  3368. spin_unlock_irqrestore(&oh->_lock, flags);
  3369. return ret;
  3370. }
  3371. /**
  3372. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3373. * @classname: struct omap_hwmod_class name to search for
  3374. * @fn: callback function pointer to call for each hwmod in class @classname
  3375. * @user: arbitrary context data to pass to the callback function
  3376. *
  3377. * For each omap_hwmod of class @classname, call @fn.
  3378. * If the callback function returns something other than
  3379. * zero, the iterator is terminated, and the callback function's return
  3380. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3381. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3382. */
  3383. int omap_hwmod_for_each_by_class(const char *classname,
  3384. int (*fn)(struct omap_hwmod *oh,
  3385. void *user),
  3386. void *user)
  3387. {
  3388. struct omap_hwmod *temp_oh;
  3389. int ret = 0;
  3390. if (!classname || !fn)
  3391. return -EINVAL;
  3392. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3393. __func__, classname);
  3394. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3395. if (!strcmp(temp_oh->class->name, classname)) {
  3396. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3397. __func__, temp_oh->name);
  3398. ret = (*fn)(temp_oh, user);
  3399. if (ret)
  3400. break;
  3401. }
  3402. }
  3403. if (ret)
  3404. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3405. __func__, ret);
  3406. return ret;
  3407. }
  3408. /**
  3409. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3410. * @oh: struct omap_hwmod *
  3411. * @state: state that _setup() should leave the hwmod in
  3412. *
  3413. * Sets the hwmod state that @oh will enter at the end of _setup()
  3414. * (called by omap_hwmod_setup_*()). See also the documentation
  3415. * for _setup_postsetup(), above. Returns 0 upon success or
  3416. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3417. * in the wrong state.
  3418. */
  3419. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3420. {
  3421. int ret;
  3422. unsigned long flags;
  3423. if (!oh)
  3424. return -EINVAL;
  3425. if (state != _HWMOD_STATE_DISABLED &&
  3426. state != _HWMOD_STATE_ENABLED &&
  3427. state != _HWMOD_STATE_IDLE)
  3428. return -EINVAL;
  3429. spin_lock_irqsave(&oh->_lock, flags);
  3430. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3431. ret = -EINVAL;
  3432. goto ohsps_unlock;
  3433. }
  3434. oh->_postsetup_state = state;
  3435. ret = 0;
  3436. ohsps_unlock:
  3437. spin_unlock_irqrestore(&oh->_lock, flags);
  3438. return ret;
  3439. }
  3440. /**
  3441. * omap_hwmod_get_context_loss_count - get lost context count
  3442. * @oh: struct omap_hwmod *
  3443. *
  3444. * Returns the context loss count of associated @oh
  3445. * upon success, or zero if no context loss data is available.
  3446. *
  3447. * On OMAP4, this queries the per-hwmod context loss register,
  3448. * assuming one exists. If not, or on OMAP2/3, this queries the
  3449. * enclosing powerdomain context loss count.
  3450. */
  3451. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3452. {
  3453. struct powerdomain *pwrdm;
  3454. int ret = 0;
  3455. if (soc_ops.get_context_lost)
  3456. return soc_ops.get_context_lost(oh);
  3457. pwrdm = omap_hwmod_get_pwrdm(oh);
  3458. if (pwrdm)
  3459. ret = pwrdm_get_context_loss_count(pwrdm);
  3460. return ret;
  3461. }
  3462. /**
  3463. * omap_hwmod_init - initialize the hwmod code
  3464. *
  3465. * Sets up some function pointers needed by the hwmod code to operate on the
  3466. * currently-booted SoC. Intended to be called once during kernel init
  3467. * before any hwmods are registered. No return value.
  3468. */
  3469. void __init omap_hwmod_init(void)
  3470. {
  3471. if (cpu_is_omap24xx()) {
  3472. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3473. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3474. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3475. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3476. } else if (cpu_is_omap34xx()) {
  3477. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3478. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3479. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3480. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3481. soc_ops.init_clkdm = _init_clkdm;
  3482. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3483. soc_ops.enable_module = _omap4_enable_module;
  3484. soc_ops.disable_module = _omap4_disable_module;
  3485. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3486. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3487. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3488. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3489. soc_ops.init_clkdm = _init_clkdm;
  3490. soc_ops.update_context_lost = _omap4_update_context_lost;
  3491. soc_ops.get_context_lost = _omap4_get_context_lost;
  3492. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3493. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3494. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3495. soc_is_am43xx()) {
  3496. soc_ops.enable_module = _omap4_enable_module;
  3497. soc_ops.disable_module = _omap4_disable_module;
  3498. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3499. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3500. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3501. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3502. soc_ops.init_clkdm = _init_clkdm;
  3503. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3504. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3505. } else {
  3506. WARN(1, "omap_hwmod: unknown SoC type\n");
  3507. }
  3508. _init_clkctrl_providers();
  3509. inited = true;
  3510. }
  3511. /**
  3512. * omap_hwmod_setup_reidle - add hwmods to reidle list and register notifier
  3513. *
  3514. * Returns 0 on success.
  3515. */
  3516. int omap_hwmod_setup_reidle(void)
  3517. {
  3518. omap_hwmod_for_each(_setup_reidle, NULL);
  3519. if (!list_empty(&oh_reidle_list))
  3520. register_pm_notifier(&pm_nb);
  3521. return 0;
  3522. }
  3523. /**
  3524. * omap_hwmod_get_main_clk - get pointer to main clock name
  3525. * @oh: struct omap_hwmod *
  3526. *
  3527. * Returns the main clock name assocated with @oh upon success,
  3528. * or NULL if @oh is NULL.
  3529. */
  3530. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3531. {
  3532. if (!oh)
  3533. return NULL;
  3534. return oh->main_clk;
  3535. }
  3536. /**
  3537. * omap_hwmod_rst_save_context - Saves the HW reset line state of submodules
  3538. * @oh: struct omap_hwmod *
  3539. * @unused: (unused, caller should pass NULL)
  3540. *
  3541. * Saves the HW reset line state of all the submodules in the hwmod
  3542. */
  3543. static int omap_hwmod_rst_save_context(struct omap_hwmod *oh, void *unused)
  3544. {
  3545. int i;
  3546. for (i = 0; i < oh->rst_lines_cnt; i++)
  3547. oh->rst_lines[i].context =
  3548. _read_hardreset(oh, oh->rst_lines[i].name);
  3549. return 0;
  3550. }
  3551. /**
  3552. * omap_hwmod_rst_restore_context - Restores the HW reset line state of
  3553. * submodules
  3554. * @oh: struct omap_hwmod *
  3555. * @unused: (unused, caller should pass NULL)
  3556. *
  3557. * Restores the HW reset line state of all the submodules in the hwmod
  3558. */
  3559. static int omap_hwmod_rst_restore_context(struct omap_hwmod *oh, void *unused)
  3560. {
  3561. int i;
  3562. for (i = 0; i < oh->rst_lines_cnt; i++)
  3563. if (oh->rst_lines[i].context)
  3564. _assert_hardreset(oh, oh->rst_lines[i].name);
  3565. else
  3566. _deassert_hardreset(oh, oh->rst_lines[i].name);
  3567. return 0;
  3568. }
  3569. /**
  3570. * omap_hwmods_rst_save_context - Saves the HW reset line state for all hwmods
  3571. *
  3572. * Saves the HW reset line state of all the registered hwmods
  3573. */
  3574. void omap_hwmods_rst_save_context(void)
  3575. {
  3576. omap_hwmod_for_each(omap_hwmod_rst_save_context, NULL);
  3577. }
  3578. /**
  3579. * omap_hwmods_rst_restore_context - Restores the HW reset line state for all hwmods
  3580. *
  3581. * Restores the HW reset line state of all the registered hwmods
  3582. */
  3583. void omap_hwmods_rst_restore_context(void)
  3584. {
  3585. omap_hwmod_for_each(omap_hwmod_rst_restore_context, NULL);
  3586. }