wm_adsp.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/vmalloc.h>
  24. #include <linux/workqueue.h>
  25. #include <linux/debugfs.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/jack.h>
  31. #include <sound/initval.h>
  32. #include <sound/tlv.h>
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2V2_CLOCKING 0x2
  109. #define ADSP2_STATUS1 0x4
  110. #define ADSP2_WDMA_CONFIG_1 0x30
  111. #define ADSP2_WDMA_CONFIG_2 0x31
  112. #define ADSP2V2_WDMA_CONFIG_2 0x32
  113. #define ADSP2_RDMA_CONFIG_1 0x34
  114. #define ADSP2_SCRATCH0 0x40
  115. #define ADSP2_SCRATCH1 0x41
  116. #define ADSP2_SCRATCH2 0x42
  117. #define ADSP2_SCRATCH3 0x43
  118. #define ADSP2V2_SCRATCH0_1 0x40
  119. #define ADSP2V2_SCRATCH2_3 0x42
  120. /*
  121. * ADSP2 Control
  122. */
  123. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  124. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  125. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  126. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  127. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  128. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  129. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  130. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  131. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  132. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  133. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  134. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  135. #define ADSP2_START 0x0001 /* DSP1_START */
  136. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  137. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  138. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  139. /*
  140. * ADSP2 clocking
  141. */
  142. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  143. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  144. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  145. /*
  146. * ADSP2V2 clocking
  147. */
  148. #define ADSP2V2_CLK_SEL_MASK 0x70000 /* CLK_SEL_ENA */
  149. #define ADSP2V2_CLK_SEL_SHIFT 16 /* CLK_SEL_ENA */
  150. #define ADSP2V2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  151. #define ADSP2V2_RATE_MASK 0x7800 /* DSP_RATE */
  152. #define ADSP2V2_RATE_SHIFT 11 /* DSP_RATE */
  153. #define ADSP2V2_RATE_WIDTH 4 /* DSP_RATE */
  154. /*
  155. * ADSP2 Status 1
  156. */
  157. #define ADSP2_RAM_RDY 0x0001
  158. #define ADSP2_RAM_RDY_MASK 0x0001
  159. #define ADSP2_RAM_RDY_SHIFT 0
  160. #define ADSP2_RAM_RDY_WIDTH 1
  161. /*
  162. * ADSP2 Lock support
  163. */
  164. #define ADSP2_LOCK_CODE_0 0x5555
  165. #define ADSP2_LOCK_CODE_1 0xAAAA
  166. #define ADSP2_WATCHDOG 0x0A
  167. #define ADSP2_BUS_ERR_ADDR 0x52
  168. #define ADSP2_REGION_LOCK_STATUS 0x64
  169. #define ADSP2_LOCK_REGION_1_LOCK_REGION_0 0x66
  170. #define ADSP2_LOCK_REGION_3_LOCK_REGION_2 0x68
  171. #define ADSP2_LOCK_REGION_5_LOCK_REGION_4 0x6A
  172. #define ADSP2_LOCK_REGION_7_LOCK_REGION_6 0x6C
  173. #define ADSP2_LOCK_REGION_9_LOCK_REGION_8 0x6E
  174. #define ADSP2_LOCK_REGION_CTRL 0x7A
  175. #define ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR 0x7C
  176. #define ADSP2_REGION_LOCK_ERR_MASK 0x8000
  177. #define ADSP2_SLAVE_ERR_MASK 0x4000
  178. #define ADSP2_WDT_TIMEOUT_STS_MASK 0x2000
  179. #define ADSP2_CTRL_ERR_PAUSE_ENA 0x0002
  180. #define ADSP2_CTRL_ERR_EINT 0x0001
  181. #define ADSP2_BUS_ERR_ADDR_MASK 0x00FFFFFF
  182. #define ADSP2_XMEM_ERR_ADDR_MASK 0x0000FFFF
  183. #define ADSP2_PMEM_ERR_ADDR_MASK 0x7FFF0000
  184. #define ADSP2_PMEM_ERR_ADDR_SHIFT 16
  185. #define ADSP2_WDT_ENA_MASK 0xFFFFFFFD
  186. #define ADSP2_LOCK_REGION_SHIFT 16
  187. #define ADSP_MAX_STD_CTRL_SIZE 512
  188. #define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
  189. #define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
  190. #define WM_ADSP_ACKED_CTL_MIN_VALUE 0
  191. #define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
  192. /*
  193. * Event control messages
  194. */
  195. #define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
  196. struct wm_adsp_buf {
  197. struct list_head list;
  198. void *buf;
  199. };
  200. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  201. struct list_head *list)
  202. {
  203. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  204. if (buf == NULL)
  205. return NULL;
  206. buf->buf = vmalloc(len);
  207. if (!buf->buf) {
  208. kfree(buf);
  209. return NULL;
  210. }
  211. memcpy(buf->buf, src, len);
  212. if (list)
  213. list_add_tail(&buf->list, list);
  214. return buf;
  215. }
  216. static void wm_adsp_buf_free(struct list_head *list)
  217. {
  218. while (!list_empty(list)) {
  219. struct wm_adsp_buf *buf = list_first_entry(list,
  220. struct wm_adsp_buf,
  221. list);
  222. list_del(&buf->list);
  223. vfree(buf->buf);
  224. kfree(buf);
  225. }
  226. }
  227. #define WM_ADSP_FW_MBC_VSS 0
  228. #define WM_ADSP_FW_HIFI 1
  229. #define WM_ADSP_FW_TX 2
  230. #define WM_ADSP_FW_TX_SPK 3
  231. #define WM_ADSP_FW_RX 4
  232. #define WM_ADSP_FW_RX_ANC 5
  233. #define WM_ADSP_FW_CTRL 6
  234. #define WM_ADSP_FW_ASR 7
  235. #define WM_ADSP_FW_TRACE 8
  236. #define WM_ADSP_FW_SPK_PROT 9
  237. #define WM_ADSP_FW_MISC 10
  238. #define WM_ADSP_NUM_FW 11
  239. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  240. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  241. [WM_ADSP_FW_HIFI] = "MasterHiFi",
  242. [WM_ADSP_FW_TX] = "Tx",
  243. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  244. [WM_ADSP_FW_RX] = "Rx",
  245. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  246. [WM_ADSP_FW_CTRL] = "Voice Ctrl",
  247. [WM_ADSP_FW_ASR] = "ASR Assist",
  248. [WM_ADSP_FW_TRACE] = "Dbg Trace",
  249. [WM_ADSP_FW_SPK_PROT] = "Protection",
  250. [WM_ADSP_FW_MISC] = "Misc",
  251. };
  252. struct wm_adsp_system_config_xm_hdr {
  253. __be32 sys_enable;
  254. __be32 fw_id;
  255. __be32 fw_rev;
  256. __be32 boot_status;
  257. __be32 watchdog;
  258. __be32 dma_buffer_size;
  259. __be32 rdma[6];
  260. __be32 wdma[8];
  261. __be32 build_job_name[3];
  262. __be32 build_job_number;
  263. };
  264. struct wm_adsp_alg_xm_struct {
  265. __be32 magic;
  266. __be32 smoothing;
  267. __be32 threshold;
  268. __be32 host_buf_ptr;
  269. __be32 start_seq;
  270. __be32 high_water_mark;
  271. __be32 low_water_mark;
  272. __be64 smoothed_power;
  273. };
  274. struct wm_adsp_buffer {
  275. __be32 X_buf_base; /* XM base addr of first X area */
  276. __be32 X_buf_size; /* Size of 1st X area in words */
  277. __be32 X_buf_base2; /* XM base addr of 2nd X area */
  278. __be32 X_buf_brk; /* Total X size in words */
  279. __be32 Y_buf_base; /* YM base addr of Y area */
  280. __be32 wrap; /* Total size X and Y in words */
  281. __be32 high_water_mark; /* Point at which IRQ is asserted */
  282. __be32 irq_count; /* bits 1-31 count IRQ assertions */
  283. __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
  284. __be32 next_write_index; /* word index of next write */
  285. __be32 next_read_index; /* word index of next read */
  286. __be32 error; /* error if any */
  287. __be32 oldest_block_index; /* word index of oldest surviving */
  288. __be32 requested_rewind; /* how many blocks rewind was done */
  289. __be32 reserved_space; /* internal */
  290. __be32 min_free; /* min free space since stream start */
  291. __be32 blocks_written[2]; /* total blocks written (64 bit) */
  292. __be32 words_written[2]; /* total words written (64 bit) */
  293. };
  294. struct wm_adsp_compr;
  295. struct wm_adsp_compr_buf {
  296. struct wm_adsp *dsp;
  297. struct wm_adsp_compr *compr;
  298. struct wm_adsp_buffer_region *regions;
  299. u32 host_buf_ptr;
  300. u32 error;
  301. u32 irq_count;
  302. int read_index;
  303. int avail;
  304. };
  305. struct wm_adsp_compr {
  306. struct wm_adsp *dsp;
  307. struct wm_adsp_compr_buf *buf;
  308. struct snd_compr_stream *stream;
  309. struct snd_compressed_buffer size;
  310. u32 *raw_buf;
  311. unsigned int copied_total;
  312. unsigned int sample_rate;
  313. };
  314. #define WM_ADSP_DATA_WORD_SIZE 3
  315. #define WM_ADSP_MIN_FRAGMENTS 1
  316. #define WM_ADSP_MAX_FRAGMENTS 256
  317. #define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
  318. #define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
  319. #define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
  320. #define HOST_BUFFER_FIELD(field) \
  321. (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
  322. #define ALG_XM_FIELD(field) \
  323. (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
  324. static int wm_adsp_buffer_init(struct wm_adsp *dsp);
  325. static int wm_adsp_buffer_free(struct wm_adsp *dsp);
  326. struct wm_adsp_buffer_region {
  327. unsigned int offset;
  328. unsigned int cumulative_size;
  329. unsigned int mem_type;
  330. unsigned int base_addr;
  331. };
  332. struct wm_adsp_buffer_region_def {
  333. unsigned int mem_type;
  334. unsigned int base_offset;
  335. unsigned int size_offset;
  336. };
  337. static const struct wm_adsp_buffer_region_def default_regions[] = {
  338. {
  339. .mem_type = WMFW_ADSP2_XM,
  340. .base_offset = HOST_BUFFER_FIELD(X_buf_base),
  341. .size_offset = HOST_BUFFER_FIELD(X_buf_size),
  342. },
  343. {
  344. .mem_type = WMFW_ADSP2_XM,
  345. .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
  346. .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
  347. },
  348. {
  349. .mem_type = WMFW_ADSP2_YM,
  350. .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
  351. .size_offset = HOST_BUFFER_FIELD(wrap),
  352. },
  353. };
  354. struct wm_adsp_fw_caps {
  355. u32 id;
  356. struct snd_codec_desc desc;
  357. int num_regions;
  358. const struct wm_adsp_buffer_region_def *region_defs;
  359. };
  360. static const struct wm_adsp_fw_caps ctrl_caps[] = {
  361. {
  362. .id = SND_AUDIOCODEC_BESPOKE,
  363. .desc = {
  364. .max_ch = 1,
  365. .sample_rates = { 16000 },
  366. .num_sample_rates = 1,
  367. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  368. },
  369. .num_regions = ARRAY_SIZE(default_regions),
  370. .region_defs = default_regions,
  371. },
  372. };
  373. static const struct wm_adsp_fw_caps trace_caps[] = {
  374. {
  375. .id = SND_AUDIOCODEC_BESPOKE,
  376. .desc = {
  377. .max_ch = 8,
  378. .sample_rates = {
  379. 4000, 8000, 11025, 12000, 16000, 22050,
  380. 24000, 32000, 44100, 48000, 64000, 88200,
  381. 96000, 176400, 192000
  382. },
  383. .num_sample_rates = 15,
  384. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  385. },
  386. .num_regions = ARRAY_SIZE(default_regions),
  387. .region_defs = default_regions,
  388. },
  389. };
  390. static const struct {
  391. const char *file;
  392. int compr_direction;
  393. int num_caps;
  394. const struct wm_adsp_fw_caps *caps;
  395. bool voice_trigger;
  396. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  397. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  398. [WM_ADSP_FW_HIFI] = { .file = "hifi" },
  399. [WM_ADSP_FW_TX] = { .file = "tx" },
  400. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  401. [WM_ADSP_FW_RX] = { .file = "rx" },
  402. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  403. [WM_ADSP_FW_CTRL] = {
  404. .file = "ctrl",
  405. .compr_direction = SND_COMPRESS_CAPTURE,
  406. .num_caps = ARRAY_SIZE(ctrl_caps),
  407. .caps = ctrl_caps,
  408. .voice_trigger = true,
  409. },
  410. [WM_ADSP_FW_ASR] = { .file = "asr" },
  411. [WM_ADSP_FW_TRACE] = {
  412. .file = "trace",
  413. .compr_direction = SND_COMPRESS_CAPTURE,
  414. .num_caps = ARRAY_SIZE(trace_caps),
  415. .caps = trace_caps,
  416. },
  417. [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
  418. [WM_ADSP_FW_MISC] = { .file = "misc" },
  419. };
  420. struct wm_coeff_ctl_ops {
  421. int (*xget)(struct snd_kcontrol *kcontrol,
  422. struct snd_ctl_elem_value *ucontrol);
  423. int (*xput)(struct snd_kcontrol *kcontrol,
  424. struct snd_ctl_elem_value *ucontrol);
  425. };
  426. struct wm_coeff_ctl {
  427. const char *name;
  428. const char *fw_name;
  429. struct wm_adsp_alg_region alg_region;
  430. struct wm_coeff_ctl_ops ops;
  431. struct wm_adsp *dsp;
  432. unsigned int enabled:1;
  433. struct list_head list;
  434. void *cache;
  435. unsigned int offset;
  436. size_t len;
  437. unsigned int set:1;
  438. struct soc_bytes_ext bytes_ext;
  439. unsigned int flags;
  440. unsigned int type;
  441. };
  442. static const char *wm_adsp_mem_region_name(unsigned int type)
  443. {
  444. switch (type) {
  445. case WMFW_ADSP1_PM:
  446. return "PM";
  447. case WMFW_ADSP1_DM:
  448. return "DM";
  449. case WMFW_ADSP2_XM:
  450. return "XM";
  451. case WMFW_ADSP2_YM:
  452. return "YM";
  453. case WMFW_ADSP1_ZM:
  454. return "ZM";
  455. default:
  456. return NULL;
  457. }
  458. }
  459. #ifdef CONFIG_DEBUG_FS
  460. static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
  461. {
  462. char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
  463. kfree(dsp->wmfw_file_name);
  464. dsp->wmfw_file_name = tmp;
  465. }
  466. static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
  467. {
  468. char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
  469. kfree(dsp->bin_file_name);
  470. dsp->bin_file_name = tmp;
  471. }
  472. static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
  473. {
  474. kfree(dsp->wmfw_file_name);
  475. kfree(dsp->bin_file_name);
  476. dsp->wmfw_file_name = NULL;
  477. dsp->bin_file_name = NULL;
  478. }
  479. static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
  480. char __user *user_buf,
  481. size_t count, loff_t *ppos)
  482. {
  483. struct wm_adsp *dsp = file->private_data;
  484. ssize_t ret;
  485. mutex_lock(&dsp->pwr_lock);
  486. if (!dsp->wmfw_file_name || !dsp->booted)
  487. ret = 0;
  488. else
  489. ret = simple_read_from_buffer(user_buf, count, ppos,
  490. dsp->wmfw_file_name,
  491. strlen(dsp->wmfw_file_name));
  492. mutex_unlock(&dsp->pwr_lock);
  493. return ret;
  494. }
  495. static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
  496. char __user *user_buf,
  497. size_t count, loff_t *ppos)
  498. {
  499. struct wm_adsp *dsp = file->private_data;
  500. ssize_t ret;
  501. mutex_lock(&dsp->pwr_lock);
  502. if (!dsp->bin_file_name || !dsp->booted)
  503. ret = 0;
  504. else
  505. ret = simple_read_from_buffer(user_buf, count, ppos,
  506. dsp->bin_file_name,
  507. strlen(dsp->bin_file_name));
  508. mutex_unlock(&dsp->pwr_lock);
  509. return ret;
  510. }
  511. static const struct {
  512. const char *name;
  513. const struct file_operations fops;
  514. } wm_adsp_debugfs_fops[] = {
  515. {
  516. .name = "wmfw_file_name",
  517. .fops = {
  518. .open = simple_open,
  519. .read = wm_adsp_debugfs_wmfw_read,
  520. },
  521. },
  522. {
  523. .name = "bin_file_name",
  524. .fops = {
  525. .open = simple_open,
  526. .read = wm_adsp_debugfs_bin_read,
  527. },
  528. },
  529. };
  530. static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
  531. struct snd_soc_component *component)
  532. {
  533. struct dentry *root = NULL;
  534. char *root_name;
  535. int i;
  536. if (!component->debugfs_root) {
  537. adsp_err(dsp, "No codec debugfs root\n");
  538. goto err;
  539. }
  540. root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  541. if (!root_name)
  542. goto err;
  543. snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
  544. root = debugfs_create_dir(root_name, component->debugfs_root);
  545. kfree(root_name);
  546. if (!root)
  547. goto err;
  548. if (!debugfs_create_bool("booted", 0444, root, &dsp->booted))
  549. goto err;
  550. if (!debugfs_create_bool("running", 0444, root, &dsp->running))
  551. goto err;
  552. if (!debugfs_create_x32("fw_id", 0444, root, &dsp->fw_id))
  553. goto err;
  554. if (!debugfs_create_x32("fw_version", 0444, root, &dsp->fw_id_version))
  555. goto err;
  556. for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
  557. if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
  558. 0444, root, dsp,
  559. &wm_adsp_debugfs_fops[i].fops))
  560. goto err;
  561. }
  562. dsp->debugfs_root = root;
  563. return;
  564. err:
  565. debugfs_remove_recursive(root);
  566. adsp_err(dsp, "Failed to create debugfs\n");
  567. }
  568. static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
  569. {
  570. wm_adsp_debugfs_clear(dsp);
  571. debugfs_remove_recursive(dsp->debugfs_root);
  572. }
  573. #else
  574. static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
  575. struct snd_soc_component *component)
  576. {
  577. }
  578. static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
  579. {
  580. }
  581. static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
  582. const char *s)
  583. {
  584. }
  585. static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
  586. const char *s)
  587. {
  588. }
  589. static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
  590. {
  591. }
  592. #endif
  593. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  594. struct snd_ctl_elem_value *ucontrol)
  595. {
  596. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  597. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  598. struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
  599. ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
  600. return 0;
  601. }
  602. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  603. struct snd_ctl_elem_value *ucontrol)
  604. {
  605. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  606. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  607. struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
  608. int ret = 0;
  609. if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
  610. return 0;
  611. if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
  612. return -EINVAL;
  613. mutex_lock(&dsp[e->shift_l].pwr_lock);
  614. if (dsp[e->shift_l].booted || dsp[e->shift_l].compr)
  615. ret = -EBUSY;
  616. else
  617. dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
  618. mutex_unlock(&dsp[e->shift_l].pwr_lock);
  619. return ret;
  620. }
  621. static const struct soc_enum wm_adsp_fw_enum[] = {
  622. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  623. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  624. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  625. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  626. SOC_ENUM_SINGLE(0, 4, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  627. SOC_ENUM_SINGLE(0, 5, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  628. SOC_ENUM_SINGLE(0, 6, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  629. };
  630. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  631. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  632. wm_adsp_fw_get, wm_adsp_fw_put),
  633. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  634. wm_adsp_fw_get, wm_adsp_fw_put),
  635. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  636. wm_adsp_fw_get, wm_adsp_fw_put),
  637. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  638. wm_adsp_fw_get, wm_adsp_fw_put),
  639. SOC_ENUM_EXT("DSP5 Firmware", wm_adsp_fw_enum[4],
  640. wm_adsp_fw_get, wm_adsp_fw_put),
  641. SOC_ENUM_EXT("DSP6 Firmware", wm_adsp_fw_enum[5],
  642. wm_adsp_fw_get, wm_adsp_fw_put),
  643. SOC_ENUM_EXT("DSP7 Firmware", wm_adsp_fw_enum[6],
  644. wm_adsp_fw_get, wm_adsp_fw_put),
  645. };
  646. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  647. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  648. int type)
  649. {
  650. int i;
  651. for (i = 0; i < dsp->num_mems; i++)
  652. if (dsp->mem[i].type == type)
  653. return &dsp->mem[i];
  654. return NULL;
  655. }
  656. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
  657. unsigned int offset)
  658. {
  659. if (WARN_ON(!mem))
  660. return offset;
  661. switch (mem->type) {
  662. case WMFW_ADSP1_PM:
  663. return mem->base + (offset * 3);
  664. case WMFW_ADSP1_DM:
  665. return mem->base + (offset * 2);
  666. case WMFW_ADSP2_XM:
  667. return mem->base + (offset * 2);
  668. case WMFW_ADSP2_YM:
  669. return mem->base + (offset * 2);
  670. case WMFW_ADSP1_ZM:
  671. return mem->base + (offset * 2);
  672. default:
  673. WARN(1, "Unknown memory region type");
  674. return offset;
  675. }
  676. }
  677. static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
  678. {
  679. u16 scratch[4];
  680. int ret;
  681. ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
  682. scratch, sizeof(scratch));
  683. if (ret) {
  684. adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
  685. return;
  686. }
  687. adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
  688. be16_to_cpu(scratch[0]),
  689. be16_to_cpu(scratch[1]),
  690. be16_to_cpu(scratch[2]),
  691. be16_to_cpu(scratch[3]));
  692. }
  693. static void wm_adsp2v2_show_fw_status(struct wm_adsp *dsp)
  694. {
  695. u32 scratch[2];
  696. int ret;
  697. ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2V2_SCRATCH0_1,
  698. scratch, sizeof(scratch));
  699. if (ret) {
  700. adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
  701. return;
  702. }
  703. scratch[0] = be32_to_cpu(scratch[0]);
  704. scratch[1] = be32_to_cpu(scratch[1]);
  705. adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
  706. scratch[0] & 0xFFFF,
  707. scratch[0] >> 16,
  708. scratch[1] & 0xFFFF,
  709. scratch[1] >> 16);
  710. }
  711. static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
  712. {
  713. return container_of(ext, struct wm_coeff_ctl, bytes_ext);
  714. }
  715. static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
  716. {
  717. const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
  718. struct wm_adsp *dsp = ctl->dsp;
  719. const struct wm_adsp_region *mem;
  720. mem = wm_adsp_find_region(dsp, alg_region->type);
  721. if (!mem) {
  722. adsp_err(dsp, "No base for region %x\n",
  723. alg_region->type);
  724. return -EINVAL;
  725. }
  726. *reg = wm_adsp_region_to_reg(mem, ctl->alg_region.base + ctl->offset);
  727. return 0;
  728. }
  729. static int wm_coeff_info(struct snd_kcontrol *kctl,
  730. struct snd_ctl_elem_info *uinfo)
  731. {
  732. struct soc_bytes_ext *bytes_ext =
  733. (struct soc_bytes_ext *)kctl->private_value;
  734. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  735. switch (ctl->type) {
  736. case WMFW_CTL_TYPE_ACKED:
  737. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  738. uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
  739. uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
  740. uinfo->value.integer.step = 1;
  741. uinfo->count = 1;
  742. break;
  743. default:
  744. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  745. uinfo->count = ctl->len;
  746. break;
  747. }
  748. return 0;
  749. }
  750. static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
  751. unsigned int event_id)
  752. {
  753. struct wm_adsp *dsp = ctl->dsp;
  754. u32 val = cpu_to_be32(event_id);
  755. unsigned int reg;
  756. int i, ret;
  757. ret = wm_coeff_base_reg(ctl, &reg);
  758. if (ret)
  759. return ret;
  760. adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
  761. event_id, ctl->alg_region.alg,
  762. wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
  763. ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
  764. if (ret) {
  765. adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
  766. return ret;
  767. }
  768. /*
  769. * Poll for ack, we initially poll at ~1ms intervals for firmwares
  770. * that respond quickly, then go to ~10ms polls. A firmware is unlikely
  771. * to ack instantly so we do the first 1ms delay before reading the
  772. * control to avoid a pointless bus transaction
  773. */
  774. for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
  775. switch (i) {
  776. case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
  777. usleep_range(1000, 2000);
  778. i++;
  779. break;
  780. default:
  781. usleep_range(10000, 20000);
  782. i += 10;
  783. break;
  784. }
  785. ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
  786. if (ret) {
  787. adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
  788. return ret;
  789. }
  790. if (val == 0) {
  791. adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
  792. return 0;
  793. }
  794. }
  795. adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
  796. reg, ctl->alg_region.alg,
  797. wm_adsp_mem_region_name(ctl->alg_region.type),
  798. ctl->offset);
  799. return -ETIMEDOUT;
  800. }
  801. static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
  802. const void *buf, size_t len)
  803. {
  804. struct wm_adsp *dsp = ctl->dsp;
  805. void *scratch;
  806. int ret;
  807. unsigned int reg;
  808. ret = wm_coeff_base_reg(ctl, &reg);
  809. if (ret)
  810. return ret;
  811. scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
  812. if (!scratch)
  813. return -ENOMEM;
  814. ret = regmap_raw_write(dsp->regmap, reg, scratch,
  815. len);
  816. if (ret) {
  817. adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
  818. len, reg, ret);
  819. kfree(scratch);
  820. return ret;
  821. }
  822. adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
  823. kfree(scratch);
  824. return 0;
  825. }
  826. static int wm_coeff_put(struct snd_kcontrol *kctl,
  827. struct snd_ctl_elem_value *ucontrol)
  828. {
  829. struct soc_bytes_ext *bytes_ext =
  830. (struct soc_bytes_ext *)kctl->private_value;
  831. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  832. char *p = ucontrol->value.bytes.data;
  833. int ret = 0;
  834. mutex_lock(&ctl->dsp->pwr_lock);
  835. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
  836. ret = -EPERM;
  837. else
  838. memcpy(ctl->cache, p, ctl->len);
  839. ctl->set = 1;
  840. if (ctl->enabled && ctl->dsp->running)
  841. ret = wm_coeff_write_control(ctl, p, ctl->len);
  842. mutex_unlock(&ctl->dsp->pwr_lock);
  843. return ret;
  844. }
  845. static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
  846. const unsigned int __user *bytes, unsigned int size)
  847. {
  848. struct soc_bytes_ext *bytes_ext =
  849. (struct soc_bytes_ext *)kctl->private_value;
  850. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  851. int ret = 0;
  852. mutex_lock(&ctl->dsp->pwr_lock);
  853. if (copy_from_user(ctl->cache, bytes, size)) {
  854. ret = -EFAULT;
  855. } else {
  856. ctl->set = 1;
  857. if (ctl->enabled && ctl->dsp->running)
  858. ret = wm_coeff_write_control(ctl, ctl->cache, size);
  859. else if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
  860. ret = -EPERM;
  861. }
  862. mutex_unlock(&ctl->dsp->pwr_lock);
  863. return ret;
  864. }
  865. static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
  866. struct snd_ctl_elem_value *ucontrol)
  867. {
  868. struct soc_bytes_ext *bytes_ext =
  869. (struct soc_bytes_ext *)kctl->private_value;
  870. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  871. unsigned int val = ucontrol->value.integer.value[0];
  872. int ret;
  873. if (val == 0)
  874. return 0; /* 0 means no event */
  875. mutex_lock(&ctl->dsp->pwr_lock);
  876. if (ctl->enabled && ctl->dsp->running)
  877. ret = wm_coeff_write_acked_control(ctl, val);
  878. else
  879. ret = -EPERM;
  880. mutex_unlock(&ctl->dsp->pwr_lock);
  881. return ret;
  882. }
  883. static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
  884. void *buf, size_t len)
  885. {
  886. struct wm_adsp *dsp = ctl->dsp;
  887. void *scratch;
  888. int ret;
  889. unsigned int reg;
  890. ret = wm_coeff_base_reg(ctl, &reg);
  891. if (ret)
  892. return ret;
  893. scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
  894. if (!scratch)
  895. return -ENOMEM;
  896. ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
  897. if (ret) {
  898. adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
  899. len, reg, ret);
  900. kfree(scratch);
  901. return ret;
  902. }
  903. adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
  904. memcpy(buf, scratch, len);
  905. kfree(scratch);
  906. return 0;
  907. }
  908. static int wm_coeff_get(struct snd_kcontrol *kctl,
  909. struct snd_ctl_elem_value *ucontrol)
  910. {
  911. struct soc_bytes_ext *bytes_ext =
  912. (struct soc_bytes_ext *)kctl->private_value;
  913. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  914. char *p = ucontrol->value.bytes.data;
  915. int ret = 0;
  916. mutex_lock(&ctl->dsp->pwr_lock);
  917. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
  918. if (ctl->enabled && ctl->dsp->running)
  919. ret = wm_coeff_read_control(ctl, p, ctl->len);
  920. else
  921. ret = -EPERM;
  922. } else {
  923. if (!ctl->flags && ctl->enabled && ctl->dsp->running)
  924. ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
  925. memcpy(p, ctl->cache, ctl->len);
  926. }
  927. mutex_unlock(&ctl->dsp->pwr_lock);
  928. return ret;
  929. }
  930. static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
  931. unsigned int __user *bytes, unsigned int size)
  932. {
  933. struct soc_bytes_ext *bytes_ext =
  934. (struct soc_bytes_ext *)kctl->private_value;
  935. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  936. int ret = 0;
  937. mutex_lock(&ctl->dsp->pwr_lock);
  938. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
  939. if (ctl->enabled && ctl->dsp->running)
  940. ret = wm_coeff_read_control(ctl, ctl->cache, size);
  941. else
  942. ret = -EPERM;
  943. } else {
  944. if (!ctl->flags && ctl->enabled && ctl->dsp->running)
  945. ret = wm_coeff_read_control(ctl, ctl->cache, size);
  946. }
  947. if (!ret && copy_to_user(bytes, ctl->cache, size))
  948. ret = -EFAULT;
  949. mutex_unlock(&ctl->dsp->pwr_lock);
  950. return ret;
  951. }
  952. static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
  953. struct snd_ctl_elem_value *ucontrol)
  954. {
  955. /*
  956. * Although it's not useful to read an acked control, we must satisfy
  957. * user-side assumptions that all controls are readable and that a
  958. * write of the same value should be filtered out (it's valid to send
  959. * the same event number again to the firmware). We therefore return 0,
  960. * meaning "no event" so valid event numbers will always be a change
  961. */
  962. ucontrol->value.integer.value[0] = 0;
  963. return 0;
  964. }
  965. struct wmfw_ctl_work {
  966. struct wm_adsp *dsp;
  967. struct wm_coeff_ctl *ctl;
  968. struct work_struct work;
  969. };
  970. static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
  971. {
  972. unsigned int out, rd, wr, vol;
  973. if (len > ADSP_MAX_STD_CTRL_SIZE) {
  974. rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
  975. wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
  976. vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
  977. out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
  978. } else {
  979. rd = SNDRV_CTL_ELEM_ACCESS_READ;
  980. wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
  981. vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
  982. out = 0;
  983. }
  984. if (in) {
  985. if (in & WMFW_CTL_FLAG_READABLE)
  986. out |= rd;
  987. if (in & WMFW_CTL_FLAG_WRITEABLE)
  988. out |= wr;
  989. if (in & WMFW_CTL_FLAG_VOLATILE)
  990. out |= vol;
  991. } else {
  992. out |= rd | wr | vol;
  993. }
  994. return out;
  995. }
  996. static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
  997. {
  998. struct snd_kcontrol_new *kcontrol;
  999. int ret;
  1000. if (!ctl || !ctl->name)
  1001. return -EINVAL;
  1002. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  1003. if (!kcontrol)
  1004. return -ENOMEM;
  1005. kcontrol->name = ctl->name;
  1006. kcontrol->info = wm_coeff_info;
  1007. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1008. kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
  1009. kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
  1010. kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
  1011. switch (ctl->type) {
  1012. case WMFW_CTL_TYPE_ACKED:
  1013. kcontrol->get = wm_coeff_get_acked;
  1014. kcontrol->put = wm_coeff_put_acked;
  1015. break;
  1016. default:
  1017. if (kcontrol->access & SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK) {
  1018. ctl->bytes_ext.max = ctl->len;
  1019. ctl->bytes_ext.get = wm_coeff_tlv_get;
  1020. ctl->bytes_ext.put = wm_coeff_tlv_put;
  1021. } else {
  1022. kcontrol->get = wm_coeff_get;
  1023. kcontrol->put = wm_coeff_put;
  1024. }
  1025. break;
  1026. }
  1027. ret = snd_soc_add_component_controls(dsp->component, kcontrol, 1);
  1028. if (ret < 0)
  1029. goto err_kcontrol;
  1030. kfree(kcontrol);
  1031. return 0;
  1032. err_kcontrol:
  1033. kfree(kcontrol);
  1034. return ret;
  1035. }
  1036. static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
  1037. {
  1038. struct wm_coeff_ctl *ctl;
  1039. int ret;
  1040. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1041. if (!ctl->enabled || ctl->set)
  1042. continue;
  1043. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
  1044. continue;
  1045. /*
  1046. * For readable controls populate the cache from the DSP memory.
  1047. * For non-readable controls the cache was zero-filled when
  1048. * created so we don't need to do anything.
  1049. */
  1050. if (!ctl->flags || (ctl->flags & WMFW_CTL_FLAG_READABLE)) {
  1051. ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
  1052. if (ret < 0)
  1053. return ret;
  1054. }
  1055. }
  1056. return 0;
  1057. }
  1058. static int wm_coeff_sync_controls(struct wm_adsp *dsp)
  1059. {
  1060. struct wm_coeff_ctl *ctl;
  1061. int ret;
  1062. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1063. if (!ctl->enabled)
  1064. continue;
  1065. if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
  1066. ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
  1067. if (ret < 0)
  1068. return ret;
  1069. }
  1070. }
  1071. return 0;
  1072. }
  1073. static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
  1074. unsigned int event)
  1075. {
  1076. struct wm_coeff_ctl *ctl;
  1077. int ret;
  1078. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1079. if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
  1080. continue;
  1081. if (!ctl->enabled)
  1082. continue;
  1083. ret = wm_coeff_write_acked_control(ctl, event);
  1084. if (ret)
  1085. adsp_warn(dsp,
  1086. "Failed to send 0x%x event to alg 0x%x (%d)\n",
  1087. event, ctl->alg_region.alg, ret);
  1088. }
  1089. }
  1090. static void wm_adsp_ctl_work(struct work_struct *work)
  1091. {
  1092. struct wmfw_ctl_work *ctl_work = container_of(work,
  1093. struct wmfw_ctl_work,
  1094. work);
  1095. wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
  1096. kfree(ctl_work);
  1097. }
  1098. static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
  1099. {
  1100. kfree(ctl->cache);
  1101. kfree(ctl->name);
  1102. kfree(ctl);
  1103. }
  1104. static int wm_adsp_create_control(struct wm_adsp *dsp,
  1105. const struct wm_adsp_alg_region *alg_region,
  1106. unsigned int offset, unsigned int len,
  1107. const char *subname, unsigned int subname_len,
  1108. unsigned int flags, unsigned int type)
  1109. {
  1110. struct wm_coeff_ctl *ctl;
  1111. struct wmfw_ctl_work *ctl_work;
  1112. char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
  1113. const char *region_name;
  1114. int ret;
  1115. region_name = wm_adsp_mem_region_name(alg_region->type);
  1116. if (!region_name) {
  1117. adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
  1118. return -EINVAL;
  1119. }
  1120. switch (dsp->fw_ver) {
  1121. case 0:
  1122. case 1:
  1123. snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
  1124. dsp->num, region_name, alg_region->alg);
  1125. break;
  1126. default:
  1127. ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
  1128. "DSP%d%c %.12s %x", dsp->num, *region_name,
  1129. wm_adsp_fw_text[dsp->fw], alg_region->alg);
  1130. /* Truncate the subname from the start if it is too long */
  1131. if (subname) {
  1132. int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
  1133. int skip = 0;
  1134. if (subname_len > avail)
  1135. skip = subname_len - avail;
  1136. snprintf(name + ret,
  1137. SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
  1138. subname_len - skip, subname + skip);
  1139. }
  1140. break;
  1141. }
  1142. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1143. if (!strcmp(ctl->name, name)) {
  1144. if (!ctl->enabled)
  1145. ctl->enabled = 1;
  1146. return 0;
  1147. }
  1148. }
  1149. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  1150. if (!ctl)
  1151. return -ENOMEM;
  1152. ctl->fw_name = wm_adsp_fw_text[dsp->fw];
  1153. ctl->alg_region = *alg_region;
  1154. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  1155. if (!ctl->name) {
  1156. ret = -ENOMEM;
  1157. goto err_ctl;
  1158. }
  1159. ctl->enabled = 1;
  1160. ctl->set = 0;
  1161. ctl->ops.xget = wm_coeff_get;
  1162. ctl->ops.xput = wm_coeff_put;
  1163. ctl->dsp = dsp;
  1164. ctl->flags = flags;
  1165. ctl->type = type;
  1166. ctl->offset = offset;
  1167. ctl->len = len;
  1168. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  1169. if (!ctl->cache) {
  1170. ret = -ENOMEM;
  1171. goto err_ctl_name;
  1172. }
  1173. list_add(&ctl->list, &dsp->ctl_list);
  1174. if (flags & WMFW_CTL_FLAG_SYS)
  1175. return 0;
  1176. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  1177. if (!ctl_work) {
  1178. ret = -ENOMEM;
  1179. goto err_ctl_cache;
  1180. }
  1181. ctl_work->dsp = dsp;
  1182. ctl_work->ctl = ctl;
  1183. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  1184. schedule_work(&ctl_work->work);
  1185. return 0;
  1186. err_ctl_cache:
  1187. kfree(ctl->cache);
  1188. err_ctl_name:
  1189. kfree(ctl->name);
  1190. err_ctl:
  1191. kfree(ctl);
  1192. return ret;
  1193. }
  1194. struct wm_coeff_parsed_alg {
  1195. int id;
  1196. const u8 *name;
  1197. int name_len;
  1198. int ncoeff;
  1199. };
  1200. struct wm_coeff_parsed_coeff {
  1201. int offset;
  1202. int mem_type;
  1203. const u8 *name;
  1204. int name_len;
  1205. int ctl_type;
  1206. int flags;
  1207. int len;
  1208. };
  1209. static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
  1210. {
  1211. int length;
  1212. switch (bytes) {
  1213. case 1:
  1214. length = **pos;
  1215. break;
  1216. case 2:
  1217. length = le16_to_cpu(*((__le16 *)*pos));
  1218. break;
  1219. default:
  1220. return 0;
  1221. }
  1222. if (str)
  1223. *str = *pos + bytes;
  1224. *pos += ((length + bytes) + 3) & ~0x03;
  1225. return length;
  1226. }
  1227. static int wm_coeff_parse_int(int bytes, const u8 **pos)
  1228. {
  1229. int val = 0;
  1230. switch (bytes) {
  1231. case 2:
  1232. val = le16_to_cpu(*((__le16 *)*pos));
  1233. break;
  1234. case 4:
  1235. val = le32_to_cpu(*((__le32 *)*pos));
  1236. break;
  1237. default:
  1238. break;
  1239. }
  1240. *pos += bytes;
  1241. return val;
  1242. }
  1243. static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
  1244. struct wm_coeff_parsed_alg *blk)
  1245. {
  1246. const struct wmfw_adsp_alg_data *raw;
  1247. switch (dsp->fw_ver) {
  1248. case 0:
  1249. case 1:
  1250. raw = (const struct wmfw_adsp_alg_data *)*data;
  1251. *data = raw->data;
  1252. blk->id = le32_to_cpu(raw->id);
  1253. blk->name = raw->name;
  1254. blk->name_len = strlen(raw->name);
  1255. blk->ncoeff = le32_to_cpu(raw->ncoeff);
  1256. break;
  1257. default:
  1258. blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
  1259. blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
  1260. &blk->name);
  1261. wm_coeff_parse_string(sizeof(u16), data, NULL);
  1262. blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
  1263. break;
  1264. }
  1265. adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
  1266. adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
  1267. adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
  1268. }
  1269. static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
  1270. struct wm_coeff_parsed_coeff *blk)
  1271. {
  1272. const struct wmfw_adsp_coeff_data *raw;
  1273. const u8 *tmp;
  1274. int length;
  1275. switch (dsp->fw_ver) {
  1276. case 0:
  1277. case 1:
  1278. raw = (const struct wmfw_adsp_coeff_data *)*data;
  1279. *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
  1280. blk->offset = le16_to_cpu(raw->hdr.offset);
  1281. blk->mem_type = le16_to_cpu(raw->hdr.type);
  1282. blk->name = raw->name;
  1283. blk->name_len = strlen(raw->name);
  1284. blk->ctl_type = le16_to_cpu(raw->ctl_type);
  1285. blk->flags = le16_to_cpu(raw->flags);
  1286. blk->len = le32_to_cpu(raw->len);
  1287. break;
  1288. default:
  1289. tmp = *data;
  1290. blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
  1291. blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
  1292. length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
  1293. blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
  1294. &blk->name);
  1295. wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
  1296. wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
  1297. blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
  1298. blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
  1299. blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
  1300. *data = *data + sizeof(raw->hdr) + length;
  1301. break;
  1302. }
  1303. adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
  1304. adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
  1305. adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
  1306. adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
  1307. adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
  1308. adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
  1309. }
  1310. static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
  1311. const struct wm_coeff_parsed_coeff *coeff_blk,
  1312. unsigned int f_required,
  1313. unsigned int f_illegal)
  1314. {
  1315. if ((coeff_blk->flags & f_illegal) ||
  1316. ((coeff_blk->flags & f_required) != f_required)) {
  1317. adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
  1318. coeff_blk->flags, coeff_blk->ctl_type);
  1319. return -EINVAL;
  1320. }
  1321. return 0;
  1322. }
  1323. static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
  1324. const struct wmfw_region *region)
  1325. {
  1326. struct wm_adsp_alg_region alg_region = {};
  1327. struct wm_coeff_parsed_alg alg_blk;
  1328. struct wm_coeff_parsed_coeff coeff_blk;
  1329. const u8 *data = region->data;
  1330. int i, ret;
  1331. wm_coeff_parse_alg(dsp, &data, &alg_blk);
  1332. for (i = 0; i < alg_blk.ncoeff; i++) {
  1333. wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
  1334. switch (coeff_blk.ctl_type) {
  1335. case SNDRV_CTL_ELEM_TYPE_BYTES:
  1336. break;
  1337. case WMFW_CTL_TYPE_ACKED:
  1338. if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
  1339. continue; /* ignore */
  1340. ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
  1341. WMFW_CTL_FLAG_VOLATILE |
  1342. WMFW_CTL_FLAG_WRITEABLE |
  1343. WMFW_CTL_FLAG_READABLE,
  1344. 0);
  1345. if (ret)
  1346. return -EINVAL;
  1347. break;
  1348. case WMFW_CTL_TYPE_HOSTEVENT:
  1349. ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
  1350. WMFW_CTL_FLAG_SYS |
  1351. WMFW_CTL_FLAG_VOLATILE |
  1352. WMFW_CTL_FLAG_WRITEABLE |
  1353. WMFW_CTL_FLAG_READABLE,
  1354. 0);
  1355. if (ret)
  1356. return -EINVAL;
  1357. break;
  1358. default:
  1359. adsp_err(dsp, "Unknown control type: %d\n",
  1360. coeff_blk.ctl_type);
  1361. return -EINVAL;
  1362. }
  1363. alg_region.type = coeff_blk.mem_type;
  1364. alg_region.alg = alg_blk.id;
  1365. ret = wm_adsp_create_control(dsp, &alg_region,
  1366. coeff_blk.offset,
  1367. coeff_blk.len,
  1368. coeff_blk.name,
  1369. coeff_blk.name_len,
  1370. coeff_blk.flags,
  1371. coeff_blk.ctl_type);
  1372. if (ret < 0)
  1373. adsp_err(dsp, "Failed to create control: %.*s, %d\n",
  1374. coeff_blk.name_len, coeff_blk.name, ret);
  1375. }
  1376. return 0;
  1377. }
  1378. static int wm_adsp_load(struct wm_adsp *dsp)
  1379. {
  1380. LIST_HEAD(buf_list);
  1381. const struct firmware *firmware;
  1382. struct regmap *regmap = dsp->regmap;
  1383. unsigned int pos = 0;
  1384. const struct wmfw_header *header;
  1385. const struct wmfw_adsp1_sizes *adsp1_sizes;
  1386. const struct wmfw_adsp2_sizes *adsp2_sizes;
  1387. const struct wmfw_footer *footer;
  1388. const struct wmfw_region *region;
  1389. const struct wm_adsp_region *mem;
  1390. const char *region_name;
  1391. char *file, *text = NULL;
  1392. struct wm_adsp_buf *buf;
  1393. unsigned int reg;
  1394. int regions = 0;
  1395. int ret, offset, type, sizes;
  1396. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1397. if (file == NULL)
  1398. return -ENOMEM;
  1399. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  1400. wm_adsp_fw[dsp->fw].file);
  1401. file[PAGE_SIZE - 1] = '\0';
  1402. ret = request_firmware(&firmware, file, dsp->dev);
  1403. if (ret != 0) {
  1404. adsp_err(dsp, "Failed to request '%s'\n", file);
  1405. goto out;
  1406. }
  1407. ret = -EINVAL;
  1408. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  1409. if (pos >= firmware->size) {
  1410. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1411. file, firmware->size);
  1412. goto out_fw;
  1413. }
  1414. header = (void *)&firmware->data[0];
  1415. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  1416. adsp_err(dsp, "%s: invalid magic\n", file);
  1417. goto out_fw;
  1418. }
  1419. switch (header->ver) {
  1420. case 0:
  1421. adsp_warn(dsp, "%s: Depreciated file format %d\n",
  1422. file, header->ver);
  1423. break;
  1424. case 1:
  1425. case 2:
  1426. break;
  1427. default:
  1428. adsp_err(dsp, "%s: unknown file format %d\n",
  1429. file, header->ver);
  1430. goto out_fw;
  1431. }
  1432. adsp_info(dsp, "Firmware version: %d\n", header->ver);
  1433. dsp->fw_ver = header->ver;
  1434. if (header->core != dsp->type) {
  1435. adsp_err(dsp, "%s: invalid core %d != %d\n",
  1436. file, header->core, dsp->type);
  1437. goto out_fw;
  1438. }
  1439. switch (dsp->type) {
  1440. case WMFW_ADSP1:
  1441. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  1442. adsp1_sizes = (void *)&(header[1]);
  1443. footer = (void *)&(adsp1_sizes[1]);
  1444. sizes = sizeof(*adsp1_sizes);
  1445. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  1446. file, le32_to_cpu(adsp1_sizes->dm),
  1447. le32_to_cpu(adsp1_sizes->pm),
  1448. le32_to_cpu(adsp1_sizes->zm));
  1449. break;
  1450. case WMFW_ADSP2:
  1451. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  1452. adsp2_sizes = (void *)&(header[1]);
  1453. footer = (void *)&(adsp2_sizes[1]);
  1454. sizes = sizeof(*adsp2_sizes);
  1455. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  1456. file, le32_to_cpu(adsp2_sizes->xm),
  1457. le32_to_cpu(adsp2_sizes->ym),
  1458. le32_to_cpu(adsp2_sizes->pm),
  1459. le32_to_cpu(adsp2_sizes->zm));
  1460. break;
  1461. default:
  1462. WARN(1, "Unknown DSP type");
  1463. goto out_fw;
  1464. }
  1465. if (le32_to_cpu(header->len) != sizeof(*header) +
  1466. sizes + sizeof(*footer)) {
  1467. adsp_err(dsp, "%s: unexpected header length %d\n",
  1468. file, le32_to_cpu(header->len));
  1469. goto out_fw;
  1470. }
  1471. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  1472. le64_to_cpu(footer->timestamp));
  1473. while (pos < firmware->size &&
  1474. sizeof(*region) < firmware->size - pos) {
  1475. region = (void *)&(firmware->data[pos]);
  1476. region_name = "Unknown";
  1477. reg = 0;
  1478. text = NULL;
  1479. offset = le32_to_cpu(region->offset) & 0xffffff;
  1480. type = be32_to_cpu(region->type) & 0xff;
  1481. mem = wm_adsp_find_region(dsp, type);
  1482. switch (type) {
  1483. case WMFW_NAME_TEXT:
  1484. region_name = "Firmware name";
  1485. text = kzalloc(le32_to_cpu(region->len) + 1,
  1486. GFP_KERNEL);
  1487. break;
  1488. case WMFW_ALGORITHM_DATA:
  1489. region_name = "Algorithm";
  1490. ret = wm_adsp_parse_coeff(dsp, region);
  1491. if (ret != 0)
  1492. goto out_fw;
  1493. break;
  1494. case WMFW_INFO_TEXT:
  1495. region_name = "Information";
  1496. text = kzalloc(le32_to_cpu(region->len) + 1,
  1497. GFP_KERNEL);
  1498. break;
  1499. case WMFW_ABSOLUTE:
  1500. region_name = "Absolute";
  1501. reg = offset;
  1502. break;
  1503. case WMFW_ADSP1_PM:
  1504. case WMFW_ADSP1_DM:
  1505. case WMFW_ADSP2_XM:
  1506. case WMFW_ADSP2_YM:
  1507. case WMFW_ADSP1_ZM:
  1508. region_name = wm_adsp_mem_region_name(type);
  1509. reg = wm_adsp_region_to_reg(mem, offset);
  1510. break;
  1511. default:
  1512. adsp_warn(dsp,
  1513. "%s.%d: Unknown region type %x at %d(%x)\n",
  1514. file, regions, type, pos, pos);
  1515. break;
  1516. }
  1517. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  1518. regions, le32_to_cpu(region->len), offset,
  1519. region_name);
  1520. if (le32_to_cpu(region->len) >
  1521. firmware->size - pos - sizeof(*region)) {
  1522. adsp_err(dsp,
  1523. "%s.%d: %s region len %d bytes exceeds file length %zu\n",
  1524. file, regions, region_name,
  1525. le32_to_cpu(region->len), firmware->size);
  1526. ret = -EINVAL;
  1527. goto out_fw;
  1528. }
  1529. if (text) {
  1530. memcpy(text, region->data, le32_to_cpu(region->len));
  1531. adsp_info(dsp, "%s: %s\n", file, text);
  1532. kfree(text);
  1533. text = NULL;
  1534. }
  1535. if (reg) {
  1536. buf = wm_adsp_buf_alloc(region->data,
  1537. le32_to_cpu(region->len),
  1538. &buf_list);
  1539. if (!buf) {
  1540. adsp_err(dsp, "Out of memory\n");
  1541. ret = -ENOMEM;
  1542. goto out_fw;
  1543. }
  1544. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1545. le32_to_cpu(region->len));
  1546. if (ret != 0) {
  1547. adsp_err(dsp,
  1548. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  1549. file, regions,
  1550. le32_to_cpu(region->len), offset,
  1551. region_name, ret);
  1552. goto out_fw;
  1553. }
  1554. }
  1555. pos += le32_to_cpu(region->len) + sizeof(*region);
  1556. regions++;
  1557. }
  1558. ret = regmap_async_complete(regmap);
  1559. if (ret != 0) {
  1560. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1561. goto out_fw;
  1562. }
  1563. if (pos > firmware->size)
  1564. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1565. file, regions, pos - firmware->size);
  1566. wm_adsp_debugfs_save_wmfwname(dsp, file);
  1567. out_fw:
  1568. regmap_async_complete(regmap);
  1569. wm_adsp_buf_free(&buf_list);
  1570. release_firmware(firmware);
  1571. kfree(text);
  1572. out:
  1573. kfree(file);
  1574. return ret;
  1575. }
  1576. static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
  1577. const struct wm_adsp_alg_region *alg_region)
  1578. {
  1579. struct wm_coeff_ctl *ctl;
  1580. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1581. if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
  1582. alg_region->alg == ctl->alg_region.alg &&
  1583. alg_region->type == ctl->alg_region.type) {
  1584. ctl->alg_region.base = alg_region->base;
  1585. }
  1586. }
  1587. }
  1588. static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
  1589. unsigned int pos, unsigned int len)
  1590. {
  1591. void *alg;
  1592. int ret;
  1593. __be32 val;
  1594. if (n_algs == 0) {
  1595. adsp_err(dsp, "No algorithms\n");
  1596. return ERR_PTR(-EINVAL);
  1597. }
  1598. if (n_algs > 1024) {
  1599. adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
  1600. return ERR_PTR(-EINVAL);
  1601. }
  1602. /* Read the terminator first to validate the length */
  1603. ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
  1604. if (ret != 0) {
  1605. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  1606. ret);
  1607. return ERR_PTR(ret);
  1608. }
  1609. if (be32_to_cpu(val) != 0xbedead)
  1610. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbedead\n",
  1611. pos + len, be32_to_cpu(val));
  1612. alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
  1613. if (!alg)
  1614. return ERR_PTR(-ENOMEM);
  1615. ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
  1616. if (ret != 0) {
  1617. adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
  1618. kfree(alg);
  1619. return ERR_PTR(ret);
  1620. }
  1621. return alg;
  1622. }
  1623. static struct wm_adsp_alg_region *
  1624. wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
  1625. {
  1626. struct wm_adsp_alg_region *alg_region;
  1627. list_for_each_entry(alg_region, &dsp->alg_regions, list) {
  1628. if (id == alg_region->alg && type == alg_region->type)
  1629. return alg_region;
  1630. }
  1631. return NULL;
  1632. }
  1633. static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
  1634. int type, __be32 id,
  1635. __be32 base)
  1636. {
  1637. struct wm_adsp_alg_region *alg_region;
  1638. alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
  1639. if (!alg_region)
  1640. return ERR_PTR(-ENOMEM);
  1641. alg_region->type = type;
  1642. alg_region->alg = be32_to_cpu(id);
  1643. alg_region->base = be32_to_cpu(base);
  1644. list_add_tail(&alg_region->list, &dsp->alg_regions);
  1645. if (dsp->fw_ver > 0)
  1646. wm_adsp_ctl_fixup_base(dsp, alg_region);
  1647. return alg_region;
  1648. }
  1649. static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
  1650. {
  1651. struct wm_adsp_alg_region *alg_region;
  1652. while (!list_empty(&dsp->alg_regions)) {
  1653. alg_region = list_first_entry(&dsp->alg_regions,
  1654. struct wm_adsp_alg_region,
  1655. list);
  1656. list_del(&alg_region->list);
  1657. kfree(alg_region);
  1658. }
  1659. }
  1660. static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
  1661. {
  1662. struct wmfw_adsp1_id_hdr adsp1_id;
  1663. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  1664. struct wm_adsp_alg_region *alg_region;
  1665. const struct wm_adsp_region *mem;
  1666. unsigned int pos, len;
  1667. size_t n_algs;
  1668. int i, ret;
  1669. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  1670. if (WARN_ON(!mem))
  1671. return -EINVAL;
  1672. ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
  1673. sizeof(adsp1_id));
  1674. if (ret != 0) {
  1675. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  1676. ret);
  1677. return ret;
  1678. }
  1679. n_algs = be32_to_cpu(adsp1_id.n_algs);
  1680. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  1681. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  1682. dsp->fw_id,
  1683. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  1684. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  1685. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  1686. n_algs);
  1687. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
  1688. adsp1_id.fw.id, adsp1_id.zm);
  1689. if (IS_ERR(alg_region))
  1690. return PTR_ERR(alg_region);
  1691. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
  1692. adsp1_id.fw.id, adsp1_id.dm);
  1693. if (IS_ERR(alg_region))
  1694. return PTR_ERR(alg_region);
  1695. pos = sizeof(adsp1_id) / 2;
  1696. len = (sizeof(*adsp1_alg) * n_algs) / 2;
  1697. adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
  1698. if (IS_ERR(adsp1_alg))
  1699. return PTR_ERR(adsp1_alg);
  1700. for (i = 0; i < n_algs; i++) {
  1701. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  1702. i, be32_to_cpu(adsp1_alg[i].alg.id),
  1703. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  1704. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  1705. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  1706. be32_to_cpu(adsp1_alg[i].dm),
  1707. be32_to_cpu(adsp1_alg[i].zm));
  1708. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
  1709. adsp1_alg[i].alg.id,
  1710. adsp1_alg[i].dm);
  1711. if (IS_ERR(alg_region)) {
  1712. ret = PTR_ERR(alg_region);
  1713. goto out;
  1714. }
  1715. if (dsp->fw_ver == 0) {
  1716. if (i + 1 < n_algs) {
  1717. len = be32_to_cpu(adsp1_alg[i + 1].dm);
  1718. len -= be32_to_cpu(adsp1_alg[i].dm);
  1719. len *= 4;
  1720. wm_adsp_create_control(dsp, alg_region, 0,
  1721. len, NULL, 0, 0,
  1722. SNDRV_CTL_ELEM_TYPE_BYTES);
  1723. } else {
  1724. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  1725. be32_to_cpu(adsp1_alg[i].alg.id));
  1726. }
  1727. }
  1728. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
  1729. adsp1_alg[i].alg.id,
  1730. adsp1_alg[i].zm);
  1731. if (IS_ERR(alg_region)) {
  1732. ret = PTR_ERR(alg_region);
  1733. goto out;
  1734. }
  1735. if (dsp->fw_ver == 0) {
  1736. if (i + 1 < n_algs) {
  1737. len = be32_to_cpu(adsp1_alg[i + 1].zm);
  1738. len -= be32_to_cpu(adsp1_alg[i].zm);
  1739. len *= 4;
  1740. wm_adsp_create_control(dsp, alg_region, 0,
  1741. len, NULL, 0, 0,
  1742. SNDRV_CTL_ELEM_TYPE_BYTES);
  1743. } else {
  1744. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1745. be32_to_cpu(adsp1_alg[i].alg.id));
  1746. }
  1747. }
  1748. }
  1749. out:
  1750. kfree(adsp1_alg);
  1751. return ret;
  1752. }
  1753. static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
  1754. {
  1755. struct wmfw_adsp2_id_hdr adsp2_id;
  1756. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  1757. struct wm_adsp_alg_region *alg_region;
  1758. const struct wm_adsp_region *mem;
  1759. unsigned int pos, len;
  1760. size_t n_algs;
  1761. int i, ret;
  1762. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  1763. if (WARN_ON(!mem))
  1764. return -EINVAL;
  1765. ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
  1766. sizeof(adsp2_id));
  1767. if (ret != 0) {
  1768. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  1769. ret);
  1770. return ret;
  1771. }
  1772. n_algs = be32_to_cpu(adsp2_id.n_algs);
  1773. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  1774. dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
  1775. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  1776. dsp->fw_id,
  1777. (dsp->fw_id_version & 0xff0000) >> 16,
  1778. (dsp->fw_id_version & 0xff00) >> 8,
  1779. dsp->fw_id_version & 0xff,
  1780. n_algs);
  1781. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
  1782. adsp2_id.fw.id, adsp2_id.xm);
  1783. if (IS_ERR(alg_region))
  1784. return PTR_ERR(alg_region);
  1785. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
  1786. adsp2_id.fw.id, adsp2_id.ym);
  1787. if (IS_ERR(alg_region))
  1788. return PTR_ERR(alg_region);
  1789. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
  1790. adsp2_id.fw.id, adsp2_id.zm);
  1791. if (IS_ERR(alg_region))
  1792. return PTR_ERR(alg_region);
  1793. pos = sizeof(adsp2_id) / 2;
  1794. len = (sizeof(*adsp2_alg) * n_algs) / 2;
  1795. adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
  1796. if (IS_ERR(adsp2_alg))
  1797. return PTR_ERR(adsp2_alg);
  1798. for (i = 0; i < n_algs; i++) {
  1799. adsp_info(dsp,
  1800. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  1801. i, be32_to_cpu(adsp2_alg[i].alg.id),
  1802. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  1803. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  1804. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  1805. be32_to_cpu(adsp2_alg[i].xm),
  1806. be32_to_cpu(adsp2_alg[i].ym),
  1807. be32_to_cpu(adsp2_alg[i].zm));
  1808. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
  1809. adsp2_alg[i].alg.id,
  1810. adsp2_alg[i].xm);
  1811. if (IS_ERR(alg_region)) {
  1812. ret = PTR_ERR(alg_region);
  1813. goto out;
  1814. }
  1815. if (dsp->fw_ver == 0) {
  1816. if (i + 1 < n_algs) {
  1817. len = be32_to_cpu(adsp2_alg[i + 1].xm);
  1818. len -= be32_to_cpu(adsp2_alg[i].xm);
  1819. len *= 4;
  1820. wm_adsp_create_control(dsp, alg_region, 0,
  1821. len, NULL, 0, 0,
  1822. SNDRV_CTL_ELEM_TYPE_BYTES);
  1823. } else {
  1824. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  1825. be32_to_cpu(adsp2_alg[i].alg.id));
  1826. }
  1827. }
  1828. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
  1829. adsp2_alg[i].alg.id,
  1830. adsp2_alg[i].ym);
  1831. if (IS_ERR(alg_region)) {
  1832. ret = PTR_ERR(alg_region);
  1833. goto out;
  1834. }
  1835. if (dsp->fw_ver == 0) {
  1836. if (i + 1 < n_algs) {
  1837. len = be32_to_cpu(adsp2_alg[i + 1].ym);
  1838. len -= be32_to_cpu(adsp2_alg[i].ym);
  1839. len *= 4;
  1840. wm_adsp_create_control(dsp, alg_region, 0,
  1841. len, NULL, 0, 0,
  1842. SNDRV_CTL_ELEM_TYPE_BYTES);
  1843. } else {
  1844. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  1845. be32_to_cpu(adsp2_alg[i].alg.id));
  1846. }
  1847. }
  1848. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
  1849. adsp2_alg[i].alg.id,
  1850. adsp2_alg[i].zm);
  1851. if (IS_ERR(alg_region)) {
  1852. ret = PTR_ERR(alg_region);
  1853. goto out;
  1854. }
  1855. if (dsp->fw_ver == 0) {
  1856. if (i + 1 < n_algs) {
  1857. len = be32_to_cpu(adsp2_alg[i + 1].zm);
  1858. len -= be32_to_cpu(adsp2_alg[i].zm);
  1859. len *= 4;
  1860. wm_adsp_create_control(dsp, alg_region, 0,
  1861. len, NULL, 0, 0,
  1862. SNDRV_CTL_ELEM_TYPE_BYTES);
  1863. } else {
  1864. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1865. be32_to_cpu(adsp2_alg[i].alg.id));
  1866. }
  1867. }
  1868. }
  1869. out:
  1870. kfree(adsp2_alg);
  1871. return ret;
  1872. }
  1873. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1874. {
  1875. LIST_HEAD(buf_list);
  1876. struct regmap *regmap = dsp->regmap;
  1877. struct wmfw_coeff_hdr *hdr;
  1878. struct wmfw_coeff_item *blk;
  1879. const struct firmware *firmware;
  1880. const struct wm_adsp_region *mem;
  1881. struct wm_adsp_alg_region *alg_region;
  1882. const char *region_name;
  1883. int ret, pos, blocks, type, offset, reg;
  1884. char *file;
  1885. struct wm_adsp_buf *buf;
  1886. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1887. if (file == NULL)
  1888. return -ENOMEM;
  1889. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1890. wm_adsp_fw[dsp->fw].file);
  1891. file[PAGE_SIZE - 1] = '\0';
  1892. ret = request_firmware(&firmware, file, dsp->dev);
  1893. if (ret != 0) {
  1894. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1895. ret = 0;
  1896. goto out;
  1897. }
  1898. ret = -EINVAL;
  1899. if (sizeof(*hdr) >= firmware->size) {
  1900. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1901. file, firmware->size);
  1902. goto out_fw;
  1903. }
  1904. hdr = (void *)&firmware->data[0];
  1905. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1906. adsp_err(dsp, "%s: invalid magic\n", file);
  1907. goto out_fw;
  1908. }
  1909. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1910. case 1:
  1911. break;
  1912. default:
  1913. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1914. file, be32_to_cpu(hdr->rev) & 0xff);
  1915. ret = -EINVAL;
  1916. goto out_fw;
  1917. }
  1918. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1919. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1920. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1921. le32_to_cpu(hdr->ver) & 0xff);
  1922. pos = le32_to_cpu(hdr->len);
  1923. blocks = 0;
  1924. while (pos < firmware->size &&
  1925. sizeof(*blk) < firmware->size - pos) {
  1926. blk = (void *)(&firmware->data[pos]);
  1927. type = le16_to_cpu(blk->type);
  1928. offset = le16_to_cpu(blk->offset);
  1929. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1930. file, blocks, le32_to_cpu(blk->id),
  1931. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1932. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1933. le32_to_cpu(blk->ver) & 0xff);
  1934. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1935. file, blocks, le32_to_cpu(blk->len), offset, type);
  1936. reg = 0;
  1937. region_name = "Unknown";
  1938. switch (type) {
  1939. case (WMFW_NAME_TEXT << 8):
  1940. case (WMFW_INFO_TEXT << 8):
  1941. break;
  1942. case (WMFW_ABSOLUTE << 8):
  1943. /*
  1944. * Old files may use this for global
  1945. * coefficients.
  1946. */
  1947. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1948. offset == 0) {
  1949. region_name = "global coefficients";
  1950. mem = wm_adsp_find_region(dsp, type);
  1951. if (!mem) {
  1952. adsp_err(dsp, "No ZM\n");
  1953. break;
  1954. }
  1955. reg = wm_adsp_region_to_reg(mem, 0);
  1956. } else {
  1957. region_name = "register";
  1958. reg = offset;
  1959. }
  1960. break;
  1961. case WMFW_ADSP1_DM:
  1962. case WMFW_ADSP1_ZM:
  1963. case WMFW_ADSP2_XM:
  1964. case WMFW_ADSP2_YM:
  1965. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1966. file, blocks, le32_to_cpu(blk->len),
  1967. type, le32_to_cpu(blk->id));
  1968. mem = wm_adsp_find_region(dsp, type);
  1969. if (!mem) {
  1970. adsp_err(dsp, "No base for region %x\n", type);
  1971. break;
  1972. }
  1973. alg_region = wm_adsp_find_alg_region(dsp, type,
  1974. le32_to_cpu(blk->id));
  1975. if (alg_region) {
  1976. reg = alg_region->base;
  1977. reg = wm_adsp_region_to_reg(mem, reg);
  1978. reg += offset;
  1979. } else {
  1980. adsp_err(dsp, "No %x for algorithm %x\n",
  1981. type, le32_to_cpu(blk->id));
  1982. }
  1983. break;
  1984. default:
  1985. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1986. file, blocks, type, pos);
  1987. break;
  1988. }
  1989. if (reg) {
  1990. if (le32_to_cpu(blk->len) >
  1991. firmware->size - pos - sizeof(*blk)) {
  1992. adsp_err(dsp,
  1993. "%s.%d: %s region len %d bytes exceeds file length %zu\n",
  1994. file, blocks, region_name,
  1995. le32_to_cpu(blk->len),
  1996. firmware->size);
  1997. ret = -EINVAL;
  1998. goto out_fw;
  1999. }
  2000. buf = wm_adsp_buf_alloc(blk->data,
  2001. le32_to_cpu(blk->len),
  2002. &buf_list);
  2003. if (!buf) {
  2004. adsp_err(dsp, "Out of memory\n");
  2005. ret = -ENOMEM;
  2006. goto out_fw;
  2007. }
  2008. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  2009. file, blocks, le32_to_cpu(blk->len),
  2010. reg);
  2011. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  2012. le32_to_cpu(blk->len));
  2013. if (ret != 0) {
  2014. adsp_err(dsp,
  2015. "%s.%d: Failed to write to %x in %s: %d\n",
  2016. file, blocks, reg, region_name, ret);
  2017. }
  2018. }
  2019. pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
  2020. blocks++;
  2021. }
  2022. ret = regmap_async_complete(regmap);
  2023. if (ret != 0)
  2024. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  2025. if (pos > firmware->size)
  2026. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  2027. file, blocks, pos - firmware->size);
  2028. wm_adsp_debugfs_save_binname(dsp, file);
  2029. out_fw:
  2030. regmap_async_complete(regmap);
  2031. release_firmware(firmware);
  2032. wm_adsp_buf_free(&buf_list);
  2033. out:
  2034. kfree(file);
  2035. return ret;
  2036. }
  2037. int wm_adsp1_init(struct wm_adsp *dsp)
  2038. {
  2039. INIT_LIST_HEAD(&dsp->alg_regions);
  2040. mutex_init(&dsp->pwr_lock);
  2041. return 0;
  2042. }
  2043. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  2044. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  2045. struct snd_kcontrol *kcontrol,
  2046. int event)
  2047. {
  2048. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2049. struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
  2050. struct wm_adsp *dsp = &dsps[w->shift];
  2051. struct wm_coeff_ctl *ctl;
  2052. int ret;
  2053. unsigned int val;
  2054. dsp->component = component;
  2055. mutex_lock(&dsp->pwr_lock);
  2056. switch (event) {
  2057. case SND_SOC_DAPM_POST_PMU:
  2058. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2059. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  2060. /*
  2061. * For simplicity set the DSP clock rate to be the
  2062. * SYSCLK rate rather than making it configurable.
  2063. */
  2064. if (dsp->sysclk_reg) {
  2065. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  2066. if (ret != 0) {
  2067. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  2068. ret);
  2069. goto err_mutex;
  2070. }
  2071. val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
  2072. ret = regmap_update_bits(dsp->regmap,
  2073. dsp->base + ADSP1_CONTROL_31,
  2074. ADSP1_CLK_SEL_MASK, val);
  2075. if (ret != 0) {
  2076. adsp_err(dsp, "Failed to set clock rate: %d\n",
  2077. ret);
  2078. goto err_mutex;
  2079. }
  2080. }
  2081. ret = wm_adsp_load(dsp);
  2082. if (ret != 0)
  2083. goto err_ena;
  2084. ret = wm_adsp1_setup_algs(dsp);
  2085. if (ret != 0)
  2086. goto err_ena;
  2087. ret = wm_adsp_load_coeff(dsp);
  2088. if (ret != 0)
  2089. goto err_ena;
  2090. /* Initialize caches for enabled and unset controls */
  2091. ret = wm_coeff_init_control_caches(dsp);
  2092. if (ret != 0)
  2093. goto err_ena;
  2094. /* Sync set controls */
  2095. ret = wm_coeff_sync_controls(dsp);
  2096. if (ret != 0)
  2097. goto err_ena;
  2098. dsp->booted = true;
  2099. /* Start the core running */
  2100. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2101. ADSP1_CORE_ENA | ADSP1_START,
  2102. ADSP1_CORE_ENA | ADSP1_START);
  2103. dsp->running = true;
  2104. break;
  2105. case SND_SOC_DAPM_PRE_PMD:
  2106. dsp->running = false;
  2107. dsp->booted = false;
  2108. /* Halt the core */
  2109. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2110. ADSP1_CORE_ENA | ADSP1_START, 0);
  2111. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  2112. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  2113. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2114. ADSP1_SYS_ENA, 0);
  2115. list_for_each_entry(ctl, &dsp->ctl_list, list)
  2116. ctl->enabled = 0;
  2117. wm_adsp_free_alg_regions(dsp);
  2118. break;
  2119. default:
  2120. break;
  2121. }
  2122. mutex_unlock(&dsp->pwr_lock);
  2123. return 0;
  2124. err_ena:
  2125. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2126. ADSP1_SYS_ENA, 0);
  2127. err_mutex:
  2128. mutex_unlock(&dsp->pwr_lock);
  2129. return ret;
  2130. }
  2131. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  2132. static int wm_adsp2_ena(struct wm_adsp *dsp)
  2133. {
  2134. unsigned int val;
  2135. int ret, count;
  2136. switch (dsp->rev) {
  2137. case 0:
  2138. ret = regmap_update_bits_async(dsp->regmap,
  2139. dsp->base + ADSP2_CONTROL,
  2140. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  2141. if (ret != 0)
  2142. return ret;
  2143. break;
  2144. default:
  2145. break;
  2146. }
  2147. /* Wait for the RAM to start, should be near instantaneous */
  2148. for (count = 0; count < 10; ++count) {
  2149. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
  2150. if (ret != 0)
  2151. return ret;
  2152. if (val & ADSP2_RAM_RDY)
  2153. break;
  2154. usleep_range(250, 500);
  2155. }
  2156. if (!(val & ADSP2_RAM_RDY)) {
  2157. adsp_err(dsp, "Failed to start DSP RAM\n");
  2158. return -EBUSY;
  2159. }
  2160. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  2161. return 0;
  2162. }
  2163. static void wm_adsp2_boot_work(struct work_struct *work)
  2164. {
  2165. struct wm_adsp *dsp = container_of(work,
  2166. struct wm_adsp,
  2167. boot_work);
  2168. int ret;
  2169. mutex_lock(&dsp->pwr_lock);
  2170. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2171. ADSP2_MEM_ENA, ADSP2_MEM_ENA);
  2172. if (ret != 0)
  2173. goto err_mutex;
  2174. ret = wm_adsp2_ena(dsp);
  2175. if (ret != 0)
  2176. goto err_mem;
  2177. ret = wm_adsp_load(dsp);
  2178. if (ret != 0)
  2179. goto err_ena;
  2180. ret = wm_adsp2_setup_algs(dsp);
  2181. if (ret != 0)
  2182. goto err_ena;
  2183. ret = wm_adsp_load_coeff(dsp);
  2184. if (ret != 0)
  2185. goto err_ena;
  2186. /* Initialize caches for enabled and unset controls */
  2187. ret = wm_coeff_init_control_caches(dsp);
  2188. if (ret != 0)
  2189. goto err_ena;
  2190. switch (dsp->rev) {
  2191. case 0:
  2192. /* Turn DSP back off until we are ready to run */
  2193. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2194. ADSP2_SYS_ENA, 0);
  2195. if (ret != 0)
  2196. goto err_ena;
  2197. break;
  2198. default:
  2199. break;
  2200. }
  2201. dsp->booted = true;
  2202. mutex_unlock(&dsp->pwr_lock);
  2203. return;
  2204. err_ena:
  2205. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2206. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  2207. err_mem:
  2208. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2209. ADSP2_MEM_ENA, 0);
  2210. err_mutex:
  2211. mutex_unlock(&dsp->pwr_lock);
  2212. }
  2213. static void wm_adsp2_set_dspclk(struct wm_adsp *dsp, unsigned int freq)
  2214. {
  2215. int ret;
  2216. switch (dsp->rev) {
  2217. case 0:
  2218. ret = regmap_update_bits_async(dsp->regmap,
  2219. dsp->base + ADSP2_CLOCKING,
  2220. ADSP2_CLK_SEL_MASK,
  2221. freq << ADSP2_CLK_SEL_SHIFT);
  2222. if (ret) {
  2223. adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
  2224. return;
  2225. }
  2226. break;
  2227. default:
  2228. /* clock is handled by parent codec driver */
  2229. break;
  2230. }
  2231. }
  2232. int wm_adsp2_preloader_get(struct snd_kcontrol *kcontrol,
  2233. struct snd_ctl_elem_value *ucontrol)
  2234. {
  2235. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2236. struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
  2237. ucontrol->value.integer.value[0] = dsp->preloaded;
  2238. return 0;
  2239. }
  2240. EXPORT_SYMBOL_GPL(wm_adsp2_preloader_get);
  2241. int wm_adsp2_preloader_put(struct snd_kcontrol *kcontrol,
  2242. struct snd_ctl_elem_value *ucontrol)
  2243. {
  2244. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2245. struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
  2246. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  2247. struct soc_mixer_control *mc =
  2248. (struct soc_mixer_control *)kcontrol->private_value;
  2249. char preload[32];
  2250. snprintf(preload, ARRAY_SIZE(preload), "DSP%u Preload", mc->shift);
  2251. dsp->preloaded = ucontrol->value.integer.value[0];
  2252. if (ucontrol->value.integer.value[0])
  2253. snd_soc_dapm_force_enable_pin(dapm, preload);
  2254. else
  2255. snd_soc_dapm_disable_pin(dapm, preload);
  2256. snd_soc_dapm_sync(dapm);
  2257. return 0;
  2258. }
  2259. EXPORT_SYMBOL_GPL(wm_adsp2_preloader_put);
  2260. static void wm_adsp_stop_watchdog(struct wm_adsp *dsp)
  2261. {
  2262. switch (dsp->rev) {
  2263. case 0:
  2264. case 1:
  2265. return;
  2266. default:
  2267. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_WATCHDOG,
  2268. ADSP2_WDT_ENA_MASK, 0);
  2269. }
  2270. }
  2271. int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
  2272. struct snd_kcontrol *kcontrol, int event,
  2273. unsigned int freq)
  2274. {
  2275. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2276. struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
  2277. struct wm_adsp *dsp = &dsps[w->shift];
  2278. struct wm_coeff_ctl *ctl;
  2279. switch (event) {
  2280. case SND_SOC_DAPM_PRE_PMU:
  2281. wm_adsp2_set_dspclk(dsp, freq);
  2282. queue_work(system_unbound_wq, &dsp->boot_work);
  2283. break;
  2284. case SND_SOC_DAPM_PRE_PMD:
  2285. mutex_lock(&dsp->pwr_lock);
  2286. wm_adsp_debugfs_clear(dsp);
  2287. dsp->fw_id = 0;
  2288. dsp->fw_id_version = 0;
  2289. dsp->booted = false;
  2290. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2291. ADSP2_MEM_ENA, 0);
  2292. list_for_each_entry(ctl, &dsp->ctl_list, list)
  2293. ctl->enabled = 0;
  2294. wm_adsp_free_alg_regions(dsp);
  2295. mutex_unlock(&dsp->pwr_lock);
  2296. adsp_dbg(dsp, "Shutdown complete\n");
  2297. break;
  2298. default:
  2299. break;
  2300. }
  2301. return 0;
  2302. }
  2303. EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
  2304. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  2305. struct snd_kcontrol *kcontrol, int event)
  2306. {
  2307. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2308. struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
  2309. struct wm_adsp *dsp = &dsps[w->shift];
  2310. int ret;
  2311. switch (event) {
  2312. case SND_SOC_DAPM_POST_PMU:
  2313. flush_work(&dsp->boot_work);
  2314. mutex_lock(&dsp->pwr_lock);
  2315. if (!dsp->booted) {
  2316. ret = -EIO;
  2317. goto err;
  2318. }
  2319. ret = wm_adsp2_ena(dsp);
  2320. if (ret != 0)
  2321. goto err;
  2322. /* Sync set controls */
  2323. ret = wm_coeff_sync_controls(dsp);
  2324. if (ret != 0)
  2325. goto err;
  2326. wm_adsp2_lock(dsp, dsp->lock_regions);
  2327. ret = regmap_update_bits(dsp->regmap,
  2328. dsp->base + ADSP2_CONTROL,
  2329. ADSP2_CORE_ENA | ADSP2_START,
  2330. ADSP2_CORE_ENA | ADSP2_START);
  2331. if (ret != 0)
  2332. goto err;
  2333. if (wm_adsp_fw[dsp->fw].num_caps != 0) {
  2334. ret = wm_adsp_buffer_init(dsp);
  2335. if (ret < 0)
  2336. goto err;
  2337. }
  2338. dsp->running = true;
  2339. mutex_unlock(&dsp->pwr_lock);
  2340. break;
  2341. case SND_SOC_DAPM_PRE_PMD:
  2342. /* Tell the firmware to cleanup */
  2343. wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
  2344. wm_adsp_stop_watchdog(dsp);
  2345. /* Log firmware state, it can be useful for analysis */
  2346. switch (dsp->rev) {
  2347. case 0:
  2348. wm_adsp2_show_fw_status(dsp);
  2349. break;
  2350. default:
  2351. wm_adsp2v2_show_fw_status(dsp);
  2352. break;
  2353. }
  2354. mutex_lock(&dsp->pwr_lock);
  2355. dsp->running = false;
  2356. regmap_update_bits(dsp->regmap,
  2357. dsp->base + ADSP2_CONTROL,
  2358. ADSP2_CORE_ENA | ADSP2_START, 0);
  2359. /* Make sure DMAs are quiesced */
  2360. switch (dsp->rev) {
  2361. case 0:
  2362. regmap_write(dsp->regmap,
  2363. dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  2364. regmap_write(dsp->regmap,
  2365. dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  2366. regmap_write(dsp->regmap,
  2367. dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  2368. regmap_update_bits(dsp->regmap,
  2369. dsp->base + ADSP2_CONTROL,
  2370. ADSP2_SYS_ENA, 0);
  2371. break;
  2372. default:
  2373. regmap_write(dsp->regmap,
  2374. dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  2375. regmap_write(dsp->regmap,
  2376. dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  2377. regmap_write(dsp->regmap,
  2378. dsp->base + ADSP2V2_WDMA_CONFIG_2, 0);
  2379. break;
  2380. }
  2381. if (wm_adsp_fw[dsp->fw].num_caps != 0)
  2382. wm_adsp_buffer_free(dsp);
  2383. mutex_unlock(&dsp->pwr_lock);
  2384. adsp_dbg(dsp, "Execution stopped\n");
  2385. break;
  2386. default:
  2387. break;
  2388. }
  2389. return 0;
  2390. err:
  2391. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2392. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  2393. mutex_unlock(&dsp->pwr_lock);
  2394. return ret;
  2395. }
  2396. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  2397. int wm_adsp2_component_probe(struct wm_adsp *dsp, struct snd_soc_component *component)
  2398. {
  2399. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  2400. char preload[32];
  2401. snprintf(preload, ARRAY_SIZE(preload), "DSP%d Preload", dsp->num);
  2402. snd_soc_dapm_disable_pin(dapm, preload);
  2403. wm_adsp2_init_debugfs(dsp, component);
  2404. dsp->component = component;
  2405. return snd_soc_add_component_controls(component,
  2406. &wm_adsp_fw_controls[dsp->num - 1],
  2407. 1);
  2408. }
  2409. EXPORT_SYMBOL_GPL(wm_adsp2_component_probe);
  2410. int wm_adsp2_component_remove(struct wm_adsp *dsp, struct snd_soc_component *component)
  2411. {
  2412. wm_adsp2_cleanup_debugfs(dsp);
  2413. return 0;
  2414. }
  2415. EXPORT_SYMBOL_GPL(wm_adsp2_component_remove);
  2416. int wm_adsp2_init(struct wm_adsp *dsp)
  2417. {
  2418. int ret;
  2419. switch (dsp->rev) {
  2420. case 0:
  2421. /*
  2422. * Disable the DSP memory by default when in reset for a small
  2423. * power saving.
  2424. */
  2425. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2426. ADSP2_MEM_ENA, 0);
  2427. if (ret) {
  2428. adsp_err(dsp,
  2429. "Failed to clear memory retention: %d\n", ret);
  2430. return ret;
  2431. }
  2432. break;
  2433. default:
  2434. break;
  2435. }
  2436. INIT_LIST_HEAD(&dsp->alg_regions);
  2437. INIT_LIST_HEAD(&dsp->ctl_list);
  2438. INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
  2439. mutex_init(&dsp->pwr_lock);
  2440. return 0;
  2441. }
  2442. EXPORT_SYMBOL_GPL(wm_adsp2_init);
  2443. void wm_adsp2_remove(struct wm_adsp *dsp)
  2444. {
  2445. struct wm_coeff_ctl *ctl;
  2446. while (!list_empty(&dsp->ctl_list)) {
  2447. ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
  2448. list);
  2449. list_del(&ctl->list);
  2450. wm_adsp_free_ctl_blk(ctl);
  2451. }
  2452. }
  2453. EXPORT_SYMBOL_GPL(wm_adsp2_remove);
  2454. static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
  2455. {
  2456. return compr->buf != NULL;
  2457. }
  2458. static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
  2459. {
  2460. /*
  2461. * Note this will be more complex once each DSP can support multiple
  2462. * streams
  2463. */
  2464. if (!compr->dsp->buffer)
  2465. return -EINVAL;
  2466. compr->buf = compr->dsp->buffer;
  2467. compr->buf->compr = compr;
  2468. return 0;
  2469. }
  2470. static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
  2471. {
  2472. if (!compr)
  2473. return;
  2474. /* Wake the poll so it can see buffer is no longer attached */
  2475. if (compr->stream)
  2476. snd_compr_fragment_elapsed(compr->stream);
  2477. if (wm_adsp_compr_attached(compr)) {
  2478. compr->buf->compr = NULL;
  2479. compr->buf = NULL;
  2480. }
  2481. }
  2482. int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
  2483. {
  2484. struct wm_adsp_compr *compr;
  2485. int ret = 0;
  2486. mutex_lock(&dsp->pwr_lock);
  2487. if (wm_adsp_fw[dsp->fw].num_caps == 0) {
  2488. adsp_err(dsp, "Firmware does not support compressed API\n");
  2489. ret = -ENXIO;
  2490. goto out;
  2491. }
  2492. if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
  2493. adsp_err(dsp, "Firmware does not support stream direction\n");
  2494. ret = -EINVAL;
  2495. goto out;
  2496. }
  2497. if (dsp->compr) {
  2498. /* It is expect this limitation will be removed in future */
  2499. adsp_err(dsp, "Only a single stream supported per DSP\n");
  2500. ret = -EBUSY;
  2501. goto out;
  2502. }
  2503. compr = kzalloc(sizeof(*compr), GFP_KERNEL);
  2504. if (!compr) {
  2505. ret = -ENOMEM;
  2506. goto out;
  2507. }
  2508. compr->dsp = dsp;
  2509. compr->stream = stream;
  2510. dsp->compr = compr;
  2511. stream->runtime->private_data = compr;
  2512. out:
  2513. mutex_unlock(&dsp->pwr_lock);
  2514. return ret;
  2515. }
  2516. EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
  2517. int wm_adsp_compr_free(struct snd_compr_stream *stream)
  2518. {
  2519. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2520. struct wm_adsp *dsp = compr->dsp;
  2521. mutex_lock(&dsp->pwr_lock);
  2522. wm_adsp_compr_detach(compr);
  2523. dsp->compr = NULL;
  2524. kfree(compr->raw_buf);
  2525. kfree(compr);
  2526. mutex_unlock(&dsp->pwr_lock);
  2527. return 0;
  2528. }
  2529. EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
  2530. static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
  2531. struct snd_compr_params *params)
  2532. {
  2533. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2534. struct wm_adsp *dsp = compr->dsp;
  2535. const struct wm_adsp_fw_caps *caps;
  2536. const struct snd_codec_desc *desc;
  2537. int i, j;
  2538. if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
  2539. params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
  2540. params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
  2541. params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
  2542. params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
  2543. adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
  2544. params->buffer.fragment_size,
  2545. params->buffer.fragments);
  2546. return -EINVAL;
  2547. }
  2548. for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
  2549. caps = &wm_adsp_fw[dsp->fw].caps[i];
  2550. desc = &caps->desc;
  2551. if (caps->id != params->codec.id)
  2552. continue;
  2553. if (stream->direction == SND_COMPRESS_PLAYBACK) {
  2554. if (desc->max_ch < params->codec.ch_out)
  2555. continue;
  2556. } else {
  2557. if (desc->max_ch < params->codec.ch_in)
  2558. continue;
  2559. }
  2560. if (!(desc->formats & (1 << params->codec.format)))
  2561. continue;
  2562. for (j = 0; j < desc->num_sample_rates; ++j)
  2563. if (desc->sample_rates[j] == params->codec.sample_rate)
  2564. return 0;
  2565. }
  2566. adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
  2567. params->codec.id, params->codec.ch_in, params->codec.ch_out,
  2568. params->codec.sample_rate, params->codec.format);
  2569. return -EINVAL;
  2570. }
  2571. static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
  2572. {
  2573. return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
  2574. }
  2575. int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
  2576. struct snd_compr_params *params)
  2577. {
  2578. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2579. unsigned int size;
  2580. int ret;
  2581. ret = wm_adsp_compr_check_params(stream, params);
  2582. if (ret)
  2583. return ret;
  2584. compr->size = params->buffer;
  2585. adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
  2586. compr->size.fragment_size, compr->size.fragments);
  2587. size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
  2588. compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
  2589. if (!compr->raw_buf)
  2590. return -ENOMEM;
  2591. compr->sample_rate = params->codec.sample_rate;
  2592. return 0;
  2593. }
  2594. EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
  2595. int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
  2596. struct snd_compr_caps *caps)
  2597. {
  2598. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2599. int fw = compr->dsp->fw;
  2600. int i;
  2601. if (wm_adsp_fw[fw].caps) {
  2602. for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
  2603. caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
  2604. caps->num_codecs = i;
  2605. caps->direction = wm_adsp_fw[fw].compr_direction;
  2606. caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
  2607. caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
  2608. caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
  2609. caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
  2610. }
  2611. return 0;
  2612. }
  2613. EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
  2614. static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
  2615. unsigned int mem_addr,
  2616. unsigned int num_words, u32 *data)
  2617. {
  2618. struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
  2619. unsigned int i, reg;
  2620. int ret;
  2621. if (!mem)
  2622. return -EINVAL;
  2623. reg = wm_adsp_region_to_reg(mem, mem_addr);
  2624. ret = regmap_raw_read(dsp->regmap, reg, data,
  2625. sizeof(*data) * num_words);
  2626. if (ret < 0)
  2627. return ret;
  2628. for (i = 0; i < num_words; ++i)
  2629. data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
  2630. return 0;
  2631. }
  2632. static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
  2633. unsigned int mem_addr, u32 *data)
  2634. {
  2635. return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
  2636. }
  2637. static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
  2638. unsigned int mem_addr, u32 data)
  2639. {
  2640. struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
  2641. unsigned int reg;
  2642. if (!mem)
  2643. return -EINVAL;
  2644. reg = wm_adsp_region_to_reg(mem, mem_addr);
  2645. data = cpu_to_be32(data & 0x00ffffffu);
  2646. return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
  2647. }
  2648. static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
  2649. unsigned int field_offset, u32 *data)
  2650. {
  2651. return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
  2652. buf->host_buf_ptr + field_offset, data);
  2653. }
  2654. static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
  2655. unsigned int field_offset, u32 data)
  2656. {
  2657. return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
  2658. buf->host_buf_ptr + field_offset, data);
  2659. }
  2660. static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
  2661. {
  2662. struct wm_adsp_alg_region *alg_region;
  2663. struct wm_adsp *dsp = buf->dsp;
  2664. u32 xmalg, addr, magic;
  2665. int i, ret;
  2666. alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
  2667. xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
  2668. addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
  2669. ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
  2670. if (ret < 0)
  2671. return ret;
  2672. if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
  2673. return -EINVAL;
  2674. addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
  2675. for (i = 0; i < 5; ++i) {
  2676. ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
  2677. &buf->host_buf_ptr);
  2678. if (ret < 0)
  2679. return ret;
  2680. if (buf->host_buf_ptr)
  2681. break;
  2682. usleep_range(1000, 2000);
  2683. }
  2684. if (!buf->host_buf_ptr)
  2685. return -EIO;
  2686. adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
  2687. return 0;
  2688. }
  2689. static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
  2690. {
  2691. const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
  2692. struct wm_adsp_buffer_region *region;
  2693. u32 offset = 0;
  2694. int i, ret;
  2695. for (i = 0; i < caps->num_regions; ++i) {
  2696. region = &buf->regions[i];
  2697. region->offset = offset;
  2698. region->mem_type = caps->region_defs[i].mem_type;
  2699. ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
  2700. &region->base_addr);
  2701. if (ret < 0)
  2702. return ret;
  2703. ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
  2704. &offset);
  2705. if (ret < 0)
  2706. return ret;
  2707. region->cumulative_size = offset;
  2708. adsp_dbg(buf->dsp,
  2709. "region=%d type=%d base=%04x off=%04x size=%04x\n",
  2710. i, region->mem_type, region->base_addr,
  2711. region->offset, region->cumulative_size);
  2712. }
  2713. return 0;
  2714. }
  2715. static void wm_adsp_buffer_clear(struct wm_adsp_compr_buf *buf)
  2716. {
  2717. buf->irq_count = 0xFFFFFFFF;
  2718. buf->read_index = -1;
  2719. buf->avail = 0;
  2720. }
  2721. static int wm_adsp_buffer_init(struct wm_adsp *dsp)
  2722. {
  2723. struct wm_adsp_compr_buf *buf;
  2724. int ret;
  2725. buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  2726. if (!buf)
  2727. return -ENOMEM;
  2728. buf->dsp = dsp;
  2729. wm_adsp_buffer_clear(buf);
  2730. ret = wm_adsp_buffer_locate(buf);
  2731. if (ret < 0) {
  2732. adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
  2733. goto err_buffer;
  2734. }
  2735. buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
  2736. sizeof(*buf->regions), GFP_KERNEL);
  2737. if (!buf->regions) {
  2738. ret = -ENOMEM;
  2739. goto err_buffer;
  2740. }
  2741. ret = wm_adsp_buffer_populate(buf);
  2742. if (ret < 0) {
  2743. adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
  2744. goto err_regions;
  2745. }
  2746. dsp->buffer = buf;
  2747. return 0;
  2748. err_regions:
  2749. kfree(buf->regions);
  2750. err_buffer:
  2751. kfree(buf);
  2752. return ret;
  2753. }
  2754. static int wm_adsp_buffer_free(struct wm_adsp *dsp)
  2755. {
  2756. if (dsp->buffer) {
  2757. wm_adsp_compr_detach(dsp->buffer->compr);
  2758. kfree(dsp->buffer->regions);
  2759. kfree(dsp->buffer);
  2760. dsp->buffer = NULL;
  2761. }
  2762. return 0;
  2763. }
  2764. int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
  2765. {
  2766. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2767. struct wm_adsp *dsp = compr->dsp;
  2768. int ret = 0;
  2769. adsp_dbg(dsp, "Trigger: %d\n", cmd);
  2770. mutex_lock(&dsp->pwr_lock);
  2771. switch (cmd) {
  2772. case SNDRV_PCM_TRIGGER_START:
  2773. if (!wm_adsp_compr_attached(compr)) {
  2774. ret = wm_adsp_compr_attach(compr);
  2775. if (ret < 0) {
  2776. adsp_err(dsp, "Failed to link buffer and stream: %d\n",
  2777. ret);
  2778. break;
  2779. }
  2780. }
  2781. wm_adsp_buffer_clear(compr->buf);
  2782. /* Trigger the IRQ at one fragment of data */
  2783. ret = wm_adsp_buffer_write(compr->buf,
  2784. HOST_BUFFER_FIELD(high_water_mark),
  2785. wm_adsp_compr_frag_words(compr));
  2786. if (ret < 0) {
  2787. adsp_err(dsp, "Failed to set high water mark: %d\n",
  2788. ret);
  2789. break;
  2790. }
  2791. break;
  2792. case SNDRV_PCM_TRIGGER_STOP:
  2793. break;
  2794. default:
  2795. ret = -EINVAL;
  2796. break;
  2797. }
  2798. mutex_unlock(&dsp->pwr_lock);
  2799. return ret;
  2800. }
  2801. EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
  2802. static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
  2803. {
  2804. int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
  2805. return buf->regions[last_region].cumulative_size;
  2806. }
  2807. static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
  2808. {
  2809. u32 next_read_index, next_write_index;
  2810. int write_index, read_index, avail;
  2811. int ret;
  2812. /* Only sync read index if we haven't already read a valid index */
  2813. if (buf->read_index < 0) {
  2814. ret = wm_adsp_buffer_read(buf,
  2815. HOST_BUFFER_FIELD(next_read_index),
  2816. &next_read_index);
  2817. if (ret < 0)
  2818. return ret;
  2819. read_index = sign_extend32(next_read_index, 23);
  2820. if (read_index < 0) {
  2821. adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
  2822. return 0;
  2823. }
  2824. buf->read_index = read_index;
  2825. }
  2826. ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
  2827. &next_write_index);
  2828. if (ret < 0)
  2829. return ret;
  2830. write_index = sign_extend32(next_write_index, 23);
  2831. avail = write_index - buf->read_index;
  2832. if (avail < 0)
  2833. avail += wm_adsp_buffer_size(buf);
  2834. adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
  2835. buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
  2836. buf->avail = avail;
  2837. return 0;
  2838. }
  2839. static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
  2840. {
  2841. int ret;
  2842. ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
  2843. if (ret < 0) {
  2844. adsp_err(buf->dsp, "Failed to check buffer error: %d\n", ret);
  2845. return ret;
  2846. }
  2847. if (buf->error != 0) {
  2848. adsp_err(buf->dsp, "Buffer error occurred: %d\n", buf->error);
  2849. return -EIO;
  2850. }
  2851. return 0;
  2852. }
  2853. int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
  2854. {
  2855. struct wm_adsp_compr_buf *buf;
  2856. struct wm_adsp_compr *compr;
  2857. int ret = 0;
  2858. mutex_lock(&dsp->pwr_lock);
  2859. buf = dsp->buffer;
  2860. compr = dsp->compr;
  2861. if (!buf) {
  2862. ret = -ENODEV;
  2863. goto out;
  2864. }
  2865. adsp_dbg(dsp, "Handling buffer IRQ\n");
  2866. ret = wm_adsp_buffer_get_error(buf);
  2867. if (ret < 0)
  2868. goto out_notify; /* Wake poll to report error */
  2869. ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
  2870. &buf->irq_count);
  2871. if (ret < 0) {
  2872. adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
  2873. goto out;
  2874. }
  2875. ret = wm_adsp_buffer_update_avail(buf);
  2876. if (ret < 0) {
  2877. adsp_err(dsp, "Error reading avail: %d\n", ret);
  2878. goto out;
  2879. }
  2880. if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
  2881. ret = WM_ADSP_COMPR_VOICE_TRIGGER;
  2882. out_notify:
  2883. if (compr && compr->stream)
  2884. snd_compr_fragment_elapsed(compr->stream);
  2885. out:
  2886. mutex_unlock(&dsp->pwr_lock);
  2887. return ret;
  2888. }
  2889. EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
  2890. static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
  2891. {
  2892. if (buf->irq_count & 0x01)
  2893. return 0;
  2894. adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
  2895. buf->irq_count);
  2896. buf->irq_count |= 0x01;
  2897. return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
  2898. buf->irq_count);
  2899. }
  2900. int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
  2901. struct snd_compr_tstamp *tstamp)
  2902. {
  2903. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2904. struct wm_adsp *dsp = compr->dsp;
  2905. struct wm_adsp_compr_buf *buf;
  2906. int ret = 0;
  2907. adsp_dbg(dsp, "Pointer request\n");
  2908. mutex_lock(&dsp->pwr_lock);
  2909. buf = compr->buf;
  2910. if (!compr->buf || compr->buf->error) {
  2911. snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
  2912. ret = -EIO;
  2913. goto out;
  2914. }
  2915. if (buf->avail < wm_adsp_compr_frag_words(compr)) {
  2916. ret = wm_adsp_buffer_update_avail(buf);
  2917. if (ret < 0) {
  2918. adsp_err(dsp, "Error reading avail: %d\n", ret);
  2919. goto out;
  2920. }
  2921. /*
  2922. * If we really have less than 1 fragment available tell the
  2923. * DSP to inform us once a whole fragment is available.
  2924. */
  2925. if (buf->avail < wm_adsp_compr_frag_words(compr)) {
  2926. ret = wm_adsp_buffer_get_error(buf);
  2927. if (ret < 0) {
  2928. if (compr->buf->error)
  2929. snd_compr_stop_error(stream,
  2930. SNDRV_PCM_STATE_XRUN);
  2931. goto out;
  2932. }
  2933. ret = wm_adsp_buffer_reenable_irq(buf);
  2934. if (ret < 0) {
  2935. adsp_err(dsp,
  2936. "Failed to re-enable buffer IRQ: %d\n",
  2937. ret);
  2938. goto out;
  2939. }
  2940. }
  2941. }
  2942. tstamp->copied_total = compr->copied_total;
  2943. tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
  2944. tstamp->sampling_rate = compr->sample_rate;
  2945. out:
  2946. mutex_unlock(&dsp->pwr_lock);
  2947. return ret;
  2948. }
  2949. EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
  2950. static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
  2951. {
  2952. struct wm_adsp_compr_buf *buf = compr->buf;
  2953. u8 *pack_in = (u8 *)compr->raw_buf;
  2954. u8 *pack_out = (u8 *)compr->raw_buf;
  2955. unsigned int adsp_addr;
  2956. int mem_type, nwords, max_read;
  2957. int i, j, ret;
  2958. /* Calculate read parameters */
  2959. for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
  2960. if (buf->read_index < buf->regions[i].cumulative_size)
  2961. break;
  2962. if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
  2963. return -EINVAL;
  2964. mem_type = buf->regions[i].mem_type;
  2965. adsp_addr = buf->regions[i].base_addr +
  2966. (buf->read_index - buf->regions[i].offset);
  2967. max_read = wm_adsp_compr_frag_words(compr);
  2968. nwords = buf->regions[i].cumulative_size - buf->read_index;
  2969. if (nwords > target)
  2970. nwords = target;
  2971. if (nwords > buf->avail)
  2972. nwords = buf->avail;
  2973. if (nwords > max_read)
  2974. nwords = max_read;
  2975. if (!nwords)
  2976. return 0;
  2977. /* Read data from DSP */
  2978. ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
  2979. nwords, compr->raw_buf);
  2980. if (ret < 0)
  2981. return ret;
  2982. /* Remove the padding bytes from the data read from the DSP */
  2983. for (i = 0; i < nwords; i++) {
  2984. for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
  2985. *pack_out++ = *pack_in++;
  2986. pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
  2987. }
  2988. /* update read index to account for words read */
  2989. buf->read_index += nwords;
  2990. if (buf->read_index == wm_adsp_buffer_size(buf))
  2991. buf->read_index = 0;
  2992. ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
  2993. buf->read_index);
  2994. if (ret < 0)
  2995. return ret;
  2996. /* update avail to account for words read */
  2997. buf->avail -= nwords;
  2998. return nwords;
  2999. }
  3000. static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
  3001. char __user *buf, size_t count)
  3002. {
  3003. struct wm_adsp *dsp = compr->dsp;
  3004. int ntotal = 0;
  3005. int nwords, nbytes;
  3006. adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
  3007. if (!compr->buf || compr->buf->error) {
  3008. snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
  3009. return -EIO;
  3010. }
  3011. count /= WM_ADSP_DATA_WORD_SIZE;
  3012. do {
  3013. nwords = wm_adsp_buffer_capture_block(compr, count);
  3014. if (nwords < 0) {
  3015. adsp_err(dsp, "Failed to capture block: %d\n", nwords);
  3016. return nwords;
  3017. }
  3018. nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
  3019. adsp_dbg(dsp, "Read %d bytes\n", nbytes);
  3020. if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
  3021. adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
  3022. ntotal, nbytes);
  3023. return -EFAULT;
  3024. }
  3025. count -= nwords;
  3026. ntotal += nbytes;
  3027. } while (nwords > 0 && count > 0);
  3028. compr->copied_total += ntotal;
  3029. return ntotal;
  3030. }
  3031. int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
  3032. size_t count)
  3033. {
  3034. struct wm_adsp_compr *compr = stream->runtime->private_data;
  3035. struct wm_adsp *dsp = compr->dsp;
  3036. int ret;
  3037. mutex_lock(&dsp->pwr_lock);
  3038. if (stream->direction == SND_COMPRESS_CAPTURE)
  3039. ret = wm_adsp_compr_read(compr, buf, count);
  3040. else
  3041. ret = -ENOTSUPP;
  3042. mutex_unlock(&dsp->pwr_lock);
  3043. return ret;
  3044. }
  3045. EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
  3046. int wm_adsp2_lock(struct wm_adsp *dsp, unsigned int lock_regions)
  3047. {
  3048. struct regmap *regmap = dsp->regmap;
  3049. unsigned int code0, code1, lock_reg;
  3050. if (!(lock_regions & WM_ADSP2_REGION_ALL))
  3051. return 0;
  3052. lock_regions &= WM_ADSP2_REGION_ALL;
  3053. lock_reg = dsp->base + ADSP2_LOCK_REGION_1_LOCK_REGION_0;
  3054. while (lock_regions) {
  3055. code0 = code1 = 0;
  3056. if (lock_regions & BIT(0)) {
  3057. code0 = ADSP2_LOCK_CODE_0;
  3058. code1 = ADSP2_LOCK_CODE_1;
  3059. }
  3060. if (lock_regions & BIT(1)) {
  3061. code0 |= ADSP2_LOCK_CODE_0 << ADSP2_LOCK_REGION_SHIFT;
  3062. code1 |= ADSP2_LOCK_CODE_1 << ADSP2_LOCK_REGION_SHIFT;
  3063. }
  3064. regmap_write(regmap, lock_reg, code0);
  3065. regmap_write(regmap, lock_reg, code1);
  3066. lock_regions >>= 2;
  3067. lock_reg += 2;
  3068. }
  3069. return 0;
  3070. }
  3071. EXPORT_SYMBOL_GPL(wm_adsp2_lock);
  3072. irqreturn_t wm_adsp2_bus_error(struct wm_adsp *dsp)
  3073. {
  3074. unsigned int val;
  3075. struct regmap *regmap = dsp->regmap;
  3076. int ret = 0;
  3077. ret = regmap_read(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, &val);
  3078. if (ret) {
  3079. adsp_err(dsp,
  3080. "Failed to read Region Lock Ctrl register: %d\n", ret);
  3081. return IRQ_HANDLED;
  3082. }
  3083. if (val & ADSP2_WDT_TIMEOUT_STS_MASK) {
  3084. adsp_err(dsp, "watchdog timeout error\n");
  3085. wm_adsp_stop_watchdog(dsp);
  3086. }
  3087. if (val & (ADSP2_SLAVE_ERR_MASK | ADSP2_REGION_LOCK_ERR_MASK)) {
  3088. if (val & ADSP2_SLAVE_ERR_MASK)
  3089. adsp_err(dsp, "bus error: slave error\n");
  3090. else
  3091. adsp_err(dsp, "bus error: region lock error\n");
  3092. ret = regmap_read(regmap, dsp->base + ADSP2_BUS_ERR_ADDR, &val);
  3093. if (ret) {
  3094. adsp_err(dsp,
  3095. "Failed to read Bus Err Addr register: %d\n",
  3096. ret);
  3097. return IRQ_HANDLED;
  3098. }
  3099. adsp_err(dsp, "bus error address = 0x%x\n",
  3100. val & ADSP2_BUS_ERR_ADDR_MASK);
  3101. ret = regmap_read(regmap,
  3102. dsp->base + ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR,
  3103. &val);
  3104. if (ret) {
  3105. adsp_err(dsp,
  3106. "Failed to read Pmem Xmem Err Addr register: %d\n",
  3107. ret);
  3108. return IRQ_HANDLED;
  3109. }
  3110. adsp_err(dsp, "xmem error address = 0x%x\n",
  3111. val & ADSP2_XMEM_ERR_ADDR_MASK);
  3112. adsp_err(dsp, "pmem error address = 0x%x\n",
  3113. (val & ADSP2_PMEM_ERR_ADDR_MASK) >>
  3114. ADSP2_PMEM_ERR_ADDR_SHIFT);
  3115. }
  3116. regmap_update_bits(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL,
  3117. ADSP2_CTRL_ERR_EINT, ADSP2_CTRL_ERR_EINT);
  3118. return IRQ_HANDLED;
  3119. }
  3120. EXPORT_SYMBOL_GPL(wm_adsp2_bus_error);
  3121. MODULE_LICENSE("GPL v2");