pci-common.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = slab_is_available();
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. EXPORT_SYMBOL_GPL(pcibios_free_controller);
  89. /*
  90. * The function is used to return the minimal alignment
  91. * for memory or I/O windows of the associated P2P bridge.
  92. * By default, 4KiB alignment for I/O windows and 1MiB for
  93. * memory windows.
  94. */
  95. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  96. unsigned long type)
  97. {
  98. struct pci_controller *phb = pci_bus_to_host(bus);
  99. if (phb->controller_ops.window_alignment)
  100. return phb->controller_ops.window_alignment(bus, type);
  101. /*
  102. * PCI core will figure out the default
  103. * alignment: 4KiB for I/O and 1MiB for
  104. * memory window.
  105. */
  106. return 1;
  107. }
  108. void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
  109. {
  110. struct pci_controller *hose = pci_bus_to_host(bus);
  111. if (hose->controller_ops.setup_bridge)
  112. hose->controller_ops.setup_bridge(bus, type);
  113. }
  114. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  115. {
  116. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  117. if (phb->controller_ops.reset_secondary_bus) {
  118. phb->controller_ops.reset_secondary_bus(dev);
  119. return;
  120. }
  121. pci_reset_secondary_bus(dev);
  122. }
  123. #ifdef CONFIG_PCI_IOV
  124. resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
  125. {
  126. if (ppc_md.pcibios_iov_resource_alignment)
  127. return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
  128. return pci_iov_resource_size(pdev, resno);
  129. }
  130. #endif /* CONFIG_PCI_IOV */
  131. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  132. {
  133. #ifdef CONFIG_PPC64
  134. return hose->pci_io_size;
  135. #else
  136. return resource_size(&hose->io_resource);
  137. #endif
  138. }
  139. int pcibios_vaddr_is_ioport(void __iomem *address)
  140. {
  141. int ret = 0;
  142. struct pci_controller *hose;
  143. resource_size_t size;
  144. spin_lock(&hose_spinlock);
  145. list_for_each_entry(hose, &hose_list, list_node) {
  146. size = pcibios_io_size(hose);
  147. if (address >= hose->io_base_virt &&
  148. address < (hose->io_base_virt + size)) {
  149. ret = 1;
  150. break;
  151. }
  152. }
  153. spin_unlock(&hose_spinlock);
  154. return ret;
  155. }
  156. unsigned long pci_address_to_pio(phys_addr_t address)
  157. {
  158. struct pci_controller *hose;
  159. resource_size_t size;
  160. unsigned long ret = ~0;
  161. spin_lock(&hose_spinlock);
  162. list_for_each_entry(hose, &hose_list, list_node) {
  163. size = pcibios_io_size(hose);
  164. if (address >= hose->io_base_phys &&
  165. address < (hose->io_base_phys + size)) {
  166. unsigned long base =
  167. (unsigned long)hose->io_base_virt - _IO_BASE;
  168. ret = base + (address - hose->io_base_phys);
  169. break;
  170. }
  171. }
  172. spin_unlock(&hose_spinlock);
  173. return ret;
  174. }
  175. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  176. /*
  177. * Return the domain number for this bus.
  178. */
  179. int pci_domain_nr(struct pci_bus *bus)
  180. {
  181. struct pci_controller *hose = pci_bus_to_host(bus);
  182. return hose->global_number;
  183. }
  184. EXPORT_SYMBOL(pci_domain_nr);
  185. /* This routine is meant to be used early during boot, when the
  186. * PCI bus numbers have not yet been assigned, and you need to
  187. * issue PCI config cycles to an OF device.
  188. * It could also be used to "fix" RTAS config cycles if you want
  189. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  190. * config cycles.
  191. */
  192. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  193. {
  194. while(node) {
  195. struct pci_controller *hose, *tmp;
  196. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  197. if (hose->dn == node)
  198. return hose;
  199. node = node->parent;
  200. }
  201. return NULL;
  202. }
  203. /*
  204. * Reads the interrupt pin to determine if interrupt is use by card.
  205. * If the interrupt is used, then gets the interrupt line from the
  206. * openfirmware and sets it in the pci_dev and pci_config line.
  207. */
  208. static int pci_read_irq_line(struct pci_dev *pci_dev)
  209. {
  210. struct of_phandle_args oirq;
  211. unsigned int virq;
  212. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  213. #ifdef DEBUG
  214. memset(&oirq, 0xff, sizeof(oirq));
  215. #endif
  216. /* Try to get a mapping from the device-tree */
  217. if (of_irq_parse_pci(pci_dev, &oirq)) {
  218. u8 line, pin;
  219. /* If that fails, lets fallback to what is in the config
  220. * space and map that through the default controller. We
  221. * also set the type to level low since that's what PCI
  222. * interrupts are. If your platform does differently, then
  223. * either provide a proper interrupt tree or don't use this
  224. * function.
  225. */
  226. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  227. return -1;
  228. if (pin == 0)
  229. return -1;
  230. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  231. line == 0xff || line == 0) {
  232. return -1;
  233. }
  234. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  235. line, pin);
  236. virq = irq_create_mapping(NULL, line);
  237. if (virq != NO_IRQ)
  238. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  239. } else {
  240. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  241. oirq.args_count, oirq.args[0], oirq.args[1],
  242. of_node_full_name(oirq.np));
  243. virq = irq_create_of_mapping(&oirq);
  244. }
  245. if(virq == NO_IRQ) {
  246. pr_debug(" Failed to map !\n");
  247. return -1;
  248. }
  249. pr_debug(" Mapped to linux irq %d\n", virq);
  250. pci_dev->irq = virq;
  251. return 0;
  252. }
  253. /*
  254. * Platform support for /proc/bus/pci/X/Y mmap()s,
  255. * modelled on the sparc64 implementation by Dave Miller.
  256. * -- paulus.
  257. */
  258. /*
  259. * Adjust vm_pgoff of VMA such that it is the physical page offset
  260. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  261. *
  262. * Basically, the user finds the base address for his device which he wishes
  263. * to mmap. They read the 32-bit value from the config space base register,
  264. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  265. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  266. *
  267. * Returns negative error code on failure, zero on success.
  268. */
  269. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  270. resource_size_t *offset,
  271. enum pci_mmap_state mmap_state)
  272. {
  273. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  274. unsigned long io_offset = 0;
  275. int i, res_bit;
  276. if (hose == NULL)
  277. return NULL; /* should never happen */
  278. /* If memory, add on the PCI bridge address offset */
  279. if (mmap_state == pci_mmap_mem) {
  280. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  281. *offset += hose->pci_mem_offset;
  282. #endif
  283. res_bit = IORESOURCE_MEM;
  284. } else {
  285. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  286. *offset += io_offset;
  287. res_bit = IORESOURCE_IO;
  288. }
  289. /*
  290. * Check that the offset requested corresponds to one of the
  291. * resources of the device.
  292. */
  293. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  294. struct resource *rp = &dev->resource[i];
  295. int flags = rp->flags;
  296. /* treat ROM as memory (should be already) */
  297. if (i == PCI_ROM_RESOURCE)
  298. flags |= IORESOURCE_MEM;
  299. /* Active and same type? */
  300. if ((flags & res_bit) == 0)
  301. continue;
  302. /* In the range of this resource? */
  303. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  304. continue;
  305. /* found it! construct the final physical address */
  306. if (mmap_state == pci_mmap_io)
  307. *offset += hose->io_base_phys - io_offset;
  308. return rp;
  309. }
  310. return NULL;
  311. }
  312. /*
  313. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  314. * device mapping.
  315. */
  316. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  317. pgprot_t protection,
  318. enum pci_mmap_state mmap_state,
  319. int write_combine)
  320. {
  321. /* Write combine is always 0 on non-memory space mappings. On
  322. * memory space, if the user didn't pass 1, we check for a
  323. * "prefetchable" resource. This is a bit hackish, but we use
  324. * this to workaround the inability of /sysfs to provide a write
  325. * combine bit
  326. */
  327. if (mmap_state != pci_mmap_mem)
  328. write_combine = 0;
  329. else if (write_combine == 0) {
  330. if (rp->flags & IORESOURCE_PREFETCH)
  331. write_combine = 1;
  332. }
  333. /* XXX would be nice to have a way to ask for write-through */
  334. if (write_combine)
  335. return pgprot_noncached_wc(protection);
  336. else
  337. return pgprot_noncached(protection);
  338. }
  339. /*
  340. * This one is used by /dev/mem and fbdev who have no clue about the
  341. * PCI device, it tries to find the PCI device first and calls the
  342. * above routine
  343. */
  344. pgprot_t pci_phys_mem_access_prot(struct file *file,
  345. unsigned long pfn,
  346. unsigned long size,
  347. pgprot_t prot)
  348. {
  349. struct pci_dev *pdev = NULL;
  350. struct resource *found = NULL;
  351. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  352. int i;
  353. if (page_is_ram(pfn))
  354. return prot;
  355. prot = pgprot_noncached(prot);
  356. for_each_pci_dev(pdev) {
  357. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  358. struct resource *rp = &pdev->resource[i];
  359. int flags = rp->flags;
  360. /* Active and same type? */
  361. if ((flags & IORESOURCE_MEM) == 0)
  362. continue;
  363. /* In the range of this resource? */
  364. if (offset < (rp->start & PAGE_MASK) ||
  365. offset > rp->end)
  366. continue;
  367. found = rp;
  368. break;
  369. }
  370. if (found)
  371. break;
  372. }
  373. if (found) {
  374. if (found->flags & IORESOURCE_PREFETCH)
  375. prot = pgprot_noncached_wc(prot);
  376. pci_dev_put(pdev);
  377. }
  378. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  379. (unsigned long long)offset, pgprot_val(prot));
  380. return prot;
  381. }
  382. /*
  383. * Perform the actual remap of the pages for a PCI device mapping, as
  384. * appropriate for this architecture. The region in the process to map
  385. * is described by vm_start and vm_end members of VMA, the base physical
  386. * address is found in vm_pgoff.
  387. * The pci device structure is provided so that architectures may make mapping
  388. * decisions on a per-device or per-bus basis.
  389. *
  390. * Returns a negative error code on failure, zero on success.
  391. */
  392. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  393. enum pci_mmap_state mmap_state, int write_combine)
  394. {
  395. resource_size_t offset =
  396. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  397. struct resource *rp;
  398. int ret;
  399. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  400. if (rp == NULL)
  401. return -EINVAL;
  402. vma->vm_pgoff = offset >> PAGE_SHIFT;
  403. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  404. vma->vm_page_prot,
  405. mmap_state, write_combine);
  406. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  407. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  408. return ret;
  409. }
  410. /* This provides legacy IO read access on a bus */
  411. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  412. {
  413. unsigned long offset;
  414. struct pci_controller *hose = pci_bus_to_host(bus);
  415. struct resource *rp = &hose->io_resource;
  416. void __iomem *addr;
  417. /* Check if port can be supported by that bus. We only check
  418. * the ranges of the PHB though, not the bus itself as the rules
  419. * for forwarding legacy cycles down bridges are not our problem
  420. * here. So if the host bridge supports it, we do it.
  421. */
  422. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  423. offset += port;
  424. if (!(rp->flags & IORESOURCE_IO))
  425. return -ENXIO;
  426. if (offset < rp->start || (offset + size) > rp->end)
  427. return -ENXIO;
  428. addr = hose->io_base_virt + port;
  429. switch(size) {
  430. case 1:
  431. *((u8 *)val) = in_8(addr);
  432. return 1;
  433. case 2:
  434. if (port & 1)
  435. return -EINVAL;
  436. *((u16 *)val) = in_le16(addr);
  437. return 2;
  438. case 4:
  439. if (port & 3)
  440. return -EINVAL;
  441. *((u32 *)val) = in_le32(addr);
  442. return 4;
  443. }
  444. return -EINVAL;
  445. }
  446. /* This provides legacy IO write access on a bus */
  447. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  448. {
  449. unsigned long offset;
  450. struct pci_controller *hose = pci_bus_to_host(bus);
  451. struct resource *rp = &hose->io_resource;
  452. void __iomem *addr;
  453. /* Check if port can be supported by that bus. We only check
  454. * the ranges of the PHB though, not the bus itself as the rules
  455. * for forwarding legacy cycles down bridges are not our problem
  456. * here. So if the host bridge supports it, we do it.
  457. */
  458. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  459. offset += port;
  460. if (!(rp->flags & IORESOURCE_IO))
  461. return -ENXIO;
  462. if (offset < rp->start || (offset + size) > rp->end)
  463. return -ENXIO;
  464. addr = hose->io_base_virt + port;
  465. /* WARNING: The generic code is idiotic. It gets passed a pointer
  466. * to what can be a 1, 2 or 4 byte quantity and always reads that
  467. * as a u32, which means that we have to correct the location of
  468. * the data read within those 32 bits for size 1 and 2
  469. */
  470. switch(size) {
  471. case 1:
  472. out_8(addr, val >> 24);
  473. return 1;
  474. case 2:
  475. if (port & 1)
  476. return -EINVAL;
  477. out_le16(addr, val >> 16);
  478. return 2;
  479. case 4:
  480. if (port & 3)
  481. return -EINVAL;
  482. out_le32(addr, val);
  483. return 4;
  484. }
  485. return -EINVAL;
  486. }
  487. /* This provides legacy IO or memory mmap access on a bus */
  488. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  489. struct vm_area_struct *vma,
  490. enum pci_mmap_state mmap_state)
  491. {
  492. struct pci_controller *hose = pci_bus_to_host(bus);
  493. resource_size_t offset =
  494. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  495. resource_size_t size = vma->vm_end - vma->vm_start;
  496. struct resource *rp;
  497. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  498. pci_domain_nr(bus), bus->number,
  499. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  500. (unsigned long long)offset,
  501. (unsigned long long)(offset + size - 1));
  502. if (mmap_state == pci_mmap_mem) {
  503. /* Hack alert !
  504. *
  505. * Because X is lame and can fail starting if it gets an error trying
  506. * to mmap legacy_mem (instead of just moving on without legacy memory
  507. * access) we fake it here by giving it anonymous memory, effectively
  508. * behaving just like /dev/zero
  509. */
  510. if ((offset + size) > hose->isa_mem_size) {
  511. printk(KERN_DEBUG
  512. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  513. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  514. if (vma->vm_flags & VM_SHARED)
  515. return shmem_zero_setup(vma);
  516. return 0;
  517. }
  518. offset += hose->isa_mem_phys;
  519. } else {
  520. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  521. unsigned long roffset = offset + io_offset;
  522. rp = &hose->io_resource;
  523. if (!(rp->flags & IORESOURCE_IO))
  524. return -ENXIO;
  525. if (roffset < rp->start || (roffset + size) > rp->end)
  526. return -ENXIO;
  527. offset += hose->io_base_phys;
  528. }
  529. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  530. vma->vm_pgoff = offset >> PAGE_SHIFT;
  531. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  532. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  533. vma->vm_end - vma->vm_start,
  534. vma->vm_page_prot);
  535. }
  536. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  537. const struct resource *rsrc,
  538. resource_size_t *start, resource_size_t *end)
  539. {
  540. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  541. resource_size_t offset = 0;
  542. if (hose == NULL)
  543. return;
  544. if (rsrc->flags & IORESOURCE_IO)
  545. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  546. /* We pass a fully fixed up address to userland for MMIO instead of
  547. * a BAR value because X is lame and expects to be able to use that
  548. * to pass to /dev/mem !
  549. *
  550. * That means that we'll have potentially 64 bits values where some
  551. * userland apps only expect 32 (like X itself since it thinks only
  552. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  553. * 32 bits CHRPs :-(
  554. *
  555. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  556. * has been fixed (and the fix spread enough), we can re-enable the
  557. * 2 lines below and pass down a BAR value to userland. In that case
  558. * we'll also have to re-enable the matching code in
  559. * __pci_mmap_make_offset().
  560. *
  561. * BenH.
  562. */
  563. #if 0
  564. else if (rsrc->flags & IORESOURCE_MEM)
  565. offset = hose->pci_mem_offset;
  566. #endif
  567. *start = rsrc->start - offset;
  568. *end = rsrc->end - offset;
  569. }
  570. /**
  571. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  572. * @hose: newly allocated pci_controller to be setup
  573. * @dev: device node of the host bridge
  574. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  575. *
  576. * This function will parse the "ranges" property of a PCI host bridge device
  577. * node and setup the resource mapping of a pci controller based on its
  578. * content.
  579. *
  580. * Life would be boring if it wasn't for a few issues that we have to deal
  581. * with here:
  582. *
  583. * - We can only cope with one IO space range and up to 3 Memory space
  584. * ranges. However, some machines (thanks Apple !) tend to split their
  585. * space into lots of small contiguous ranges. So we have to coalesce.
  586. *
  587. * - Some busses have IO space not starting at 0, which causes trouble with
  588. * the way we do our IO resource renumbering. The code somewhat deals with
  589. * it for 64 bits but I would expect problems on 32 bits.
  590. *
  591. * - Some 32 bits platforms such as 4xx can have physical space larger than
  592. * 32 bits so we need to use 64 bits values for the parsing
  593. */
  594. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  595. struct device_node *dev, int primary)
  596. {
  597. int memno = 0;
  598. struct resource *res;
  599. struct of_pci_range range;
  600. struct of_pci_range_parser parser;
  601. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  602. dev->full_name, primary ? "(primary)" : "");
  603. /* Check for ranges property */
  604. if (of_pci_range_parser_init(&parser, dev))
  605. return;
  606. /* Parse it */
  607. for_each_of_pci_range(&parser, &range) {
  608. /* If we failed translation or got a zero-sized region
  609. * (some FW try to feed us with non sensical zero sized regions
  610. * such as power3 which look like some kind of attempt at exposing
  611. * the VGA memory hole)
  612. */
  613. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  614. continue;
  615. /* Act based on address space type */
  616. res = NULL;
  617. switch (range.flags & IORESOURCE_TYPE_BITS) {
  618. case IORESOURCE_IO:
  619. printk(KERN_INFO
  620. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  621. range.cpu_addr, range.cpu_addr + range.size - 1,
  622. range.pci_addr);
  623. /* We support only one IO range */
  624. if (hose->pci_io_size) {
  625. printk(KERN_INFO
  626. " \\--> Skipped (too many) !\n");
  627. continue;
  628. }
  629. #ifdef CONFIG_PPC32
  630. /* On 32 bits, limit I/O space to 16MB */
  631. if (range.size > 0x01000000)
  632. range.size = 0x01000000;
  633. /* 32 bits needs to map IOs here */
  634. hose->io_base_virt = ioremap(range.cpu_addr,
  635. range.size);
  636. /* Expect trouble if pci_addr is not 0 */
  637. if (primary)
  638. isa_io_base =
  639. (unsigned long)hose->io_base_virt;
  640. #endif /* CONFIG_PPC32 */
  641. /* pci_io_size and io_base_phys always represent IO
  642. * space starting at 0 so we factor in pci_addr
  643. */
  644. hose->pci_io_size = range.pci_addr + range.size;
  645. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  646. /* Build resource */
  647. res = &hose->io_resource;
  648. range.cpu_addr = range.pci_addr;
  649. break;
  650. case IORESOURCE_MEM:
  651. printk(KERN_INFO
  652. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  653. range.cpu_addr, range.cpu_addr + range.size - 1,
  654. range.pci_addr,
  655. (range.pci_space & 0x40000000) ?
  656. "Prefetch" : "");
  657. /* We support only 3 memory ranges */
  658. if (memno >= 3) {
  659. printk(KERN_INFO
  660. " \\--> Skipped (too many) !\n");
  661. continue;
  662. }
  663. /* Handles ISA memory hole space here */
  664. if (range.pci_addr == 0) {
  665. if (primary || isa_mem_base == 0)
  666. isa_mem_base = range.cpu_addr;
  667. hose->isa_mem_phys = range.cpu_addr;
  668. hose->isa_mem_size = range.size;
  669. }
  670. /* Build resource */
  671. hose->mem_offset[memno] = range.cpu_addr -
  672. range.pci_addr;
  673. res = &hose->mem_resources[memno++];
  674. break;
  675. }
  676. if (res != NULL) {
  677. res->name = dev->full_name;
  678. res->flags = range.flags;
  679. res->start = range.cpu_addr;
  680. res->end = range.cpu_addr + range.size - 1;
  681. res->parent = res->child = res->sibling = NULL;
  682. }
  683. }
  684. }
  685. /* Decide whether to display the domain number in /proc */
  686. int pci_proc_domain(struct pci_bus *bus)
  687. {
  688. struct pci_controller *hose = pci_bus_to_host(bus);
  689. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  690. return 0;
  691. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  692. return hose->global_number != 0;
  693. return 1;
  694. }
  695. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  696. {
  697. if (ppc_md.pcibios_root_bridge_prepare)
  698. return ppc_md.pcibios_root_bridge_prepare(bridge);
  699. return 0;
  700. }
  701. /* This header fixup will do the resource fixup for all devices as they are
  702. * probed, but not for bridge ranges
  703. */
  704. static void pcibios_fixup_resources(struct pci_dev *dev)
  705. {
  706. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  707. int i;
  708. if (!hose) {
  709. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  710. pci_name(dev));
  711. return;
  712. }
  713. if (dev->is_virtfn)
  714. return;
  715. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  716. struct resource *res = dev->resource + i;
  717. struct pci_bus_region reg;
  718. if (!res->flags)
  719. continue;
  720. /* If we're going to re-assign everything, we mark all resources
  721. * as unset (and 0-base them). In addition, we mark BARs starting
  722. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  723. * since in that case, we don't want to re-assign anything
  724. */
  725. pcibios_resource_to_bus(dev->bus, &reg, res);
  726. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  727. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  728. /* Only print message if not re-assigning */
  729. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  730. pr_debug("PCI:%s Resource %d %pR is unassigned\n",
  731. pci_name(dev), i, res);
  732. res->end -= res->start;
  733. res->start = 0;
  734. res->flags |= IORESOURCE_UNSET;
  735. continue;
  736. }
  737. pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
  738. }
  739. /* Call machine specific resource fixup */
  740. if (ppc_md.pcibios_fixup_resources)
  741. ppc_md.pcibios_fixup_resources(dev);
  742. }
  743. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  744. /* This function tries to figure out if a bridge resource has been initialized
  745. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  746. * things go more smoothly when it gets it right. It should covers cases such
  747. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  748. */
  749. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  750. struct resource *res)
  751. {
  752. struct pci_controller *hose = pci_bus_to_host(bus);
  753. struct pci_dev *dev = bus->self;
  754. resource_size_t offset;
  755. struct pci_bus_region region;
  756. u16 command;
  757. int i;
  758. /* We don't do anything if PCI_PROBE_ONLY is set */
  759. if (pci_has_flag(PCI_PROBE_ONLY))
  760. return 0;
  761. /* Job is a bit different between memory and IO */
  762. if (res->flags & IORESOURCE_MEM) {
  763. pcibios_resource_to_bus(dev->bus, &region, res);
  764. /* If the BAR is non-0 then it's probably been initialized */
  765. if (region.start != 0)
  766. return 0;
  767. /* The BAR is 0, let's check if memory decoding is enabled on
  768. * the bridge. If not, we consider it unassigned
  769. */
  770. pci_read_config_word(dev, PCI_COMMAND, &command);
  771. if ((command & PCI_COMMAND_MEMORY) == 0)
  772. return 1;
  773. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  774. * resources covers that starting address (0 then it's good enough for
  775. * us for memory space)
  776. */
  777. for (i = 0; i < 3; i++) {
  778. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  779. hose->mem_resources[i].start == hose->mem_offset[i])
  780. return 0;
  781. }
  782. /* Well, it starts at 0 and we know it will collide so we may as
  783. * well consider it as unassigned. That covers the Apple case.
  784. */
  785. return 1;
  786. } else {
  787. /* If the BAR is non-0, then we consider it assigned */
  788. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  789. if (((res->start - offset) & 0xfffffffful) != 0)
  790. return 0;
  791. /* Here, we are a bit different than memory as typically IO space
  792. * starting at low addresses -is- valid. What we do instead if that
  793. * we consider as unassigned anything that doesn't have IO enabled
  794. * in the PCI command register, and that's it.
  795. */
  796. pci_read_config_word(dev, PCI_COMMAND, &command);
  797. if (command & PCI_COMMAND_IO)
  798. return 0;
  799. /* It's starting at 0 and IO is disabled in the bridge, consider
  800. * it unassigned
  801. */
  802. return 1;
  803. }
  804. }
  805. /* Fixup resources of a PCI<->PCI bridge */
  806. static void pcibios_fixup_bridge(struct pci_bus *bus)
  807. {
  808. struct resource *res;
  809. int i;
  810. struct pci_dev *dev = bus->self;
  811. pci_bus_for_each_resource(bus, res, i) {
  812. if (!res || !res->flags)
  813. continue;
  814. if (i >= 3 && bus->self->transparent)
  815. continue;
  816. /* If we're going to reassign everything, we can
  817. * shrink the P2P resource to have size as being
  818. * of 0 in order to save space.
  819. */
  820. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  821. res->flags |= IORESOURCE_UNSET;
  822. res->start = 0;
  823. res->end = -1;
  824. continue;
  825. }
  826. pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
  827. /* Try to detect uninitialized P2P bridge resources,
  828. * and clear them out so they get re-assigned later
  829. */
  830. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  831. res->flags = 0;
  832. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  833. }
  834. }
  835. }
  836. void pcibios_setup_bus_self(struct pci_bus *bus)
  837. {
  838. struct pci_controller *phb;
  839. /* Fix up the bus resources for P2P bridges */
  840. if (bus->self != NULL)
  841. pcibios_fixup_bridge(bus);
  842. /* Platform specific bus fixups. This is currently only used
  843. * by fsl_pci and I'm hoping to get rid of it at some point
  844. */
  845. if (ppc_md.pcibios_fixup_bus)
  846. ppc_md.pcibios_fixup_bus(bus);
  847. /* Setup bus DMA mappings */
  848. phb = pci_bus_to_host(bus);
  849. if (phb->controller_ops.dma_bus_setup)
  850. phb->controller_ops.dma_bus_setup(bus);
  851. }
  852. static void pcibios_setup_device(struct pci_dev *dev)
  853. {
  854. struct pci_controller *phb;
  855. /* Fixup NUMA node as it may not be setup yet by the generic
  856. * code and is needed by the DMA init
  857. */
  858. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  859. /* Hook up default DMA ops */
  860. set_dma_ops(&dev->dev, pci_dma_ops);
  861. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  862. /* Additional platform DMA/iommu setup */
  863. phb = pci_bus_to_host(dev->bus);
  864. if (phb->controller_ops.dma_dev_setup)
  865. phb->controller_ops.dma_dev_setup(dev);
  866. /* Read default IRQs and fixup if necessary */
  867. pci_read_irq_line(dev);
  868. if (ppc_md.pci_irq_fixup)
  869. ppc_md.pci_irq_fixup(dev);
  870. }
  871. int pcibios_add_device(struct pci_dev *dev)
  872. {
  873. /*
  874. * We can only call pcibios_setup_device() after bus setup is complete,
  875. * since some of the platform specific DMA setup code depends on it.
  876. */
  877. if (dev->bus->is_added)
  878. pcibios_setup_device(dev);
  879. #ifdef CONFIG_PCI_IOV
  880. if (ppc_md.pcibios_fixup_sriov)
  881. ppc_md.pcibios_fixup_sriov(dev);
  882. #endif /* CONFIG_PCI_IOV */
  883. return 0;
  884. }
  885. void pcibios_setup_bus_devices(struct pci_bus *bus)
  886. {
  887. struct pci_dev *dev;
  888. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  889. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  890. list_for_each_entry(dev, &bus->devices, bus_list) {
  891. /* Cardbus can call us to add new devices to a bus, so ignore
  892. * those who are already fully discovered
  893. */
  894. if (dev->is_added)
  895. continue;
  896. pcibios_setup_device(dev);
  897. }
  898. }
  899. void pcibios_set_master(struct pci_dev *dev)
  900. {
  901. /* No special bus mastering setup handling */
  902. }
  903. void pcibios_fixup_bus(struct pci_bus *bus)
  904. {
  905. /* When called from the generic PCI probe, read PCI<->PCI bridge
  906. * bases. This is -not- called when generating the PCI tree from
  907. * the OF device-tree.
  908. */
  909. pci_read_bridge_bases(bus);
  910. /* Now fixup the bus bus */
  911. pcibios_setup_bus_self(bus);
  912. /* Now fixup devices on that bus */
  913. pcibios_setup_bus_devices(bus);
  914. }
  915. EXPORT_SYMBOL(pcibios_fixup_bus);
  916. void pci_fixup_cardbus(struct pci_bus *bus)
  917. {
  918. /* Now fixup devices on that bus */
  919. pcibios_setup_bus_devices(bus);
  920. }
  921. static int skip_isa_ioresource_align(struct pci_dev *dev)
  922. {
  923. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  924. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  925. return 1;
  926. return 0;
  927. }
  928. /*
  929. * We need to avoid collisions with `mirrored' VGA ports
  930. * and other strange ISA hardware, so we always want the
  931. * addresses to be allocated in the 0x000-0x0ff region
  932. * modulo 0x400.
  933. *
  934. * Why? Because some silly external IO cards only decode
  935. * the low 10 bits of the IO address. The 0x00-0xff region
  936. * is reserved for motherboard devices that decode all 16
  937. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  938. * but we want to try to avoid allocating at 0x2900-0x2bff
  939. * which might have be mirrored at 0x0100-0x03ff..
  940. */
  941. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  942. resource_size_t size, resource_size_t align)
  943. {
  944. struct pci_dev *dev = data;
  945. resource_size_t start = res->start;
  946. if (res->flags & IORESOURCE_IO) {
  947. if (skip_isa_ioresource_align(dev))
  948. return start;
  949. if (start & 0x300)
  950. start = (start + 0x3ff) & ~0x3ff;
  951. }
  952. return start;
  953. }
  954. EXPORT_SYMBOL(pcibios_align_resource);
  955. /*
  956. * Reparent resource children of pr that conflict with res
  957. * under res, and make res replace those children.
  958. */
  959. static int reparent_resources(struct resource *parent,
  960. struct resource *res)
  961. {
  962. struct resource *p, **pp;
  963. struct resource **firstpp = NULL;
  964. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  965. if (p->end < res->start)
  966. continue;
  967. if (res->end < p->start)
  968. break;
  969. if (p->start < res->start || p->end > res->end)
  970. return -1; /* not completely contained */
  971. if (firstpp == NULL)
  972. firstpp = pp;
  973. }
  974. if (firstpp == NULL)
  975. return -1; /* didn't find any conflicting entries? */
  976. res->parent = parent;
  977. res->child = *firstpp;
  978. res->sibling = *pp;
  979. *firstpp = res;
  980. *pp = NULL;
  981. for (p = res->child; p != NULL; p = p->sibling) {
  982. p->parent = res;
  983. pr_debug("PCI: Reparented %s %pR under %s\n",
  984. p->name, p, res->name);
  985. }
  986. return 0;
  987. }
  988. /*
  989. * Handle resources of PCI devices. If the world were perfect, we could
  990. * just allocate all the resource regions and do nothing more. It isn't.
  991. * On the other hand, we cannot just re-allocate all devices, as it would
  992. * require us to know lots of host bridge internals. So we attempt to
  993. * keep as much of the original configuration as possible, but tweak it
  994. * when it's found to be wrong.
  995. *
  996. * Known BIOS problems we have to work around:
  997. * - I/O or memory regions not configured
  998. * - regions configured, but not enabled in the command register
  999. * - bogus I/O addresses above 64K used
  1000. * - expansion ROMs left enabled (this may sound harmless, but given
  1001. * the fact the PCI specs explicitly allow address decoders to be
  1002. * shared between expansion ROMs and other resource regions, it's
  1003. * at least dangerous)
  1004. *
  1005. * Our solution:
  1006. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1007. * This gives us fixed barriers on where we can allocate.
  1008. * (2) Allocate resources for all enabled devices. If there is
  1009. * a collision, just mark the resource as unallocated. Also
  1010. * disable expansion ROMs during this step.
  1011. * (3) Try to allocate resources for disabled devices. If the
  1012. * resources were assigned correctly, everything goes well,
  1013. * if they weren't, they won't disturb allocation of other
  1014. * resources.
  1015. * (4) Assign new addresses to resources which were either
  1016. * not configured at all or misconfigured. If explicitly
  1017. * requested by the user, configure expansion ROM address
  1018. * as well.
  1019. */
  1020. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1021. {
  1022. struct pci_bus *b;
  1023. int i;
  1024. struct resource *res, *pr;
  1025. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1026. pci_domain_nr(bus), bus->number);
  1027. pci_bus_for_each_resource(bus, res, i) {
  1028. if (!res || !res->flags || res->start > res->end || res->parent)
  1029. continue;
  1030. /* If the resource was left unset at this point, we clear it */
  1031. if (res->flags & IORESOURCE_UNSET)
  1032. goto clear_resource;
  1033. if (bus->parent == NULL)
  1034. pr = (res->flags & IORESOURCE_IO) ?
  1035. &ioport_resource : &iomem_resource;
  1036. else {
  1037. pr = pci_find_parent_resource(bus->self, res);
  1038. if (pr == res) {
  1039. /* this happens when the generic PCI
  1040. * code (wrongly) decides that this
  1041. * bridge is transparent -- paulus
  1042. */
  1043. continue;
  1044. }
  1045. }
  1046. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
  1047. bus->self ? pci_name(bus->self) : "PHB", bus->number,
  1048. i, res, pr, (pr && pr->name) ? pr->name : "nil");
  1049. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1050. struct pci_dev *dev = bus->self;
  1051. if (request_resource(pr, res) == 0)
  1052. continue;
  1053. /*
  1054. * Must be a conflict with an existing entry.
  1055. * Move that entry (or entries) under the
  1056. * bridge resource and try again.
  1057. */
  1058. if (reparent_resources(pr, res) == 0)
  1059. continue;
  1060. if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
  1061. pci_claim_bridge_resource(dev,
  1062. i + PCI_BRIDGE_RESOURCES) == 0)
  1063. continue;
  1064. }
  1065. pr_warning("PCI: Cannot allocate resource region "
  1066. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1067. clear_resource:
  1068. /* The resource might be figured out when doing
  1069. * reassignment based on the resources required
  1070. * by the downstream PCI devices. Here we set
  1071. * the size of the resource to be 0 in order to
  1072. * save more space.
  1073. */
  1074. res->start = 0;
  1075. res->end = -1;
  1076. res->flags = 0;
  1077. }
  1078. list_for_each_entry(b, &bus->children, node)
  1079. pcibios_allocate_bus_resources(b);
  1080. }
  1081. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1082. {
  1083. struct resource *pr, *r = &dev->resource[idx];
  1084. pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
  1085. pci_name(dev), idx, r);
  1086. pr = pci_find_parent_resource(dev, r);
  1087. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1088. request_resource(pr, r) < 0) {
  1089. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1090. " of device %s, will remap\n", idx, pci_name(dev));
  1091. if (pr)
  1092. pr_debug("PCI: parent is %p: %pR\n", pr, pr);
  1093. /* We'll assign a new address later */
  1094. r->flags |= IORESOURCE_UNSET;
  1095. r->end -= r->start;
  1096. r->start = 0;
  1097. }
  1098. }
  1099. static void __init pcibios_allocate_resources(int pass)
  1100. {
  1101. struct pci_dev *dev = NULL;
  1102. int idx, disabled;
  1103. u16 command;
  1104. struct resource *r;
  1105. for_each_pci_dev(dev) {
  1106. pci_read_config_word(dev, PCI_COMMAND, &command);
  1107. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1108. r = &dev->resource[idx];
  1109. if (r->parent) /* Already allocated */
  1110. continue;
  1111. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1112. continue; /* Not assigned at all */
  1113. /* We only allocate ROMs on pass 1 just in case they
  1114. * have been screwed up by firmware
  1115. */
  1116. if (idx == PCI_ROM_RESOURCE )
  1117. disabled = 1;
  1118. if (r->flags & IORESOURCE_IO)
  1119. disabled = !(command & PCI_COMMAND_IO);
  1120. else
  1121. disabled = !(command & PCI_COMMAND_MEMORY);
  1122. if (pass == disabled)
  1123. alloc_resource(dev, idx);
  1124. }
  1125. if (pass)
  1126. continue;
  1127. r = &dev->resource[PCI_ROM_RESOURCE];
  1128. if (r->flags) {
  1129. /* Turn the ROM off, leave the resource region,
  1130. * but keep it unregistered.
  1131. */
  1132. u32 reg;
  1133. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1134. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1135. pr_debug("PCI: Switching off ROM of %s\n",
  1136. pci_name(dev));
  1137. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1138. pci_write_config_dword(dev, dev->rom_base_reg,
  1139. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1140. }
  1141. }
  1142. }
  1143. }
  1144. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1145. {
  1146. struct pci_controller *hose = pci_bus_to_host(bus);
  1147. resource_size_t offset;
  1148. struct resource *res, *pres;
  1149. int i;
  1150. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1151. /* Check for IO */
  1152. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1153. goto no_io;
  1154. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1155. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1156. BUG_ON(res == NULL);
  1157. res->name = "Legacy IO";
  1158. res->flags = IORESOURCE_IO;
  1159. res->start = offset;
  1160. res->end = (offset + 0xfff) & 0xfffffffful;
  1161. pr_debug("Candidate legacy IO: %pR\n", res);
  1162. if (request_resource(&hose->io_resource, res)) {
  1163. printk(KERN_DEBUG
  1164. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1165. pci_domain_nr(bus), bus->number, res);
  1166. kfree(res);
  1167. }
  1168. no_io:
  1169. /* Check for memory */
  1170. for (i = 0; i < 3; i++) {
  1171. pres = &hose->mem_resources[i];
  1172. offset = hose->mem_offset[i];
  1173. if (!(pres->flags & IORESOURCE_MEM))
  1174. continue;
  1175. pr_debug("hose mem res: %pR\n", pres);
  1176. if ((pres->start - offset) <= 0xa0000 &&
  1177. (pres->end - offset) >= 0xbffff)
  1178. break;
  1179. }
  1180. if (i >= 3)
  1181. return;
  1182. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1183. BUG_ON(res == NULL);
  1184. res->name = "Legacy VGA memory";
  1185. res->flags = IORESOURCE_MEM;
  1186. res->start = 0xa0000 + offset;
  1187. res->end = 0xbffff + offset;
  1188. pr_debug("Candidate VGA memory: %pR\n", res);
  1189. if (request_resource(pres, res)) {
  1190. printk(KERN_DEBUG
  1191. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1192. pci_domain_nr(bus), bus->number, res);
  1193. kfree(res);
  1194. }
  1195. }
  1196. void __init pcibios_resource_survey(void)
  1197. {
  1198. struct pci_bus *b;
  1199. /* Allocate and assign resources */
  1200. list_for_each_entry(b, &pci_root_buses, node)
  1201. pcibios_allocate_bus_resources(b);
  1202. pcibios_allocate_resources(0);
  1203. pcibios_allocate_resources(1);
  1204. /* Before we start assigning unassigned resource, we try to reserve
  1205. * the low IO area and the VGA memory area if they intersect the
  1206. * bus available resources to avoid allocating things on top of them
  1207. */
  1208. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1209. list_for_each_entry(b, &pci_root_buses, node)
  1210. pcibios_reserve_legacy_regions(b);
  1211. }
  1212. /* Now, if the platform didn't decide to blindly trust the firmware,
  1213. * we proceed to assigning things that were left unassigned
  1214. */
  1215. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1216. pr_debug("PCI: Assigning unassigned resources...\n");
  1217. pci_assign_unassigned_resources();
  1218. }
  1219. /* Call machine dependent fixup */
  1220. if (ppc_md.pcibios_fixup)
  1221. ppc_md.pcibios_fixup();
  1222. }
  1223. /* This is used by the PCI hotplug driver to allocate resource
  1224. * of newly plugged busses. We can try to consolidate with the
  1225. * rest of the code later, for now, keep it as-is as our main
  1226. * resource allocation function doesn't deal with sub-trees yet.
  1227. */
  1228. void pcibios_claim_one_bus(struct pci_bus *bus)
  1229. {
  1230. struct pci_dev *dev;
  1231. struct pci_bus *child_bus;
  1232. list_for_each_entry(dev, &bus->devices, bus_list) {
  1233. int i;
  1234. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1235. struct resource *r = &dev->resource[i];
  1236. if (r->parent || !r->start || !r->flags)
  1237. continue;
  1238. pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
  1239. pci_name(dev), i, r);
  1240. if (pci_claim_resource(dev, i) == 0)
  1241. continue;
  1242. pci_claim_bridge_resource(dev, i);
  1243. }
  1244. }
  1245. list_for_each_entry(child_bus, &bus->children, node)
  1246. pcibios_claim_one_bus(child_bus);
  1247. }
  1248. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1249. /* pcibios_finish_adding_to_bus
  1250. *
  1251. * This is to be called by the hotplug code after devices have been
  1252. * added to a bus, this include calling it for a PHB that is just
  1253. * being added
  1254. */
  1255. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1256. {
  1257. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1258. pci_domain_nr(bus), bus->number);
  1259. /* Allocate bus and devices resources */
  1260. pcibios_allocate_bus_resources(bus);
  1261. pcibios_claim_one_bus(bus);
  1262. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1263. if (bus->self)
  1264. pci_assign_unassigned_bridge_resources(bus->self);
  1265. else
  1266. pci_assign_unassigned_bus_resources(bus);
  1267. }
  1268. /* Fixup EEH */
  1269. eeh_add_device_tree_late(bus);
  1270. /* Add new devices to global lists. Register in proc, sysfs. */
  1271. pci_bus_add_devices(bus);
  1272. /* sysfs files should only be added after devices are added */
  1273. eeh_add_sysfs_files(bus);
  1274. }
  1275. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1276. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1277. {
  1278. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1279. if (phb->controller_ops.enable_device_hook)
  1280. if (!phb->controller_ops.enable_device_hook(dev))
  1281. return -EINVAL;
  1282. return pci_enable_resources(dev, mask);
  1283. }
  1284. void pcibios_disable_device(struct pci_dev *dev)
  1285. {
  1286. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1287. if (phb->controller_ops.disable_device)
  1288. phb->controller_ops.disable_device(dev);
  1289. }
  1290. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1291. {
  1292. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1293. }
  1294. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1295. struct list_head *resources)
  1296. {
  1297. struct resource *res;
  1298. resource_size_t offset;
  1299. int i;
  1300. /* Hookup PHB IO resource */
  1301. res = &hose->io_resource;
  1302. if (!res->flags) {
  1303. pr_debug("PCI: I/O resource not set for host"
  1304. " bridge %s (domain %d)\n",
  1305. hose->dn->full_name, hose->global_number);
  1306. } else {
  1307. offset = pcibios_io_space_offset(hose);
  1308. pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
  1309. res, (unsigned long long)offset);
  1310. pci_add_resource_offset(resources, res, offset);
  1311. }
  1312. /* Hookup PHB Memory resources */
  1313. for (i = 0; i < 3; ++i) {
  1314. res = &hose->mem_resources[i];
  1315. if (!res->flags) {
  1316. if (i == 0)
  1317. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1318. "host bridge %s (domain %d)\n",
  1319. hose->dn->full_name, hose->global_number);
  1320. continue;
  1321. }
  1322. offset = hose->mem_offset[i];
  1323. pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
  1324. res, (unsigned long long)offset);
  1325. pci_add_resource_offset(resources, res, offset);
  1326. }
  1327. }
  1328. /*
  1329. * Null PCI config access functions, for the case when we can't
  1330. * find a hose.
  1331. */
  1332. #define NULL_PCI_OP(rw, size, type) \
  1333. static int \
  1334. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1335. { \
  1336. return PCIBIOS_DEVICE_NOT_FOUND; \
  1337. }
  1338. static int
  1339. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1340. int len, u32 *val)
  1341. {
  1342. return PCIBIOS_DEVICE_NOT_FOUND;
  1343. }
  1344. static int
  1345. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1346. int len, u32 val)
  1347. {
  1348. return PCIBIOS_DEVICE_NOT_FOUND;
  1349. }
  1350. static struct pci_ops null_pci_ops =
  1351. {
  1352. .read = null_read_config,
  1353. .write = null_write_config,
  1354. };
  1355. /*
  1356. * These functions are used early on before PCI scanning is done
  1357. * and all of the pci_dev and pci_bus structures have been created.
  1358. */
  1359. static struct pci_bus *
  1360. fake_pci_bus(struct pci_controller *hose, int busnr)
  1361. {
  1362. static struct pci_bus bus;
  1363. if (hose == NULL) {
  1364. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1365. }
  1366. bus.number = busnr;
  1367. bus.sysdata = hose;
  1368. bus.ops = hose? hose->ops: &null_pci_ops;
  1369. return &bus;
  1370. }
  1371. #define EARLY_PCI_OP(rw, size, type) \
  1372. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1373. int devfn, int offset, type value) \
  1374. { \
  1375. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1376. devfn, offset, value); \
  1377. }
  1378. EARLY_PCI_OP(read, byte, u8 *)
  1379. EARLY_PCI_OP(read, word, u16 *)
  1380. EARLY_PCI_OP(read, dword, u32 *)
  1381. EARLY_PCI_OP(write, byte, u8)
  1382. EARLY_PCI_OP(write, word, u16)
  1383. EARLY_PCI_OP(write, dword, u32)
  1384. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1385. int cap)
  1386. {
  1387. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1388. }
  1389. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1390. {
  1391. struct pci_controller *hose = bus->sysdata;
  1392. return of_node_get(hose->dn);
  1393. }
  1394. /**
  1395. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1396. * @hose: Pointer to the PCI host controller instance structure
  1397. */
  1398. void pcibios_scan_phb(struct pci_controller *hose)
  1399. {
  1400. LIST_HEAD(resources);
  1401. struct pci_bus *bus;
  1402. struct device_node *node = hose->dn;
  1403. int mode;
  1404. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1405. /* Get some IO space for the new PHB */
  1406. pcibios_setup_phb_io_space(hose);
  1407. /* Wire up PHB bus resources */
  1408. pcibios_setup_phb_resources(hose, &resources);
  1409. hose->busn.start = hose->first_busno;
  1410. hose->busn.end = hose->last_busno;
  1411. hose->busn.flags = IORESOURCE_BUS;
  1412. pci_add_resource(&resources, &hose->busn);
  1413. /* Create an empty bus for the toplevel */
  1414. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1415. hose->ops, hose, &resources);
  1416. if (bus == NULL) {
  1417. pr_err("Failed to create bus for PCI domain %04x\n",
  1418. hose->global_number);
  1419. pci_free_resource_list(&resources);
  1420. return;
  1421. }
  1422. hose->bus = bus;
  1423. /* Get probe mode and perform scan */
  1424. mode = PCI_PROBE_NORMAL;
  1425. if (node && hose->controller_ops.probe_mode)
  1426. mode = hose->controller_ops.probe_mode(bus);
  1427. pr_debug(" probe mode: %d\n", mode);
  1428. if (mode == PCI_PROBE_DEVTREE)
  1429. of_scan_bus(node, bus);
  1430. if (mode == PCI_PROBE_NORMAL) {
  1431. pci_bus_update_busn_res_end(bus, 255);
  1432. hose->last_busno = pci_scan_child_bus(bus);
  1433. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1434. }
  1435. /* Platform gets a chance to do some global fixups before
  1436. * we proceed to resource allocation
  1437. */
  1438. if (ppc_md.pcibios_fixup_phb)
  1439. ppc_md.pcibios_fixup_phb(hose);
  1440. /* Configure PCI Express settings */
  1441. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1442. struct pci_bus *child;
  1443. list_for_each_entry(child, &bus->children, node)
  1444. pcie_bus_configure_settings(child);
  1445. }
  1446. }
  1447. EXPORT_SYMBOL_GPL(pcibios_scan_phb);
  1448. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1449. {
  1450. int i, class = dev->class >> 8;
  1451. /* When configured as agent, programing interface = 1 */
  1452. int prog_if = dev->class & 0xf;
  1453. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1454. class == PCI_CLASS_BRIDGE_OTHER) &&
  1455. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1456. (prog_if == 0) &&
  1457. (dev->bus->parent == NULL)) {
  1458. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1459. dev->resource[i].start = 0;
  1460. dev->resource[i].end = 0;
  1461. dev->resource[i].flags = 0;
  1462. }
  1463. }
  1464. }
  1465. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1466. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1467. static void fixup_vga(struct pci_dev *pdev)
  1468. {
  1469. u16 cmd;
  1470. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1471. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1472. vga_set_default_device(pdev);
  1473. }
  1474. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1475. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);