cik.c 159 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. /* GFX */
  35. #define CIK_PFP_UCODE_SIZE 2144
  36. #define CIK_ME_UCODE_SIZE 2144
  37. #define CIK_CE_UCODE_SIZE 2144
  38. /* compute */
  39. #define CIK_MEC_UCODE_SIZE 4192
  40. /* interrupts */
  41. #define BONAIRE_RLC_UCODE_SIZE 2048
  42. #define KB_RLC_UCODE_SIZE 2560
  43. #define KV_RLC_UCODE_SIZE 2560
  44. /* gddr controller */
  45. #define CIK_MC_UCODE_SIZE 7866
  46. /* sdma */
  47. #define CIK_SDMA_UCODE_SIZE 1050
  48. #define CIK_SDMA_UCODE_VERSION 64
  49. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  50. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  51. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  52. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  53. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  54. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  55. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  59. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  60. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  61. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  65. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  66. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  67. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  68. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  69. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  70. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  71. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  72. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  73. extern void si_rlc_fini(struct radeon_device *rdev);
  74. extern int si_rlc_init(struct radeon_device *rdev);
  75. #define BONAIRE_IO_MC_REGS_SIZE 36
  76. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  77. {
  78. {0x00000070, 0x04400000},
  79. {0x00000071, 0x80c01803},
  80. {0x00000072, 0x00004004},
  81. {0x00000073, 0x00000100},
  82. {0x00000074, 0x00ff0000},
  83. {0x00000075, 0x34000000},
  84. {0x00000076, 0x08000014},
  85. {0x00000077, 0x00cc08ec},
  86. {0x00000078, 0x00000400},
  87. {0x00000079, 0x00000000},
  88. {0x0000007a, 0x04090000},
  89. {0x0000007c, 0x00000000},
  90. {0x0000007e, 0x4408a8e8},
  91. {0x0000007f, 0x00000304},
  92. {0x00000080, 0x00000000},
  93. {0x00000082, 0x00000001},
  94. {0x00000083, 0x00000002},
  95. {0x00000084, 0xf3e4f400},
  96. {0x00000085, 0x052024e3},
  97. {0x00000087, 0x00000000},
  98. {0x00000088, 0x01000000},
  99. {0x0000008a, 0x1c0a0000},
  100. {0x0000008b, 0xff010000},
  101. {0x0000008d, 0xffffefff},
  102. {0x0000008e, 0xfff3efff},
  103. {0x0000008f, 0xfff3efbf},
  104. {0x00000092, 0xf7ffffff},
  105. {0x00000093, 0xffffff7f},
  106. {0x00000095, 0x00101101},
  107. {0x00000096, 0x00000fff},
  108. {0x00000097, 0x00116fff},
  109. {0x00000098, 0x60010000},
  110. {0x00000099, 0x10010000},
  111. {0x0000009a, 0x00006000},
  112. {0x0000009b, 0x00001000},
  113. {0x0000009f, 0x00b48000}
  114. };
  115. /* ucode loading */
  116. /**
  117. * ci_mc_load_microcode - load MC ucode into the hw
  118. *
  119. * @rdev: radeon_device pointer
  120. *
  121. * Load the GDDR MC ucode into the hw (CIK).
  122. * Returns 0 on success, error on failure.
  123. */
  124. static int ci_mc_load_microcode(struct radeon_device *rdev)
  125. {
  126. const __be32 *fw_data;
  127. u32 running, blackout = 0;
  128. u32 *io_mc_regs;
  129. int i, ucode_size, regs_size;
  130. if (!rdev->mc_fw)
  131. return -EINVAL;
  132. switch (rdev->family) {
  133. case CHIP_BONAIRE:
  134. default:
  135. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  136. ucode_size = CIK_MC_UCODE_SIZE;
  137. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  138. break;
  139. }
  140. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  141. if (running == 0) {
  142. if (running) {
  143. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  144. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  145. }
  146. /* reset the engine and set to writable */
  147. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  148. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  149. /* load mc io regs */
  150. for (i = 0; i < regs_size; i++) {
  151. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  152. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  153. }
  154. /* load the MC ucode */
  155. fw_data = (const __be32 *)rdev->mc_fw->data;
  156. for (i = 0; i < ucode_size; i++)
  157. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  158. /* put the engine back into the active state */
  159. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  160. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  161. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  162. /* wait for training to complete */
  163. for (i = 0; i < rdev->usec_timeout; i++) {
  164. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  165. break;
  166. udelay(1);
  167. }
  168. for (i = 0; i < rdev->usec_timeout; i++) {
  169. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  170. break;
  171. udelay(1);
  172. }
  173. if (running)
  174. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  175. }
  176. return 0;
  177. }
  178. /**
  179. * cik_init_microcode - load ucode images from disk
  180. *
  181. * @rdev: radeon_device pointer
  182. *
  183. * Use the firmware interface to load the ucode images into
  184. * the driver (not loaded into hw).
  185. * Returns 0 on success, error on failure.
  186. */
  187. static int cik_init_microcode(struct radeon_device *rdev)
  188. {
  189. struct platform_device *pdev;
  190. const char *chip_name;
  191. size_t pfp_req_size, me_req_size, ce_req_size,
  192. mec_req_size, rlc_req_size, mc_req_size,
  193. sdma_req_size;
  194. char fw_name[30];
  195. int err;
  196. DRM_DEBUG("\n");
  197. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  198. err = IS_ERR(pdev);
  199. if (err) {
  200. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  201. return -EINVAL;
  202. }
  203. switch (rdev->family) {
  204. case CHIP_BONAIRE:
  205. chip_name = "BONAIRE";
  206. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  207. me_req_size = CIK_ME_UCODE_SIZE * 4;
  208. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  209. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  210. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  211. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  212. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  213. break;
  214. case CHIP_KAVERI:
  215. chip_name = "KAVERI";
  216. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  217. me_req_size = CIK_ME_UCODE_SIZE * 4;
  218. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  219. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  220. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  221. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  222. break;
  223. case CHIP_KABINI:
  224. chip_name = "KABINI";
  225. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  226. me_req_size = CIK_ME_UCODE_SIZE * 4;
  227. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  228. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  229. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  230. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  231. break;
  232. default: BUG();
  233. }
  234. DRM_INFO("Loading %s Microcode\n", chip_name);
  235. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  236. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  237. if (err)
  238. goto out;
  239. if (rdev->pfp_fw->size != pfp_req_size) {
  240. printk(KERN_ERR
  241. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  242. rdev->pfp_fw->size, fw_name);
  243. err = -EINVAL;
  244. goto out;
  245. }
  246. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  247. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  248. if (err)
  249. goto out;
  250. if (rdev->me_fw->size != me_req_size) {
  251. printk(KERN_ERR
  252. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  253. rdev->me_fw->size, fw_name);
  254. err = -EINVAL;
  255. }
  256. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  257. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  258. if (err)
  259. goto out;
  260. if (rdev->ce_fw->size != ce_req_size) {
  261. printk(KERN_ERR
  262. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  263. rdev->ce_fw->size, fw_name);
  264. err = -EINVAL;
  265. }
  266. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  267. err = request_firmware(&rdev->mec_fw, fw_name, &pdev->dev);
  268. if (err)
  269. goto out;
  270. if (rdev->mec_fw->size != mec_req_size) {
  271. printk(KERN_ERR
  272. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  273. rdev->mec_fw->size, fw_name);
  274. err = -EINVAL;
  275. }
  276. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  277. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  278. if (err)
  279. goto out;
  280. if (rdev->rlc_fw->size != rlc_req_size) {
  281. printk(KERN_ERR
  282. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  283. rdev->rlc_fw->size, fw_name);
  284. err = -EINVAL;
  285. }
  286. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  287. err = request_firmware(&rdev->sdma_fw, fw_name, &pdev->dev);
  288. if (err)
  289. goto out;
  290. if (rdev->sdma_fw->size != sdma_req_size) {
  291. printk(KERN_ERR
  292. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  293. rdev->sdma_fw->size, fw_name);
  294. err = -EINVAL;
  295. }
  296. /* No MC ucode on APUs */
  297. if (!(rdev->flags & RADEON_IS_IGP)) {
  298. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  299. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  300. if (err)
  301. goto out;
  302. if (rdev->mc_fw->size != mc_req_size) {
  303. printk(KERN_ERR
  304. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  305. rdev->mc_fw->size, fw_name);
  306. err = -EINVAL;
  307. }
  308. }
  309. out:
  310. platform_device_unregister(pdev);
  311. if (err) {
  312. if (err != -EINVAL)
  313. printk(KERN_ERR
  314. "cik_cp: Failed to load firmware \"%s\"\n",
  315. fw_name);
  316. release_firmware(rdev->pfp_fw);
  317. rdev->pfp_fw = NULL;
  318. release_firmware(rdev->me_fw);
  319. rdev->me_fw = NULL;
  320. release_firmware(rdev->ce_fw);
  321. rdev->ce_fw = NULL;
  322. release_firmware(rdev->rlc_fw);
  323. rdev->rlc_fw = NULL;
  324. release_firmware(rdev->mc_fw);
  325. rdev->mc_fw = NULL;
  326. }
  327. return err;
  328. }
  329. /*
  330. * Core functions
  331. */
  332. /**
  333. * cik_tiling_mode_table_init - init the hw tiling table
  334. *
  335. * @rdev: radeon_device pointer
  336. *
  337. * Starting with SI, the tiling setup is done globally in a
  338. * set of 32 tiling modes. Rather than selecting each set of
  339. * parameters per surface as on older asics, we just select
  340. * which index in the tiling table we want to use, and the
  341. * surface uses those parameters (CIK).
  342. */
  343. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  344. {
  345. const u32 num_tile_mode_states = 32;
  346. const u32 num_secondary_tile_mode_states = 16;
  347. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  348. u32 num_pipe_configs;
  349. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  350. rdev->config.cik.max_shader_engines;
  351. switch (rdev->config.cik.mem_row_size_in_kb) {
  352. case 1:
  353. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  354. break;
  355. case 2:
  356. default:
  357. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  358. break;
  359. case 4:
  360. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  361. break;
  362. }
  363. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  364. if (num_pipe_configs > 8)
  365. num_pipe_configs = 8; /* ??? */
  366. if (num_pipe_configs == 8) {
  367. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  368. switch (reg_offset) {
  369. case 0:
  370. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  371. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  373. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  374. break;
  375. case 1:
  376. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  379. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  380. break;
  381. case 2:
  382. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  383. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  384. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  385. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  386. break;
  387. case 3:
  388. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  389. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  391. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  392. break;
  393. case 4:
  394. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  396. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  397. TILE_SPLIT(split_equal_to_row_size));
  398. break;
  399. case 5:
  400. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  401. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  402. break;
  403. case 6:
  404. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  405. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  407. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  408. break;
  409. case 7:
  410. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  411. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  413. TILE_SPLIT(split_equal_to_row_size));
  414. break;
  415. case 8:
  416. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  418. break;
  419. case 9:
  420. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  421. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  422. break;
  423. case 10:
  424. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  425. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  426. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  428. break;
  429. case 11:
  430. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  431. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  432. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  433. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  434. break;
  435. case 12:
  436. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  437. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  438. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  439. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  440. break;
  441. case 13:
  442. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  443. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  444. break;
  445. case 14:
  446. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  447. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  448. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  450. break;
  451. case 16:
  452. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  453. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  454. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  456. break;
  457. case 17:
  458. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  459. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  460. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  462. break;
  463. case 27:
  464. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  465. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  466. break;
  467. case 28:
  468. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  469. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  470. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  472. break;
  473. case 29:
  474. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  475. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  476. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  478. break;
  479. case 30:
  480. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  481. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  482. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  484. break;
  485. default:
  486. gb_tile_moden = 0;
  487. break;
  488. }
  489. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  490. }
  491. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  492. switch (reg_offset) {
  493. case 0:
  494. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  495. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  496. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  497. NUM_BANKS(ADDR_SURF_16_BANK));
  498. break;
  499. case 1:
  500. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  503. NUM_BANKS(ADDR_SURF_16_BANK));
  504. break;
  505. case 2:
  506. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  509. NUM_BANKS(ADDR_SURF_16_BANK));
  510. break;
  511. case 3:
  512. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  515. NUM_BANKS(ADDR_SURF_16_BANK));
  516. break;
  517. case 4:
  518. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  521. NUM_BANKS(ADDR_SURF_8_BANK));
  522. break;
  523. case 5:
  524. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  527. NUM_BANKS(ADDR_SURF_4_BANK));
  528. break;
  529. case 6:
  530. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  533. NUM_BANKS(ADDR_SURF_2_BANK));
  534. break;
  535. case 8:
  536. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  539. NUM_BANKS(ADDR_SURF_16_BANK));
  540. break;
  541. case 9:
  542. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  543. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  544. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  545. NUM_BANKS(ADDR_SURF_16_BANK));
  546. break;
  547. case 10:
  548. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  551. NUM_BANKS(ADDR_SURF_16_BANK));
  552. break;
  553. case 11:
  554. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  555. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  556. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  557. NUM_BANKS(ADDR_SURF_16_BANK));
  558. break;
  559. case 12:
  560. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  561. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  562. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  563. NUM_BANKS(ADDR_SURF_8_BANK));
  564. break;
  565. case 13:
  566. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  567. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  568. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  569. NUM_BANKS(ADDR_SURF_4_BANK));
  570. break;
  571. case 14:
  572. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  575. NUM_BANKS(ADDR_SURF_2_BANK));
  576. break;
  577. default:
  578. gb_tile_moden = 0;
  579. break;
  580. }
  581. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  582. }
  583. } else if (num_pipe_configs == 4) {
  584. if (num_rbs == 4) {
  585. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  586. switch (reg_offset) {
  587. case 0:
  588. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  589. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  590. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  591. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  592. break;
  593. case 1:
  594. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  595. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  597. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  598. break;
  599. case 2:
  600. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  601. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  602. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  603. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  604. break;
  605. case 3:
  606. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  607. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  608. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  609. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  610. break;
  611. case 4:
  612. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  613. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  614. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  615. TILE_SPLIT(split_equal_to_row_size));
  616. break;
  617. case 5:
  618. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  619. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  620. break;
  621. case 6:
  622. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  623. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  624. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  625. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  626. break;
  627. case 7:
  628. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  629. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  631. TILE_SPLIT(split_equal_to_row_size));
  632. break;
  633. case 8:
  634. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  635. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  636. break;
  637. case 9:
  638. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  639. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  640. break;
  641. case 10:
  642. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  643. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  644. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  645. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  646. break;
  647. case 11:
  648. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  649. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  650. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  652. break;
  653. case 12:
  654. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  655. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  656. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  657. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  658. break;
  659. case 13:
  660. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  661. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  662. break;
  663. case 14:
  664. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  665. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  666. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  668. break;
  669. case 16:
  670. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  671. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  672. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  673. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  674. break;
  675. case 17:
  676. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  677. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  678. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  679. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  680. break;
  681. case 27:
  682. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  683. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  684. break;
  685. case 28:
  686. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  687. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  688. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  689. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  690. break;
  691. case 29:
  692. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  693. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  694. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  695. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  696. break;
  697. case 30:
  698. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  699. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  700. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  701. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  702. break;
  703. default:
  704. gb_tile_moden = 0;
  705. break;
  706. }
  707. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  708. }
  709. } else if (num_rbs < 4) {
  710. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  711. switch (reg_offset) {
  712. case 0:
  713. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  715. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  717. break;
  718. case 1:
  719. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  721. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  722. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  723. break;
  724. case 2:
  725. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  726. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  727. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  728. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  729. break;
  730. case 3:
  731. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  732. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  733. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  734. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  735. break;
  736. case 4:
  737. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  738. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  739. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  740. TILE_SPLIT(split_equal_to_row_size));
  741. break;
  742. case 5:
  743. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  744. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  745. break;
  746. case 6:
  747. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  748. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  749. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  750. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  751. break;
  752. case 7:
  753. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  754. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  755. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  756. TILE_SPLIT(split_equal_to_row_size));
  757. break;
  758. case 8:
  759. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  760. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  761. break;
  762. case 9:
  763. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  764. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  765. break;
  766. case 10:
  767. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  768. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  769. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  771. break;
  772. case 11:
  773. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  774. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  775. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  776. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  777. break;
  778. case 12:
  779. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  780. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  781. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  783. break;
  784. case 13:
  785. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  786. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  787. break;
  788. case 14:
  789. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  790. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  791. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  793. break;
  794. case 16:
  795. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  796. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  797. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  798. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  799. break;
  800. case 17:
  801. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  802. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  803. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  805. break;
  806. case 27:
  807. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  808. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  809. break;
  810. case 28:
  811. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  812. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  813. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  815. break;
  816. case 29:
  817. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  818. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  819. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  820. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  821. break;
  822. case 30:
  823. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  824. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  825. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  826. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  827. break;
  828. default:
  829. gb_tile_moden = 0;
  830. break;
  831. }
  832. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  833. }
  834. }
  835. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  836. switch (reg_offset) {
  837. case 0:
  838. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  841. NUM_BANKS(ADDR_SURF_16_BANK));
  842. break;
  843. case 1:
  844. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  847. NUM_BANKS(ADDR_SURF_16_BANK));
  848. break;
  849. case 2:
  850. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  853. NUM_BANKS(ADDR_SURF_16_BANK));
  854. break;
  855. case 3:
  856. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  859. NUM_BANKS(ADDR_SURF_16_BANK));
  860. break;
  861. case 4:
  862. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  865. NUM_BANKS(ADDR_SURF_16_BANK));
  866. break;
  867. case 5:
  868. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  871. NUM_BANKS(ADDR_SURF_8_BANK));
  872. break;
  873. case 6:
  874. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  877. NUM_BANKS(ADDR_SURF_4_BANK));
  878. break;
  879. case 8:
  880. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  883. NUM_BANKS(ADDR_SURF_16_BANK));
  884. break;
  885. case 9:
  886. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  889. NUM_BANKS(ADDR_SURF_16_BANK));
  890. break;
  891. case 10:
  892. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  895. NUM_BANKS(ADDR_SURF_16_BANK));
  896. break;
  897. case 11:
  898. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  901. NUM_BANKS(ADDR_SURF_16_BANK));
  902. break;
  903. case 12:
  904. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  905. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  906. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  907. NUM_BANKS(ADDR_SURF_16_BANK));
  908. break;
  909. case 13:
  910. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  913. NUM_BANKS(ADDR_SURF_8_BANK));
  914. break;
  915. case 14:
  916. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  917. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  918. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  919. NUM_BANKS(ADDR_SURF_4_BANK));
  920. break;
  921. default:
  922. gb_tile_moden = 0;
  923. break;
  924. }
  925. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  926. }
  927. } else if (num_pipe_configs == 2) {
  928. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  929. switch (reg_offset) {
  930. case 0:
  931. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  933. PIPE_CONFIG(ADDR_SURF_P2) |
  934. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  935. break;
  936. case 1:
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  938. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  939. PIPE_CONFIG(ADDR_SURF_P2) |
  940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  941. break;
  942. case 2:
  943. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  945. PIPE_CONFIG(ADDR_SURF_P2) |
  946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  947. break;
  948. case 3:
  949. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  951. PIPE_CONFIG(ADDR_SURF_P2) |
  952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  953. break;
  954. case 4:
  955. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  957. PIPE_CONFIG(ADDR_SURF_P2) |
  958. TILE_SPLIT(split_equal_to_row_size));
  959. break;
  960. case 5:
  961. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  963. break;
  964. case 6:
  965. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  967. PIPE_CONFIG(ADDR_SURF_P2) |
  968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  969. break;
  970. case 7:
  971. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  972. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  973. PIPE_CONFIG(ADDR_SURF_P2) |
  974. TILE_SPLIT(split_equal_to_row_size));
  975. break;
  976. case 8:
  977. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  978. break;
  979. case 9:
  980. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  982. break;
  983. case 10:
  984. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  985. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  986. PIPE_CONFIG(ADDR_SURF_P2) |
  987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  988. break;
  989. case 11:
  990. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  991. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  992. PIPE_CONFIG(ADDR_SURF_P2) |
  993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  994. break;
  995. case 12:
  996. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  997. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  998. PIPE_CONFIG(ADDR_SURF_P2) |
  999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1000. break;
  1001. case 13:
  1002. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1004. break;
  1005. case 14:
  1006. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1007. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1008. PIPE_CONFIG(ADDR_SURF_P2) |
  1009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1010. break;
  1011. case 16:
  1012. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1013. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1014. PIPE_CONFIG(ADDR_SURF_P2) |
  1015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1016. break;
  1017. case 17:
  1018. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1019. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1020. PIPE_CONFIG(ADDR_SURF_P2) |
  1021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1022. break;
  1023. case 27:
  1024. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1025. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1026. break;
  1027. case 28:
  1028. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1029. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1030. PIPE_CONFIG(ADDR_SURF_P2) |
  1031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1032. break;
  1033. case 29:
  1034. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1035. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1036. PIPE_CONFIG(ADDR_SURF_P2) |
  1037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1038. break;
  1039. case 30:
  1040. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1041. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1042. PIPE_CONFIG(ADDR_SURF_P2) |
  1043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1044. break;
  1045. default:
  1046. gb_tile_moden = 0;
  1047. break;
  1048. }
  1049. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1050. }
  1051. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1052. switch (reg_offset) {
  1053. case 0:
  1054. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1057. NUM_BANKS(ADDR_SURF_16_BANK));
  1058. break;
  1059. case 1:
  1060. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1063. NUM_BANKS(ADDR_SURF_16_BANK));
  1064. break;
  1065. case 2:
  1066. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1069. NUM_BANKS(ADDR_SURF_16_BANK));
  1070. break;
  1071. case 3:
  1072. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1075. NUM_BANKS(ADDR_SURF_16_BANK));
  1076. break;
  1077. case 4:
  1078. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1081. NUM_BANKS(ADDR_SURF_16_BANK));
  1082. break;
  1083. case 5:
  1084. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1087. NUM_BANKS(ADDR_SURF_16_BANK));
  1088. break;
  1089. case 6:
  1090. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1093. NUM_BANKS(ADDR_SURF_8_BANK));
  1094. break;
  1095. case 8:
  1096. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1099. NUM_BANKS(ADDR_SURF_16_BANK));
  1100. break;
  1101. case 9:
  1102. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1105. NUM_BANKS(ADDR_SURF_16_BANK));
  1106. break;
  1107. case 10:
  1108. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1111. NUM_BANKS(ADDR_SURF_16_BANK));
  1112. break;
  1113. case 11:
  1114. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1117. NUM_BANKS(ADDR_SURF_16_BANK));
  1118. break;
  1119. case 12:
  1120. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1123. NUM_BANKS(ADDR_SURF_16_BANK));
  1124. break;
  1125. case 13:
  1126. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1129. NUM_BANKS(ADDR_SURF_16_BANK));
  1130. break;
  1131. case 14:
  1132. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1135. NUM_BANKS(ADDR_SURF_8_BANK));
  1136. break;
  1137. default:
  1138. gb_tile_moden = 0;
  1139. break;
  1140. }
  1141. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1142. }
  1143. } else
  1144. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  1145. }
  1146. /**
  1147. * cik_select_se_sh - select which SE, SH to address
  1148. *
  1149. * @rdev: radeon_device pointer
  1150. * @se_num: shader engine to address
  1151. * @sh_num: sh block to address
  1152. *
  1153. * Select which SE, SH combinations to address. Certain
  1154. * registers are instanced per SE or SH. 0xffffffff means
  1155. * broadcast to all SEs or SHs (CIK).
  1156. */
  1157. static void cik_select_se_sh(struct radeon_device *rdev,
  1158. u32 se_num, u32 sh_num)
  1159. {
  1160. u32 data = INSTANCE_BROADCAST_WRITES;
  1161. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1162. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1163. else if (se_num == 0xffffffff)
  1164. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1165. else if (sh_num == 0xffffffff)
  1166. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1167. else
  1168. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1169. WREG32(GRBM_GFX_INDEX, data);
  1170. }
  1171. /**
  1172. * cik_create_bitmask - create a bitmask
  1173. *
  1174. * @bit_width: length of the mask
  1175. *
  1176. * create a variable length bit mask (CIK).
  1177. * Returns the bitmask.
  1178. */
  1179. static u32 cik_create_bitmask(u32 bit_width)
  1180. {
  1181. u32 i, mask = 0;
  1182. for (i = 0; i < bit_width; i++) {
  1183. mask <<= 1;
  1184. mask |= 1;
  1185. }
  1186. return mask;
  1187. }
  1188. /**
  1189. * cik_select_se_sh - select which SE, SH to address
  1190. *
  1191. * @rdev: radeon_device pointer
  1192. * @max_rb_num: max RBs (render backends) for the asic
  1193. * @se_num: number of SEs (shader engines) for the asic
  1194. * @sh_per_se: number of SH blocks per SE for the asic
  1195. *
  1196. * Calculates the bitmask of disabled RBs (CIK).
  1197. * Returns the disabled RB bitmask.
  1198. */
  1199. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  1200. u32 max_rb_num, u32 se_num,
  1201. u32 sh_per_se)
  1202. {
  1203. u32 data, mask;
  1204. data = RREG32(CC_RB_BACKEND_DISABLE);
  1205. if (data & 1)
  1206. data &= BACKEND_DISABLE_MASK;
  1207. else
  1208. data = 0;
  1209. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1210. data >>= BACKEND_DISABLE_SHIFT;
  1211. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  1212. return data & mask;
  1213. }
  1214. /**
  1215. * cik_setup_rb - setup the RBs on the asic
  1216. *
  1217. * @rdev: radeon_device pointer
  1218. * @se_num: number of SEs (shader engines) for the asic
  1219. * @sh_per_se: number of SH blocks per SE for the asic
  1220. * @max_rb_num: max RBs (render backends) for the asic
  1221. *
  1222. * Configures per-SE/SH RB registers (CIK).
  1223. */
  1224. static void cik_setup_rb(struct radeon_device *rdev,
  1225. u32 se_num, u32 sh_per_se,
  1226. u32 max_rb_num)
  1227. {
  1228. int i, j;
  1229. u32 data, mask;
  1230. u32 disabled_rbs = 0;
  1231. u32 enabled_rbs = 0;
  1232. for (i = 0; i < se_num; i++) {
  1233. for (j = 0; j < sh_per_se; j++) {
  1234. cik_select_se_sh(rdev, i, j);
  1235. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1236. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1237. }
  1238. }
  1239. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1240. mask = 1;
  1241. for (i = 0; i < max_rb_num; i++) {
  1242. if (!(disabled_rbs & mask))
  1243. enabled_rbs |= mask;
  1244. mask <<= 1;
  1245. }
  1246. for (i = 0; i < se_num; i++) {
  1247. cik_select_se_sh(rdev, i, 0xffffffff);
  1248. data = 0;
  1249. for (j = 0; j < sh_per_se; j++) {
  1250. switch (enabled_rbs & 3) {
  1251. case 1:
  1252. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1253. break;
  1254. case 2:
  1255. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1256. break;
  1257. case 3:
  1258. default:
  1259. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1260. break;
  1261. }
  1262. enabled_rbs >>= 2;
  1263. }
  1264. WREG32(PA_SC_RASTER_CONFIG, data);
  1265. }
  1266. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1267. }
  1268. /**
  1269. * cik_gpu_init - setup the 3D engine
  1270. *
  1271. * @rdev: radeon_device pointer
  1272. *
  1273. * Configures the 3D engine and tiling configuration
  1274. * registers so that the 3D engine is usable.
  1275. */
  1276. static void cik_gpu_init(struct radeon_device *rdev)
  1277. {
  1278. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  1279. u32 mc_shared_chmap, mc_arb_ramcfg;
  1280. u32 hdp_host_path_cntl;
  1281. u32 tmp;
  1282. int i, j;
  1283. switch (rdev->family) {
  1284. case CHIP_BONAIRE:
  1285. rdev->config.cik.max_shader_engines = 2;
  1286. rdev->config.cik.max_tile_pipes = 4;
  1287. rdev->config.cik.max_cu_per_sh = 7;
  1288. rdev->config.cik.max_sh_per_se = 1;
  1289. rdev->config.cik.max_backends_per_se = 2;
  1290. rdev->config.cik.max_texture_channel_caches = 4;
  1291. rdev->config.cik.max_gprs = 256;
  1292. rdev->config.cik.max_gs_threads = 32;
  1293. rdev->config.cik.max_hw_contexts = 8;
  1294. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1295. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1296. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1297. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1298. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1299. break;
  1300. case CHIP_KAVERI:
  1301. /* TODO */
  1302. break;
  1303. case CHIP_KABINI:
  1304. default:
  1305. rdev->config.cik.max_shader_engines = 1;
  1306. rdev->config.cik.max_tile_pipes = 2;
  1307. rdev->config.cik.max_cu_per_sh = 2;
  1308. rdev->config.cik.max_sh_per_se = 1;
  1309. rdev->config.cik.max_backends_per_se = 1;
  1310. rdev->config.cik.max_texture_channel_caches = 2;
  1311. rdev->config.cik.max_gprs = 256;
  1312. rdev->config.cik.max_gs_threads = 16;
  1313. rdev->config.cik.max_hw_contexts = 8;
  1314. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1315. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1316. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1317. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1318. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1319. break;
  1320. }
  1321. /* Initialize HDP */
  1322. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1323. WREG32((0x2c14 + j), 0x00000000);
  1324. WREG32((0x2c18 + j), 0x00000000);
  1325. WREG32((0x2c1c + j), 0x00000000);
  1326. WREG32((0x2c20 + j), 0x00000000);
  1327. WREG32((0x2c24 + j), 0x00000000);
  1328. }
  1329. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1330. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1331. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1332. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1333. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  1334. rdev->config.cik.mem_max_burst_length_bytes = 256;
  1335. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1336. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1337. if (rdev->config.cik.mem_row_size_in_kb > 4)
  1338. rdev->config.cik.mem_row_size_in_kb = 4;
  1339. /* XXX use MC settings? */
  1340. rdev->config.cik.shader_engine_tile_size = 32;
  1341. rdev->config.cik.num_gpus = 1;
  1342. rdev->config.cik.multi_gpu_tile_size = 64;
  1343. /* fix up row size */
  1344. gb_addr_config &= ~ROW_SIZE_MASK;
  1345. switch (rdev->config.cik.mem_row_size_in_kb) {
  1346. case 1:
  1347. default:
  1348. gb_addr_config |= ROW_SIZE(0);
  1349. break;
  1350. case 2:
  1351. gb_addr_config |= ROW_SIZE(1);
  1352. break;
  1353. case 4:
  1354. gb_addr_config |= ROW_SIZE(2);
  1355. break;
  1356. }
  1357. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1358. * not have bank info, so create a custom tiling dword.
  1359. * bits 3:0 num_pipes
  1360. * bits 7:4 num_banks
  1361. * bits 11:8 group_size
  1362. * bits 15:12 row_size
  1363. */
  1364. rdev->config.cik.tile_config = 0;
  1365. switch (rdev->config.cik.num_tile_pipes) {
  1366. case 1:
  1367. rdev->config.cik.tile_config |= (0 << 0);
  1368. break;
  1369. case 2:
  1370. rdev->config.cik.tile_config |= (1 << 0);
  1371. break;
  1372. case 4:
  1373. rdev->config.cik.tile_config |= (2 << 0);
  1374. break;
  1375. case 8:
  1376. default:
  1377. /* XXX what about 12? */
  1378. rdev->config.cik.tile_config |= (3 << 0);
  1379. break;
  1380. }
  1381. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1382. rdev->config.cik.tile_config |= 1 << 4;
  1383. else
  1384. rdev->config.cik.tile_config |= 0 << 4;
  1385. rdev->config.cik.tile_config |=
  1386. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1387. rdev->config.cik.tile_config |=
  1388. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1389. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1390. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1391. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1392. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  1393. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  1394. cik_tiling_mode_table_init(rdev);
  1395. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  1396. rdev->config.cik.max_sh_per_se,
  1397. rdev->config.cik.max_backends_per_se);
  1398. /* set HW defaults for 3D engine */
  1399. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1400. WREG32(SX_DEBUG_1, 0x20);
  1401. WREG32(TA_CNTL_AUX, 0x00010000);
  1402. tmp = RREG32(SPI_CONFIG_CNTL);
  1403. tmp |= 0x03000000;
  1404. WREG32(SPI_CONFIG_CNTL, tmp);
  1405. WREG32(SQ_CONFIG, 1);
  1406. WREG32(DB_DEBUG, 0);
  1407. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  1408. tmp |= 0x00000400;
  1409. WREG32(DB_DEBUG2, tmp);
  1410. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  1411. tmp |= 0x00020200;
  1412. WREG32(DB_DEBUG3, tmp);
  1413. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  1414. tmp |= 0x00018208;
  1415. WREG32(CB_HW_CONTROL, tmp);
  1416. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1417. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  1418. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  1419. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  1420. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  1421. WREG32(VGT_NUM_INSTANCES, 1);
  1422. WREG32(CP_PERFMON_CNTL, 0);
  1423. WREG32(SQ_CONFIG, 0);
  1424. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1425. FORCE_EOV_MAX_REZ_CNT(255)));
  1426. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1427. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1428. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1429. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1430. tmp = RREG32(HDP_MISC_CNTL);
  1431. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1432. WREG32(HDP_MISC_CNTL, tmp);
  1433. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1434. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1435. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1436. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  1437. udelay(50);
  1438. }
  1439. /*
  1440. * GPU scratch registers helpers function.
  1441. */
  1442. /**
  1443. * cik_scratch_init - setup driver info for CP scratch regs
  1444. *
  1445. * @rdev: radeon_device pointer
  1446. *
  1447. * Set up the number and offset of the CP scratch registers.
  1448. * NOTE: use of CP scratch registers is a legacy inferface and
  1449. * is not used by default on newer asics (r6xx+). On newer asics,
  1450. * memory buffers are used for fences rather than scratch regs.
  1451. */
  1452. static void cik_scratch_init(struct radeon_device *rdev)
  1453. {
  1454. int i;
  1455. rdev->scratch.num_reg = 7;
  1456. rdev->scratch.reg_base = SCRATCH_REG0;
  1457. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1458. rdev->scratch.free[i] = true;
  1459. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1460. }
  1461. }
  1462. /**
  1463. * cik_ring_test - basic gfx ring test
  1464. *
  1465. * @rdev: radeon_device pointer
  1466. * @ring: radeon_ring structure holding ring information
  1467. *
  1468. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1469. * Provides a basic gfx ring test to verify that the ring is working.
  1470. * Used by cik_cp_gfx_resume();
  1471. * Returns 0 on success, error on failure.
  1472. */
  1473. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1474. {
  1475. uint32_t scratch;
  1476. uint32_t tmp = 0;
  1477. unsigned i;
  1478. int r;
  1479. r = radeon_scratch_get(rdev, &scratch);
  1480. if (r) {
  1481. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1482. return r;
  1483. }
  1484. WREG32(scratch, 0xCAFEDEAD);
  1485. r = radeon_ring_lock(rdev, ring, 3);
  1486. if (r) {
  1487. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1488. radeon_scratch_free(rdev, scratch);
  1489. return r;
  1490. }
  1491. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1492. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  1493. radeon_ring_write(ring, 0xDEADBEEF);
  1494. radeon_ring_unlock_commit(rdev, ring);
  1495. for (i = 0; i < rdev->usec_timeout; i++) {
  1496. tmp = RREG32(scratch);
  1497. if (tmp == 0xDEADBEEF)
  1498. break;
  1499. DRM_UDELAY(1);
  1500. }
  1501. if (i < rdev->usec_timeout) {
  1502. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1503. } else {
  1504. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1505. ring->idx, scratch, tmp);
  1506. r = -EINVAL;
  1507. }
  1508. radeon_scratch_free(rdev, scratch);
  1509. return r;
  1510. }
  1511. /**
  1512. * cik_fence_ring_emit - emit a fence on the gfx ring
  1513. *
  1514. * @rdev: radeon_device pointer
  1515. * @fence: radeon fence object
  1516. *
  1517. * Emits a fence sequnce number on the gfx ring and flushes
  1518. * GPU caches.
  1519. */
  1520. void cik_fence_ring_emit(struct radeon_device *rdev,
  1521. struct radeon_fence *fence)
  1522. {
  1523. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1524. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1525. /* EVENT_WRITE_EOP - flush caches, send int */
  1526. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1527. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1528. EOP_TC_ACTION_EN |
  1529. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1530. EVENT_INDEX(5)));
  1531. radeon_ring_write(ring, addr & 0xfffffffc);
  1532. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  1533. radeon_ring_write(ring, fence->seq);
  1534. radeon_ring_write(ring, 0);
  1535. /* HDP flush */
  1536. /* We should be using the new WAIT_REG_MEM special op packet here
  1537. * but it causes the CP to hang
  1538. */
  1539. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1540. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  1541. WRITE_DATA_DST_SEL(0)));
  1542. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  1543. radeon_ring_write(ring, 0);
  1544. radeon_ring_write(ring, 0);
  1545. }
  1546. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  1547. struct radeon_ring *ring,
  1548. struct radeon_semaphore *semaphore,
  1549. bool emit_wait)
  1550. {
  1551. uint64_t addr = semaphore->gpu_addr;
  1552. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  1553. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  1554. radeon_ring_write(ring, addr & 0xffffffff);
  1555. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  1556. }
  1557. /*
  1558. * IB stuff
  1559. */
  1560. /**
  1561. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  1562. *
  1563. * @rdev: radeon_device pointer
  1564. * @ib: radeon indirect buffer object
  1565. *
  1566. * Emits an DE (drawing engine) or CE (constant engine) IB
  1567. * on the gfx ring. IBs are usually generated by userspace
  1568. * acceleration drivers and submitted to the kernel for
  1569. * sheduling on the ring. This function schedules the IB
  1570. * on the gfx ring for execution by the GPU.
  1571. */
  1572. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1573. {
  1574. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1575. u32 header, control = INDIRECT_BUFFER_VALID;
  1576. if (ib->is_const_ib) {
  1577. /* set switch buffer packet before const IB */
  1578. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1579. radeon_ring_write(ring, 0);
  1580. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1581. } else {
  1582. u32 next_rptr;
  1583. if (ring->rptr_save_reg) {
  1584. next_rptr = ring->wptr + 3 + 4;
  1585. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1586. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1587. PACKET3_SET_UCONFIG_REG_START) >> 2));
  1588. radeon_ring_write(ring, next_rptr);
  1589. } else if (rdev->wb.enabled) {
  1590. next_rptr = ring->wptr + 5 + 4;
  1591. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1592. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  1593. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1594. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1595. radeon_ring_write(ring, next_rptr);
  1596. }
  1597. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1598. }
  1599. control |= ib->length_dw |
  1600. (ib->vm ? (ib->vm->id << 24) : 0);
  1601. radeon_ring_write(ring, header);
  1602. radeon_ring_write(ring,
  1603. #ifdef __BIG_ENDIAN
  1604. (2 << 0) |
  1605. #endif
  1606. (ib->gpu_addr & 0xFFFFFFFC));
  1607. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1608. radeon_ring_write(ring, control);
  1609. }
  1610. /**
  1611. * cik_ib_test - basic gfx ring IB test
  1612. *
  1613. * @rdev: radeon_device pointer
  1614. * @ring: radeon_ring structure holding ring information
  1615. *
  1616. * Allocate an IB and execute it on the gfx ring (CIK).
  1617. * Provides a basic gfx ring test to verify that IBs are working.
  1618. * Returns 0 on success, error on failure.
  1619. */
  1620. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1621. {
  1622. struct radeon_ib ib;
  1623. uint32_t scratch;
  1624. uint32_t tmp = 0;
  1625. unsigned i;
  1626. int r;
  1627. r = radeon_scratch_get(rdev, &scratch);
  1628. if (r) {
  1629. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1630. return r;
  1631. }
  1632. WREG32(scratch, 0xCAFEDEAD);
  1633. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  1634. if (r) {
  1635. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1636. return r;
  1637. }
  1638. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  1639. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  1640. ib.ptr[2] = 0xDEADBEEF;
  1641. ib.length_dw = 3;
  1642. r = radeon_ib_schedule(rdev, &ib, NULL);
  1643. if (r) {
  1644. radeon_scratch_free(rdev, scratch);
  1645. radeon_ib_free(rdev, &ib);
  1646. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1647. return r;
  1648. }
  1649. r = radeon_fence_wait(ib.fence, false);
  1650. if (r) {
  1651. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1652. return r;
  1653. }
  1654. for (i = 0; i < rdev->usec_timeout; i++) {
  1655. tmp = RREG32(scratch);
  1656. if (tmp == 0xDEADBEEF)
  1657. break;
  1658. DRM_UDELAY(1);
  1659. }
  1660. if (i < rdev->usec_timeout) {
  1661. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  1662. } else {
  1663. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1664. scratch, tmp);
  1665. r = -EINVAL;
  1666. }
  1667. radeon_scratch_free(rdev, scratch);
  1668. radeon_ib_free(rdev, &ib);
  1669. return r;
  1670. }
  1671. /*
  1672. * CP.
  1673. * On CIK, gfx and compute now have independant command processors.
  1674. *
  1675. * GFX
  1676. * Gfx consists of a single ring and can process both gfx jobs and
  1677. * compute jobs. The gfx CP consists of three microengines (ME):
  1678. * PFP - Pre-Fetch Parser
  1679. * ME - Micro Engine
  1680. * CE - Constant Engine
  1681. * The PFP and ME make up what is considered the Drawing Engine (DE).
  1682. * The CE is an asynchronous engine used for updating buffer desciptors
  1683. * used by the DE so that they can be loaded into cache in parallel
  1684. * while the DE is processing state update packets.
  1685. *
  1686. * Compute
  1687. * The compute CP consists of two microengines (ME):
  1688. * MEC1 - Compute MicroEngine 1
  1689. * MEC2 - Compute MicroEngine 2
  1690. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  1691. * The queues are exposed to userspace and are programmed directly
  1692. * by the compute runtime.
  1693. */
  1694. /**
  1695. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  1696. *
  1697. * @rdev: radeon_device pointer
  1698. * @enable: enable or disable the MEs
  1699. *
  1700. * Halts or unhalts the gfx MEs.
  1701. */
  1702. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  1703. {
  1704. if (enable)
  1705. WREG32(CP_ME_CNTL, 0);
  1706. else {
  1707. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1708. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1709. }
  1710. udelay(50);
  1711. }
  1712. /**
  1713. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  1714. *
  1715. * @rdev: radeon_device pointer
  1716. *
  1717. * Loads the gfx PFP, ME, and CE ucode.
  1718. * Returns 0 for success, -EINVAL if the ucode is not available.
  1719. */
  1720. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  1721. {
  1722. const __be32 *fw_data;
  1723. int i;
  1724. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  1725. return -EINVAL;
  1726. cik_cp_gfx_enable(rdev, false);
  1727. /* PFP */
  1728. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1729. WREG32(CP_PFP_UCODE_ADDR, 0);
  1730. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  1731. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1732. WREG32(CP_PFP_UCODE_ADDR, 0);
  1733. /* CE */
  1734. fw_data = (const __be32 *)rdev->ce_fw->data;
  1735. WREG32(CP_CE_UCODE_ADDR, 0);
  1736. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  1737. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1738. WREG32(CP_CE_UCODE_ADDR, 0);
  1739. /* ME */
  1740. fw_data = (const __be32 *)rdev->me_fw->data;
  1741. WREG32(CP_ME_RAM_WADDR, 0);
  1742. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  1743. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1744. WREG32(CP_ME_RAM_WADDR, 0);
  1745. WREG32(CP_PFP_UCODE_ADDR, 0);
  1746. WREG32(CP_CE_UCODE_ADDR, 0);
  1747. WREG32(CP_ME_RAM_WADDR, 0);
  1748. WREG32(CP_ME_RAM_RADDR, 0);
  1749. return 0;
  1750. }
  1751. /**
  1752. * cik_cp_gfx_start - start the gfx ring
  1753. *
  1754. * @rdev: radeon_device pointer
  1755. *
  1756. * Enables the ring and loads the clear state context and other
  1757. * packets required to init the ring.
  1758. * Returns 0 for success, error for failure.
  1759. */
  1760. static int cik_cp_gfx_start(struct radeon_device *rdev)
  1761. {
  1762. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1763. int r, i;
  1764. /* init the CP */
  1765. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  1766. WREG32(CP_ENDIAN_SWAP, 0);
  1767. WREG32(CP_DEVICE_ID, 1);
  1768. cik_cp_gfx_enable(rdev, true);
  1769. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  1770. if (r) {
  1771. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1772. return r;
  1773. }
  1774. /* init the CE partitions. CE only used for gfx on CIK */
  1775. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1776. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1777. radeon_ring_write(ring, 0xc000);
  1778. radeon_ring_write(ring, 0xc000);
  1779. /* setup clear context state */
  1780. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1781. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1782. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1783. radeon_ring_write(ring, 0x80000000);
  1784. radeon_ring_write(ring, 0x80000000);
  1785. for (i = 0; i < cik_default_size; i++)
  1786. radeon_ring_write(ring, cik_default_state[i]);
  1787. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1788. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1789. /* set clear context state */
  1790. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1791. radeon_ring_write(ring, 0);
  1792. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1793. radeon_ring_write(ring, 0x00000316);
  1794. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1795. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1796. radeon_ring_unlock_commit(rdev, ring);
  1797. return 0;
  1798. }
  1799. /**
  1800. * cik_cp_gfx_fini - stop the gfx ring
  1801. *
  1802. * @rdev: radeon_device pointer
  1803. *
  1804. * Stop the gfx ring and tear down the driver ring
  1805. * info.
  1806. */
  1807. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  1808. {
  1809. cik_cp_gfx_enable(rdev, false);
  1810. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1811. }
  1812. /**
  1813. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  1814. *
  1815. * @rdev: radeon_device pointer
  1816. *
  1817. * Program the location and size of the gfx ring buffer
  1818. * and test it to make sure it's working.
  1819. * Returns 0 for success, error for failure.
  1820. */
  1821. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  1822. {
  1823. struct radeon_ring *ring;
  1824. u32 tmp;
  1825. u32 rb_bufsz;
  1826. u64 rb_addr;
  1827. int r;
  1828. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1829. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1830. /* Set the write pointer delay */
  1831. WREG32(CP_RB_WPTR_DELAY, 0);
  1832. /* set the RB to use vmid 0 */
  1833. WREG32(CP_RB_VMID, 0);
  1834. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1835. /* ring 0 - compute and gfx */
  1836. /* Set ring buffer size */
  1837. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1838. rb_bufsz = drm_order(ring->ring_size / 8);
  1839. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1840. #ifdef __BIG_ENDIAN
  1841. tmp |= BUF_SWAP_32BIT;
  1842. #endif
  1843. WREG32(CP_RB0_CNTL, tmp);
  1844. /* Initialize the ring buffer's read and write pointers */
  1845. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1846. ring->wptr = 0;
  1847. WREG32(CP_RB0_WPTR, ring->wptr);
  1848. /* set the wb address wether it's enabled or not */
  1849. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1850. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1851. /* scratch register shadowing is no longer supported */
  1852. WREG32(SCRATCH_UMSK, 0);
  1853. if (!rdev->wb.enabled)
  1854. tmp |= RB_NO_UPDATE;
  1855. mdelay(1);
  1856. WREG32(CP_RB0_CNTL, tmp);
  1857. rb_addr = ring->gpu_addr >> 8;
  1858. WREG32(CP_RB0_BASE, rb_addr);
  1859. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1860. ring->rptr = RREG32(CP_RB0_RPTR);
  1861. /* start the ring */
  1862. cik_cp_gfx_start(rdev);
  1863. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1864. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1865. if (r) {
  1866. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1867. return r;
  1868. }
  1869. return 0;
  1870. }
  1871. /**
  1872. * cik_cp_compute_enable - enable/disable the compute CP MEs
  1873. *
  1874. * @rdev: radeon_device pointer
  1875. * @enable: enable or disable the MEs
  1876. *
  1877. * Halts or unhalts the compute MEs.
  1878. */
  1879. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  1880. {
  1881. if (enable)
  1882. WREG32(CP_MEC_CNTL, 0);
  1883. else
  1884. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  1885. udelay(50);
  1886. }
  1887. /**
  1888. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  1889. *
  1890. * @rdev: radeon_device pointer
  1891. *
  1892. * Loads the compute MEC1&2 ucode.
  1893. * Returns 0 for success, -EINVAL if the ucode is not available.
  1894. */
  1895. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  1896. {
  1897. const __be32 *fw_data;
  1898. int i;
  1899. if (!rdev->mec_fw)
  1900. return -EINVAL;
  1901. cik_cp_compute_enable(rdev, false);
  1902. /* MEC1 */
  1903. fw_data = (const __be32 *)rdev->mec_fw->data;
  1904. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  1905. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  1906. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  1907. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  1908. if (rdev->family == CHIP_KAVERI) {
  1909. /* MEC2 */
  1910. fw_data = (const __be32 *)rdev->mec_fw->data;
  1911. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  1912. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  1913. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  1914. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  1915. }
  1916. return 0;
  1917. }
  1918. /**
  1919. * cik_cp_compute_start - start the compute queues
  1920. *
  1921. * @rdev: radeon_device pointer
  1922. *
  1923. * Enable the compute queues.
  1924. * Returns 0 for success, error for failure.
  1925. */
  1926. static int cik_cp_compute_start(struct radeon_device *rdev)
  1927. {
  1928. //todo
  1929. return 0;
  1930. }
  1931. /**
  1932. * cik_cp_compute_fini - stop the compute queues
  1933. *
  1934. * @rdev: radeon_device pointer
  1935. *
  1936. * Stop the compute queues and tear down the driver queue
  1937. * info.
  1938. */
  1939. static void cik_cp_compute_fini(struct radeon_device *rdev)
  1940. {
  1941. cik_cp_compute_enable(rdev, false);
  1942. //todo
  1943. }
  1944. /**
  1945. * cik_cp_compute_resume - setup the compute queue registers
  1946. *
  1947. * @rdev: radeon_device pointer
  1948. *
  1949. * Program the compute queues and test them to make sure they
  1950. * are working.
  1951. * Returns 0 for success, error for failure.
  1952. */
  1953. static int cik_cp_compute_resume(struct radeon_device *rdev)
  1954. {
  1955. int r;
  1956. //todo
  1957. r = cik_cp_compute_start(rdev);
  1958. if (r)
  1959. return r;
  1960. return 0;
  1961. }
  1962. /* XXX temporary wrappers to handle both compute and gfx */
  1963. /* XXX */
  1964. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  1965. {
  1966. cik_cp_gfx_enable(rdev, enable);
  1967. cik_cp_compute_enable(rdev, enable);
  1968. }
  1969. /* XXX */
  1970. static int cik_cp_load_microcode(struct radeon_device *rdev)
  1971. {
  1972. int r;
  1973. r = cik_cp_gfx_load_microcode(rdev);
  1974. if (r)
  1975. return r;
  1976. r = cik_cp_compute_load_microcode(rdev);
  1977. if (r)
  1978. return r;
  1979. return 0;
  1980. }
  1981. /* XXX */
  1982. static void cik_cp_fini(struct radeon_device *rdev)
  1983. {
  1984. cik_cp_gfx_fini(rdev);
  1985. cik_cp_compute_fini(rdev);
  1986. }
  1987. /* XXX */
  1988. static int cik_cp_resume(struct radeon_device *rdev)
  1989. {
  1990. int r;
  1991. /* Reset all cp blocks */
  1992. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1993. RREG32(GRBM_SOFT_RESET);
  1994. mdelay(15);
  1995. WREG32(GRBM_SOFT_RESET, 0);
  1996. RREG32(GRBM_SOFT_RESET);
  1997. r = cik_cp_load_microcode(rdev);
  1998. if (r)
  1999. return r;
  2000. r = cik_cp_gfx_resume(rdev);
  2001. if (r)
  2002. return r;
  2003. r = cik_cp_compute_resume(rdev);
  2004. if (r)
  2005. return r;
  2006. return 0;
  2007. }
  2008. /*
  2009. * sDMA - System DMA
  2010. * Starting with CIK, the GPU has new asynchronous
  2011. * DMA engines. These engines are used for compute
  2012. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  2013. * and each one supports 1 ring buffer used for gfx
  2014. * and 2 queues used for compute.
  2015. *
  2016. * The programming model is very similar to the CP
  2017. * (ring buffer, IBs, etc.), but sDMA has it's own
  2018. * packet format that is different from the PM4 format
  2019. * used by the CP. sDMA supports copying data, writing
  2020. * embedded data, solid fills, and a number of other
  2021. * things. It also has support for tiling/detiling of
  2022. * buffers.
  2023. */
  2024. /**
  2025. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  2026. *
  2027. * @rdev: radeon_device pointer
  2028. * @ib: IB object to schedule
  2029. *
  2030. * Schedule an IB in the DMA ring (CIK).
  2031. */
  2032. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  2033. struct radeon_ib *ib)
  2034. {
  2035. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2036. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  2037. if (rdev->wb.enabled) {
  2038. u32 next_rptr = ring->wptr + 5;
  2039. while ((next_rptr & 7) != 4)
  2040. next_rptr++;
  2041. next_rptr += 4;
  2042. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2043. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2044. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2045. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2046. radeon_ring_write(ring, next_rptr);
  2047. }
  2048. /* IB packet must end on a 8 DW boundary */
  2049. while ((ring->wptr & 7) != 4)
  2050. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  2051. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  2052. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  2053. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  2054. radeon_ring_write(ring, ib->length_dw);
  2055. }
  2056. /**
  2057. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  2058. *
  2059. * @rdev: radeon_device pointer
  2060. * @fence: radeon fence object
  2061. *
  2062. * Add a DMA fence packet to the ring to write
  2063. * the fence seq number and DMA trap packet to generate
  2064. * an interrupt if needed (CIK).
  2065. */
  2066. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  2067. struct radeon_fence *fence)
  2068. {
  2069. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2070. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2071. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  2072. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  2073. u32 ref_and_mask;
  2074. if (fence->ring == R600_RING_TYPE_DMA_INDEX)
  2075. ref_and_mask = SDMA0;
  2076. else
  2077. ref_and_mask = SDMA1;
  2078. /* write the fence */
  2079. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  2080. radeon_ring_write(ring, addr & 0xffffffff);
  2081. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2082. radeon_ring_write(ring, fence->seq);
  2083. /* generate an interrupt */
  2084. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  2085. /* flush HDP */
  2086. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  2087. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  2088. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  2089. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  2090. radeon_ring_write(ring, ref_and_mask); /* MASK */
  2091. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  2092. }
  2093. /**
  2094. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  2095. *
  2096. * @rdev: radeon_device pointer
  2097. * @ring: radeon_ring structure holding ring information
  2098. * @semaphore: radeon semaphore object
  2099. * @emit_wait: wait or signal semaphore
  2100. *
  2101. * Add a DMA semaphore packet to the ring wait on or signal
  2102. * other rings (CIK).
  2103. */
  2104. void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  2105. struct radeon_ring *ring,
  2106. struct radeon_semaphore *semaphore,
  2107. bool emit_wait)
  2108. {
  2109. u64 addr = semaphore->gpu_addr;
  2110. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  2111. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  2112. radeon_ring_write(ring, addr & 0xfffffff8);
  2113. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2114. }
  2115. /**
  2116. * cik_sdma_gfx_stop - stop the gfx async dma engines
  2117. *
  2118. * @rdev: radeon_device pointer
  2119. *
  2120. * Stop the gfx async dma ring buffers (CIK).
  2121. */
  2122. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  2123. {
  2124. u32 rb_cntl, reg_offset;
  2125. int i;
  2126. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2127. for (i = 0; i < 2; i++) {
  2128. if (i == 0)
  2129. reg_offset = SDMA0_REGISTER_OFFSET;
  2130. else
  2131. reg_offset = SDMA1_REGISTER_OFFSET;
  2132. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  2133. rb_cntl &= ~SDMA_RB_ENABLE;
  2134. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  2135. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  2136. }
  2137. }
  2138. /**
  2139. * cik_sdma_rlc_stop - stop the compute async dma engines
  2140. *
  2141. * @rdev: radeon_device pointer
  2142. *
  2143. * Stop the compute async dma queues (CIK).
  2144. */
  2145. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  2146. {
  2147. /* XXX todo */
  2148. }
  2149. /**
  2150. * cik_sdma_enable - stop the async dma engines
  2151. *
  2152. * @rdev: radeon_device pointer
  2153. * @enable: enable/disable the DMA MEs.
  2154. *
  2155. * Halt or unhalt the async dma engines (CIK).
  2156. */
  2157. static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  2158. {
  2159. u32 me_cntl, reg_offset;
  2160. int i;
  2161. for (i = 0; i < 2; i++) {
  2162. if (i == 0)
  2163. reg_offset = SDMA0_REGISTER_OFFSET;
  2164. else
  2165. reg_offset = SDMA1_REGISTER_OFFSET;
  2166. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  2167. if (enable)
  2168. me_cntl &= ~SDMA_HALT;
  2169. else
  2170. me_cntl |= SDMA_HALT;
  2171. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  2172. }
  2173. }
  2174. /**
  2175. * cik_sdma_gfx_resume - setup and start the async dma engines
  2176. *
  2177. * @rdev: radeon_device pointer
  2178. *
  2179. * Set up the gfx DMA ring buffers and enable them (CIK).
  2180. * Returns 0 for success, error for failure.
  2181. */
  2182. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  2183. {
  2184. struct radeon_ring *ring;
  2185. u32 rb_cntl, ib_cntl;
  2186. u32 rb_bufsz;
  2187. u32 reg_offset, wb_offset;
  2188. int i, r;
  2189. for (i = 0; i < 2; i++) {
  2190. if (i == 0) {
  2191. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2192. reg_offset = SDMA0_REGISTER_OFFSET;
  2193. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  2194. } else {
  2195. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  2196. reg_offset = SDMA1_REGISTER_OFFSET;
  2197. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  2198. }
  2199. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  2200. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  2201. /* Set ring buffer size in dwords */
  2202. rb_bufsz = drm_order(ring->ring_size / 4);
  2203. rb_cntl = rb_bufsz << 1;
  2204. #ifdef __BIG_ENDIAN
  2205. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2206. #endif
  2207. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  2208. /* Initialize the ring buffer's read and write pointers */
  2209. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  2210. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  2211. /* set the wb address whether it's enabled or not */
  2212. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  2213. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  2214. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  2215. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  2216. if (rdev->wb.enabled)
  2217. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  2218. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  2219. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  2220. ring->wptr = 0;
  2221. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  2222. ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
  2223. /* enable DMA RB */
  2224. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  2225. ib_cntl = SDMA_IB_ENABLE;
  2226. #ifdef __BIG_ENDIAN
  2227. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  2228. #endif
  2229. /* enable DMA IBs */
  2230. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  2231. ring->ready = true;
  2232. r = radeon_ring_test(rdev, ring->idx, ring);
  2233. if (r) {
  2234. ring->ready = false;
  2235. return r;
  2236. }
  2237. }
  2238. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2239. return 0;
  2240. }
  2241. /**
  2242. * cik_sdma_rlc_resume - setup and start the async dma engines
  2243. *
  2244. * @rdev: radeon_device pointer
  2245. *
  2246. * Set up the compute DMA queues and enable them (CIK).
  2247. * Returns 0 for success, error for failure.
  2248. */
  2249. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  2250. {
  2251. /* XXX todo */
  2252. return 0;
  2253. }
  2254. /**
  2255. * cik_sdma_load_microcode - load the sDMA ME ucode
  2256. *
  2257. * @rdev: radeon_device pointer
  2258. *
  2259. * Loads the sDMA0/1 ucode.
  2260. * Returns 0 for success, -EINVAL if the ucode is not available.
  2261. */
  2262. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  2263. {
  2264. const __be32 *fw_data;
  2265. int i;
  2266. if (!rdev->sdma_fw)
  2267. return -EINVAL;
  2268. /* stop the gfx rings and rlc compute queues */
  2269. cik_sdma_gfx_stop(rdev);
  2270. cik_sdma_rlc_stop(rdev);
  2271. /* halt the MEs */
  2272. cik_sdma_enable(rdev, false);
  2273. /* sdma0 */
  2274. fw_data = (const __be32 *)rdev->sdma_fw->data;
  2275. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2276. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  2277. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  2278. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  2279. /* sdma1 */
  2280. fw_data = (const __be32 *)rdev->sdma_fw->data;
  2281. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2282. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  2283. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  2284. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  2285. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2286. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2287. return 0;
  2288. }
  2289. /**
  2290. * cik_sdma_resume - setup and start the async dma engines
  2291. *
  2292. * @rdev: radeon_device pointer
  2293. *
  2294. * Set up the DMA engines and enable them (CIK).
  2295. * Returns 0 for success, error for failure.
  2296. */
  2297. static int cik_sdma_resume(struct radeon_device *rdev)
  2298. {
  2299. int r;
  2300. /* Reset dma */
  2301. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  2302. RREG32(SRBM_SOFT_RESET);
  2303. udelay(50);
  2304. WREG32(SRBM_SOFT_RESET, 0);
  2305. RREG32(SRBM_SOFT_RESET);
  2306. r = cik_sdma_load_microcode(rdev);
  2307. if (r)
  2308. return r;
  2309. /* unhalt the MEs */
  2310. cik_sdma_enable(rdev, true);
  2311. /* start the gfx rings and rlc compute queues */
  2312. r = cik_sdma_gfx_resume(rdev);
  2313. if (r)
  2314. return r;
  2315. r = cik_sdma_rlc_resume(rdev);
  2316. if (r)
  2317. return r;
  2318. return 0;
  2319. }
  2320. /**
  2321. * cik_sdma_fini - tear down the async dma engines
  2322. *
  2323. * @rdev: radeon_device pointer
  2324. *
  2325. * Stop the async dma engines and free the rings (CIK).
  2326. */
  2327. static void cik_sdma_fini(struct radeon_device *rdev)
  2328. {
  2329. /* stop the gfx rings and rlc compute queues */
  2330. cik_sdma_gfx_stop(rdev);
  2331. cik_sdma_rlc_stop(rdev);
  2332. /* halt the MEs */
  2333. cik_sdma_enable(rdev, false);
  2334. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2335. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  2336. /* XXX - compute dma queue tear down */
  2337. }
  2338. /**
  2339. * cik_copy_dma - copy pages using the DMA engine
  2340. *
  2341. * @rdev: radeon_device pointer
  2342. * @src_offset: src GPU address
  2343. * @dst_offset: dst GPU address
  2344. * @num_gpu_pages: number of GPU pages to xfer
  2345. * @fence: radeon fence object
  2346. *
  2347. * Copy GPU paging using the DMA engine (CIK).
  2348. * Used by the radeon ttm implementation to move pages if
  2349. * registered as the asic copy callback.
  2350. */
  2351. int cik_copy_dma(struct radeon_device *rdev,
  2352. uint64_t src_offset, uint64_t dst_offset,
  2353. unsigned num_gpu_pages,
  2354. struct radeon_fence **fence)
  2355. {
  2356. struct radeon_semaphore *sem = NULL;
  2357. int ring_index = rdev->asic->copy.dma_ring_index;
  2358. struct radeon_ring *ring = &rdev->ring[ring_index];
  2359. u32 size_in_bytes, cur_size_in_bytes;
  2360. int i, num_loops;
  2361. int r = 0;
  2362. r = radeon_semaphore_create(rdev, &sem);
  2363. if (r) {
  2364. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2365. return r;
  2366. }
  2367. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2368. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2369. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  2370. if (r) {
  2371. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2372. radeon_semaphore_free(rdev, &sem, NULL);
  2373. return r;
  2374. }
  2375. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2376. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2377. ring->idx);
  2378. radeon_fence_note_sync(*fence, ring->idx);
  2379. } else {
  2380. radeon_semaphore_free(rdev, &sem, NULL);
  2381. }
  2382. for (i = 0; i < num_loops; i++) {
  2383. cur_size_in_bytes = size_in_bytes;
  2384. if (cur_size_in_bytes > 0x1fffff)
  2385. cur_size_in_bytes = 0x1fffff;
  2386. size_in_bytes -= cur_size_in_bytes;
  2387. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  2388. radeon_ring_write(ring, cur_size_in_bytes);
  2389. radeon_ring_write(ring, 0); /* src/dst endian swap */
  2390. radeon_ring_write(ring, src_offset & 0xffffffff);
  2391. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
  2392. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2393. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
  2394. src_offset += cur_size_in_bytes;
  2395. dst_offset += cur_size_in_bytes;
  2396. }
  2397. r = radeon_fence_emit(rdev, fence, ring->idx);
  2398. if (r) {
  2399. radeon_ring_unlock_undo(rdev, ring);
  2400. return r;
  2401. }
  2402. radeon_ring_unlock_commit(rdev, ring);
  2403. radeon_semaphore_free(rdev, &sem, *fence);
  2404. return r;
  2405. }
  2406. /**
  2407. * cik_sdma_ring_test - simple async dma engine test
  2408. *
  2409. * @rdev: radeon_device pointer
  2410. * @ring: radeon_ring structure holding ring information
  2411. *
  2412. * Test the DMA engine by writing using it to write an
  2413. * value to memory. (CIK).
  2414. * Returns 0 for success, error for failure.
  2415. */
  2416. int cik_sdma_ring_test(struct radeon_device *rdev,
  2417. struct radeon_ring *ring)
  2418. {
  2419. unsigned i;
  2420. int r;
  2421. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2422. u32 tmp;
  2423. if (!ptr) {
  2424. DRM_ERROR("invalid vram scratch pointer\n");
  2425. return -EINVAL;
  2426. }
  2427. tmp = 0xCAFEDEAD;
  2428. writel(tmp, ptr);
  2429. r = radeon_ring_lock(rdev, ring, 4);
  2430. if (r) {
  2431. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2432. return r;
  2433. }
  2434. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2435. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2436. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
  2437. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2438. radeon_ring_write(ring, 0xDEADBEEF);
  2439. radeon_ring_unlock_commit(rdev, ring);
  2440. for (i = 0; i < rdev->usec_timeout; i++) {
  2441. tmp = readl(ptr);
  2442. if (tmp == 0xDEADBEEF)
  2443. break;
  2444. DRM_UDELAY(1);
  2445. }
  2446. if (i < rdev->usec_timeout) {
  2447. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2448. } else {
  2449. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2450. ring->idx, tmp);
  2451. r = -EINVAL;
  2452. }
  2453. return r;
  2454. }
  2455. /**
  2456. * cik_sdma_ib_test - test an IB on the DMA engine
  2457. *
  2458. * @rdev: radeon_device pointer
  2459. * @ring: radeon_ring structure holding ring information
  2460. *
  2461. * Test a simple IB in the DMA ring (CIK).
  2462. * Returns 0 on success, error on failure.
  2463. */
  2464. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2465. {
  2466. struct radeon_ib ib;
  2467. unsigned i;
  2468. int r;
  2469. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2470. u32 tmp = 0;
  2471. if (!ptr) {
  2472. DRM_ERROR("invalid vram scratch pointer\n");
  2473. return -EINVAL;
  2474. }
  2475. tmp = 0xCAFEDEAD;
  2476. writel(tmp, ptr);
  2477. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2478. if (r) {
  2479. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2480. return r;
  2481. }
  2482. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  2483. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2484. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
  2485. ib.ptr[3] = 1;
  2486. ib.ptr[4] = 0xDEADBEEF;
  2487. ib.length_dw = 5;
  2488. r = radeon_ib_schedule(rdev, &ib, NULL);
  2489. if (r) {
  2490. radeon_ib_free(rdev, &ib);
  2491. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2492. return r;
  2493. }
  2494. r = radeon_fence_wait(ib.fence, false);
  2495. if (r) {
  2496. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2497. return r;
  2498. }
  2499. for (i = 0; i < rdev->usec_timeout; i++) {
  2500. tmp = readl(ptr);
  2501. if (tmp == 0xDEADBEEF)
  2502. break;
  2503. DRM_UDELAY(1);
  2504. }
  2505. if (i < rdev->usec_timeout) {
  2506. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2507. } else {
  2508. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2509. r = -EINVAL;
  2510. }
  2511. radeon_ib_free(rdev, &ib);
  2512. return r;
  2513. }
  2514. /**
  2515. * cik_gpu_is_lockup - check if the 3D engine is locked up
  2516. *
  2517. * @rdev: radeon_device pointer
  2518. * @ring: radeon_ring structure holding ring information
  2519. *
  2520. * Check if the 3D engine is locked up (CIK).
  2521. * Returns true if the engine is locked, false if not.
  2522. */
  2523. bool cik_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2524. {
  2525. u32 srbm_status, srbm_status2;
  2526. u32 grbm_status, grbm_status2;
  2527. u32 grbm_status_se0, grbm_status_se1, grbm_status_se2, grbm_status_se3;
  2528. srbm_status = RREG32(SRBM_STATUS);
  2529. srbm_status2 = RREG32(SRBM_STATUS2);
  2530. grbm_status = RREG32(GRBM_STATUS);
  2531. grbm_status2 = RREG32(GRBM_STATUS2);
  2532. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2533. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2534. grbm_status_se2 = RREG32(GRBM_STATUS_SE2);
  2535. grbm_status_se3 = RREG32(GRBM_STATUS_SE3);
  2536. if (!(grbm_status & GUI_ACTIVE)) {
  2537. radeon_ring_lockup_update(ring);
  2538. return false;
  2539. }
  2540. /* force CP activities */
  2541. radeon_ring_force_activity(rdev, ring);
  2542. return radeon_ring_test_lockup(rdev, ring);
  2543. }
  2544. /**
  2545. * cik_gfx_gpu_soft_reset - soft reset the 3D engine and CPG
  2546. *
  2547. * @rdev: radeon_device pointer
  2548. *
  2549. * Soft reset the GFX engine and CPG blocks (CIK).
  2550. * XXX: deal with reseting RLC and CPF
  2551. * Returns 0 for success.
  2552. */
  2553. static int cik_gfx_gpu_soft_reset(struct radeon_device *rdev)
  2554. {
  2555. struct evergreen_mc_save save;
  2556. u32 grbm_reset = 0;
  2557. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2558. return 0;
  2559. dev_info(rdev->dev, "GPU GFX softreset \n");
  2560. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2561. RREG32(GRBM_STATUS));
  2562. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2563. RREG32(GRBM_STATUS2));
  2564. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2565. RREG32(GRBM_STATUS_SE0));
  2566. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2567. RREG32(GRBM_STATUS_SE1));
  2568. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2569. RREG32(GRBM_STATUS_SE2));
  2570. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2571. RREG32(GRBM_STATUS_SE3));
  2572. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2573. RREG32(SRBM_STATUS));
  2574. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2575. RREG32(SRBM_STATUS2));
  2576. evergreen_mc_stop(rdev, &save);
  2577. if (radeon_mc_wait_for_idle(rdev)) {
  2578. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2579. }
  2580. /* Disable CP parsing/prefetching */
  2581. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2582. /* reset all the gfx block and all CPG blocks */
  2583. grbm_reset = SOFT_RESET_CPG | SOFT_RESET_GFX;
  2584. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2585. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2586. (void)RREG32(GRBM_SOFT_RESET);
  2587. udelay(50);
  2588. WREG32(GRBM_SOFT_RESET, 0);
  2589. (void)RREG32(GRBM_SOFT_RESET);
  2590. /* Wait a little for things to settle down */
  2591. udelay(50);
  2592. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2593. RREG32(GRBM_STATUS));
  2594. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2595. RREG32(GRBM_STATUS2));
  2596. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2597. RREG32(GRBM_STATUS_SE0));
  2598. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2599. RREG32(GRBM_STATUS_SE1));
  2600. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2601. RREG32(GRBM_STATUS_SE2));
  2602. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2603. RREG32(GRBM_STATUS_SE3));
  2604. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2605. RREG32(SRBM_STATUS));
  2606. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2607. RREG32(SRBM_STATUS2));
  2608. evergreen_mc_resume(rdev, &save);
  2609. return 0;
  2610. }
  2611. /**
  2612. * cik_compute_gpu_soft_reset - soft reset CPC
  2613. *
  2614. * @rdev: radeon_device pointer
  2615. *
  2616. * Soft reset the CPC blocks (CIK).
  2617. * XXX: deal with reseting RLC and CPF
  2618. * Returns 0 for success.
  2619. */
  2620. static int cik_compute_gpu_soft_reset(struct radeon_device *rdev)
  2621. {
  2622. struct evergreen_mc_save save;
  2623. u32 grbm_reset = 0;
  2624. dev_info(rdev->dev, "GPU compute softreset \n");
  2625. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2626. RREG32(GRBM_STATUS));
  2627. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2628. RREG32(GRBM_STATUS2));
  2629. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2630. RREG32(GRBM_STATUS_SE0));
  2631. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2632. RREG32(GRBM_STATUS_SE1));
  2633. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2634. RREG32(GRBM_STATUS_SE2));
  2635. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2636. RREG32(GRBM_STATUS_SE3));
  2637. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2638. RREG32(SRBM_STATUS));
  2639. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2640. RREG32(SRBM_STATUS2));
  2641. evergreen_mc_stop(rdev, &save);
  2642. if (radeon_mc_wait_for_idle(rdev)) {
  2643. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2644. }
  2645. /* Disable CP parsing/prefetching */
  2646. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  2647. /* reset all the CPC blocks */
  2648. grbm_reset = SOFT_RESET_CPG;
  2649. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2650. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2651. (void)RREG32(GRBM_SOFT_RESET);
  2652. udelay(50);
  2653. WREG32(GRBM_SOFT_RESET, 0);
  2654. (void)RREG32(GRBM_SOFT_RESET);
  2655. /* Wait a little for things to settle down */
  2656. udelay(50);
  2657. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2658. RREG32(GRBM_STATUS));
  2659. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2660. RREG32(GRBM_STATUS2));
  2661. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2662. RREG32(GRBM_STATUS_SE0));
  2663. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2664. RREG32(GRBM_STATUS_SE1));
  2665. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2666. RREG32(GRBM_STATUS_SE2));
  2667. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2668. RREG32(GRBM_STATUS_SE3));
  2669. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2670. RREG32(SRBM_STATUS));
  2671. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2672. RREG32(SRBM_STATUS2));
  2673. evergreen_mc_resume(rdev, &save);
  2674. return 0;
  2675. }
  2676. /**
  2677. * cik_asic_reset - soft reset compute and gfx
  2678. *
  2679. * @rdev: radeon_device pointer
  2680. *
  2681. * Soft reset the CPC blocks (CIK).
  2682. * XXX: make this more fine grained and only reset
  2683. * what is necessary.
  2684. * Returns 0 for success.
  2685. */
  2686. int cik_asic_reset(struct radeon_device *rdev)
  2687. {
  2688. int r;
  2689. r = cik_compute_gpu_soft_reset(rdev);
  2690. if (r)
  2691. dev_info(rdev->dev, "Compute reset failed!\n");
  2692. return cik_gfx_gpu_soft_reset(rdev);
  2693. }
  2694. /**
  2695. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  2696. *
  2697. * @rdev: radeon_device pointer
  2698. * @ring: radeon_ring structure holding ring information
  2699. *
  2700. * Check if the async DMA engine is locked up (CIK).
  2701. * Returns true if the engine appears to be locked up, false if not.
  2702. */
  2703. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2704. {
  2705. u32 dma_status_reg;
  2706. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2707. dma_status_reg = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  2708. else
  2709. dma_status_reg = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  2710. if (dma_status_reg & SDMA_IDLE) {
  2711. radeon_ring_lockup_update(ring);
  2712. return false;
  2713. }
  2714. /* force ring activities */
  2715. radeon_ring_force_activity(rdev, ring);
  2716. return radeon_ring_test_lockup(rdev, ring);
  2717. }
  2718. /* MC */
  2719. /**
  2720. * cik_mc_program - program the GPU memory controller
  2721. *
  2722. * @rdev: radeon_device pointer
  2723. *
  2724. * Set the location of vram, gart, and AGP in the GPU's
  2725. * physical address space (CIK).
  2726. */
  2727. static void cik_mc_program(struct radeon_device *rdev)
  2728. {
  2729. struct evergreen_mc_save save;
  2730. u32 tmp;
  2731. int i, j;
  2732. /* Initialize HDP */
  2733. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2734. WREG32((0x2c14 + j), 0x00000000);
  2735. WREG32((0x2c18 + j), 0x00000000);
  2736. WREG32((0x2c1c + j), 0x00000000);
  2737. WREG32((0x2c20 + j), 0x00000000);
  2738. WREG32((0x2c24 + j), 0x00000000);
  2739. }
  2740. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2741. evergreen_mc_stop(rdev, &save);
  2742. if (radeon_mc_wait_for_idle(rdev)) {
  2743. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2744. }
  2745. /* Lockout access through VGA aperture*/
  2746. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2747. /* Update configuration */
  2748. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2749. rdev->mc.vram_start >> 12);
  2750. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2751. rdev->mc.vram_end >> 12);
  2752. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2753. rdev->vram_scratch.gpu_addr >> 12);
  2754. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2755. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2756. WREG32(MC_VM_FB_LOCATION, tmp);
  2757. /* XXX double check these! */
  2758. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2759. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2760. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2761. WREG32(MC_VM_AGP_BASE, 0);
  2762. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2763. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2764. if (radeon_mc_wait_for_idle(rdev)) {
  2765. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2766. }
  2767. evergreen_mc_resume(rdev, &save);
  2768. /* we need to own VRAM, so turn off the VGA renderer here
  2769. * to stop it overwriting our objects */
  2770. rv515_vga_render_disable(rdev);
  2771. }
  2772. /**
  2773. * cik_mc_init - initialize the memory controller driver params
  2774. *
  2775. * @rdev: radeon_device pointer
  2776. *
  2777. * Look up the amount of vram, vram width, and decide how to place
  2778. * vram and gart within the GPU's physical address space (CIK).
  2779. * Returns 0 for success.
  2780. */
  2781. static int cik_mc_init(struct radeon_device *rdev)
  2782. {
  2783. u32 tmp;
  2784. int chansize, numchan;
  2785. /* Get VRAM informations */
  2786. rdev->mc.vram_is_ddr = true;
  2787. tmp = RREG32(MC_ARB_RAMCFG);
  2788. if (tmp & CHANSIZE_MASK) {
  2789. chansize = 64;
  2790. } else {
  2791. chansize = 32;
  2792. }
  2793. tmp = RREG32(MC_SHARED_CHMAP);
  2794. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2795. case 0:
  2796. default:
  2797. numchan = 1;
  2798. break;
  2799. case 1:
  2800. numchan = 2;
  2801. break;
  2802. case 2:
  2803. numchan = 4;
  2804. break;
  2805. case 3:
  2806. numchan = 8;
  2807. break;
  2808. case 4:
  2809. numchan = 3;
  2810. break;
  2811. case 5:
  2812. numchan = 6;
  2813. break;
  2814. case 6:
  2815. numchan = 10;
  2816. break;
  2817. case 7:
  2818. numchan = 12;
  2819. break;
  2820. case 8:
  2821. numchan = 16;
  2822. break;
  2823. }
  2824. rdev->mc.vram_width = numchan * chansize;
  2825. /* Could aper size report 0 ? */
  2826. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2827. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2828. /* size in MB on si */
  2829. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2830. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2831. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2832. si_vram_gtt_location(rdev, &rdev->mc);
  2833. radeon_update_bandwidth_info(rdev);
  2834. return 0;
  2835. }
  2836. /*
  2837. * GART
  2838. * VMID 0 is the physical GPU addresses as used by the kernel.
  2839. * VMIDs 1-15 are used for userspace clients and are handled
  2840. * by the radeon vm/hsa code.
  2841. */
  2842. /**
  2843. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  2844. *
  2845. * @rdev: radeon_device pointer
  2846. *
  2847. * Flush the TLB for the VMID 0 page table (CIK).
  2848. */
  2849. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2850. {
  2851. /* flush hdp cache */
  2852. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  2853. /* bits 0-15 are the VM contexts0-15 */
  2854. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  2855. }
  2856. /**
  2857. * cik_pcie_gart_enable - gart enable
  2858. *
  2859. * @rdev: radeon_device pointer
  2860. *
  2861. * This sets up the TLBs, programs the page tables for VMID0,
  2862. * sets up the hw for VMIDs 1-15 which are allocated on
  2863. * demand, and sets up the global locations for the LDS, GDS,
  2864. * and GPUVM for FSA64 clients (CIK).
  2865. * Returns 0 for success, errors for failure.
  2866. */
  2867. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  2868. {
  2869. int r, i;
  2870. if (rdev->gart.robj == NULL) {
  2871. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2872. return -EINVAL;
  2873. }
  2874. r = radeon_gart_table_vram_pin(rdev);
  2875. if (r)
  2876. return r;
  2877. radeon_gart_restore(rdev);
  2878. /* Setup TLB control */
  2879. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2880. (0xA << 7) |
  2881. ENABLE_L1_TLB |
  2882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2883. ENABLE_ADVANCED_DRIVER_MODEL |
  2884. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2885. /* Setup L2 cache */
  2886. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2887. ENABLE_L2_FRAGMENT_PROCESSING |
  2888. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2889. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2890. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2891. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2892. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2893. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2894. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  2895. /* setup context0 */
  2896. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2897. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2898. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2899. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2900. (u32)(rdev->dummy_page.addr >> 12));
  2901. WREG32(VM_CONTEXT0_CNTL2, 0);
  2902. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2903. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2904. WREG32(0x15D4, 0);
  2905. WREG32(0x15D8, 0);
  2906. WREG32(0x15DC, 0);
  2907. /* empty context1-15 */
  2908. /* FIXME start with 4G, once using 2 level pt switch to full
  2909. * vm size space
  2910. */
  2911. /* set vm size, must be a multiple of 4 */
  2912. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2913. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2914. for (i = 1; i < 16; i++) {
  2915. if (i < 8)
  2916. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2917. rdev->gart.table_addr >> 12);
  2918. else
  2919. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2920. rdev->gart.table_addr >> 12);
  2921. }
  2922. /* enable context1-15 */
  2923. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2924. (u32)(rdev->dummy_page.addr >> 12));
  2925. WREG32(VM_CONTEXT1_CNTL2, 4);
  2926. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2927. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2928. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2929. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2930. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2931. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2932. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2933. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2934. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2935. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2936. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2937. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2938. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2939. /* TC cache setup ??? */
  2940. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  2941. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  2942. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  2943. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  2944. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  2945. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  2946. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  2947. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  2948. WREG32(TC_CFG_L1_VOLATILE, 0);
  2949. WREG32(TC_CFG_L2_VOLATILE, 0);
  2950. if (rdev->family == CHIP_KAVERI) {
  2951. u32 tmp = RREG32(CHUB_CONTROL);
  2952. tmp &= ~BYPASS_VM;
  2953. WREG32(CHUB_CONTROL, tmp);
  2954. }
  2955. /* XXX SH_MEM regs */
  2956. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2957. for (i = 0; i < 16; i++) {
  2958. WREG32(SRBM_GFX_CNTL, VMID(i));
  2959. /* CP and shaders */
  2960. WREG32(SH_MEM_CONFIG, 0);
  2961. WREG32(SH_MEM_APE1_BASE, 1);
  2962. WREG32(SH_MEM_APE1_LIMIT, 0);
  2963. WREG32(SH_MEM_BASES, 0);
  2964. /* SDMA GFX */
  2965. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2966. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  2967. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2968. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  2969. /* XXX SDMA RLC - todo */
  2970. }
  2971. WREG32(SRBM_GFX_CNTL, 0);
  2972. cik_pcie_gart_tlb_flush(rdev);
  2973. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2974. (unsigned)(rdev->mc.gtt_size >> 20),
  2975. (unsigned long long)rdev->gart.table_addr);
  2976. rdev->gart.ready = true;
  2977. return 0;
  2978. }
  2979. /**
  2980. * cik_pcie_gart_disable - gart disable
  2981. *
  2982. * @rdev: radeon_device pointer
  2983. *
  2984. * This disables all VM page table (CIK).
  2985. */
  2986. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  2987. {
  2988. /* Disable all tables */
  2989. WREG32(VM_CONTEXT0_CNTL, 0);
  2990. WREG32(VM_CONTEXT1_CNTL, 0);
  2991. /* Setup TLB control */
  2992. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2993. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2994. /* Setup L2 cache */
  2995. WREG32(VM_L2_CNTL,
  2996. ENABLE_L2_FRAGMENT_PROCESSING |
  2997. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2998. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2999. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3000. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3001. WREG32(VM_L2_CNTL2, 0);
  3002. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3003. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3004. radeon_gart_table_vram_unpin(rdev);
  3005. }
  3006. /**
  3007. * cik_pcie_gart_fini - vm fini callback
  3008. *
  3009. * @rdev: radeon_device pointer
  3010. *
  3011. * Tears down the driver GART/VM setup (CIK).
  3012. */
  3013. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  3014. {
  3015. cik_pcie_gart_disable(rdev);
  3016. radeon_gart_table_vram_free(rdev);
  3017. radeon_gart_fini(rdev);
  3018. }
  3019. /* vm parser */
  3020. /**
  3021. * cik_ib_parse - vm ib_parse callback
  3022. *
  3023. * @rdev: radeon_device pointer
  3024. * @ib: indirect buffer pointer
  3025. *
  3026. * CIK uses hw IB checking so this is a nop (CIK).
  3027. */
  3028. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3029. {
  3030. return 0;
  3031. }
  3032. /*
  3033. * vm
  3034. * VMID 0 is the physical GPU addresses as used by the kernel.
  3035. * VMIDs 1-15 are used for userspace clients and are handled
  3036. * by the radeon vm/hsa code.
  3037. */
  3038. /**
  3039. * cik_vm_init - cik vm init callback
  3040. *
  3041. * @rdev: radeon_device pointer
  3042. *
  3043. * Inits cik specific vm parameters (number of VMs, base of vram for
  3044. * VMIDs 1-15) (CIK).
  3045. * Returns 0 for success.
  3046. */
  3047. int cik_vm_init(struct radeon_device *rdev)
  3048. {
  3049. /* number of VMs */
  3050. rdev->vm_manager.nvm = 16;
  3051. /* base offset of vram pages */
  3052. if (rdev->flags & RADEON_IS_IGP) {
  3053. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  3054. tmp <<= 22;
  3055. rdev->vm_manager.vram_base_offset = tmp;
  3056. } else
  3057. rdev->vm_manager.vram_base_offset = 0;
  3058. return 0;
  3059. }
  3060. /**
  3061. * cik_vm_fini - cik vm fini callback
  3062. *
  3063. * @rdev: radeon_device pointer
  3064. *
  3065. * Tear down any asic specific VM setup (CIK).
  3066. */
  3067. void cik_vm_fini(struct radeon_device *rdev)
  3068. {
  3069. }
  3070. /**
  3071. * cik_vm_flush - cik vm flush using the CP
  3072. *
  3073. * @rdev: radeon_device pointer
  3074. *
  3075. * Update the page table base and flush the VM TLB
  3076. * using the CP (CIK).
  3077. */
  3078. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  3079. {
  3080. struct radeon_ring *ring = &rdev->ring[ridx];
  3081. if (vm == NULL)
  3082. return;
  3083. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3084. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3085. WRITE_DATA_DST_SEL(0)));
  3086. if (vm->id < 8) {
  3087. radeon_ring_write(ring,
  3088. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  3089. } else {
  3090. radeon_ring_write(ring,
  3091. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  3092. }
  3093. radeon_ring_write(ring, 0);
  3094. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  3095. /* update SH_MEM_* regs */
  3096. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3097. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3098. WRITE_DATA_DST_SEL(0)));
  3099. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3100. radeon_ring_write(ring, 0);
  3101. radeon_ring_write(ring, VMID(vm->id));
  3102. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  3103. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3104. WRITE_DATA_DST_SEL(0)));
  3105. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  3106. radeon_ring_write(ring, 0);
  3107. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  3108. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  3109. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  3110. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  3111. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3112. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3113. WRITE_DATA_DST_SEL(0)));
  3114. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3115. radeon_ring_write(ring, 0);
  3116. radeon_ring_write(ring, VMID(0));
  3117. /* HDP flush */
  3118. /* We should be using the WAIT_REG_MEM packet here like in
  3119. * cik_fence_ring_emit(), but it causes the CP to hang in this
  3120. * context...
  3121. */
  3122. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3123. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3124. WRITE_DATA_DST_SEL(0)));
  3125. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  3126. radeon_ring_write(ring, 0);
  3127. radeon_ring_write(ring, 0);
  3128. /* bits 0-15 are the VM contexts0-15 */
  3129. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3130. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3131. WRITE_DATA_DST_SEL(0)));
  3132. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  3133. radeon_ring_write(ring, 0);
  3134. radeon_ring_write(ring, 1 << vm->id);
  3135. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3136. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3137. radeon_ring_write(ring, 0x0);
  3138. }
  3139. /**
  3140. * cik_vm_set_page - update the page tables using sDMA
  3141. *
  3142. * @rdev: radeon_device pointer
  3143. * @ib: indirect buffer to fill with commands
  3144. * @pe: addr of the page entry
  3145. * @addr: dst addr to write into pe
  3146. * @count: number of page entries to update
  3147. * @incr: increase next addr by incr bytes
  3148. * @flags: access flags
  3149. *
  3150. * Update the page tables using CP or sDMA (CIK).
  3151. */
  3152. void cik_vm_set_page(struct radeon_device *rdev,
  3153. struct radeon_ib *ib,
  3154. uint64_t pe,
  3155. uint64_t addr, unsigned count,
  3156. uint32_t incr, uint32_t flags)
  3157. {
  3158. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  3159. uint64_t value;
  3160. unsigned ndw;
  3161. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  3162. /* CP */
  3163. while (count) {
  3164. ndw = 2 + count * 2;
  3165. if (ndw > 0x3FFE)
  3166. ndw = 0x3FFE;
  3167. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  3168. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  3169. WRITE_DATA_DST_SEL(1));
  3170. ib->ptr[ib->length_dw++] = pe;
  3171. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  3172. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  3173. if (flags & RADEON_VM_PAGE_SYSTEM) {
  3174. value = radeon_vm_map_gart(rdev, addr);
  3175. value &= 0xFFFFFFFFFFFFF000ULL;
  3176. } else if (flags & RADEON_VM_PAGE_VALID) {
  3177. value = addr;
  3178. } else {
  3179. value = 0;
  3180. }
  3181. addr += incr;
  3182. value |= r600_flags;
  3183. ib->ptr[ib->length_dw++] = value;
  3184. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  3185. }
  3186. }
  3187. } else {
  3188. /* DMA */
  3189. if (flags & RADEON_VM_PAGE_SYSTEM) {
  3190. while (count) {
  3191. ndw = count * 2;
  3192. if (ndw > 0xFFFFE)
  3193. ndw = 0xFFFFE;
  3194. /* for non-physically contiguous pages (system) */
  3195. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  3196. ib->ptr[ib->length_dw++] = pe;
  3197. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  3198. ib->ptr[ib->length_dw++] = ndw;
  3199. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  3200. if (flags & RADEON_VM_PAGE_SYSTEM) {
  3201. value = radeon_vm_map_gart(rdev, addr);
  3202. value &= 0xFFFFFFFFFFFFF000ULL;
  3203. } else if (flags & RADEON_VM_PAGE_VALID) {
  3204. value = addr;
  3205. } else {
  3206. value = 0;
  3207. }
  3208. addr += incr;
  3209. value |= r600_flags;
  3210. ib->ptr[ib->length_dw++] = value;
  3211. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  3212. }
  3213. }
  3214. } else {
  3215. while (count) {
  3216. ndw = count;
  3217. if (ndw > 0x7FFFF)
  3218. ndw = 0x7FFFF;
  3219. if (flags & RADEON_VM_PAGE_VALID)
  3220. value = addr;
  3221. else
  3222. value = 0;
  3223. /* for physically contiguous pages (vram) */
  3224. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  3225. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  3226. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  3227. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  3228. ib->ptr[ib->length_dw++] = 0;
  3229. ib->ptr[ib->length_dw++] = value; /* value */
  3230. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  3231. ib->ptr[ib->length_dw++] = incr; /* increment size */
  3232. ib->ptr[ib->length_dw++] = 0;
  3233. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  3234. pe += ndw * 8;
  3235. addr += ndw * incr;
  3236. count -= ndw;
  3237. }
  3238. }
  3239. while (ib->length_dw & 0x7)
  3240. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  3241. }
  3242. }
  3243. /**
  3244. * cik_dma_vm_flush - cik vm flush using sDMA
  3245. *
  3246. * @rdev: radeon_device pointer
  3247. *
  3248. * Update the page table base and flush the VM TLB
  3249. * using sDMA (CIK).
  3250. */
  3251. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  3252. {
  3253. struct radeon_ring *ring = &rdev->ring[ridx];
  3254. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  3255. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  3256. u32 ref_and_mask;
  3257. if (vm == NULL)
  3258. return;
  3259. if (ridx == R600_RING_TYPE_DMA_INDEX)
  3260. ref_and_mask = SDMA0;
  3261. else
  3262. ref_and_mask = SDMA1;
  3263. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3264. if (vm->id < 8) {
  3265. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  3266. } else {
  3267. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  3268. }
  3269. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  3270. /* update SH_MEM_* regs */
  3271. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3272. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3273. radeon_ring_write(ring, VMID(vm->id));
  3274. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3275. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  3276. radeon_ring_write(ring, 0);
  3277. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3278. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  3279. radeon_ring_write(ring, 0);
  3280. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3281. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  3282. radeon_ring_write(ring, 1);
  3283. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3284. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  3285. radeon_ring_write(ring, 0);
  3286. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3287. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3288. radeon_ring_write(ring, VMID(0));
  3289. /* flush HDP */
  3290. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  3291. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  3292. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  3293. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  3294. radeon_ring_write(ring, ref_and_mask); /* MASK */
  3295. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  3296. /* flush TLB */
  3297. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3298. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  3299. radeon_ring_write(ring, 1 << vm->id);
  3300. }
  3301. /*
  3302. * RLC
  3303. * The RLC is a multi-purpose microengine that handles a
  3304. * variety of functions, the most important of which is
  3305. * the interrupt controller.
  3306. */
  3307. /**
  3308. * cik_rlc_stop - stop the RLC ME
  3309. *
  3310. * @rdev: radeon_device pointer
  3311. *
  3312. * Halt the RLC ME (MicroEngine) (CIK).
  3313. */
  3314. static void cik_rlc_stop(struct radeon_device *rdev)
  3315. {
  3316. int i, j, k;
  3317. u32 mask, tmp;
  3318. tmp = RREG32(CP_INT_CNTL_RING0);
  3319. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3320. WREG32(CP_INT_CNTL_RING0, tmp);
  3321. RREG32(CB_CGTT_SCLK_CTRL);
  3322. RREG32(CB_CGTT_SCLK_CTRL);
  3323. RREG32(CB_CGTT_SCLK_CTRL);
  3324. RREG32(CB_CGTT_SCLK_CTRL);
  3325. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3326. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  3327. WREG32(RLC_CNTL, 0);
  3328. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3329. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3330. cik_select_se_sh(rdev, i, j);
  3331. for (k = 0; k < rdev->usec_timeout; k++) {
  3332. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  3333. break;
  3334. udelay(1);
  3335. }
  3336. }
  3337. }
  3338. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3339. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  3340. for (k = 0; k < rdev->usec_timeout; k++) {
  3341. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3342. break;
  3343. udelay(1);
  3344. }
  3345. }
  3346. /**
  3347. * cik_rlc_start - start the RLC ME
  3348. *
  3349. * @rdev: radeon_device pointer
  3350. *
  3351. * Unhalt the RLC ME (MicroEngine) (CIK).
  3352. */
  3353. static void cik_rlc_start(struct radeon_device *rdev)
  3354. {
  3355. u32 tmp;
  3356. WREG32(RLC_CNTL, RLC_ENABLE);
  3357. tmp = RREG32(CP_INT_CNTL_RING0);
  3358. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3359. WREG32(CP_INT_CNTL_RING0, tmp);
  3360. udelay(50);
  3361. }
  3362. /**
  3363. * cik_rlc_resume - setup the RLC hw
  3364. *
  3365. * @rdev: radeon_device pointer
  3366. *
  3367. * Initialize the RLC registers, load the ucode,
  3368. * and start the RLC (CIK).
  3369. * Returns 0 for success, -EINVAL if the ucode is not available.
  3370. */
  3371. static int cik_rlc_resume(struct radeon_device *rdev)
  3372. {
  3373. u32 i, size;
  3374. u32 clear_state_info[3];
  3375. const __be32 *fw_data;
  3376. if (!rdev->rlc_fw)
  3377. return -EINVAL;
  3378. switch (rdev->family) {
  3379. case CHIP_BONAIRE:
  3380. default:
  3381. size = BONAIRE_RLC_UCODE_SIZE;
  3382. break;
  3383. case CHIP_KAVERI:
  3384. size = KV_RLC_UCODE_SIZE;
  3385. break;
  3386. case CHIP_KABINI:
  3387. size = KB_RLC_UCODE_SIZE;
  3388. break;
  3389. }
  3390. cik_rlc_stop(rdev);
  3391. WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
  3392. RREG32(GRBM_SOFT_RESET);
  3393. udelay(50);
  3394. WREG32(GRBM_SOFT_RESET, 0);
  3395. RREG32(GRBM_SOFT_RESET);
  3396. udelay(50);
  3397. WREG32(RLC_LB_CNTR_INIT, 0);
  3398. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  3399. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3400. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  3401. WREG32(RLC_LB_PARAMS, 0x00600408);
  3402. WREG32(RLC_LB_CNTL, 0x80000004);
  3403. WREG32(RLC_MC_CNTL, 0);
  3404. WREG32(RLC_UCODE_CNTL, 0);
  3405. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3406. WREG32(RLC_GPM_UCODE_ADDR, 0);
  3407. for (i = 0; i < size; i++)
  3408. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  3409. WREG32(RLC_GPM_UCODE_ADDR, 0);
  3410. /* XXX */
  3411. clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
  3412. clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
  3413. clear_state_info[2] = 0;//cik_default_size;
  3414. WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
  3415. for (i = 0; i < 3; i++)
  3416. WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
  3417. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  3418. cik_rlc_start(rdev);
  3419. return 0;
  3420. }
  3421. /*
  3422. * Interrupts
  3423. * Starting with r6xx, interrupts are handled via a ring buffer.
  3424. * Ring buffers are areas of GPU accessible memory that the GPU
  3425. * writes interrupt vectors into and the host reads vectors out of.
  3426. * There is a rptr (read pointer) that determines where the
  3427. * host is currently reading, and a wptr (write pointer)
  3428. * which determines where the GPU has written. When the
  3429. * pointers are equal, the ring is idle. When the GPU
  3430. * writes vectors to the ring buffer, it increments the
  3431. * wptr. When there is an interrupt, the host then starts
  3432. * fetching commands and processing them until the pointers are
  3433. * equal again at which point it updates the rptr.
  3434. */
  3435. /**
  3436. * cik_enable_interrupts - Enable the interrupt ring buffer
  3437. *
  3438. * @rdev: radeon_device pointer
  3439. *
  3440. * Enable the interrupt ring buffer (CIK).
  3441. */
  3442. static void cik_enable_interrupts(struct radeon_device *rdev)
  3443. {
  3444. u32 ih_cntl = RREG32(IH_CNTL);
  3445. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3446. ih_cntl |= ENABLE_INTR;
  3447. ih_rb_cntl |= IH_RB_ENABLE;
  3448. WREG32(IH_CNTL, ih_cntl);
  3449. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3450. rdev->ih.enabled = true;
  3451. }
  3452. /**
  3453. * cik_disable_interrupts - Disable the interrupt ring buffer
  3454. *
  3455. * @rdev: radeon_device pointer
  3456. *
  3457. * Disable the interrupt ring buffer (CIK).
  3458. */
  3459. static void cik_disable_interrupts(struct radeon_device *rdev)
  3460. {
  3461. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3462. u32 ih_cntl = RREG32(IH_CNTL);
  3463. ih_rb_cntl &= ~IH_RB_ENABLE;
  3464. ih_cntl &= ~ENABLE_INTR;
  3465. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3466. WREG32(IH_CNTL, ih_cntl);
  3467. /* set rptr, wptr to 0 */
  3468. WREG32(IH_RB_RPTR, 0);
  3469. WREG32(IH_RB_WPTR, 0);
  3470. rdev->ih.enabled = false;
  3471. rdev->ih.rptr = 0;
  3472. }
  3473. /**
  3474. * cik_disable_interrupt_state - Disable all interrupt sources
  3475. *
  3476. * @rdev: radeon_device pointer
  3477. *
  3478. * Clear all interrupt enable bits used by the driver (CIK).
  3479. */
  3480. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  3481. {
  3482. u32 tmp;
  3483. /* gfx ring */
  3484. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3485. /* sdma */
  3486. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3487. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3488. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3489. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3490. /* compute queues */
  3491. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  3492. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  3493. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  3494. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  3495. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  3496. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  3497. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  3498. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  3499. /* grbm */
  3500. WREG32(GRBM_INT_CNTL, 0);
  3501. /* vline/vblank, etc. */
  3502. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3503. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3504. if (rdev->num_crtc >= 4) {
  3505. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3506. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3507. }
  3508. if (rdev->num_crtc >= 6) {
  3509. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3510. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3511. }
  3512. /* dac hotplug */
  3513. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  3514. /* digital hotplug */
  3515. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3516. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3517. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3518. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3519. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3520. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3521. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3522. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3523. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3524. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3525. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3526. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3527. }
  3528. /**
  3529. * cik_irq_init - init and enable the interrupt ring
  3530. *
  3531. * @rdev: radeon_device pointer
  3532. *
  3533. * Allocate a ring buffer for the interrupt controller,
  3534. * enable the RLC, disable interrupts, enable the IH
  3535. * ring buffer and enable it (CIK).
  3536. * Called at device load and reume.
  3537. * Returns 0 for success, errors for failure.
  3538. */
  3539. static int cik_irq_init(struct radeon_device *rdev)
  3540. {
  3541. int ret = 0;
  3542. int rb_bufsz;
  3543. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3544. /* allocate ring */
  3545. ret = r600_ih_ring_alloc(rdev);
  3546. if (ret)
  3547. return ret;
  3548. /* disable irqs */
  3549. cik_disable_interrupts(rdev);
  3550. /* init rlc */
  3551. ret = cik_rlc_resume(rdev);
  3552. if (ret) {
  3553. r600_ih_ring_fini(rdev);
  3554. return ret;
  3555. }
  3556. /* setup interrupt control */
  3557. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  3558. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3559. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3560. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3561. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3562. */
  3563. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3564. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3565. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3566. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3567. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3568. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3569. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3570. IH_WPTR_OVERFLOW_CLEAR |
  3571. (rb_bufsz << 1));
  3572. if (rdev->wb.enabled)
  3573. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3574. /* set the writeback address whether it's enabled or not */
  3575. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3576. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3577. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3578. /* set rptr, wptr to 0 */
  3579. WREG32(IH_RB_RPTR, 0);
  3580. WREG32(IH_RB_WPTR, 0);
  3581. /* Default settings for IH_CNTL (disabled at first) */
  3582. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3583. /* RPTR_REARM only works if msi's are enabled */
  3584. if (rdev->msi_enabled)
  3585. ih_cntl |= RPTR_REARM;
  3586. WREG32(IH_CNTL, ih_cntl);
  3587. /* force the active interrupt state to all disabled */
  3588. cik_disable_interrupt_state(rdev);
  3589. pci_set_master(rdev->pdev);
  3590. /* enable irqs */
  3591. cik_enable_interrupts(rdev);
  3592. return ret;
  3593. }
  3594. /**
  3595. * cik_irq_set - enable/disable interrupt sources
  3596. *
  3597. * @rdev: radeon_device pointer
  3598. *
  3599. * Enable interrupt sources on the GPU (vblanks, hpd,
  3600. * etc.) (CIK).
  3601. * Returns 0 for success, errors for failure.
  3602. */
  3603. int cik_irq_set(struct radeon_device *rdev)
  3604. {
  3605. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  3606. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  3607. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3608. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3609. u32 grbm_int_cntl = 0;
  3610. u32 dma_cntl, dma_cntl1;
  3611. if (!rdev->irq.installed) {
  3612. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3613. return -EINVAL;
  3614. }
  3615. /* don't enable anything if the ih is disabled */
  3616. if (!rdev->ih.enabled) {
  3617. cik_disable_interrupts(rdev);
  3618. /* force the active interrupt state to all disabled */
  3619. cik_disable_interrupt_state(rdev);
  3620. return 0;
  3621. }
  3622. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3623. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3624. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3625. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3626. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3627. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3628. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3629. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3630. /* enable CP interrupts on all rings */
  3631. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3632. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  3633. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3634. }
  3635. /* TODO: compute queues! */
  3636. /* CP_ME[1-2]_PIPE[0-3]_INT_CNTL */
  3637. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3638. DRM_DEBUG("cik_irq_set: sw int dma\n");
  3639. dma_cntl |= TRAP_ENABLE;
  3640. }
  3641. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3642. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  3643. dma_cntl1 |= TRAP_ENABLE;
  3644. }
  3645. if (rdev->irq.crtc_vblank_int[0] ||
  3646. atomic_read(&rdev->irq.pflip[0])) {
  3647. DRM_DEBUG("cik_irq_set: vblank 0\n");
  3648. crtc1 |= VBLANK_INTERRUPT_MASK;
  3649. }
  3650. if (rdev->irq.crtc_vblank_int[1] ||
  3651. atomic_read(&rdev->irq.pflip[1])) {
  3652. DRM_DEBUG("cik_irq_set: vblank 1\n");
  3653. crtc2 |= VBLANK_INTERRUPT_MASK;
  3654. }
  3655. if (rdev->irq.crtc_vblank_int[2] ||
  3656. atomic_read(&rdev->irq.pflip[2])) {
  3657. DRM_DEBUG("cik_irq_set: vblank 2\n");
  3658. crtc3 |= VBLANK_INTERRUPT_MASK;
  3659. }
  3660. if (rdev->irq.crtc_vblank_int[3] ||
  3661. atomic_read(&rdev->irq.pflip[3])) {
  3662. DRM_DEBUG("cik_irq_set: vblank 3\n");
  3663. crtc4 |= VBLANK_INTERRUPT_MASK;
  3664. }
  3665. if (rdev->irq.crtc_vblank_int[4] ||
  3666. atomic_read(&rdev->irq.pflip[4])) {
  3667. DRM_DEBUG("cik_irq_set: vblank 4\n");
  3668. crtc5 |= VBLANK_INTERRUPT_MASK;
  3669. }
  3670. if (rdev->irq.crtc_vblank_int[5] ||
  3671. atomic_read(&rdev->irq.pflip[5])) {
  3672. DRM_DEBUG("cik_irq_set: vblank 5\n");
  3673. crtc6 |= VBLANK_INTERRUPT_MASK;
  3674. }
  3675. if (rdev->irq.hpd[0]) {
  3676. DRM_DEBUG("cik_irq_set: hpd 1\n");
  3677. hpd1 |= DC_HPDx_INT_EN;
  3678. }
  3679. if (rdev->irq.hpd[1]) {
  3680. DRM_DEBUG("cik_irq_set: hpd 2\n");
  3681. hpd2 |= DC_HPDx_INT_EN;
  3682. }
  3683. if (rdev->irq.hpd[2]) {
  3684. DRM_DEBUG("cik_irq_set: hpd 3\n");
  3685. hpd3 |= DC_HPDx_INT_EN;
  3686. }
  3687. if (rdev->irq.hpd[3]) {
  3688. DRM_DEBUG("cik_irq_set: hpd 4\n");
  3689. hpd4 |= DC_HPDx_INT_EN;
  3690. }
  3691. if (rdev->irq.hpd[4]) {
  3692. DRM_DEBUG("cik_irq_set: hpd 5\n");
  3693. hpd5 |= DC_HPDx_INT_EN;
  3694. }
  3695. if (rdev->irq.hpd[5]) {
  3696. DRM_DEBUG("cik_irq_set: hpd 6\n");
  3697. hpd6 |= DC_HPDx_INT_EN;
  3698. }
  3699. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3700. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  3701. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  3702. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3703. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3704. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3705. if (rdev->num_crtc >= 4) {
  3706. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3707. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3708. }
  3709. if (rdev->num_crtc >= 6) {
  3710. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3711. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3712. }
  3713. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3714. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3715. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3716. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3717. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3718. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3719. return 0;
  3720. }
  3721. /**
  3722. * cik_irq_ack - ack interrupt sources
  3723. *
  3724. * @rdev: radeon_device pointer
  3725. *
  3726. * Ack interrupt sources on the GPU (vblanks, hpd,
  3727. * etc.) (CIK). Certain interrupts sources are sw
  3728. * generated and do not require an explicit ack.
  3729. */
  3730. static inline void cik_irq_ack(struct radeon_device *rdev)
  3731. {
  3732. u32 tmp;
  3733. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3734. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3735. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3736. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3737. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3738. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3739. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  3740. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  3741. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3742. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  3743. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3744. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3745. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3746. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3747. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3748. if (rdev->num_crtc >= 4) {
  3749. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3750. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3751. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3752. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3753. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3754. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3755. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3756. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3757. }
  3758. if (rdev->num_crtc >= 6) {
  3759. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3760. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3761. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3762. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3763. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3764. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3765. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3766. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3767. }
  3768. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  3769. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3770. tmp |= DC_HPDx_INT_ACK;
  3771. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3772. }
  3773. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  3774. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3775. tmp |= DC_HPDx_INT_ACK;
  3776. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3777. }
  3778. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3779. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3780. tmp |= DC_HPDx_INT_ACK;
  3781. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3782. }
  3783. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3784. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3785. tmp |= DC_HPDx_INT_ACK;
  3786. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3787. }
  3788. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3789. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3790. tmp |= DC_HPDx_INT_ACK;
  3791. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3792. }
  3793. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3794. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3795. tmp |= DC_HPDx_INT_ACK;
  3796. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3797. }
  3798. }
  3799. /**
  3800. * cik_irq_disable - disable interrupts
  3801. *
  3802. * @rdev: radeon_device pointer
  3803. *
  3804. * Disable interrupts on the hw (CIK).
  3805. */
  3806. static void cik_irq_disable(struct radeon_device *rdev)
  3807. {
  3808. cik_disable_interrupts(rdev);
  3809. /* Wait and acknowledge irq */
  3810. mdelay(1);
  3811. cik_irq_ack(rdev);
  3812. cik_disable_interrupt_state(rdev);
  3813. }
  3814. /**
  3815. * cik_irq_disable - disable interrupts for suspend
  3816. *
  3817. * @rdev: radeon_device pointer
  3818. *
  3819. * Disable interrupts and stop the RLC (CIK).
  3820. * Used for suspend.
  3821. */
  3822. static void cik_irq_suspend(struct radeon_device *rdev)
  3823. {
  3824. cik_irq_disable(rdev);
  3825. cik_rlc_stop(rdev);
  3826. }
  3827. /**
  3828. * cik_irq_fini - tear down interrupt support
  3829. *
  3830. * @rdev: radeon_device pointer
  3831. *
  3832. * Disable interrupts on the hw and free the IH ring
  3833. * buffer (CIK).
  3834. * Used for driver unload.
  3835. */
  3836. static void cik_irq_fini(struct radeon_device *rdev)
  3837. {
  3838. cik_irq_suspend(rdev);
  3839. r600_ih_ring_fini(rdev);
  3840. }
  3841. /**
  3842. * cik_get_ih_wptr - get the IH ring buffer wptr
  3843. *
  3844. * @rdev: radeon_device pointer
  3845. *
  3846. * Get the IH ring buffer wptr from either the register
  3847. * or the writeback memory buffer (CIK). Also check for
  3848. * ring buffer overflow and deal with it.
  3849. * Used by cik_irq_process().
  3850. * Returns the value of the wptr.
  3851. */
  3852. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  3853. {
  3854. u32 wptr, tmp;
  3855. if (rdev->wb.enabled)
  3856. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3857. else
  3858. wptr = RREG32(IH_RB_WPTR);
  3859. if (wptr & RB_OVERFLOW) {
  3860. /* When a ring buffer overflow happen start parsing interrupt
  3861. * from the last not overwritten vector (wptr + 16). Hopefully
  3862. * this should allow us to catchup.
  3863. */
  3864. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3865. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3866. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3867. tmp = RREG32(IH_RB_CNTL);
  3868. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3869. WREG32(IH_RB_CNTL, tmp);
  3870. }
  3871. return (wptr & rdev->ih.ptr_mask);
  3872. }
  3873. /* CIK IV Ring
  3874. * Each IV ring entry is 128 bits:
  3875. * [7:0] - interrupt source id
  3876. * [31:8] - reserved
  3877. * [59:32] - interrupt source data
  3878. * [63:60] - reserved
  3879. * [71:64] - RINGID
  3880. * CP:
  3881. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  3882. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  3883. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  3884. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  3885. * PIPE_ID - ME0 0=3D
  3886. * - ME1&2 compute dispatcher (4 pipes each)
  3887. * SDMA:
  3888. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  3889. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  3890. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  3891. * [79:72] - VMID
  3892. * [95:80] - PASID
  3893. * [127:96] - reserved
  3894. */
  3895. /**
  3896. * cik_irq_process - interrupt handler
  3897. *
  3898. * @rdev: radeon_device pointer
  3899. *
  3900. * Interrupt hander (CIK). Walk the IH ring,
  3901. * ack interrupts and schedule work to handle
  3902. * interrupt events.
  3903. * Returns irq process return code.
  3904. */
  3905. int cik_irq_process(struct radeon_device *rdev)
  3906. {
  3907. u32 wptr;
  3908. u32 rptr;
  3909. u32 src_id, src_data, ring_id;
  3910. u8 me_id, pipe_id, queue_id;
  3911. u32 ring_index;
  3912. bool queue_hotplug = false;
  3913. bool queue_reset = false;
  3914. if (!rdev->ih.enabled || rdev->shutdown)
  3915. return IRQ_NONE;
  3916. wptr = cik_get_ih_wptr(rdev);
  3917. restart_ih:
  3918. /* is somebody else already processing irqs? */
  3919. if (atomic_xchg(&rdev->ih.lock, 1))
  3920. return IRQ_NONE;
  3921. rptr = rdev->ih.rptr;
  3922. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3923. /* Order reading of wptr vs. reading of IH ring data */
  3924. rmb();
  3925. /* display interrupts */
  3926. cik_irq_ack(rdev);
  3927. while (rptr != wptr) {
  3928. /* wptr/rptr are in bytes! */
  3929. ring_index = rptr / 4;
  3930. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3931. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3932. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3933. switch (src_id) {
  3934. case 1: /* D1 vblank/vline */
  3935. switch (src_data) {
  3936. case 0: /* D1 vblank */
  3937. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3938. if (rdev->irq.crtc_vblank_int[0]) {
  3939. drm_handle_vblank(rdev->ddev, 0);
  3940. rdev->pm.vblank_sync = true;
  3941. wake_up(&rdev->irq.vblank_queue);
  3942. }
  3943. if (atomic_read(&rdev->irq.pflip[0]))
  3944. radeon_crtc_handle_flip(rdev, 0);
  3945. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3946. DRM_DEBUG("IH: D1 vblank\n");
  3947. }
  3948. break;
  3949. case 1: /* D1 vline */
  3950. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  3951. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3952. DRM_DEBUG("IH: D1 vline\n");
  3953. }
  3954. break;
  3955. default:
  3956. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3957. break;
  3958. }
  3959. break;
  3960. case 2: /* D2 vblank/vline */
  3961. switch (src_data) {
  3962. case 0: /* D2 vblank */
  3963. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3964. if (rdev->irq.crtc_vblank_int[1]) {
  3965. drm_handle_vblank(rdev->ddev, 1);
  3966. rdev->pm.vblank_sync = true;
  3967. wake_up(&rdev->irq.vblank_queue);
  3968. }
  3969. if (atomic_read(&rdev->irq.pflip[1]))
  3970. radeon_crtc_handle_flip(rdev, 1);
  3971. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3972. DRM_DEBUG("IH: D2 vblank\n");
  3973. }
  3974. break;
  3975. case 1: /* D2 vline */
  3976. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3977. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3978. DRM_DEBUG("IH: D2 vline\n");
  3979. }
  3980. break;
  3981. default:
  3982. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3983. break;
  3984. }
  3985. break;
  3986. case 3: /* D3 vblank/vline */
  3987. switch (src_data) {
  3988. case 0: /* D3 vblank */
  3989. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3990. if (rdev->irq.crtc_vblank_int[2]) {
  3991. drm_handle_vblank(rdev->ddev, 2);
  3992. rdev->pm.vblank_sync = true;
  3993. wake_up(&rdev->irq.vblank_queue);
  3994. }
  3995. if (atomic_read(&rdev->irq.pflip[2]))
  3996. radeon_crtc_handle_flip(rdev, 2);
  3997. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3998. DRM_DEBUG("IH: D3 vblank\n");
  3999. }
  4000. break;
  4001. case 1: /* D3 vline */
  4002. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  4003. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  4004. DRM_DEBUG("IH: D3 vline\n");
  4005. }
  4006. break;
  4007. default:
  4008. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4009. break;
  4010. }
  4011. break;
  4012. case 4: /* D4 vblank/vline */
  4013. switch (src_data) {
  4014. case 0: /* D4 vblank */
  4015. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  4016. if (rdev->irq.crtc_vblank_int[3]) {
  4017. drm_handle_vblank(rdev->ddev, 3);
  4018. rdev->pm.vblank_sync = true;
  4019. wake_up(&rdev->irq.vblank_queue);
  4020. }
  4021. if (atomic_read(&rdev->irq.pflip[3]))
  4022. radeon_crtc_handle_flip(rdev, 3);
  4023. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  4024. DRM_DEBUG("IH: D4 vblank\n");
  4025. }
  4026. break;
  4027. case 1: /* D4 vline */
  4028. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  4029. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  4030. DRM_DEBUG("IH: D4 vline\n");
  4031. }
  4032. break;
  4033. default:
  4034. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4035. break;
  4036. }
  4037. break;
  4038. case 5: /* D5 vblank/vline */
  4039. switch (src_data) {
  4040. case 0: /* D5 vblank */
  4041. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  4042. if (rdev->irq.crtc_vblank_int[4]) {
  4043. drm_handle_vblank(rdev->ddev, 4);
  4044. rdev->pm.vblank_sync = true;
  4045. wake_up(&rdev->irq.vblank_queue);
  4046. }
  4047. if (atomic_read(&rdev->irq.pflip[4]))
  4048. radeon_crtc_handle_flip(rdev, 4);
  4049. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  4050. DRM_DEBUG("IH: D5 vblank\n");
  4051. }
  4052. break;
  4053. case 1: /* D5 vline */
  4054. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  4055. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  4056. DRM_DEBUG("IH: D5 vline\n");
  4057. }
  4058. break;
  4059. default:
  4060. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4061. break;
  4062. }
  4063. break;
  4064. case 6: /* D6 vblank/vline */
  4065. switch (src_data) {
  4066. case 0: /* D6 vblank */
  4067. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  4068. if (rdev->irq.crtc_vblank_int[5]) {
  4069. drm_handle_vblank(rdev->ddev, 5);
  4070. rdev->pm.vblank_sync = true;
  4071. wake_up(&rdev->irq.vblank_queue);
  4072. }
  4073. if (atomic_read(&rdev->irq.pflip[5]))
  4074. radeon_crtc_handle_flip(rdev, 5);
  4075. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  4076. DRM_DEBUG("IH: D6 vblank\n");
  4077. }
  4078. break;
  4079. case 1: /* D6 vline */
  4080. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  4081. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  4082. DRM_DEBUG("IH: D6 vline\n");
  4083. }
  4084. break;
  4085. default:
  4086. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4087. break;
  4088. }
  4089. break;
  4090. case 42: /* HPD hotplug */
  4091. switch (src_data) {
  4092. case 0:
  4093. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  4094. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  4095. queue_hotplug = true;
  4096. DRM_DEBUG("IH: HPD1\n");
  4097. }
  4098. break;
  4099. case 1:
  4100. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  4101. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  4102. queue_hotplug = true;
  4103. DRM_DEBUG("IH: HPD2\n");
  4104. }
  4105. break;
  4106. case 2:
  4107. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4108. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  4109. queue_hotplug = true;
  4110. DRM_DEBUG("IH: HPD3\n");
  4111. }
  4112. break;
  4113. case 3:
  4114. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4115. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  4116. queue_hotplug = true;
  4117. DRM_DEBUG("IH: HPD4\n");
  4118. }
  4119. break;
  4120. case 4:
  4121. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4122. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  4123. queue_hotplug = true;
  4124. DRM_DEBUG("IH: HPD5\n");
  4125. }
  4126. break;
  4127. case 5:
  4128. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4129. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  4130. queue_hotplug = true;
  4131. DRM_DEBUG("IH: HPD6\n");
  4132. }
  4133. break;
  4134. default:
  4135. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4136. break;
  4137. }
  4138. break;
  4139. case 146:
  4140. case 147:
  4141. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  4142. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4143. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4144. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4145. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4146. /* reset addr and status */
  4147. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  4148. break;
  4149. case 176: /* GFX RB CP_INT */
  4150. case 177: /* GFX IB CP_INT */
  4151. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4152. break;
  4153. case 181: /* CP EOP event */
  4154. DRM_DEBUG("IH: CP EOP\n");
  4155. /* XXX check the bitfield order! */
  4156. me_id = (ring_id & 0x60) >> 5;
  4157. pipe_id = (ring_id & 0x18) >> 3;
  4158. queue_id = (ring_id & 0x7) >> 0;
  4159. switch (me_id) {
  4160. case 0:
  4161. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4162. break;
  4163. case 1:
  4164. /* XXX compute */
  4165. break;
  4166. case 2:
  4167. /* XXX compute */
  4168. break;
  4169. }
  4170. break;
  4171. case 184: /* CP Privileged reg access */
  4172. DRM_ERROR("Illegal register access in command stream\n");
  4173. /* XXX check the bitfield order! */
  4174. me_id = (ring_id & 0x60) >> 5;
  4175. pipe_id = (ring_id & 0x18) >> 3;
  4176. queue_id = (ring_id & 0x7) >> 0;
  4177. switch (me_id) {
  4178. case 0:
  4179. /* This results in a full GPU reset, but all we need to do is soft
  4180. * reset the CP for gfx
  4181. */
  4182. queue_reset = true;
  4183. break;
  4184. case 1:
  4185. /* XXX compute */
  4186. break;
  4187. case 2:
  4188. /* XXX compute */
  4189. break;
  4190. }
  4191. break;
  4192. case 185: /* CP Privileged inst */
  4193. DRM_ERROR("Illegal instruction in command stream\n");
  4194. /* XXX check the bitfield order! */
  4195. me_id = (ring_id & 0x60) >> 5;
  4196. pipe_id = (ring_id & 0x18) >> 3;
  4197. queue_id = (ring_id & 0x7) >> 0;
  4198. switch (me_id) {
  4199. case 0:
  4200. /* This results in a full GPU reset, but all we need to do is soft
  4201. * reset the CP for gfx
  4202. */
  4203. queue_reset = true;
  4204. break;
  4205. case 1:
  4206. /* XXX compute */
  4207. break;
  4208. case 2:
  4209. /* XXX compute */
  4210. break;
  4211. }
  4212. break;
  4213. case 224: /* SDMA trap event */
  4214. /* XXX check the bitfield order! */
  4215. me_id = (ring_id & 0x3) >> 0;
  4216. queue_id = (ring_id & 0xc) >> 2;
  4217. DRM_DEBUG("IH: SDMA trap\n");
  4218. switch (me_id) {
  4219. case 0:
  4220. switch (queue_id) {
  4221. case 0:
  4222. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4223. break;
  4224. case 1:
  4225. /* XXX compute */
  4226. break;
  4227. case 2:
  4228. /* XXX compute */
  4229. break;
  4230. }
  4231. break;
  4232. case 1:
  4233. switch (queue_id) {
  4234. case 0:
  4235. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  4236. break;
  4237. case 1:
  4238. /* XXX compute */
  4239. break;
  4240. case 2:
  4241. /* XXX compute */
  4242. break;
  4243. }
  4244. break;
  4245. }
  4246. break;
  4247. case 241: /* SDMA Privileged inst */
  4248. case 247: /* SDMA Privileged inst */
  4249. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  4250. /* XXX check the bitfield order! */
  4251. me_id = (ring_id & 0x3) >> 0;
  4252. queue_id = (ring_id & 0xc) >> 2;
  4253. switch (me_id) {
  4254. case 0:
  4255. switch (queue_id) {
  4256. case 0:
  4257. queue_reset = true;
  4258. break;
  4259. case 1:
  4260. /* XXX compute */
  4261. queue_reset = true;
  4262. break;
  4263. case 2:
  4264. /* XXX compute */
  4265. queue_reset = true;
  4266. break;
  4267. }
  4268. break;
  4269. case 1:
  4270. switch (queue_id) {
  4271. case 0:
  4272. queue_reset = true;
  4273. break;
  4274. case 1:
  4275. /* XXX compute */
  4276. queue_reset = true;
  4277. break;
  4278. case 2:
  4279. /* XXX compute */
  4280. queue_reset = true;
  4281. break;
  4282. }
  4283. break;
  4284. }
  4285. break;
  4286. case 233: /* GUI IDLE */
  4287. DRM_DEBUG("IH: GUI idle\n");
  4288. break;
  4289. default:
  4290. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4291. break;
  4292. }
  4293. /* wptr/rptr are in bytes! */
  4294. rptr += 16;
  4295. rptr &= rdev->ih.ptr_mask;
  4296. }
  4297. if (queue_hotplug)
  4298. schedule_work(&rdev->hotplug_work);
  4299. if (queue_reset)
  4300. schedule_work(&rdev->reset_work);
  4301. rdev->ih.rptr = rptr;
  4302. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4303. atomic_set(&rdev->ih.lock, 0);
  4304. /* make sure wptr hasn't changed while processing */
  4305. wptr = cik_get_ih_wptr(rdev);
  4306. if (wptr != rptr)
  4307. goto restart_ih;
  4308. return IRQ_HANDLED;
  4309. }
  4310. /*
  4311. * startup/shutdown callbacks
  4312. */
  4313. /**
  4314. * cik_startup - program the asic to a functional state
  4315. *
  4316. * @rdev: radeon_device pointer
  4317. *
  4318. * Programs the asic to a functional state (CIK).
  4319. * Called by cik_init() and cik_resume().
  4320. * Returns 0 for success, error for failure.
  4321. */
  4322. static int cik_startup(struct radeon_device *rdev)
  4323. {
  4324. struct radeon_ring *ring;
  4325. int r;
  4326. if (rdev->flags & RADEON_IS_IGP) {
  4327. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  4328. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  4329. r = cik_init_microcode(rdev);
  4330. if (r) {
  4331. DRM_ERROR("Failed to load firmware!\n");
  4332. return r;
  4333. }
  4334. }
  4335. } else {
  4336. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  4337. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  4338. !rdev->mc_fw) {
  4339. r = cik_init_microcode(rdev);
  4340. if (r) {
  4341. DRM_ERROR("Failed to load firmware!\n");
  4342. return r;
  4343. }
  4344. }
  4345. r = ci_mc_load_microcode(rdev);
  4346. if (r) {
  4347. DRM_ERROR("Failed to load MC firmware!\n");
  4348. return r;
  4349. }
  4350. }
  4351. r = r600_vram_scratch_init(rdev);
  4352. if (r)
  4353. return r;
  4354. cik_mc_program(rdev);
  4355. r = cik_pcie_gart_enable(rdev);
  4356. if (r)
  4357. return r;
  4358. cik_gpu_init(rdev);
  4359. /* allocate rlc buffers */
  4360. r = si_rlc_init(rdev);
  4361. if (r) {
  4362. DRM_ERROR("Failed to init rlc BOs!\n");
  4363. return r;
  4364. }
  4365. /* allocate wb buffer */
  4366. r = radeon_wb_init(rdev);
  4367. if (r)
  4368. return r;
  4369. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4370. if (r) {
  4371. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  4372. return r;
  4373. }
  4374. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  4375. if (r) {
  4376. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  4377. return r;
  4378. }
  4379. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  4380. if (r) {
  4381. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  4382. return r;
  4383. }
  4384. /* Enable IRQ */
  4385. if (!rdev->irq.installed) {
  4386. r = radeon_irq_kms_init(rdev);
  4387. if (r)
  4388. return r;
  4389. }
  4390. r = cik_irq_init(rdev);
  4391. if (r) {
  4392. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  4393. radeon_irq_kms_fini(rdev);
  4394. return r;
  4395. }
  4396. cik_irq_set(rdev);
  4397. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4398. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  4399. CP_RB0_RPTR, CP_RB0_WPTR,
  4400. 0, 0xfffff, RADEON_CP_PACKET2);
  4401. if (r)
  4402. return r;
  4403. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4404. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  4405. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  4406. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  4407. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  4408. if (r)
  4409. return r;
  4410. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4411. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  4412. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  4413. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  4414. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  4415. if (r)
  4416. return r;
  4417. r = cik_cp_resume(rdev);
  4418. if (r)
  4419. return r;
  4420. r = cik_sdma_resume(rdev);
  4421. if (r)
  4422. return r;
  4423. r = radeon_ib_pool_init(rdev);
  4424. if (r) {
  4425. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  4426. return r;
  4427. }
  4428. r = radeon_vm_manager_init(rdev);
  4429. if (r) {
  4430. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  4431. return r;
  4432. }
  4433. return 0;
  4434. }
  4435. /**
  4436. * cik_resume - resume the asic to a functional state
  4437. *
  4438. * @rdev: radeon_device pointer
  4439. *
  4440. * Programs the asic to a functional state (CIK).
  4441. * Called at resume.
  4442. * Returns 0 for success, error for failure.
  4443. */
  4444. int cik_resume(struct radeon_device *rdev)
  4445. {
  4446. int r;
  4447. /* post card */
  4448. atom_asic_init(rdev->mode_info.atom_context);
  4449. rdev->accel_working = true;
  4450. r = cik_startup(rdev);
  4451. if (r) {
  4452. DRM_ERROR("cik startup failed on resume\n");
  4453. rdev->accel_working = false;
  4454. return r;
  4455. }
  4456. return r;
  4457. }
  4458. /**
  4459. * cik_suspend - suspend the asic
  4460. *
  4461. * @rdev: radeon_device pointer
  4462. *
  4463. * Bring the chip into a state suitable for suspend (CIK).
  4464. * Called at suspend.
  4465. * Returns 0 for success.
  4466. */
  4467. int cik_suspend(struct radeon_device *rdev)
  4468. {
  4469. radeon_vm_manager_fini(rdev);
  4470. cik_cp_enable(rdev, false);
  4471. cik_sdma_enable(rdev, false);
  4472. cik_irq_suspend(rdev);
  4473. radeon_wb_disable(rdev);
  4474. cik_pcie_gart_disable(rdev);
  4475. return 0;
  4476. }
  4477. /* Plan is to move initialization in that function and use
  4478. * helper function so that radeon_device_init pretty much
  4479. * do nothing more than calling asic specific function. This
  4480. * should also allow to remove a bunch of callback function
  4481. * like vram_info.
  4482. */
  4483. /**
  4484. * cik_init - asic specific driver and hw init
  4485. *
  4486. * @rdev: radeon_device pointer
  4487. *
  4488. * Setup asic specific driver variables and program the hw
  4489. * to a functional state (CIK).
  4490. * Called at driver startup.
  4491. * Returns 0 for success, errors for failure.
  4492. */
  4493. int cik_init(struct radeon_device *rdev)
  4494. {
  4495. struct radeon_ring *ring;
  4496. int r;
  4497. /* Read BIOS */
  4498. if (!radeon_get_bios(rdev)) {
  4499. if (ASIC_IS_AVIVO(rdev))
  4500. return -EINVAL;
  4501. }
  4502. /* Must be an ATOMBIOS */
  4503. if (!rdev->is_atom_bios) {
  4504. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  4505. return -EINVAL;
  4506. }
  4507. r = radeon_atombios_init(rdev);
  4508. if (r)
  4509. return r;
  4510. /* Post card if necessary */
  4511. if (!radeon_card_posted(rdev)) {
  4512. if (!rdev->bios) {
  4513. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  4514. return -EINVAL;
  4515. }
  4516. DRM_INFO("GPU not posted. posting now...\n");
  4517. atom_asic_init(rdev->mode_info.atom_context);
  4518. }
  4519. /* Initialize scratch registers */
  4520. cik_scratch_init(rdev);
  4521. /* Initialize surface registers */
  4522. radeon_surface_init(rdev);
  4523. /* Initialize clocks */
  4524. radeon_get_clock_info(rdev->ddev);
  4525. /* Fence driver */
  4526. r = radeon_fence_driver_init(rdev);
  4527. if (r)
  4528. return r;
  4529. /* initialize memory controller */
  4530. r = cik_mc_init(rdev);
  4531. if (r)
  4532. return r;
  4533. /* Memory manager */
  4534. r = radeon_bo_init(rdev);
  4535. if (r)
  4536. return r;
  4537. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4538. ring->ring_obj = NULL;
  4539. r600_ring_init(rdev, ring, 1024 * 1024);
  4540. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4541. ring->ring_obj = NULL;
  4542. r600_ring_init(rdev, ring, 256 * 1024);
  4543. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4544. ring->ring_obj = NULL;
  4545. r600_ring_init(rdev, ring, 256 * 1024);
  4546. rdev->ih.ring_obj = NULL;
  4547. r600_ih_ring_init(rdev, 64 * 1024);
  4548. r = r600_pcie_gart_init(rdev);
  4549. if (r)
  4550. return r;
  4551. rdev->accel_working = true;
  4552. r = cik_startup(rdev);
  4553. if (r) {
  4554. dev_err(rdev->dev, "disabling GPU acceleration\n");
  4555. cik_cp_fini(rdev);
  4556. cik_sdma_fini(rdev);
  4557. cik_irq_fini(rdev);
  4558. si_rlc_fini(rdev);
  4559. radeon_wb_fini(rdev);
  4560. radeon_ib_pool_fini(rdev);
  4561. radeon_vm_manager_fini(rdev);
  4562. radeon_irq_kms_fini(rdev);
  4563. cik_pcie_gart_fini(rdev);
  4564. rdev->accel_working = false;
  4565. }
  4566. /* Don't start up if the MC ucode is missing.
  4567. * The default clocks and voltages before the MC ucode
  4568. * is loaded are not suffient for advanced operations.
  4569. */
  4570. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  4571. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  4572. return -EINVAL;
  4573. }
  4574. return 0;
  4575. }
  4576. /**
  4577. * cik_fini - asic specific driver and hw fini
  4578. *
  4579. * @rdev: radeon_device pointer
  4580. *
  4581. * Tear down the asic specific driver variables and program the hw
  4582. * to an idle state (CIK).
  4583. * Called at driver unload.
  4584. */
  4585. void cik_fini(struct radeon_device *rdev)
  4586. {
  4587. cik_cp_fini(rdev);
  4588. cik_sdma_fini(rdev);
  4589. cik_irq_fini(rdev);
  4590. si_rlc_fini(rdev);
  4591. radeon_wb_fini(rdev);
  4592. radeon_vm_manager_fini(rdev);
  4593. radeon_ib_pool_fini(rdev);
  4594. radeon_irq_kms_fini(rdev);
  4595. cik_pcie_gart_fini(rdev);
  4596. r600_vram_scratch_fini(rdev);
  4597. radeon_gem_fini(rdev);
  4598. radeon_fence_driver_fini(rdev);
  4599. radeon_bo_fini(rdev);
  4600. radeon_atombios_fini(rdev);
  4601. kfree(rdev->bios);
  4602. rdev->bios = NULL;
  4603. }
  4604. /* display watermark setup */
  4605. /**
  4606. * dce8_line_buffer_adjust - Set up the line buffer
  4607. *
  4608. * @rdev: radeon_device pointer
  4609. * @radeon_crtc: the selected display controller
  4610. * @mode: the current display mode on the selected display
  4611. * controller
  4612. *
  4613. * Setup up the line buffer allocation for
  4614. * the selected display controller (CIK).
  4615. * Returns the line buffer size in pixels.
  4616. */
  4617. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  4618. struct radeon_crtc *radeon_crtc,
  4619. struct drm_display_mode *mode)
  4620. {
  4621. u32 tmp;
  4622. /*
  4623. * Line Buffer Setup
  4624. * There are 6 line buffers, one for each display controllers.
  4625. * There are 3 partitions per LB. Select the number of partitions
  4626. * to enable based on the display width. For display widths larger
  4627. * than 4096, you need use to use 2 display controllers and combine
  4628. * them using the stereo blender.
  4629. */
  4630. if (radeon_crtc->base.enabled && mode) {
  4631. if (mode->crtc_hdisplay < 1920)
  4632. tmp = 1;
  4633. else if (mode->crtc_hdisplay < 2560)
  4634. tmp = 2;
  4635. else if (mode->crtc_hdisplay < 4096)
  4636. tmp = 0;
  4637. else {
  4638. DRM_DEBUG_KMS("Mode too big for LB!\n");
  4639. tmp = 0;
  4640. }
  4641. } else
  4642. tmp = 1;
  4643. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  4644. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  4645. if (radeon_crtc->base.enabled && mode) {
  4646. switch (tmp) {
  4647. case 0:
  4648. default:
  4649. return 4096 * 2;
  4650. case 1:
  4651. return 1920 * 2;
  4652. case 2:
  4653. return 2560 * 2;
  4654. }
  4655. }
  4656. /* controller not enabled, so no lb used */
  4657. return 0;
  4658. }
  4659. /**
  4660. * cik_get_number_of_dram_channels - get the number of dram channels
  4661. *
  4662. * @rdev: radeon_device pointer
  4663. *
  4664. * Look up the number of video ram channels (CIK).
  4665. * Used for display watermark bandwidth calculations
  4666. * Returns the number of dram channels
  4667. */
  4668. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  4669. {
  4670. u32 tmp = RREG32(MC_SHARED_CHMAP);
  4671. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4672. case 0:
  4673. default:
  4674. return 1;
  4675. case 1:
  4676. return 2;
  4677. case 2:
  4678. return 4;
  4679. case 3:
  4680. return 8;
  4681. case 4:
  4682. return 3;
  4683. case 5:
  4684. return 6;
  4685. case 6:
  4686. return 10;
  4687. case 7:
  4688. return 12;
  4689. case 8:
  4690. return 16;
  4691. }
  4692. }
  4693. struct dce8_wm_params {
  4694. u32 dram_channels; /* number of dram channels */
  4695. u32 yclk; /* bandwidth per dram data pin in kHz */
  4696. u32 sclk; /* engine clock in kHz */
  4697. u32 disp_clk; /* display clock in kHz */
  4698. u32 src_width; /* viewport width */
  4699. u32 active_time; /* active display time in ns */
  4700. u32 blank_time; /* blank time in ns */
  4701. bool interlaced; /* mode is interlaced */
  4702. fixed20_12 vsc; /* vertical scale ratio */
  4703. u32 num_heads; /* number of active crtcs */
  4704. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  4705. u32 lb_size; /* line buffer allocated to pipe */
  4706. u32 vtaps; /* vertical scaler taps */
  4707. };
  4708. /**
  4709. * dce8_dram_bandwidth - get the dram bandwidth
  4710. *
  4711. * @wm: watermark calculation data
  4712. *
  4713. * Calculate the raw dram bandwidth (CIK).
  4714. * Used for display watermark bandwidth calculations
  4715. * Returns the dram bandwidth in MBytes/s
  4716. */
  4717. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  4718. {
  4719. /* Calculate raw DRAM Bandwidth */
  4720. fixed20_12 dram_efficiency; /* 0.7 */
  4721. fixed20_12 yclk, dram_channels, bandwidth;
  4722. fixed20_12 a;
  4723. a.full = dfixed_const(1000);
  4724. yclk.full = dfixed_const(wm->yclk);
  4725. yclk.full = dfixed_div(yclk, a);
  4726. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  4727. a.full = dfixed_const(10);
  4728. dram_efficiency.full = dfixed_const(7);
  4729. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  4730. bandwidth.full = dfixed_mul(dram_channels, yclk);
  4731. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  4732. return dfixed_trunc(bandwidth);
  4733. }
  4734. /**
  4735. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  4736. *
  4737. * @wm: watermark calculation data
  4738. *
  4739. * Calculate the dram bandwidth used for display (CIK).
  4740. * Used for display watermark bandwidth calculations
  4741. * Returns the dram bandwidth for display in MBytes/s
  4742. */
  4743. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  4744. {
  4745. /* Calculate DRAM Bandwidth and the part allocated to display. */
  4746. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  4747. fixed20_12 yclk, dram_channels, bandwidth;
  4748. fixed20_12 a;
  4749. a.full = dfixed_const(1000);
  4750. yclk.full = dfixed_const(wm->yclk);
  4751. yclk.full = dfixed_div(yclk, a);
  4752. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  4753. a.full = dfixed_const(10);
  4754. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  4755. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  4756. bandwidth.full = dfixed_mul(dram_channels, yclk);
  4757. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  4758. return dfixed_trunc(bandwidth);
  4759. }
  4760. /**
  4761. * dce8_data_return_bandwidth - get the data return bandwidth
  4762. *
  4763. * @wm: watermark calculation data
  4764. *
  4765. * Calculate the data return bandwidth used for display (CIK).
  4766. * Used for display watermark bandwidth calculations
  4767. * Returns the data return bandwidth in MBytes/s
  4768. */
  4769. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  4770. {
  4771. /* Calculate the display Data return Bandwidth */
  4772. fixed20_12 return_efficiency; /* 0.8 */
  4773. fixed20_12 sclk, bandwidth;
  4774. fixed20_12 a;
  4775. a.full = dfixed_const(1000);
  4776. sclk.full = dfixed_const(wm->sclk);
  4777. sclk.full = dfixed_div(sclk, a);
  4778. a.full = dfixed_const(10);
  4779. return_efficiency.full = dfixed_const(8);
  4780. return_efficiency.full = dfixed_div(return_efficiency, a);
  4781. a.full = dfixed_const(32);
  4782. bandwidth.full = dfixed_mul(a, sclk);
  4783. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  4784. return dfixed_trunc(bandwidth);
  4785. }
  4786. /**
  4787. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  4788. *
  4789. * @wm: watermark calculation data
  4790. *
  4791. * Calculate the dmif bandwidth used for display (CIK).
  4792. * Used for display watermark bandwidth calculations
  4793. * Returns the dmif bandwidth in MBytes/s
  4794. */
  4795. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  4796. {
  4797. /* Calculate the DMIF Request Bandwidth */
  4798. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  4799. fixed20_12 disp_clk, bandwidth;
  4800. fixed20_12 a, b;
  4801. a.full = dfixed_const(1000);
  4802. disp_clk.full = dfixed_const(wm->disp_clk);
  4803. disp_clk.full = dfixed_div(disp_clk, a);
  4804. a.full = dfixed_const(32);
  4805. b.full = dfixed_mul(a, disp_clk);
  4806. a.full = dfixed_const(10);
  4807. disp_clk_request_efficiency.full = dfixed_const(8);
  4808. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  4809. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  4810. return dfixed_trunc(bandwidth);
  4811. }
  4812. /**
  4813. * dce8_available_bandwidth - get the min available bandwidth
  4814. *
  4815. * @wm: watermark calculation data
  4816. *
  4817. * Calculate the min available bandwidth used for display (CIK).
  4818. * Used for display watermark bandwidth calculations
  4819. * Returns the min available bandwidth in MBytes/s
  4820. */
  4821. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  4822. {
  4823. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  4824. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  4825. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  4826. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  4827. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  4828. }
  4829. /**
  4830. * dce8_average_bandwidth - get the average available bandwidth
  4831. *
  4832. * @wm: watermark calculation data
  4833. *
  4834. * Calculate the average available bandwidth used for display (CIK).
  4835. * Used for display watermark bandwidth calculations
  4836. * Returns the average available bandwidth in MBytes/s
  4837. */
  4838. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  4839. {
  4840. /* Calculate the display mode Average Bandwidth
  4841. * DisplayMode should contain the source and destination dimensions,
  4842. * timing, etc.
  4843. */
  4844. fixed20_12 bpp;
  4845. fixed20_12 line_time;
  4846. fixed20_12 src_width;
  4847. fixed20_12 bandwidth;
  4848. fixed20_12 a;
  4849. a.full = dfixed_const(1000);
  4850. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  4851. line_time.full = dfixed_div(line_time, a);
  4852. bpp.full = dfixed_const(wm->bytes_per_pixel);
  4853. src_width.full = dfixed_const(wm->src_width);
  4854. bandwidth.full = dfixed_mul(src_width, bpp);
  4855. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  4856. bandwidth.full = dfixed_div(bandwidth, line_time);
  4857. return dfixed_trunc(bandwidth);
  4858. }
  4859. /**
  4860. * dce8_latency_watermark - get the latency watermark
  4861. *
  4862. * @wm: watermark calculation data
  4863. *
  4864. * Calculate the latency watermark (CIK).
  4865. * Used for display watermark bandwidth calculations
  4866. * Returns the latency watermark in ns
  4867. */
  4868. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  4869. {
  4870. /* First calculate the latency in ns */
  4871. u32 mc_latency = 2000; /* 2000 ns. */
  4872. u32 available_bandwidth = dce8_available_bandwidth(wm);
  4873. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  4874. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  4875. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  4876. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  4877. (wm->num_heads * cursor_line_pair_return_time);
  4878. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  4879. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  4880. u32 tmp, dmif_size = 12288;
  4881. fixed20_12 a, b, c;
  4882. if (wm->num_heads == 0)
  4883. return 0;
  4884. a.full = dfixed_const(2);
  4885. b.full = dfixed_const(1);
  4886. if ((wm->vsc.full > a.full) ||
  4887. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  4888. (wm->vtaps >= 5) ||
  4889. ((wm->vsc.full >= a.full) && wm->interlaced))
  4890. max_src_lines_per_dst_line = 4;
  4891. else
  4892. max_src_lines_per_dst_line = 2;
  4893. a.full = dfixed_const(available_bandwidth);
  4894. b.full = dfixed_const(wm->num_heads);
  4895. a.full = dfixed_div(a, b);
  4896. b.full = dfixed_const(mc_latency + 512);
  4897. c.full = dfixed_const(wm->disp_clk);
  4898. b.full = dfixed_div(b, c);
  4899. c.full = dfixed_const(dmif_size);
  4900. b.full = dfixed_div(c, b);
  4901. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  4902. b.full = dfixed_const(1000);
  4903. c.full = dfixed_const(wm->disp_clk);
  4904. b.full = dfixed_div(c, b);
  4905. c.full = dfixed_const(wm->bytes_per_pixel);
  4906. b.full = dfixed_mul(b, c);
  4907. lb_fill_bw = min(tmp, dfixed_trunc(b));
  4908. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  4909. b.full = dfixed_const(1000);
  4910. c.full = dfixed_const(lb_fill_bw);
  4911. b.full = dfixed_div(c, b);
  4912. a.full = dfixed_div(a, b);
  4913. line_fill_time = dfixed_trunc(a);
  4914. if (line_fill_time < wm->active_time)
  4915. return latency;
  4916. else
  4917. return latency + (line_fill_time - wm->active_time);
  4918. }
  4919. /**
  4920. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  4921. * average and available dram bandwidth
  4922. *
  4923. * @wm: watermark calculation data
  4924. *
  4925. * Check if the display average bandwidth fits in the display
  4926. * dram bandwidth (CIK).
  4927. * Used for display watermark bandwidth calculations
  4928. * Returns true if the display fits, false if not.
  4929. */
  4930. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  4931. {
  4932. if (dce8_average_bandwidth(wm) <=
  4933. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  4934. return true;
  4935. else
  4936. return false;
  4937. }
  4938. /**
  4939. * dce8_average_bandwidth_vs_available_bandwidth - check
  4940. * average and available bandwidth
  4941. *
  4942. * @wm: watermark calculation data
  4943. *
  4944. * Check if the display average bandwidth fits in the display
  4945. * available bandwidth (CIK).
  4946. * Used for display watermark bandwidth calculations
  4947. * Returns true if the display fits, false if not.
  4948. */
  4949. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  4950. {
  4951. if (dce8_average_bandwidth(wm) <=
  4952. (dce8_available_bandwidth(wm) / wm->num_heads))
  4953. return true;
  4954. else
  4955. return false;
  4956. }
  4957. /**
  4958. * dce8_check_latency_hiding - check latency hiding
  4959. *
  4960. * @wm: watermark calculation data
  4961. *
  4962. * Check latency hiding (CIK).
  4963. * Used for display watermark bandwidth calculations
  4964. * Returns true if the display fits, false if not.
  4965. */
  4966. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  4967. {
  4968. u32 lb_partitions = wm->lb_size / wm->src_width;
  4969. u32 line_time = wm->active_time + wm->blank_time;
  4970. u32 latency_tolerant_lines;
  4971. u32 latency_hiding;
  4972. fixed20_12 a;
  4973. a.full = dfixed_const(1);
  4974. if (wm->vsc.full > a.full)
  4975. latency_tolerant_lines = 1;
  4976. else {
  4977. if (lb_partitions <= (wm->vtaps + 1))
  4978. latency_tolerant_lines = 1;
  4979. else
  4980. latency_tolerant_lines = 2;
  4981. }
  4982. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  4983. if (dce8_latency_watermark(wm) <= latency_hiding)
  4984. return true;
  4985. else
  4986. return false;
  4987. }
  4988. /**
  4989. * dce8_program_watermarks - program display watermarks
  4990. *
  4991. * @rdev: radeon_device pointer
  4992. * @radeon_crtc: the selected display controller
  4993. * @lb_size: line buffer size
  4994. * @num_heads: number of display controllers in use
  4995. *
  4996. * Calculate and program the display watermarks for the
  4997. * selected display controller (CIK).
  4998. */
  4999. static void dce8_program_watermarks(struct radeon_device *rdev,
  5000. struct radeon_crtc *radeon_crtc,
  5001. u32 lb_size, u32 num_heads)
  5002. {
  5003. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  5004. struct dce8_wm_params wm;
  5005. u32 pixel_period;
  5006. u32 line_time = 0;
  5007. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  5008. u32 tmp, wm_mask;
  5009. if (radeon_crtc->base.enabled && num_heads && mode) {
  5010. pixel_period = 1000000 / (u32)mode->clock;
  5011. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  5012. wm.yclk = rdev->pm.current_mclk * 10;
  5013. wm.sclk = rdev->pm.current_sclk * 10;
  5014. wm.disp_clk = mode->clock;
  5015. wm.src_width = mode->crtc_hdisplay;
  5016. wm.active_time = mode->crtc_hdisplay * pixel_period;
  5017. wm.blank_time = line_time - wm.active_time;
  5018. wm.interlaced = false;
  5019. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  5020. wm.interlaced = true;
  5021. wm.vsc = radeon_crtc->vsc;
  5022. wm.vtaps = 1;
  5023. if (radeon_crtc->rmx_type != RMX_OFF)
  5024. wm.vtaps = 2;
  5025. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  5026. wm.lb_size = lb_size;
  5027. wm.dram_channels = cik_get_number_of_dram_channels(rdev);
  5028. wm.num_heads = num_heads;
  5029. /* set for high clocks */
  5030. latency_watermark_a = min(dce8_latency_watermark(&wm), (u32)65535);
  5031. /* set for low clocks */
  5032. /* wm.yclk = low clk; wm.sclk = low clk */
  5033. latency_watermark_b = min(dce8_latency_watermark(&wm), (u32)65535);
  5034. /* possibly force display priority to high */
  5035. /* should really do this at mode validation time... */
  5036. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  5037. !dce8_average_bandwidth_vs_available_bandwidth(&wm) ||
  5038. !dce8_check_latency_hiding(&wm) ||
  5039. (rdev->disp_priority == 2)) {
  5040. DRM_DEBUG_KMS("force priority to high\n");
  5041. }
  5042. }
  5043. /* select wm A */
  5044. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  5045. tmp = wm_mask;
  5046. tmp &= ~LATENCY_WATERMARK_MASK(3);
  5047. tmp |= LATENCY_WATERMARK_MASK(1);
  5048. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  5049. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  5050. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  5051. LATENCY_HIGH_WATERMARK(line_time)));
  5052. /* select wm B */
  5053. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  5054. tmp &= ~LATENCY_WATERMARK_MASK(3);
  5055. tmp |= LATENCY_WATERMARK_MASK(2);
  5056. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  5057. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  5058. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  5059. LATENCY_HIGH_WATERMARK(line_time)));
  5060. /* restore original selection */
  5061. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  5062. }
  5063. /**
  5064. * dce8_bandwidth_update - program display watermarks
  5065. *
  5066. * @rdev: radeon_device pointer
  5067. *
  5068. * Calculate and program the display watermarks and line
  5069. * buffer allocation (CIK).
  5070. */
  5071. void dce8_bandwidth_update(struct radeon_device *rdev)
  5072. {
  5073. struct drm_display_mode *mode = NULL;
  5074. u32 num_heads = 0, lb_size;
  5075. int i;
  5076. radeon_update_display_priority(rdev);
  5077. for (i = 0; i < rdev->num_crtc; i++) {
  5078. if (rdev->mode_info.crtcs[i]->base.enabled)
  5079. num_heads++;
  5080. }
  5081. for (i = 0; i < rdev->num_crtc; i++) {
  5082. mode = &rdev->mode_info.crtcs[i]->base.mode;
  5083. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  5084. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  5085. }
  5086. }