intel_ddi.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. struct ddi_buf_trans {
  30. u32 trans1; /* balance leg enable, de-emph level */
  31. u32 trans2; /* vref sel, vswing */
  32. u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
  33. };
  34. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  35. * them for both DP and FDI transports, allowing those ports to
  36. * automatically adapt to HDMI connections as well
  37. */
  38. static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
  39. { 0x00FFFFFF, 0x0006000E, 0x0 },
  40. { 0x00D75FFF, 0x0005000A, 0x0 },
  41. { 0x00C30FFF, 0x00040006, 0x0 },
  42. { 0x80AAAFFF, 0x000B0000, 0x0 },
  43. { 0x00FFFFFF, 0x0005000A, 0x0 },
  44. { 0x00D75FFF, 0x000C0004, 0x0 },
  45. { 0x80C30FFF, 0x000B0000, 0x0 },
  46. { 0x00FFFFFF, 0x00040006, 0x0 },
  47. { 0x80D75FFF, 0x000B0000, 0x0 },
  48. };
  49. static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
  50. { 0x00FFFFFF, 0x0007000E, 0x0 },
  51. { 0x00D75FFF, 0x000F000A, 0x0 },
  52. { 0x00C30FFF, 0x00060006, 0x0 },
  53. { 0x00AAAFFF, 0x001E0000, 0x0 },
  54. { 0x00FFFFFF, 0x000F000A, 0x0 },
  55. { 0x00D75FFF, 0x00160004, 0x0 },
  56. { 0x00C30FFF, 0x001E0000, 0x0 },
  57. { 0x00FFFFFF, 0x00060006, 0x0 },
  58. { 0x00D75FFF, 0x001E0000, 0x0 },
  59. };
  60. static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
  61. /* Idx NT mV d T mV d db */
  62. { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
  63. { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
  64. { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
  65. { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
  66. { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
  67. { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
  68. { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
  69. { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
  70. { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
  71. { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
  72. { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
  73. { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
  74. };
  75. static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
  76. { 0x00FFFFFF, 0x00000012, 0x0 },
  77. { 0x00EBAFFF, 0x00020011, 0x0 },
  78. { 0x00C71FFF, 0x0006000F, 0x0 },
  79. { 0x00AAAFFF, 0x000E000A, 0x0 },
  80. { 0x00FFFFFF, 0x00020011, 0x0 },
  81. { 0x00DB6FFF, 0x0005000F, 0x0 },
  82. { 0x00BEEFFF, 0x000A000C, 0x0 },
  83. { 0x00FFFFFF, 0x0005000F, 0x0 },
  84. { 0x00DB6FFF, 0x000A000C, 0x0 },
  85. };
  86. static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
  87. { 0x00FFFFFF, 0x0007000E, 0x0 },
  88. { 0x00D75FFF, 0x000E000A, 0x0 },
  89. { 0x00BEFFFF, 0x00140006, 0x0 },
  90. { 0x80B2CFFF, 0x001B0002, 0x0 },
  91. { 0x00FFFFFF, 0x000E000A, 0x0 },
  92. { 0x00DB6FFF, 0x00160005, 0x0 },
  93. { 0x80C71FFF, 0x001A0002, 0x0 },
  94. { 0x00F7DFFF, 0x00180004, 0x0 },
  95. { 0x80D75FFF, 0x001B0002, 0x0 },
  96. };
  97. static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
  98. { 0x00FFFFFF, 0x0001000E, 0x0 },
  99. { 0x00D75FFF, 0x0004000A, 0x0 },
  100. { 0x00C30FFF, 0x00070006, 0x0 },
  101. { 0x00AAAFFF, 0x000C0000, 0x0 },
  102. { 0x00FFFFFF, 0x0004000A, 0x0 },
  103. { 0x00D75FFF, 0x00090004, 0x0 },
  104. { 0x00C30FFF, 0x000C0000, 0x0 },
  105. { 0x00FFFFFF, 0x00070006, 0x0 },
  106. { 0x00D75FFF, 0x000C0000, 0x0 },
  107. };
  108. static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
  109. /* Idx NT mV d T mV df db */
  110. { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
  111. { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
  112. { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
  113. { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
  114. { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
  115. { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
  116. { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
  117. { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
  118. { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
  119. { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
  120. };
  121. /* Skylake H and S */
  122. static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
  123. { 0x00002016, 0x000000A0, 0x0 },
  124. { 0x00005012, 0x0000009B, 0x0 },
  125. { 0x00007011, 0x00000088, 0x0 },
  126. { 0x80009010, 0x000000C0, 0x1 },
  127. { 0x00002016, 0x0000009B, 0x0 },
  128. { 0x00005012, 0x00000088, 0x0 },
  129. { 0x80007011, 0x000000C0, 0x1 },
  130. { 0x00002016, 0x000000DF, 0x0 },
  131. { 0x80005012, 0x000000C0, 0x1 },
  132. };
  133. /* Skylake U */
  134. static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
  135. { 0x0000201B, 0x000000A2, 0x0 },
  136. { 0x00005012, 0x00000088, 0x0 },
  137. { 0x80007011, 0x000000CD, 0x0 },
  138. { 0x80009010, 0x000000C0, 0x1 },
  139. { 0x0000201B, 0x0000009D, 0x0 },
  140. { 0x80005012, 0x000000C0, 0x1 },
  141. { 0x80007011, 0x000000C0, 0x1 },
  142. { 0x00002016, 0x00000088, 0x0 },
  143. { 0x80005012, 0x000000C0, 0x1 },
  144. };
  145. /* Skylake Y */
  146. static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
  147. { 0x00000018, 0x000000A2, 0x0 },
  148. { 0x00005012, 0x00000088, 0x0 },
  149. { 0x80007011, 0x000000CD, 0x0 },
  150. { 0x80009010, 0x000000C0, 0x3 },
  151. { 0x00000018, 0x0000009D, 0x0 },
  152. { 0x80005012, 0x000000C0, 0x3 },
  153. { 0x80007011, 0x000000C0, 0x3 },
  154. { 0x00000018, 0x00000088, 0x0 },
  155. { 0x80005012, 0x000000C0, 0x3 },
  156. };
  157. /*
  158. * Skylake H and S
  159. * eDP 1.4 low vswing translation parameters
  160. */
  161. static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
  162. { 0x00000018, 0x000000A8, 0x0 },
  163. { 0x00004013, 0x000000A9, 0x0 },
  164. { 0x00007011, 0x000000A2, 0x0 },
  165. { 0x00009010, 0x0000009C, 0x0 },
  166. { 0x00000018, 0x000000A9, 0x0 },
  167. { 0x00006013, 0x000000A2, 0x0 },
  168. { 0x00007011, 0x000000A6, 0x0 },
  169. { 0x00000018, 0x000000AB, 0x0 },
  170. { 0x00007013, 0x0000009F, 0x0 },
  171. { 0x00000018, 0x000000DF, 0x0 },
  172. };
  173. /*
  174. * Skylake U
  175. * eDP 1.4 low vswing translation parameters
  176. */
  177. static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
  178. { 0x00000018, 0x000000A8, 0x0 },
  179. { 0x00004013, 0x000000A9, 0x0 },
  180. { 0x00007011, 0x000000A2, 0x0 },
  181. { 0x00009010, 0x0000009C, 0x0 },
  182. { 0x00000018, 0x000000A9, 0x0 },
  183. { 0x00006013, 0x000000A2, 0x0 },
  184. { 0x00007011, 0x000000A6, 0x0 },
  185. { 0x00002016, 0x000000AB, 0x0 },
  186. { 0x00005013, 0x0000009F, 0x0 },
  187. { 0x00000018, 0x000000DF, 0x0 },
  188. };
  189. /*
  190. * Skylake Y
  191. * eDP 1.4 low vswing translation parameters
  192. */
  193. static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
  194. { 0x00000018, 0x000000A8, 0x0 },
  195. { 0x00004013, 0x000000AB, 0x0 },
  196. { 0x00007011, 0x000000A4, 0x0 },
  197. { 0x00009010, 0x000000DF, 0x0 },
  198. { 0x00000018, 0x000000AA, 0x0 },
  199. { 0x00006013, 0x000000A4, 0x0 },
  200. { 0x00007011, 0x0000009D, 0x0 },
  201. { 0x00000018, 0x000000A0, 0x0 },
  202. { 0x00006012, 0x000000DF, 0x0 },
  203. { 0x00000018, 0x0000008A, 0x0 },
  204. };
  205. /* Skylake U, H and S */
  206. static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
  207. { 0x00000018, 0x000000AC, 0x0 },
  208. { 0x00005012, 0x0000009D, 0x0 },
  209. { 0x00007011, 0x00000088, 0x0 },
  210. { 0x00000018, 0x000000A1, 0x0 },
  211. { 0x00000018, 0x00000098, 0x0 },
  212. { 0x00004013, 0x00000088, 0x0 },
  213. { 0x80006012, 0x000000CD, 0x1 },
  214. { 0x00000018, 0x000000DF, 0x0 },
  215. { 0x80003015, 0x000000CD, 0x1 }, /* Default */
  216. { 0x80003015, 0x000000C0, 0x1 },
  217. { 0x80000018, 0x000000C0, 0x1 },
  218. };
  219. /* Skylake Y */
  220. static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
  221. { 0x00000018, 0x000000A1, 0x0 },
  222. { 0x00005012, 0x000000DF, 0x0 },
  223. { 0x80007011, 0x000000CB, 0x3 },
  224. { 0x00000018, 0x000000A4, 0x0 },
  225. { 0x00000018, 0x0000009D, 0x0 },
  226. { 0x00004013, 0x00000080, 0x0 },
  227. { 0x80006013, 0x000000C0, 0x3 },
  228. { 0x00000018, 0x0000008A, 0x0 },
  229. { 0x80003015, 0x000000C0, 0x3 }, /* Default */
  230. { 0x80003015, 0x000000C0, 0x3 },
  231. { 0x80000018, 0x000000C0, 0x3 },
  232. };
  233. struct bxt_ddi_buf_trans {
  234. u32 margin; /* swing value */
  235. u32 scale; /* scale value */
  236. u32 enable; /* scale enable */
  237. u32 deemphasis;
  238. bool default_index; /* true if the entry represents default value */
  239. };
  240. static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
  241. /* Idx NT mV diff db */
  242. { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
  243. { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
  244. { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
  245. { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
  246. { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
  247. { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
  248. { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
  249. { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
  250. { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
  251. { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
  252. };
  253. static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
  254. /* Idx NT mV diff db */
  255. { 26, 0, 0, 128, false }, /* 0: 200 0 */
  256. { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
  257. { 48, 0, 0, 96, false }, /* 2: 200 4 */
  258. { 54, 0, 0, 69, false }, /* 3: 200 6 */
  259. { 32, 0, 0, 128, false }, /* 4: 250 0 */
  260. { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
  261. { 54, 0, 0, 85, false }, /* 6: 250 4 */
  262. { 43, 0, 0, 128, false }, /* 7: 300 0 */
  263. { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
  264. { 48, 0, 0, 128, false }, /* 9: 300 0 */
  265. };
  266. /* BSpec has 2 recommended values - entries 0 and 8.
  267. * Using the entry with higher vswing.
  268. */
  269. static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
  270. /* Idx NT mV diff db */
  271. { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
  272. { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
  273. { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
  274. { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
  275. { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
  276. { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
  277. { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
  278. { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
  279. { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
  280. { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
  281. };
  282. static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
  283. u32 level, enum port port, int type);
  284. static void ddi_get_encoder_port(struct intel_encoder *intel_encoder,
  285. struct intel_digital_port **dig_port,
  286. enum port *port)
  287. {
  288. struct drm_encoder *encoder = &intel_encoder->base;
  289. switch (intel_encoder->type) {
  290. case INTEL_OUTPUT_DP_MST:
  291. *dig_port = enc_to_mst(encoder)->primary;
  292. *port = (*dig_port)->port;
  293. break;
  294. default:
  295. WARN(1, "Invalid DDI encoder type %d\n", intel_encoder->type);
  296. /* fallthrough and treat as unknown */
  297. case INTEL_OUTPUT_DP:
  298. case INTEL_OUTPUT_EDP:
  299. case INTEL_OUTPUT_HDMI:
  300. case INTEL_OUTPUT_UNKNOWN:
  301. *dig_port = enc_to_dig_port(encoder);
  302. *port = (*dig_port)->port;
  303. break;
  304. case INTEL_OUTPUT_ANALOG:
  305. *dig_port = NULL;
  306. *port = PORT_E;
  307. break;
  308. }
  309. }
  310. enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  311. {
  312. struct intel_digital_port *dig_port;
  313. enum port port;
  314. ddi_get_encoder_port(intel_encoder, &dig_port, &port);
  315. return port;
  316. }
  317. static const struct ddi_buf_trans *
  318. skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
  319. {
  320. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  321. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
  322. return skl_y_ddi_translations_dp;
  323. } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
  324. *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
  325. return skl_u_ddi_translations_dp;
  326. } else {
  327. *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
  328. return skl_ddi_translations_dp;
  329. }
  330. }
  331. static const struct ddi_buf_trans *
  332. skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
  333. {
  334. if (dev_priv->vbt.edp.low_vswing) {
  335. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  336. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
  337. return skl_y_ddi_translations_edp;
  338. } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
  339. *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
  340. return skl_u_ddi_translations_edp;
  341. } else {
  342. *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
  343. return skl_ddi_translations_edp;
  344. }
  345. }
  346. return skl_get_buf_trans_dp(dev_priv, n_entries);
  347. }
  348. static const struct ddi_buf_trans *
  349. skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
  350. {
  351. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  352. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
  353. return skl_y_ddi_translations_hdmi;
  354. } else {
  355. *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
  356. return skl_ddi_translations_hdmi;
  357. }
  358. }
  359. /*
  360. * Starting with Haswell, DDI port buffers must be programmed with correct
  361. * values in advance. The buffer values are different for FDI and DP modes,
  362. * but the HDMI/DVI fields are shared among those. So we program the DDI
  363. * in either FDI or DP modes only, as HDMI connections will work with both
  364. * of those
  365. */
  366. void intel_prepare_ddi_buffer(struct intel_encoder *encoder)
  367. {
  368. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  369. u32 iboost_bit = 0;
  370. int i, n_hdmi_entries, n_dp_entries, n_edp_entries, hdmi_default_entry,
  371. size;
  372. int hdmi_level;
  373. enum port port;
  374. const struct ddi_buf_trans *ddi_translations_fdi;
  375. const struct ddi_buf_trans *ddi_translations_dp;
  376. const struct ddi_buf_trans *ddi_translations_edp;
  377. const struct ddi_buf_trans *ddi_translations_hdmi;
  378. const struct ddi_buf_trans *ddi_translations;
  379. port = intel_ddi_get_encoder_port(encoder);
  380. hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
  381. if (IS_BROXTON(dev_priv)) {
  382. if (encoder->type != INTEL_OUTPUT_HDMI)
  383. return;
  384. /* Vswing programming for HDMI */
  385. bxt_ddi_vswing_sequence(dev_priv, hdmi_level, port,
  386. INTEL_OUTPUT_HDMI);
  387. return;
  388. }
  389. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  390. ddi_translations_fdi = NULL;
  391. ddi_translations_dp =
  392. skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
  393. ddi_translations_edp =
  394. skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
  395. ddi_translations_hdmi =
  396. skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
  397. hdmi_default_entry = 8;
  398. /* If we're boosting the current, set bit 31 of trans1 */
  399. if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level ||
  400. dev_priv->vbt.ddi_port_info[port].dp_boost_level)
  401. iboost_bit = 1<<31;
  402. if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
  403. port != PORT_A && port != PORT_E &&
  404. n_edp_entries > 9))
  405. n_edp_entries = 9;
  406. } else if (IS_BROADWELL(dev_priv)) {
  407. ddi_translations_fdi = bdw_ddi_translations_fdi;
  408. ddi_translations_dp = bdw_ddi_translations_dp;
  409. if (dev_priv->vbt.edp.low_vswing) {
  410. ddi_translations_edp = bdw_ddi_translations_edp;
  411. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  412. } else {
  413. ddi_translations_edp = bdw_ddi_translations_dp;
  414. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  415. }
  416. ddi_translations_hdmi = bdw_ddi_translations_hdmi;
  417. n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  418. n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  419. hdmi_default_entry = 7;
  420. } else if (IS_HASWELL(dev_priv)) {
  421. ddi_translations_fdi = hsw_ddi_translations_fdi;
  422. ddi_translations_dp = hsw_ddi_translations_dp;
  423. ddi_translations_edp = hsw_ddi_translations_dp;
  424. ddi_translations_hdmi = hsw_ddi_translations_hdmi;
  425. n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
  426. n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
  427. hdmi_default_entry = 6;
  428. } else {
  429. WARN(1, "ddi translation table missing\n");
  430. ddi_translations_edp = bdw_ddi_translations_dp;
  431. ddi_translations_fdi = bdw_ddi_translations_fdi;
  432. ddi_translations_dp = bdw_ddi_translations_dp;
  433. ddi_translations_hdmi = bdw_ddi_translations_hdmi;
  434. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  435. n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  436. n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  437. hdmi_default_entry = 7;
  438. }
  439. switch (encoder->type) {
  440. case INTEL_OUTPUT_EDP:
  441. ddi_translations = ddi_translations_edp;
  442. size = n_edp_entries;
  443. break;
  444. case INTEL_OUTPUT_DP:
  445. case INTEL_OUTPUT_HDMI:
  446. ddi_translations = ddi_translations_dp;
  447. size = n_dp_entries;
  448. break;
  449. case INTEL_OUTPUT_ANALOG:
  450. ddi_translations = ddi_translations_fdi;
  451. size = n_dp_entries;
  452. break;
  453. default:
  454. BUG();
  455. }
  456. for (i = 0; i < size; i++) {
  457. I915_WRITE(DDI_BUF_TRANS_LO(port, i),
  458. ddi_translations[i].trans1 | iboost_bit);
  459. I915_WRITE(DDI_BUF_TRANS_HI(port, i),
  460. ddi_translations[i].trans2);
  461. }
  462. if (encoder->type != INTEL_OUTPUT_HDMI)
  463. return;
  464. /* Choose a good default if VBT is badly populated */
  465. if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
  466. hdmi_level >= n_hdmi_entries)
  467. hdmi_level = hdmi_default_entry;
  468. /* Entry 9 is for HDMI: */
  469. I915_WRITE(DDI_BUF_TRANS_LO(port, i),
  470. ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
  471. I915_WRITE(DDI_BUF_TRANS_HI(port, i),
  472. ddi_translations_hdmi[hdmi_level].trans2);
  473. }
  474. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  475. enum port port)
  476. {
  477. i915_reg_t reg = DDI_BUF_CTL(port);
  478. int i;
  479. for (i = 0; i < 16; i++) {
  480. udelay(1);
  481. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  482. return;
  483. }
  484. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  485. }
  486. /* Starting with Haswell, different DDI ports can work in FDI mode for
  487. * connection to the PCH-located connectors. For this, it is necessary to train
  488. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  489. *
  490. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  491. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  492. * DDI A (which is used for eDP)
  493. */
  494. void hsw_fdi_link_train(struct drm_crtc *crtc)
  495. {
  496. struct drm_device *dev = crtc->dev;
  497. struct drm_i915_private *dev_priv = to_i915(dev);
  498. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  499. struct intel_encoder *encoder;
  500. u32 temp, i, rx_ctl_val;
  501. for_each_encoder_on_crtc(dev, crtc, encoder) {
  502. WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
  503. intel_prepare_ddi_buffer(encoder);
  504. }
  505. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  506. * mode set "sequence for CRT port" document:
  507. * - TP1 to TP2 time with the default value
  508. * - FDI delay to 90h
  509. *
  510. * WaFDIAutoLinkSetTimingOverrride:hsw
  511. */
  512. I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
  513. FDI_RX_PWRDN_LANE0_VAL(2) |
  514. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  515. /* Enable the PCH Receiver FDI PLL */
  516. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  517. FDI_RX_PLL_ENABLE |
  518. FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  519. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  520. POSTING_READ(FDI_RX_CTL(PIPE_A));
  521. udelay(220);
  522. /* Switch from Rawclk to PCDclk */
  523. rx_ctl_val |= FDI_PCDCLK;
  524. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  525. /* Configure Port Clock Select */
  526. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config->ddi_pll_sel);
  527. WARN_ON(intel_crtc->config->ddi_pll_sel != PORT_CLK_SEL_SPLL);
  528. /* Start the training iterating through available voltages and emphasis,
  529. * testing each value twice. */
  530. for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
  531. /* Configure DP_TP_CTL with auto-training */
  532. I915_WRITE(DP_TP_CTL(PORT_E),
  533. DP_TP_CTL_FDI_AUTOTRAIN |
  534. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  535. DP_TP_CTL_LINK_TRAIN_PAT1 |
  536. DP_TP_CTL_ENABLE);
  537. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  538. * DDI E does not support port reversal, the functionality is
  539. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  540. * port reversal bit */
  541. I915_WRITE(DDI_BUF_CTL(PORT_E),
  542. DDI_BUF_CTL_ENABLE |
  543. ((intel_crtc->config->fdi_lanes - 1) << 1) |
  544. DDI_BUF_TRANS_SELECT(i / 2));
  545. POSTING_READ(DDI_BUF_CTL(PORT_E));
  546. udelay(600);
  547. /* Program PCH FDI Receiver TU */
  548. I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
  549. /* Enable PCH FDI Receiver with auto-training */
  550. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  551. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  552. POSTING_READ(FDI_RX_CTL(PIPE_A));
  553. /* Wait for FDI receiver lane calibration */
  554. udelay(30);
  555. /* Unset FDI_RX_MISC pwrdn lanes */
  556. temp = I915_READ(FDI_RX_MISC(PIPE_A));
  557. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  558. I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
  559. POSTING_READ(FDI_RX_MISC(PIPE_A));
  560. /* Wait for FDI auto training time */
  561. udelay(5);
  562. temp = I915_READ(DP_TP_STATUS(PORT_E));
  563. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  564. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  565. break;
  566. }
  567. /*
  568. * Leave things enabled even if we failed to train FDI.
  569. * Results in less fireworks from the state checker.
  570. */
  571. if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
  572. DRM_ERROR("FDI link training failed!\n");
  573. break;
  574. }
  575. rx_ctl_val &= ~FDI_RX_ENABLE;
  576. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  577. POSTING_READ(FDI_RX_CTL(PIPE_A));
  578. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  579. temp &= ~DDI_BUF_CTL_ENABLE;
  580. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  581. POSTING_READ(DDI_BUF_CTL(PORT_E));
  582. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  583. temp = I915_READ(DP_TP_CTL(PORT_E));
  584. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  585. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  586. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  587. POSTING_READ(DP_TP_CTL(PORT_E));
  588. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  589. /* Reset FDI_RX_MISC pwrdn lanes */
  590. temp = I915_READ(FDI_RX_MISC(PIPE_A));
  591. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  592. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  593. I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
  594. POSTING_READ(FDI_RX_MISC(PIPE_A));
  595. }
  596. /* Enable normal pixel sending for FDI */
  597. I915_WRITE(DP_TP_CTL(PORT_E),
  598. DP_TP_CTL_FDI_AUTOTRAIN |
  599. DP_TP_CTL_LINK_TRAIN_NORMAL |
  600. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  601. DP_TP_CTL_ENABLE);
  602. }
  603. void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
  604. {
  605. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  606. struct intel_digital_port *intel_dig_port =
  607. enc_to_dig_port(&encoder->base);
  608. intel_dp->DP = intel_dig_port->saved_port_bits |
  609. DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
  610. intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
  611. }
  612. static struct intel_encoder *
  613. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  614. {
  615. struct drm_device *dev = crtc->dev;
  616. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  617. struct intel_encoder *intel_encoder, *ret = NULL;
  618. int num_encoders = 0;
  619. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  620. ret = intel_encoder;
  621. num_encoders++;
  622. }
  623. if (num_encoders != 1)
  624. WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
  625. pipe_name(intel_crtc->pipe));
  626. BUG_ON(ret == NULL);
  627. return ret;
  628. }
  629. struct intel_encoder *
  630. intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
  631. {
  632. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  633. struct intel_encoder *ret = NULL;
  634. struct drm_atomic_state *state;
  635. struct drm_connector *connector;
  636. struct drm_connector_state *connector_state;
  637. int num_encoders = 0;
  638. int i;
  639. state = crtc_state->base.state;
  640. for_each_connector_in_state(state, connector, connector_state, i) {
  641. if (connector_state->crtc != crtc_state->base.crtc)
  642. continue;
  643. ret = to_intel_encoder(connector_state->best_encoder);
  644. num_encoders++;
  645. }
  646. WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
  647. pipe_name(crtc->pipe));
  648. BUG_ON(ret == NULL);
  649. return ret;
  650. }
  651. #define LC_FREQ 2700
  652. static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
  653. i915_reg_t reg)
  654. {
  655. int refclk = LC_FREQ;
  656. int n, p, r;
  657. u32 wrpll;
  658. wrpll = I915_READ(reg);
  659. switch (wrpll & WRPLL_PLL_REF_MASK) {
  660. case WRPLL_PLL_SSC:
  661. case WRPLL_PLL_NON_SSC:
  662. /*
  663. * We could calculate spread here, but our checking
  664. * code only cares about 5% accuracy, and spread is a max of
  665. * 0.5% downspread.
  666. */
  667. refclk = 135;
  668. break;
  669. case WRPLL_PLL_LCPLL:
  670. refclk = LC_FREQ;
  671. break;
  672. default:
  673. WARN(1, "bad wrpll refclk\n");
  674. return 0;
  675. }
  676. r = wrpll & WRPLL_DIVIDER_REF_MASK;
  677. p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
  678. n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
  679. /* Convert to KHz, p & r have a fixed point portion */
  680. return (refclk * n * 100) / (p * r);
  681. }
  682. static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
  683. uint32_t dpll)
  684. {
  685. i915_reg_t cfgcr1_reg, cfgcr2_reg;
  686. uint32_t cfgcr1_val, cfgcr2_val;
  687. uint32_t p0, p1, p2, dco_freq;
  688. cfgcr1_reg = DPLL_CFGCR1(dpll);
  689. cfgcr2_reg = DPLL_CFGCR2(dpll);
  690. cfgcr1_val = I915_READ(cfgcr1_reg);
  691. cfgcr2_val = I915_READ(cfgcr2_reg);
  692. p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
  693. p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
  694. if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
  695. p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
  696. else
  697. p1 = 1;
  698. switch (p0) {
  699. case DPLL_CFGCR2_PDIV_1:
  700. p0 = 1;
  701. break;
  702. case DPLL_CFGCR2_PDIV_2:
  703. p0 = 2;
  704. break;
  705. case DPLL_CFGCR2_PDIV_3:
  706. p0 = 3;
  707. break;
  708. case DPLL_CFGCR2_PDIV_7:
  709. p0 = 7;
  710. break;
  711. }
  712. switch (p2) {
  713. case DPLL_CFGCR2_KDIV_5:
  714. p2 = 5;
  715. break;
  716. case DPLL_CFGCR2_KDIV_2:
  717. p2 = 2;
  718. break;
  719. case DPLL_CFGCR2_KDIV_3:
  720. p2 = 3;
  721. break;
  722. case DPLL_CFGCR2_KDIV_1:
  723. p2 = 1;
  724. break;
  725. }
  726. dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
  727. dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
  728. 1000) / 0x8000;
  729. return dco_freq / (p0 * p1 * p2 * 5);
  730. }
  731. static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
  732. {
  733. int dotclock;
  734. if (pipe_config->has_pch_encoder)
  735. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  736. &pipe_config->fdi_m_n);
  737. else if (intel_crtc_has_dp_encoder(pipe_config))
  738. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  739. &pipe_config->dp_m_n);
  740. else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
  741. dotclock = pipe_config->port_clock * 2 / 3;
  742. else
  743. dotclock = pipe_config->port_clock;
  744. if (pipe_config->pixel_multiplier)
  745. dotclock /= pipe_config->pixel_multiplier;
  746. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  747. }
  748. static void skl_ddi_clock_get(struct intel_encoder *encoder,
  749. struct intel_crtc_state *pipe_config)
  750. {
  751. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  752. int link_clock = 0;
  753. uint32_t dpll_ctl1, dpll;
  754. dpll = pipe_config->ddi_pll_sel;
  755. dpll_ctl1 = I915_READ(DPLL_CTRL1);
  756. if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
  757. link_clock = skl_calc_wrpll_link(dev_priv, dpll);
  758. } else {
  759. link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
  760. link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
  761. switch (link_clock) {
  762. case DPLL_CTRL1_LINK_RATE_810:
  763. link_clock = 81000;
  764. break;
  765. case DPLL_CTRL1_LINK_RATE_1080:
  766. link_clock = 108000;
  767. break;
  768. case DPLL_CTRL1_LINK_RATE_1350:
  769. link_clock = 135000;
  770. break;
  771. case DPLL_CTRL1_LINK_RATE_1620:
  772. link_clock = 162000;
  773. break;
  774. case DPLL_CTRL1_LINK_RATE_2160:
  775. link_clock = 216000;
  776. break;
  777. case DPLL_CTRL1_LINK_RATE_2700:
  778. link_clock = 270000;
  779. break;
  780. default:
  781. WARN(1, "Unsupported link rate\n");
  782. break;
  783. }
  784. link_clock *= 2;
  785. }
  786. pipe_config->port_clock = link_clock;
  787. ddi_dotclock_get(pipe_config);
  788. }
  789. static void hsw_ddi_clock_get(struct intel_encoder *encoder,
  790. struct intel_crtc_state *pipe_config)
  791. {
  792. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  793. int link_clock = 0;
  794. u32 val, pll;
  795. val = pipe_config->ddi_pll_sel;
  796. switch (val & PORT_CLK_SEL_MASK) {
  797. case PORT_CLK_SEL_LCPLL_810:
  798. link_clock = 81000;
  799. break;
  800. case PORT_CLK_SEL_LCPLL_1350:
  801. link_clock = 135000;
  802. break;
  803. case PORT_CLK_SEL_LCPLL_2700:
  804. link_clock = 270000;
  805. break;
  806. case PORT_CLK_SEL_WRPLL1:
  807. link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
  808. break;
  809. case PORT_CLK_SEL_WRPLL2:
  810. link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
  811. break;
  812. case PORT_CLK_SEL_SPLL:
  813. pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
  814. if (pll == SPLL_PLL_FREQ_810MHz)
  815. link_clock = 81000;
  816. else if (pll == SPLL_PLL_FREQ_1350MHz)
  817. link_clock = 135000;
  818. else if (pll == SPLL_PLL_FREQ_2700MHz)
  819. link_clock = 270000;
  820. else {
  821. WARN(1, "bad spll freq\n");
  822. return;
  823. }
  824. break;
  825. default:
  826. WARN(1, "bad port clock sel\n");
  827. return;
  828. }
  829. pipe_config->port_clock = link_clock * 2;
  830. ddi_dotclock_get(pipe_config);
  831. }
  832. static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
  833. enum intel_dpll_id dpll)
  834. {
  835. struct intel_shared_dpll *pll;
  836. struct intel_dpll_hw_state *state;
  837. struct dpll clock;
  838. /* For DDI ports we always use a shared PLL. */
  839. if (WARN_ON(dpll == DPLL_ID_PRIVATE))
  840. return 0;
  841. pll = &dev_priv->shared_dplls[dpll];
  842. state = &pll->config.hw_state;
  843. clock.m1 = 2;
  844. clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
  845. if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
  846. clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
  847. clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
  848. clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
  849. clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
  850. return chv_calc_dpll_params(100000, &clock);
  851. }
  852. static void bxt_ddi_clock_get(struct intel_encoder *encoder,
  853. struct intel_crtc_state *pipe_config)
  854. {
  855. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  856. enum port port = intel_ddi_get_encoder_port(encoder);
  857. uint32_t dpll = port;
  858. pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
  859. ddi_dotclock_get(pipe_config);
  860. }
  861. void intel_ddi_clock_get(struct intel_encoder *encoder,
  862. struct intel_crtc_state *pipe_config)
  863. {
  864. struct drm_device *dev = encoder->base.dev;
  865. if (INTEL_INFO(dev)->gen <= 8)
  866. hsw_ddi_clock_get(encoder, pipe_config);
  867. else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  868. skl_ddi_clock_get(encoder, pipe_config);
  869. else if (IS_BROXTON(dev))
  870. bxt_ddi_clock_get(encoder, pipe_config);
  871. }
  872. static bool
  873. hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
  874. struct intel_crtc_state *crtc_state,
  875. struct intel_encoder *intel_encoder)
  876. {
  877. struct intel_shared_dpll *pll;
  878. pll = intel_get_shared_dpll(intel_crtc, crtc_state,
  879. intel_encoder);
  880. if (!pll)
  881. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  882. pipe_name(intel_crtc->pipe));
  883. return pll;
  884. }
  885. static bool
  886. skl_ddi_pll_select(struct intel_crtc *intel_crtc,
  887. struct intel_crtc_state *crtc_state,
  888. struct intel_encoder *intel_encoder)
  889. {
  890. struct intel_shared_dpll *pll;
  891. pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
  892. if (pll == NULL) {
  893. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  894. pipe_name(intel_crtc->pipe));
  895. return false;
  896. }
  897. return true;
  898. }
  899. static bool
  900. bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
  901. struct intel_crtc_state *crtc_state,
  902. struct intel_encoder *intel_encoder)
  903. {
  904. return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
  905. }
  906. /*
  907. * Tries to find a *shared* PLL for the CRTC and store it in
  908. * intel_crtc->ddi_pll_sel.
  909. *
  910. * For private DPLLs, compute_config() should do the selection for us. This
  911. * function should be folded into compute_config() eventually.
  912. */
  913. bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
  914. struct intel_crtc_state *crtc_state)
  915. {
  916. struct drm_device *dev = intel_crtc->base.dev;
  917. struct intel_encoder *intel_encoder =
  918. intel_ddi_get_crtc_new_encoder(crtc_state);
  919. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  920. return skl_ddi_pll_select(intel_crtc, crtc_state,
  921. intel_encoder);
  922. else if (IS_BROXTON(dev))
  923. return bxt_ddi_pll_select(intel_crtc, crtc_state,
  924. intel_encoder);
  925. else
  926. return hsw_ddi_pll_select(intel_crtc, crtc_state,
  927. intel_encoder);
  928. }
  929. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  930. {
  931. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  932. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  933. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  934. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  935. int type = intel_encoder->type;
  936. uint32_t temp;
  937. if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
  938. WARN_ON(transcoder_is_dsi(cpu_transcoder));
  939. temp = TRANS_MSA_SYNC_CLK;
  940. switch (intel_crtc->config->pipe_bpp) {
  941. case 18:
  942. temp |= TRANS_MSA_6_BPC;
  943. break;
  944. case 24:
  945. temp |= TRANS_MSA_8_BPC;
  946. break;
  947. case 30:
  948. temp |= TRANS_MSA_10_BPC;
  949. break;
  950. case 36:
  951. temp |= TRANS_MSA_12_BPC;
  952. break;
  953. default:
  954. BUG();
  955. }
  956. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  957. }
  958. }
  959. void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
  960. {
  961. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  962. struct drm_device *dev = crtc->dev;
  963. struct drm_i915_private *dev_priv = to_i915(dev);
  964. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  965. uint32_t temp;
  966. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  967. if (state == true)
  968. temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  969. else
  970. temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  971. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  972. }
  973. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
  974. {
  975. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  976. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  977. struct drm_encoder *encoder = &intel_encoder->base;
  978. struct drm_device *dev = crtc->dev;
  979. struct drm_i915_private *dev_priv = to_i915(dev);
  980. enum pipe pipe = intel_crtc->pipe;
  981. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  982. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  983. int type = intel_encoder->type;
  984. uint32_t temp;
  985. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  986. temp = TRANS_DDI_FUNC_ENABLE;
  987. temp |= TRANS_DDI_SELECT_PORT(port);
  988. switch (intel_crtc->config->pipe_bpp) {
  989. case 18:
  990. temp |= TRANS_DDI_BPC_6;
  991. break;
  992. case 24:
  993. temp |= TRANS_DDI_BPC_8;
  994. break;
  995. case 30:
  996. temp |= TRANS_DDI_BPC_10;
  997. break;
  998. case 36:
  999. temp |= TRANS_DDI_BPC_12;
  1000. break;
  1001. default:
  1002. BUG();
  1003. }
  1004. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
  1005. temp |= TRANS_DDI_PVSYNC;
  1006. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
  1007. temp |= TRANS_DDI_PHSYNC;
  1008. if (cpu_transcoder == TRANSCODER_EDP) {
  1009. switch (pipe) {
  1010. case PIPE_A:
  1011. /* On Haswell, can only use the always-on power well for
  1012. * eDP when not using the panel fitter, and when not
  1013. * using motion blur mitigation (which we don't
  1014. * support). */
  1015. if (IS_HASWELL(dev) &&
  1016. (intel_crtc->config->pch_pfit.enabled ||
  1017. intel_crtc->config->pch_pfit.force_thru))
  1018. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  1019. else
  1020. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  1021. break;
  1022. case PIPE_B:
  1023. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  1024. break;
  1025. case PIPE_C:
  1026. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  1027. break;
  1028. default:
  1029. BUG();
  1030. break;
  1031. }
  1032. }
  1033. if (type == INTEL_OUTPUT_HDMI) {
  1034. if (intel_crtc->config->has_hdmi_sink)
  1035. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  1036. else
  1037. temp |= TRANS_DDI_MODE_SELECT_DVI;
  1038. } else if (type == INTEL_OUTPUT_ANALOG) {
  1039. temp |= TRANS_DDI_MODE_SELECT_FDI;
  1040. temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
  1041. } else if (type == INTEL_OUTPUT_DP ||
  1042. type == INTEL_OUTPUT_EDP) {
  1043. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1044. if (intel_dp->is_mst) {
  1045. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1046. } else
  1047. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1048. temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
  1049. } else if (type == INTEL_OUTPUT_DP_MST) {
  1050. struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;
  1051. if (intel_dp->is_mst) {
  1052. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1053. } else
  1054. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1055. temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
  1056. } else {
  1057. WARN(1, "Invalid encoder type %d for pipe %c\n",
  1058. intel_encoder->type, pipe_name(pipe));
  1059. }
  1060. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  1061. }
  1062. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  1063. enum transcoder cpu_transcoder)
  1064. {
  1065. i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  1066. uint32_t val = I915_READ(reg);
  1067. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
  1068. val |= TRANS_DDI_PORT_NONE;
  1069. I915_WRITE(reg, val);
  1070. }
  1071. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  1072. {
  1073. struct drm_device *dev = intel_connector->base.dev;
  1074. struct drm_i915_private *dev_priv = to_i915(dev);
  1075. struct intel_encoder *intel_encoder = intel_connector->encoder;
  1076. int type = intel_connector->base.connector_type;
  1077. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1078. enum pipe pipe = 0;
  1079. enum transcoder cpu_transcoder;
  1080. enum intel_display_power_domain power_domain;
  1081. uint32_t tmp;
  1082. bool ret;
  1083. power_domain = intel_display_port_power_domain(intel_encoder);
  1084. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  1085. return false;
  1086. if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
  1087. ret = false;
  1088. goto out;
  1089. }
  1090. if (port == PORT_A)
  1091. cpu_transcoder = TRANSCODER_EDP;
  1092. else
  1093. cpu_transcoder = (enum transcoder) pipe;
  1094. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1095. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  1096. case TRANS_DDI_MODE_SELECT_HDMI:
  1097. case TRANS_DDI_MODE_SELECT_DVI:
  1098. ret = type == DRM_MODE_CONNECTOR_HDMIA;
  1099. break;
  1100. case TRANS_DDI_MODE_SELECT_DP_SST:
  1101. ret = type == DRM_MODE_CONNECTOR_eDP ||
  1102. type == DRM_MODE_CONNECTOR_DisplayPort;
  1103. break;
  1104. case TRANS_DDI_MODE_SELECT_DP_MST:
  1105. /* if the transcoder is in MST state then
  1106. * connector isn't connected */
  1107. ret = false;
  1108. break;
  1109. case TRANS_DDI_MODE_SELECT_FDI:
  1110. ret = type == DRM_MODE_CONNECTOR_VGA;
  1111. break;
  1112. default:
  1113. ret = false;
  1114. break;
  1115. }
  1116. out:
  1117. intel_display_power_put(dev_priv, power_domain);
  1118. return ret;
  1119. }
  1120. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  1121. enum pipe *pipe)
  1122. {
  1123. struct drm_device *dev = encoder->base.dev;
  1124. struct drm_i915_private *dev_priv = to_i915(dev);
  1125. enum port port = intel_ddi_get_encoder_port(encoder);
  1126. enum intel_display_power_domain power_domain;
  1127. u32 tmp;
  1128. int i;
  1129. bool ret;
  1130. power_domain = intel_display_port_power_domain(encoder);
  1131. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  1132. return false;
  1133. ret = false;
  1134. tmp = I915_READ(DDI_BUF_CTL(port));
  1135. if (!(tmp & DDI_BUF_CTL_ENABLE))
  1136. goto out;
  1137. if (port == PORT_A) {
  1138. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  1139. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  1140. case TRANS_DDI_EDP_INPUT_A_ON:
  1141. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  1142. *pipe = PIPE_A;
  1143. break;
  1144. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  1145. *pipe = PIPE_B;
  1146. break;
  1147. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  1148. *pipe = PIPE_C;
  1149. break;
  1150. }
  1151. ret = true;
  1152. goto out;
  1153. }
  1154. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  1155. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  1156. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
  1157. if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
  1158. TRANS_DDI_MODE_SELECT_DP_MST)
  1159. goto out;
  1160. *pipe = i;
  1161. ret = true;
  1162. goto out;
  1163. }
  1164. }
  1165. DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
  1166. out:
  1167. if (ret && IS_BROXTON(dev_priv)) {
  1168. tmp = I915_READ(BXT_PHY_CTL(port));
  1169. if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
  1170. BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
  1171. DRM_ERROR("Port %c enabled but PHY powered down? "
  1172. "(PHY_CTL %08x)\n", port_name(port), tmp);
  1173. }
  1174. intel_display_power_put(dev_priv, power_domain);
  1175. return ret;
  1176. }
  1177. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1178. {
  1179. struct drm_crtc *crtc = &intel_crtc->base;
  1180. struct drm_device *dev = crtc->dev;
  1181. struct drm_i915_private *dev_priv = to_i915(dev);
  1182. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1183. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1184. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1185. if (cpu_transcoder != TRANSCODER_EDP)
  1186. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1187. TRANS_CLK_SEL_PORT(port));
  1188. }
  1189. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1190. {
  1191. struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
  1192. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1193. if (cpu_transcoder != TRANSCODER_EDP)
  1194. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1195. TRANS_CLK_SEL_DISABLED);
  1196. }
  1197. static void skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
  1198. u32 level, enum port port, int type)
  1199. {
  1200. const struct ddi_buf_trans *ddi_translations;
  1201. uint8_t iboost;
  1202. uint8_t dp_iboost, hdmi_iboost;
  1203. int n_entries;
  1204. u32 reg;
  1205. /* VBT may override standard boost values */
  1206. dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
  1207. hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
  1208. if (type == INTEL_OUTPUT_DP) {
  1209. if (dp_iboost) {
  1210. iboost = dp_iboost;
  1211. } else {
  1212. ddi_translations = skl_get_buf_trans_dp(dev_priv, &n_entries);
  1213. iboost = ddi_translations[level].i_boost;
  1214. }
  1215. } else if (type == INTEL_OUTPUT_EDP) {
  1216. if (dp_iboost) {
  1217. iboost = dp_iboost;
  1218. } else {
  1219. ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
  1220. if (WARN_ON(port != PORT_A &&
  1221. port != PORT_E && n_entries > 9))
  1222. n_entries = 9;
  1223. iboost = ddi_translations[level].i_boost;
  1224. }
  1225. } else if (type == INTEL_OUTPUT_HDMI) {
  1226. if (hdmi_iboost) {
  1227. iboost = hdmi_iboost;
  1228. } else {
  1229. ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
  1230. iboost = ddi_translations[level].i_boost;
  1231. }
  1232. } else {
  1233. return;
  1234. }
  1235. /* Make sure that the requested I_boost is valid */
  1236. if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
  1237. DRM_ERROR("Invalid I_boost value %u\n", iboost);
  1238. return;
  1239. }
  1240. reg = I915_READ(DISPIO_CR_TX_BMU_CR0);
  1241. reg &= ~BALANCE_LEG_MASK(port);
  1242. reg &= ~(1 << (BALANCE_LEG_DISABLE_SHIFT + port));
  1243. if (iboost)
  1244. reg |= iboost << BALANCE_LEG_SHIFT(port);
  1245. else
  1246. reg |= 1 << (BALANCE_LEG_DISABLE_SHIFT + port);
  1247. I915_WRITE(DISPIO_CR_TX_BMU_CR0, reg);
  1248. }
  1249. static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
  1250. u32 level, enum port port, int type)
  1251. {
  1252. const struct bxt_ddi_buf_trans *ddi_translations;
  1253. u32 n_entries, i;
  1254. uint32_t val;
  1255. if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
  1256. n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
  1257. ddi_translations = bxt_ddi_translations_edp;
  1258. } else if (type == INTEL_OUTPUT_DP
  1259. || type == INTEL_OUTPUT_EDP) {
  1260. n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
  1261. ddi_translations = bxt_ddi_translations_dp;
  1262. } else if (type == INTEL_OUTPUT_HDMI) {
  1263. n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
  1264. ddi_translations = bxt_ddi_translations_hdmi;
  1265. } else {
  1266. DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
  1267. type);
  1268. return;
  1269. }
  1270. /* Check if default value has to be used */
  1271. if (level >= n_entries ||
  1272. (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
  1273. for (i = 0; i < n_entries; i++) {
  1274. if (ddi_translations[i].default_index) {
  1275. level = i;
  1276. break;
  1277. }
  1278. }
  1279. }
  1280. /*
  1281. * While we write to the group register to program all lanes at once we
  1282. * can read only lane registers and we pick lanes 0/1 for that.
  1283. */
  1284. val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
  1285. val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
  1286. I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
  1287. val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
  1288. val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
  1289. val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
  1290. ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
  1291. I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);
  1292. val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
  1293. val &= ~SCALE_DCOMP_METHOD;
  1294. if (ddi_translations[level].enable)
  1295. val |= SCALE_DCOMP_METHOD;
  1296. if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
  1297. DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");
  1298. I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);
  1299. val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
  1300. val &= ~DE_EMPHASIS;
  1301. val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
  1302. I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);
  1303. val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
  1304. val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
  1305. I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
  1306. }
  1307. static uint32_t translate_signal_level(int signal_levels)
  1308. {
  1309. uint32_t level;
  1310. switch (signal_levels) {
  1311. default:
  1312. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
  1313. signal_levels);
  1314. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1315. level = 0;
  1316. break;
  1317. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
  1318. level = 1;
  1319. break;
  1320. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
  1321. level = 2;
  1322. break;
  1323. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
  1324. level = 3;
  1325. break;
  1326. case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1327. level = 4;
  1328. break;
  1329. case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
  1330. level = 5;
  1331. break;
  1332. case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
  1333. level = 6;
  1334. break;
  1335. case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1336. level = 7;
  1337. break;
  1338. case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
  1339. level = 8;
  1340. break;
  1341. case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1342. level = 9;
  1343. break;
  1344. }
  1345. return level;
  1346. }
  1347. uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
  1348. {
  1349. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1350. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  1351. struct intel_encoder *encoder = &dport->base;
  1352. uint8_t train_set = intel_dp->train_set[0];
  1353. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1354. DP_TRAIN_PRE_EMPHASIS_MASK);
  1355. enum port port = dport->port;
  1356. uint32_t level;
  1357. level = translate_signal_level(signal_levels);
  1358. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1359. skl_ddi_set_iboost(dev_priv, level, port, encoder->type);
  1360. else if (IS_BROXTON(dev_priv))
  1361. bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
  1362. return DDI_BUF_TRANS_SELECT(level);
  1363. }
  1364. void intel_ddi_clk_select(struct intel_encoder *encoder,
  1365. const struct intel_crtc_state *pipe_config)
  1366. {
  1367. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1368. enum port port = intel_ddi_get_encoder_port(encoder);
  1369. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1370. uint32_t dpll = pipe_config->ddi_pll_sel;
  1371. uint32_t val;
  1372. /* DDI -> PLL mapping */
  1373. val = I915_READ(DPLL_CTRL2);
  1374. val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
  1375. DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
  1376. val |= (DPLL_CTRL2_DDI_CLK_SEL(dpll, port) |
  1377. DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
  1378. I915_WRITE(DPLL_CTRL2, val);
  1379. } else if (INTEL_INFO(dev_priv)->gen < 9) {
  1380. WARN_ON(pipe_config->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1381. I915_WRITE(PORT_CLK_SEL(port), pipe_config->ddi_pll_sel);
  1382. }
  1383. }
  1384. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1385. {
  1386. struct drm_encoder *encoder = &intel_encoder->base;
  1387. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  1388. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  1389. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1390. int type = intel_encoder->type;
  1391. if (type == INTEL_OUTPUT_HDMI) {
  1392. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  1393. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  1394. }
  1395. intel_prepare_ddi_buffer(intel_encoder);
  1396. if (type == INTEL_OUTPUT_EDP) {
  1397. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1398. intel_edp_panel_on(intel_dp);
  1399. }
  1400. intel_ddi_clk_select(intel_encoder, crtc->config);
  1401. if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
  1402. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1403. intel_dp_set_link_params(intel_dp, crtc->config);
  1404. intel_ddi_init_dp_buf_reg(intel_encoder);
  1405. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1406. intel_dp_start_link_train(intel_dp);
  1407. if (port != PORT_A || INTEL_INFO(dev_priv)->gen >= 9)
  1408. intel_dp_stop_link_train(intel_dp);
  1409. } else if (type == INTEL_OUTPUT_HDMI) {
  1410. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  1411. intel_hdmi->set_infoframes(encoder,
  1412. crtc->config->has_hdmi_sink,
  1413. &crtc->config->base.adjusted_mode);
  1414. }
  1415. }
  1416. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1417. {
  1418. struct drm_encoder *encoder = &intel_encoder->base;
  1419. struct drm_device *dev = encoder->dev;
  1420. struct drm_i915_private *dev_priv = to_i915(dev);
  1421. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1422. int type = intel_encoder->type;
  1423. uint32_t val;
  1424. bool wait = false;
  1425. val = I915_READ(DDI_BUF_CTL(port));
  1426. if (val & DDI_BUF_CTL_ENABLE) {
  1427. val &= ~DDI_BUF_CTL_ENABLE;
  1428. I915_WRITE(DDI_BUF_CTL(port), val);
  1429. wait = true;
  1430. }
  1431. val = I915_READ(DP_TP_CTL(port));
  1432. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1433. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1434. I915_WRITE(DP_TP_CTL(port), val);
  1435. if (wait)
  1436. intel_wait_ddi_buf_idle(dev_priv, port);
  1437. if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
  1438. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1439. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
  1440. intel_edp_panel_vdd_on(intel_dp);
  1441. intel_edp_panel_off(intel_dp);
  1442. }
  1443. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  1444. I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
  1445. DPLL_CTRL2_DDI_CLK_OFF(port)));
  1446. else if (INTEL_INFO(dev)->gen < 9)
  1447. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1448. if (type == INTEL_OUTPUT_HDMI) {
  1449. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  1450. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  1451. }
  1452. }
  1453. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1454. {
  1455. struct drm_encoder *encoder = &intel_encoder->base;
  1456. struct drm_crtc *crtc = encoder->crtc;
  1457. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1458. struct drm_device *dev = encoder->dev;
  1459. struct drm_i915_private *dev_priv = to_i915(dev);
  1460. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1461. int type = intel_encoder->type;
  1462. if (type == INTEL_OUTPUT_HDMI) {
  1463. struct intel_digital_port *intel_dig_port =
  1464. enc_to_dig_port(encoder);
  1465. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1466. * are ignored so nothing special needs to be done besides
  1467. * enabling the port.
  1468. */
  1469. I915_WRITE(DDI_BUF_CTL(port),
  1470. intel_dig_port->saved_port_bits |
  1471. DDI_BUF_CTL_ENABLE);
  1472. } else if (type == INTEL_OUTPUT_EDP) {
  1473. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1474. if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
  1475. intel_dp_stop_link_train(intel_dp);
  1476. intel_edp_backlight_on(intel_dp);
  1477. intel_psr_enable(intel_dp);
  1478. intel_edp_drrs_enable(intel_dp);
  1479. }
  1480. if (intel_crtc->config->has_audio) {
  1481. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  1482. intel_audio_codec_enable(intel_encoder);
  1483. }
  1484. }
  1485. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1486. {
  1487. struct drm_encoder *encoder = &intel_encoder->base;
  1488. struct drm_crtc *crtc = encoder->crtc;
  1489. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1490. int type = intel_encoder->type;
  1491. struct drm_device *dev = encoder->dev;
  1492. struct drm_i915_private *dev_priv = to_i915(dev);
  1493. if (intel_crtc->config->has_audio) {
  1494. intel_audio_codec_disable(intel_encoder);
  1495. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  1496. }
  1497. if (type == INTEL_OUTPUT_EDP) {
  1498. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1499. intel_edp_drrs_disable(intel_dp);
  1500. intel_psr_disable(intel_dp);
  1501. intel_edp_backlight_off(intel_dp);
  1502. }
  1503. }
  1504. bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
  1505. enum dpio_phy phy)
  1506. {
  1507. enum port port;
  1508. if (!(I915_READ(BXT_P_CR_GT_DISP_PWRON) & GT_DISPLAY_POWER_ON(phy)))
  1509. return false;
  1510. if ((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
  1511. (PHY_POWER_GOOD | PHY_RESERVED)) != PHY_POWER_GOOD) {
  1512. DRM_DEBUG_DRIVER("DDI PHY %d powered, but power hasn't settled\n",
  1513. phy);
  1514. return false;
  1515. }
  1516. if (phy == DPIO_PHY1 &&
  1517. !(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE)) {
  1518. DRM_DEBUG_DRIVER("DDI PHY 1 powered, but GRC isn't done\n");
  1519. return false;
  1520. }
  1521. if (!(I915_READ(BXT_PHY_CTL_FAMILY(phy)) & COMMON_RESET_DIS)) {
  1522. DRM_DEBUG_DRIVER("DDI PHY %d powered, but still in reset\n",
  1523. phy);
  1524. return false;
  1525. }
  1526. for_each_port_masked(port,
  1527. phy == DPIO_PHY0 ? BIT(PORT_B) | BIT(PORT_C) :
  1528. BIT(PORT_A)) {
  1529. u32 tmp = I915_READ(BXT_PHY_CTL(port));
  1530. if (tmp & BXT_PHY_CMNLANE_POWERDOWN_ACK) {
  1531. DRM_DEBUG_DRIVER("DDI PHY %d powered, but common lane "
  1532. "for port %c powered down "
  1533. "(PHY_CTL %08x)\n",
  1534. phy, port_name(port), tmp);
  1535. return false;
  1536. }
  1537. }
  1538. return true;
  1539. }
  1540. static u32 bxt_get_grc(struct drm_i915_private *dev_priv, enum dpio_phy phy)
  1541. {
  1542. u32 val = I915_READ(BXT_PORT_REF_DW6(phy));
  1543. return (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
  1544. }
  1545. static void bxt_phy_wait_grc_done(struct drm_i915_private *dev_priv,
  1546. enum dpio_phy phy)
  1547. {
  1548. if (intel_wait_for_register(dev_priv,
  1549. BXT_PORT_REF_DW3(phy),
  1550. GRC_DONE, GRC_DONE,
  1551. 10))
  1552. DRM_ERROR("timeout waiting for PHY%d GRC\n", phy);
  1553. }
  1554. void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy)
  1555. {
  1556. u32 val;
  1557. if (bxt_ddi_phy_is_enabled(dev_priv, phy)) {
  1558. /* Still read out the GRC value for state verification */
  1559. if (phy == DPIO_PHY0)
  1560. dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, phy);
  1561. if (bxt_ddi_phy_verify_state(dev_priv, phy)) {
  1562. DRM_DEBUG_DRIVER("DDI PHY %d already enabled, "
  1563. "won't reprogram it\n", phy);
  1564. return;
  1565. }
  1566. DRM_DEBUG_DRIVER("DDI PHY %d enabled with invalid state, "
  1567. "force reprogramming it\n", phy);
  1568. }
  1569. val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
  1570. val |= GT_DISPLAY_POWER_ON(phy);
  1571. I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
  1572. /*
  1573. * The PHY registers start out inaccessible and respond to reads with
  1574. * all 1s. Eventually they become accessible as they power up, then
  1575. * the reserved bit will give the default 0. Poll on the reserved bit
  1576. * becoming 0 to find when the PHY is accessible.
  1577. * HW team confirmed that the time to reach phypowergood status is
  1578. * anywhere between 50 us and 100us.
  1579. */
  1580. if (wait_for_us(((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
  1581. (PHY_RESERVED | PHY_POWER_GOOD)) == PHY_POWER_GOOD), 100)) {
  1582. DRM_ERROR("timeout during PHY%d power on\n", phy);
  1583. }
  1584. /* Program PLL Rcomp code offset */
  1585. val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
  1586. val &= ~IREF0RC_OFFSET_MASK;
  1587. val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
  1588. I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);
  1589. val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
  1590. val &= ~IREF1RC_OFFSET_MASK;
  1591. val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
  1592. I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);
  1593. /* Program power gating */
  1594. val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
  1595. val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
  1596. SUS_CLK_CONFIG;
  1597. I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);
  1598. if (phy == DPIO_PHY0) {
  1599. val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
  1600. val |= DW6_OLDO_DYN_PWR_DOWN_EN;
  1601. I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
  1602. }
  1603. val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
  1604. val &= ~OCL2_LDOFUSE_PWR_DIS;
  1605. /*
  1606. * On PHY1 disable power on the second channel, since no port is
  1607. * connected there. On PHY0 both channels have a port, so leave it
  1608. * enabled.
  1609. * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
  1610. * power down the second channel on PHY0 as well.
  1611. *
  1612. * FIXME: Clarify programming of the following, the register is
  1613. * read-only with bit 6 fixed at 0 at least in stepping A.
  1614. */
  1615. if (phy == DPIO_PHY1)
  1616. val |= OCL2_LDOFUSE_PWR_DIS;
  1617. I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
  1618. if (phy == DPIO_PHY0) {
  1619. uint32_t grc_code;
  1620. /*
  1621. * PHY0 isn't connected to an RCOMP resistor so copy over
  1622. * the corresponding calibrated value from PHY1, and disable
  1623. * the automatic calibration on PHY0.
  1624. */
  1625. val = dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, DPIO_PHY1);
  1626. grc_code = val << GRC_CODE_FAST_SHIFT |
  1627. val << GRC_CODE_SLOW_SHIFT |
  1628. val;
  1629. I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);
  1630. val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
  1631. val |= GRC_DIS | GRC_RDY_OVRD;
  1632. I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
  1633. }
  1634. val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
  1635. val |= COMMON_RESET_DIS;
  1636. I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
  1637. if (phy == DPIO_PHY1)
  1638. bxt_phy_wait_grc_done(dev_priv, DPIO_PHY1);
  1639. }
  1640. void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy)
  1641. {
  1642. uint32_t val;
  1643. val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
  1644. val &= ~COMMON_RESET_DIS;
  1645. I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
  1646. val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
  1647. val &= ~GT_DISPLAY_POWER_ON(phy);
  1648. I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
  1649. }
  1650. static bool __printf(6, 7)
  1651. __phy_reg_verify_state(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1652. i915_reg_t reg, u32 mask, u32 expected,
  1653. const char *reg_fmt, ...)
  1654. {
  1655. struct va_format vaf;
  1656. va_list args;
  1657. u32 val;
  1658. val = I915_READ(reg);
  1659. if ((val & mask) == expected)
  1660. return true;
  1661. va_start(args, reg_fmt);
  1662. vaf.fmt = reg_fmt;
  1663. vaf.va = &args;
  1664. DRM_DEBUG_DRIVER("DDI PHY %d reg %pV [%08x] state mismatch: "
  1665. "current %08x, expected %08x (mask %08x)\n",
  1666. phy, &vaf, reg.reg, val, (val & ~mask) | expected,
  1667. mask);
  1668. va_end(args);
  1669. return false;
  1670. }
  1671. bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
  1672. enum dpio_phy phy)
  1673. {
  1674. uint32_t mask;
  1675. bool ok;
  1676. #define _CHK(reg, mask, exp, fmt, ...) \
  1677. __phy_reg_verify_state(dev_priv, phy, reg, mask, exp, fmt, \
  1678. ## __VA_ARGS__)
  1679. if (!bxt_ddi_phy_is_enabled(dev_priv, phy))
  1680. return false;
  1681. ok = true;
  1682. /* PLL Rcomp code offset */
  1683. ok &= _CHK(BXT_PORT_CL1CM_DW9(phy),
  1684. IREF0RC_OFFSET_MASK, 0xe4 << IREF0RC_OFFSET_SHIFT,
  1685. "BXT_PORT_CL1CM_DW9(%d)", phy);
  1686. ok &= _CHK(BXT_PORT_CL1CM_DW10(phy),
  1687. IREF1RC_OFFSET_MASK, 0xe4 << IREF1RC_OFFSET_SHIFT,
  1688. "BXT_PORT_CL1CM_DW10(%d)", phy);
  1689. /* Power gating */
  1690. mask = OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN | SUS_CLK_CONFIG;
  1691. ok &= _CHK(BXT_PORT_CL1CM_DW28(phy), mask, mask,
  1692. "BXT_PORT_CL1CM_DW28(%d)", phy);
  1693. if (phy == DPIO_PHY0)
  1694. ok &= _CHK(BXT_PORT_CL2CM_DW6_BC,
  1695. DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
  1696. "BXT_PORT_CL2CM_DW6_BC");
  1697. /*
  1698. * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
  1699. * at least on stepping A this bit is read-only and fixed at 0.
  1700. */
  1701. if (phy == DPIO_PHY0) {
  1702. u32 grc_code = dev_priv->bxt_phy_grc;
  1703. grc_code = grc_code << GRC_CODE_FAST_SHIFT |
  1704. grc_code << GRC_CODE_SLOW_SHIFT |
  1705. grc_code;
  1706. mask = GRC_CODE_FAST_MASK | GRC_CODE_SLOW_MASK |
  1707. GRC_CODE_NOM_MASK;
  1708. ok &= _CHK(BXT_PORT_REF_DW6(DPIO_PHY0), mask, grc_code,
  1709. "BXT_PORT_REF_DW6(%d)", DPIO_PHY0);
  1710. mask = GRC_DIS | GRC_RDY_OVRD;
  1711. ok &= _CHK(BXT_PORT_REF_DW8(DPIO_PHY0), mask, mask,
  1712. "BXT_PORT_REF_DW8(%d)", DPIO_PHY0);
  1713. }
  1714. return ok;
  1715. #undef _CHK
  1716. }
  1717. static uint8_t
  1718. bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
  1719. struct intel_crtc_state *pipe_config)
  1720. {
  1721. switch (pipe_config->lane_count) {
  1722. case 1:
  1723. return 0;
  1724. case 2:
  1725. return BIT(2) | BIT(0);
  1726. case 4:
  1727. return BIT(3) | BIT(2) | BIT(0);
  1728. default:
  1729. MISSING_CASE(pipe_config->lane_count);
  1730. return 0;
  1731. }
  1732. }
  1733. static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder)
  1734. {
  1735. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1736. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  1737. enum port port = dport->port;
  1738. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1739. int lane;
  1740. for (lane = 0; lane < 4; lane++) {
  1741. u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
  1742. /*
  1743. * Note that on CHV this flag is called UPAR, but has
  1744. * the same function.
  1745. */
  1746. val &= ~LATENCY_OPTIM;
  1747. if (intel_crtc->config->lane_lat_optim_mask & BIT(lane))
  1748. val |= LATENCY_OPTIM;
  1749. I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
  1750. }
  1751. }
  1752. static uint8_t
  1753. bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder)
  1754. {
  1755. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1756. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  1757. enum port port = dport->port;
  1758. int lane;
  1759. uint8_t mask;
  1760. mask = 0;
  1761. for (lane = 0; lane < 4; lane++) {
  1762. u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
  1763. if (val & LATENCY_OPTIM)
  1764. mask |= BIT(lane);
  1765. }
  1766. return mask;
  1767. }
  1768. void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
  1769. {
  1770. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1771. struct drm_i915_private *dev_priv =
  1772. to_i915(intel_dig_port->base.base.dev);
  1773. enum port port = intel_dig_port->port;
  1774. uint32_t val;
  1775. bool wait = false;
  1776. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1777. val = I915_READ(DDI_BUF_CTL(port));
  1778. if (val & DDI_BUF_CTL_ENABLE) {
  1779. val &= ~DDI_BUF_CTL_ENABLE;
  1780. I915_WRITE(DDI_BUF_CTL(port), val);
  1781. wait = true;
  1782. }
  1783. val = I915_READ(DP_TP_CTL(port));
  1784. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1785. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1786. I915_WRITE(DP_TP_CTL(port), val);
  1787. POSTING_READ(DP_TP_CTL(port));
  1788. if (wait)
  1789. intel_wait_ddi_buf_idle(dev_priv, port);
  1790. }
  1791. val = DP_TP_CTL_ENABLE |
  1792. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1793. if (intel_dp->is_mst)
  1794. val |= DP_TP_CTL_MODE_MST;
  1795. else {
  1796. val |= DP_TP_CTL_MODE_SST;
  1797. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  1798. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1799. }
  1800. I915_WRITE(DP_TP_CTL(port), val);
  1801. POSTING_READ(DP_TP_CTL(port));
  1802. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1803. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1804. POSTING_READ(DDI_BUF_CTL(port));
  1805. udelay(600);
  1806. }
  1807. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1808. {
  1809. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  1810. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1811. uint32_t val;
  1812. /*
  1813. * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
  1814. * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
  1815. * step 13 is the correct place for it. Step 18 is where it was
  1816. * originally before the BUN.
  1817. */
  1818. val = I915_READ(FDI_RX_CTL(PIPE_A));
  1819. val &= ~FDI_RX_ENABLE;
  1820. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  1821. intel_ddi_post_disable(intel_encoder);
  1822. val = I915_READ(FDI_RX_MISC(PIPE_A));
  1823. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1824. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1825. I915_WRITE(FDI_RX_MISC(PIPE_A), val);
  1826. val = I915_READ(FDI_RX_CTL(PIPE_A));
  1827. val &= ~FDI_PCDCLK;
  1828. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  1829. val = I915_READ(FDI_RX_CTL(PIPE_A));
  1830. val &= ~FDI_RX_PLL_ENABLE;
  1831. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  1832. }
  1833. void intel_ddi_get_config(struct intel_encoder *encoder,
  1834. struct intel_crtc_state *pipe_config)
  1835. {
  1836. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1837. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1838. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  1839. struct intel_hdmi *intel_hdmi;
  1840. u32 temp, flags = 0;
  1841. /* XXX: DSI transcoder paranoia */
  1842. if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
  1843. return;
  1844. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1845. if (temp & TRANS_DDI_PHSYNC)
  1846. flags |= DRM_MODE_FLAG_PHSYNC;
  1847. else
  1848. flags |= DRM_MODE_FLAG_NHSYNC;
  1849. if (temp & TRANS_DDI_PVSYNC)
  1850. flags |= DRM_MODE_FLAG_PVSYNC;
  1851. else
  1852. flags |= DRM_MODE_FLAG_NVSYNC;
  1853. pipe_config->base.adjusted_mode.flags |= flags;
  1854. switch (temp & TRANS_DDI_BPC_MASK) {
  1855. case TRANS_DDI_BPC_6:
  1856. pipe_config->pipe_bpp = 18;
  1857. break;
  1858. case TRANS_DDI_BPC_8:
  1859. pipe_config->pipe_bpp = 24;
  1860. break;
  1861. case TRANS_DDI_BPC_10:
  1862. pipe_config->pipe_bpp = 30;
  1863. break;
  1864. case TRANS_DDI_BPC_12:
  1865. pipe_config->pipe_bpp = 36;
  1866. break;
  1867. default:
  1868. break;
  1869. }
  1870. switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
  1871. case TRANS_DDI_MODE_SELECT_HDMI:
  1872. pipe_config->has_hdmi_sink = true;
  1873. intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1874. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  1875. pipe_config->has_infoframe = true;
  1876. /* fall through */
  1877. case TRANS_DDI_MODE_SELECT_DVI:
  1878. pipe_config->lane_count = 4;
  1879. break;
  1880. case TRANS_DDI_MODE_SELECT_FDI:
  1881. break;
  1882. case TRANS_DDI_MODE_SELECT_DP_SST:
  1883. case TRANS_DDI_MODE_SELECT_DP_MST:
  1884. pipe_config->lane_count =
  1885. ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
  1886. intel_dp_get_m_n(intel_crtc, pipe_config);
  1887. break;
  1888. default:
  1889. break;
  1890. }
  1891. if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
  1892. temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1893. if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
  1894. pipe_config->has_audio = true;
  1895. }
  1896. if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
  1897. pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
  1898. /*
  1899. * This is a big fat ugly hack.
  1900. *
  1901. * Some machines in UEFI boot mode provide us a VBT that has 18
  1902. * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
  1903. * unknown we fail to light up. Yet the same BIOS boots up with
  1904. * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
  1905. * max, not what it tells us to use.
  1906. *
  1907. * Note: This will still be broken if the eDP panel is not lit
  1908. * up by the BIOS, and thus we can't get the mode at module
  1909. * load.
  1910. */
  1911. DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
  1912. pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
  1913. dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
  1914. }
  1915. intel_ddi_clock_get(encoder, pipe_config);
  1916. if (IS_BROXTON(dev_priv))
  1917. pipe_config->lane_lat_optim_mask =
  1918. bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
  1919. }
  1920. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  1921. struct intel_crtc_state *pipe_config)
  1922. {
  1923. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1924. int type = encoder->type;
  1925. int port = intel_ddi_get_encoder_port(encoder);
  1926. int ret;
  1927. WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
  1928. if (port == PORT_A)
  1929. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  1930. if (type == INTEL_OUTPUT_HDMI)
  1931. ret = intel_hdmi_compute_config(encoder, pipe_config);
  1932. else
  1933. ret = intel_dp_compute_config(encoder, pipe_config);
  1934. if (IS_BROXTON(dev_priv) && ret)
  1935. pipe_config->lane_lat_optim_mask =
  1936. bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
  1937. pipe_config);
  1938. return ret;
  1939. }
  1940. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1941. .reset = intel_dp_encoder_reset,
  1942. .destroy = intel_dp_encoder_destroy,
  1943. };
  1944. static struct intel_connector *
  1945. intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
  1946. {
  1947. struct intel_connector *connector;
  1948. enum port port = intel_dig_port->port;
  1949. connector = intel_connector_alloc();
  1950. if (!connector)
  1951. return NULL;
  1952. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1953. if (!intel_dp_init_connector(intel_dig_port, connector)) {
  1954. kfree(connector);
  1955. return NULL;
  1956. }
  1957. return connector;
  1958. }
  1959. static struct intel_connector *
  1960. intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
  1961. {
  1962. struct intel_connector *connector;
  1963. enum port port = intel_dig_port->port;
  1964. connector = intel_connector_alloc();
  1965. if (!connector)
  1966. return NULL;
  1967. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  1968. intel_hdmi_init_connector(intel_dig_port, connector);
  1969. return connector;
  1970. }
  1971. void intel_ddi_init(struct drm_device *dev, enum port port)
  1972. {
  1973. struct drm_i915_private *dev_priv = to_i915(dev);
  1974. struct intel_digital_port *intel_dig_port;
  1975. struct intel_encoder *intel_encoder;
  1976. struct drm_encoder *encoder;
  1977. bool init_hdmi, init_dp;
  1978. int max_lanes;
  1979. if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
  1980. switch (port) {
  1981. case PORT_A:
  1982. max_lanes = 4;
  1983. break;
  1984. case PORT_E:
  1985. max_lanes = 0;
  1986. break;
  1987. default:
  1988. max_lanes = 4;
  1989. break;
  1990. }
  1991. } else {
  1992. switch (port) {
  1993. case PORT_A:
  1994. max_lanes = 2;
  1995. break;
  1996. case PORT_E:
  1997. max_lanes = 2;
  1998. break;
  1999. default:
  2000. max_lanes = 4;
  2001. break;
  2002. }
  2003. }
  2004. init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
  2005. dev_priv->vbt.ddi_port_info[port].supports_hdmi);
  2006. init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
  2007. if (!init_dp && !init_hdmi) {
  2008. DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
  2009. port_name(port));
  2010. return;
  2011. }
  2012. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  2013. if (!intel_dig_port)
  2014. return;
  2015. intel_encoder = &intel_dig_port->base;
  2016. encoder = &intel_encoder->base;
  2017. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  2018. DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
  2019. intel_encoder->compute_config = intel_ddi_compute_config;
  2020. intel_encoder->enable = intel_enable_ddi;
  2021. if (IS_BROXTON(dev_priv))
  2022. intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
  2023. intel_encoder->pre_enable = intel_ddi_pre_enable;
  2024. intel_encoder->disable = intel_disable_ddi;
  2025. intel_encoder->post_disable = intel_ddi_post_disable;
  2026. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  2027. intel_encoder->get_config = intel_ddi_get_config;
  2028. intel_encoder->suspend = intel_dp_encoder_suspend;
  2029. intel_dig_port->port = port;
  2030. intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
  2031. (DDI_BUF_PORT_REVERSAL |
  2032. DDI_A_4_LANES);
  2033. /*
  2034. * Bspec says that DDI_A_4_LANES is the only supported configuration
  2035. * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
  2036. * wasn't lit up at boot. Force this bit on in our internal
  2037. * configuration so that we use the proper lane count for our
  2038. * calculations.
  2039. */
  2040. if (IS_BROXTON(dev) && port == PORT_A) {
  2041. if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
  2042. DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
  2043. intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
  2044. max_lanes = 4;
  2045. }
  2046. }
  2047. intel_dig_port->max_lanes = max_lanes;
  2048. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  2049. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2050. intel_encoder->cloneable = 0;
  2051. if (init_dp) {
  2052. if (!intel_ddi_init_dp_connector(intel_dig_port))
  2053. goto err;
  2054. intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
  2055. /*
  2056. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  2057. * interrupts to check the external panel connection.
  2058. */
  2059. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) && port == PORT_B)
  2060. dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
  2061. else
  2062. dev_priv->hotplug.irq_port[port] = intel_dig_port;
  2063. }
  2064. /* In theory we don't need the encoder->type check, but leave it just in
  2065. * case we have some really bad VBTs... */
  2066. if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
  2067. if (!intel_ddi_init_hdmi_connector(intel_dig_port))
  2068. goto err;
  2069. }
  2070. return;
  2071. err:
  2072. drm_encoder_cleanup(encoder);
  2073. kfree(intel_dig_port);
  2074. }