dhd_sdio.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_ids.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/platform_data/brcmfmac-sdio.h>
  35. #include <linux/moduleparam.h>
  36. #include <asm/unaligned.h>
  37. #include <defs.h>
  38. #include <brcmu_wifi.h>
  39. #include <brcmu_utils.h>
  40. #include <brcm_hw_ids.h>
  41. #include <soc.h>
  42. #include "sdio_host.h"
  43. #include "chip.h"
  44. #include "nvram.h"
  45. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  46. #ifdef DEBUG
  47. #define BRCMF_TRAP_INFO_SIZE 80
  48. #define CBUF_LEN (128)
  49. /* Device console log buffer state */
  50. #define CONSOLE_BUFFER_MAX 2024
  51. struct rte_log_le {
  52. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  53. __le32 buf_size;
  54. __le32 idx;
  55. char *_buf_compat; /* Redundant pointer for backward compat. */
  56. };
  57. struct rte_console {
  58. /* Virtual UART
  59. * When there is no UART (e.g. Quickturn),
  60. * the host should write a complete
  61. * input line directly into cbuf and then write
  62. * the length into vcons_in.
  63. * This may also be used when there is a real UART
  64. * (at risk of conflicting with
  65. * the real UART). vcons_out is currently unused.
  66. */
  67. uint vcons_in;
  68. uint vcons_out;
  69. /* Output (logging) buffer
  70. * Console output is written to a ring buffer log_buf at index log_idx.
  71. * The host may read the output when it sees log_idx advance.
  72. * Output will be lost if the output wraps around faster than the host
  73. * polls.
  74. */
  75. struct rte_log_le log_le;
  76. /* Console input line buffer
  77. * Characters are read one at a time into cbuf
  78. * until <CR> is received, then
  79. * the buffer is processed as a command line.
  80. * Also used for virtual UART.
  81. */
  82. uint cbuf_idx;
  83. char cbuf[CBUF_LEN];
  84. };
  85. #endif /* DEBUG */
  86. #include <chipcommon.h>
  87. #include "dhd_bus.h"
  88. #include "dhd_dbg.h"
  89. #include "tracepoint.h"
  90. #define TXQLEN 2048 /* bulk tx queue length */
  91. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  92. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  93. #define PRIOMASK 7
  94. #define TXRETRIES 2 /* # of retries for tx frames */
  95. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  96. one scheduling */
  97. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  98. one scheduling */
  99. #define BRCMF_DEFAULT_TXGLOM_SIZE 32 /* max tx frames in glom chain */
  100. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  101. #define MEMBLOCK 2048 /* Block size used for downloading
  102. of dongle image */
  103. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  104. biggest possible glom */
  105. #define BRCMF_FIRSTREAD (1 << 6)
  106. /* SBSDIO_DEVICE_CTL */
  107. /* 1: device will assert busy signal when receiving CMD53 */
  108. #define SBSDIO_DEVCTL_SETBUSY 0x01
  109. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  110. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  111. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  112. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  113. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  114. * sdio bus power cycle to clear (rev 9) */
  115. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  116. /* Force SD->SB reset mapping (rev 11) */
  117. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  118. /* Determined by CoreControl bit */
  119. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  120. /* Force backplane reset */
  121. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  122. /* Force no backplane reset */
  123. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  124. /* direct(mapped) cis space */
  125. /* MAPPED common CIS address */
  126. #define SBSDIO_CIS_BASE_COMMON 0x1000
  127. /* maximum bytes in one CIS */
  128. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  129. /* cis offset addr is < 17 bits */
  130. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  131. /* manfid tuple length, include tuple, link bytes */
  132. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  133. #define CORE_BUS_REG(base, field) \
  134. (base + offsetof(struct sdpcmd_regs, field))
  135. /* SDIO function 1 register CHIPCLKCSR */
  136. /* Force ALP request to backplane */
  137. #define SBSDIO_FORCE_ALP 0x01
  138. /* Force HT request to backplane */
  139. #define SBSDIO_FORCE_HT 0x02
  140. /* Force ILP request to backplane */
  141. #define SBSDIO_FORCE_ILP 0x04
  142. /* Make ALP ready (power up xtal) */
  143. #define SBSDIO_ALP_AVAIL_REQ 0x08
  144. /* Make HT ready (power up PLL) */
  145. #define SBSDIO_HT_AVAIL_REQ 0x10
  146. /* Squelch clock requests from HW */
  147. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  148. /* Status: ALP is ready */
  149. #define SBSDIO_ALP_AVAIL 0x40
  150. /* Status: HT is ready */
  151. #define SBSDIO_HT_AVAIL 0x80
  152. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  153. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  154. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  155. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  156. #define SBSDIO_CLKAV(regval, alponly) \
  157. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  158. /* intstatus */
  159. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  160. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  161. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  162. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  163. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  164. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  165. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  166. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  167. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  168. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  169. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  170. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  171. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  172. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  173. #define I_PC (1 << 10) /* descriptor error */
  174. #define I_PD (1 << 11) /* data error */
  175. #define I_DE (1 << 12) /* Descriptor protocol Error */
  176. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  177. #define I_RO (1 << 14) /* Receive fifo Overflow */
  178. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  179. #define I_RI (1 << 16) /* Receive Interrupt */
  180. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  181. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  182. #define I_XI (1 << 24) /* Transmit Interrupt */
  183. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  184. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  185. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  186. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  187. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  188. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  189. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  190. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  191. #define I_DMA (I_RI | I_XI | I_ERRORS)
  192. /* corecontrol */
  193. #define CC_CISRDY (1 << 0) /* CIS Ready */
  194. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  195. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  196. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  197. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  198. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  199. /* SDA_FRAMECTRL */
  200. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  201. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  202. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  203. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  204. /*
  205. * Software allocation of To SB Mailbox resources
  206. */
  207. /* tosbmailbox bits corresponding to intstatus bits */
  208. #define SMB_NAK (1 << 0) /* Frame NAK */
  209. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  210. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  211. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  212. /* tosbmailboxdata */
  213. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  214. /*
  215. * Software allocation of To Host Mailbox resources
  216. */
  217. /* intstatus bits */
  218. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  219. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  220. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  221. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  222. /* tohostmailboxdata */
  223. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  224. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  225. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  226. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  227. #define HMB_DATA_FCDATA_MASK 0xff000000
  228. #define HMB_DATA_FCDATA_SHIFT 24
  229. #define HMB_DATA_VERSION_MASK 0x00ff0000
  230. #define HMB_DATA_VERSION_SHIFT 16
  231. /*
  232. * Software-defined protocol header
  233. */
  234. /* Current protocol version */
  235. #define SDPCM_PROT_VERSION 4
  236. /*
  237. * Shared structure between dongle and the host.
  238. * The structure contains pointers to trap or assert information.
  239. */
  240. #define SDPCM_SHARED_VERSION 0x0003
  241. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  242. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  243. #define SDPCM_SHARED_ASSERT 0x0200
  244. #define SDPCM_SHARED_TRAP 0x0400
  245. /* Space for header read, limit for data packets */
  246. #define MAX_HDR_READ (1 << 6)
  247. #define MAX_RX_DATASZ 2048
  248. /* Bump up limit on waiting for HT to account for first startup;
  249. * if the image is doing a CRC calculation before programming the PMU
  250. * for HT availability, it could take a couple hundred ms more, so
  251. * max out at a 1 second (1000000us).
  252. */
  253. #undef PMU_MAX_TRANSITION_DLY
  254. #define PMU_MAX_TRANSITION_DLY 1000000
  255. /* Value for ChipClockCSR during initial setup */
  256. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  257. SBSDIO_ALP_AVAIL_REQ)
  258. /* Flags for SDH calls */
  259. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  260. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  261. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  262. * when idle
  263. */
  264. #define BRCMF_IDLE_INTERVAL 1
  265. #define KSO_WAIT_US 50
  266. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  267. /*
  268. * Conversion of 802.1D priority to precedence level
  269. */
  270. static uint prio2prec(u32 prio)
  271. {
  272. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  273. (prio^2) : prio;
  274. }
  275. #ifdef DEBUG
  276. /* Device console log buffer state */
  277. struct brcmf_console {
  278. uint count; /* Poll interval msec counter */
  279. uint log_addr; /* Log struct address (fixed) */
  280. struct rte_log_le log_le; /* Log struct (host copy) */
  281. uint bufsize; /* Size of log buffer */
  282. u8 *buf; /* Log buffer (host copy) */
  283. uint last; /* Last buffer read index */
  284. };
  285. struct brcmf_trap_info {
  286. __le32 type;
  287. __le32 epc;
  288. __le32 cpsr;
  289. __le32 spsr;
  290. __le32 r0; /* a1 */
  291. __le32 r1; /* a2 */
  292. __le32 r2; /* a3 */
  293. __le32 r3; /* a4 */
  294. __le32 r4; /* v1 */
  295. __le32 r5; /* v2 */
  296. __le32 r6; /* v3 */
  297. __le32 r7; /* v4 */
  298. __le32 r8; /* v5 */
  299. __le32 r9; /* sb/v6 */
  300. __le32 r10; /* sl/v7 */
  301. __le32 r11; /* fp/v8 */
  302. __le32 r12; /* ip */
  303. __le32 r13; /* sp */
  304. __le32 r14; /* lr */
  305. __le32 pc; /* r15 */
  306. };
  307. #endif /* DEBUG */
  308. struct sdpcm_shared {
  309. u32 flags;
  310. u32 trap_addr;
  311. u32 assert_exp_addr;
  312. u32 assert_file_addr;
  313. u32 assert_line;
  314. u32 console_addr; /* Address of struct rte_console */
  315. u32 msgtrace_addr;
  316. u8 tag[32];
  317. u32 brpt_addr;
  318. };
  319. struct sdpcm_shared_le {
  320. __le32 flags;
  321. __le32 trap_addr;
  322. __le32 assert_exp_addr;
  323. __le32 assert_file_addr;
  324. __le32 assert_line;
  325. __le32 console_addr; /* Address of struct rte_console */
  326. __le32 msgtrace_addr;
  327. u8 tag[32];
  328. __le32 brpt_addr;
  329. };
  330. /* dongle SDIO bus specific header info */
  331. struct brcmf_sdio_hdrinfo {
  332. u8 seq_num;
  333. u8 channel;
  334. u16 len;
  335. u16 len_left;
  336. u16 len_nxtfrm;
  337. u8 dat_offset;
  338. bool lastfrm;
  339. u16 tail_pad;
  340. };
  341. /* misc chip info needed by some of the routines */
  342. /* Private data for SDIO bus interaction */
  343. struct brcmf_sdio {
  344. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  345. struct brcmf_chip *ci; /* Chip info struct */
  346. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  347. u32 hostintmask; /* Copy of Host Interrupt Mask */
  348. atomic_t intstatus; /* Intstatus bits (events) pending */
  349. atomic_t fcstate; /* State of dongle flow-control */
  350. uint blocksize; /* Block size of SDIO transfers */
  351. uint roundup; /* Max roundup limit */
  352. struct pktq txq; /* Queue length used for flow-control */
  353. u8 flowcontrol; /* per prio flow control bitmask */
  354. u8 tx_seq; /* Transmit sequence number (next) */
  355. u8 tx_max; /* Maximum transmit sequence allowed */
  356. u8 *hdrbuf; /* buffer for handling rx frame */
  357. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  358. u8 rx_seq; /* Receive sequence number (expected) */
  359. struct brcmf_sdio_hdrinfo cur_read;
  360. /* info of current read frame */
  361. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  362. bool rxpending; /* Data frame pending in dongle */
  363. uint rxbound; /* Rx frames to read before resched */
  364. uint txbound; /* Tx frames to send before resched */
  365. uint txminmax;
  366. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  367. struct sk_buff_head glom; /* Packet list for glommed superframe */
  368. uint glomerr; /* Glom packet read errors */
  369. u8 *rxbuf; /* Buffer for receiving control packets */
  370. uint rxblen; /* Allocated length of rxbuf */
  371. u8 *rxctl; /* Aligned pointer into rxbuf */
  372. u8 *rxctl_orig; /* pointer for freeing rxctl */
  373. uint rxlen; /* Length of valid data in buffer */
  374. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  375. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  376. bool intr; /* Use interrupts */
  377. bool poll; /* Use polling */
  378. atomic_t ipend; /* Device interrupt is pending */
  379. uint spurious; /* Count of spurious interrupts */
  380. uint pollrate; /* Ticks between device polls */
  381. uint polltick; /* Tick counter */
  382. #ifdef DEBUG
  383. uint console_interval;
  384. struct brcmf_console console; /* Console output polling support */
  385. uint console_addr; /* Console address from shared struct */
  386. #endif /* DEBUG */
  387. uint clkstate; /* State of sd and backplane clock(s) */
  388. bool activity; /* Activity flag for clock down */
  389. s32 idletime; /* Control for activity timeout */
  390. s32 idlecount; /* Activity timeout counter */
  391. s32 idleclock; /* How to set bus driver when idle */
  392. bool rxflow_mode; /* Rx flow control mode */
  393. bool rxflow; /* Is rx flow control on */
  394. bool alp_only; /* Don't use HT clock (ALP only) */
  395. u8 *ctrl_frame_buf;
  396. u32 ctrl_frame_len;
  397. bool ctrl_frame_stat;
  398. spinlock_t txqlock;
  399. wait_queue_head_t ctrl_wait;
  400. wait_queue_head_t dcmd_resp_wait;
  401. struct timer_list timer;
  402. struct completion watchdog_wait;
  403. struct task_struct *watchdog_tsk;
  404. bool wd_timer_valid;
  405. uint save_ms;
  406. struct workqueue_struct *brcmf_wq;
  407. struct work_struct datawork;
  408. atomic_t dpc_tskcnt;
  409. bool txoff; /* Transmit flow-controlled */
  410. struct brcmf_sdio_count sdcnt;
  411. bool sr_enabled; /* SaveRestore enabled */
  412. bool sleeping; /* SDIO bus sleeping */
  413. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  414. bool txglom; /* host tx glomming enable flag */
  415. struct sk_buff *txglom_sgpad; /* scatter-gather padding buffer */
  416. u16 head_align; /* buffer pointer alignment */
  417. u16 sgentry_align; /* scatter-gather buffer alignment */
  418. };
  419. /* clkstate */
  420. #define CLK_NONE 0
  421. #define CLK_SDONLY 1
  422. #define CLK_PENDING 2
  423. #define CLK_AVAIL 3
  424. #ifdef DEBUG
  425. static int qcount[NUMPRIO];
  426. #endif /* DEBUG */
  427. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  428. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  429. /* Retry count for register access failures */
  430. static const uint retry_limit = 2;
  431. /* Limit on rounding up frames */
  432. static const uint max_roundup = 512;
  433. #define ALIGNMENT 4
  434. static int brcmf_sdio_txglomsz = BRCMF_DEFAULT_TXGLOM_SIZE;
  435. module_param_named(txglomsz, brcmf_sdio_txglomsz, int, 0);
  436. MODULE_PARM_DESC(txglomsz, "maximum tx packet chain size [SDIO]");
  437. enum brcmf_sdio_frmtype {
  438. BRCMF_SDIO_FT_NORMAL,
  439. BRCMF_SDIO_FT_SUPER,
  440. BRCMF_SDIO_FT_SUB,
  441. };
  442. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  443. /* SDIO Pad drive strength to select value mappings */
  444. struct sdiod_drive_str {
  445. u8 strength; /* Pad Drive Strength in mA */
  446. u8 sel; /* Chip-specific select value */
  447. };
  448. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  449. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  450. {32, 0x6},
  451. {26, 0x7},
  452. {22, 0x4},
  453. {16, 0x5},
  454. {12, 0x2},
  455. {8, 0x3},
  456. {4, 0x0},
  457. {0, 0x1}
  458. };
  459. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  460. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  461. {6, 0x7},
  462. {5, 0x6},
  463. {4, 0x5},
  464. {3, 0x4},
  465. {2, 0x2},
  466. {1, 0x1},
  467. {0, 0x0}
  468. };
  469. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  470. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  471. {3, 0x3},
  472. {2, 0x2},
  473. {1, 0x1},
  474. {0, 0x0} };
  475. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  476. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  477. {16, 0x7},
  478. {12, 0x5},
  479. {8, 0x3},
  480. {4, 0x1}
  481. };
  482. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  483. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  484. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  485. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  486. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  487. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  488. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  489. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  490. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  491. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  492. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  493. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  494. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  495. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  496. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  497. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  498. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  499. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  500. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  501. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  502. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  503. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  504. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  505. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  506. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  507. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  508. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  509. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  510. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  511. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  512. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  513. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  514. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  515. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  516. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  517. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  518. struct brcmf_firmware_names {
  519. u32 chipid;
  520. u32 revmsk;
  521. const char *bin;
  522. const char *nv;
  523. };
  524. enum brcmf_firmware_type {
  525. BRCMF_FIRMWARE_BIN,
  526. BRCMF_FIRMWARE_NVRAM
  527. };
  528. #define BRCMF_FIRMWARE_NVRAM(name) \
  529. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  530. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  531. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  532. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  533. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  534. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  535. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  536. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  537. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  538. { BCM43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  539. { BCM4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) }
  540. };
  541. static const struct firmware *brcmf_sdio_get_fw(struct brcmf_sdio *bus,
  542. enum brcmf_firmware_type type)
  543. {
  544. const struct firmware *fw;
  545. const char *name;
  546. int err, i;
  547. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  548. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  549. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  550. switch (type) {
  551. case BRCMF_FIRMWARE_BIN:
  552. name = brcmf_fwname_data[i].bin;
  553. break;
  554. case BRCMF_FIRMWARE_NVRAM:
  555. name = brcmf_fwname_data[i].nv;
  556. break;
  557. default:
  558. brcmf_err("invalid firmware type (%d)\n", type);
  559. return NULL;
  560. }
  561. goto found;
  562. }
  563. }
  564. brcmf_err("Unknown chipid %d [%d]\n",
  565. bus->ci->chip, bus->ci->chiprev);
  566. return NULL;
  567. found:
  568. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  569. if ((err) || (!fw)) {
  570. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  571. return NULL;
  572. }
  573. return fw;
  574. }
  575. static void pkt_align(struct sk_buff *p, int len, int align)
  576. {
  577. uint datalign;
  578. datalign = (unsigned long)(p->data);
  579. datalign = roundup(datalign, (align)) - datalign;
  580. if (datalign)
  581. skb_pull(p, datalign);
  582. __skb_trim(p, len);
  583. }
  584. /* To check if there's window offered */
  585. static bool data_ok(struct brcmf_sdio *bus)
  586. {
  587. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  588. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  589. }
  590. /*
  591. * Reads a register in the SDIO hardware block. This block occupies a series of
  592. * adresses on the 32 bit backplane bus.
  593. */
  594. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  595. {
  596. struct brcmf_core *core;
  597. int ret;
  598. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  599. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  600. return ret;
  601. }
  602. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  603. {
  604. struct brcmf_core *core;
  605. int ret;
  606. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  607. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  608. return ret;
  609. }
  610. static int
  611. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  612. {
  613. u8 wr_val = 0, rd_val, cmp_val, bmask;
  614. int err = 0;
  615. int try_cnt = 0;
  616. brcmf_dbg(TRACE, "Enter\n");
  617. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  618. /* 1st KSO write goes to AOS wake up core if device is asleep */
  619. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  620. wr_val, &err);
  621. if (err) {
  622. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  623. return err;
  624. }
  625. if (on) {
  626. /* device WAKEUP through KSO:
  627. * write bit 0 & read back until
  628. * both bits 0 (kso bit) & 1 (dev on status) are set
  629. */
  630. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  631. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  632. bmask = cmp_val;
  633. usleep_range(2000, 3000);
  634. } else {
  635. /* Put device to sleep, turn off KSO */
  636. cmp_val = 0;
  637. /* only check for bit0, bit1(dev on status) may not
  638. * get cleared right away
  639. */
  640. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  641. }
  642. do {
  643. /* reliable KSO bit set/clr:
  644. * the sdiod sleep write access is synced to PMU 32khz clk
  645. * just one write attempt may fail,
  646. * read it back until it matches written value
  647. */
  648. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  649. &err);
  650. if (((rd_val & bmask) == cmp_val) && !err)
  651. break;
  652. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  653. try_cnt, MAX_KSO_ATTEMPTS, err);
  654. udelay(KSO_WAIT_US);
  655. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  656. wr_val, &err);
  657. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  658. return err;
  659. }
  660. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  661. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  662. /* Turn backplane clock on or off */
  663. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  664. {
  665. int err;
  666. u8 clkctl, clkreq, devctl;
  667. unsigned long timeout;
  668. brcmf_dbg(SDIO, "Enter\n");
  669. clkctl = 0;
  670. if (bus->sr_enabled) {
  671. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  672. return 0;
  673. }
  674. if (on) {
  675. /* Request HT Avail */
  676. clkreq =
  677. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  678. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  679. clkreq, &err);
  680. if (err) {
  681. brcmf_err("HT Avail request error: %d\n", err);
  682. return -EBADE;
  683. }
  684. /* Check current status */
  685. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  686. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  687. if (err) {
  688. brcmf_err("HT Avail read error: %d\n", err);
  689. return -EBADE;
  690. }
  691. /* Go to pending and await interrupt if appropriate */
  692. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  693. /* Allow only clock-available interrupt */
  694. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  695. SBSDIO_DEVICE_CTL, &err);
  696. if (err) {
  697. brcmf_err("Devctl error setting CA: %d\n",
  698. err);
  699. return -EBADE;
  700. }
  701. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  702. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  703. devctl, &err);
  704. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  705. bus->clkstate = CLK_PENDING;
  706. return 0;
  707. } else if (bus->clkstate == CLK_PENDING) {
  708. /* Cancel CA-only interrupt filter */
  709. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  710. SBSDIO_DEVICE_CTL, &err);
  711. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  712. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  713. devctl, &err);
  714. }
  715. /* Otherwise, wait here (polling) for HT Avail */
  716. timeout = jiffies +
  717. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  718. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  719. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  720. SBSDIO_FUNC1_CHIPCLKCSR,
  721. &err);
  722. if (time_after(jiffies, timeout))
  723. break;
  724. else
  725. usleep_range(5000, 10000);
  726. }
  727. if (err) {
  728. brcmf_err("HT Avail request error: %d\n", err);
  729. return -EBADE;
  730. }
  731. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  732. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  733. PMU_MAX_TRANSITION_DLY, clkctl);
  734. return -EBADE;
  735. }
  736. /* Mark clock available */
  737. bus->clkstate = CLK_AVAIL;
  738. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  739. #if defined(DEBUG)
  740. if (!bus->alp_only) {
  741. if (SBSDIO_ALPONLY(clkctl))
  742. brcmf_err("HT Clock should be on\n");
  743. }
  744. #endif /* defined (DEBUG) */
  745. bus->activity = true;
  746. } else {
  747. clkreq = 0;
  748. if (bus->clkstate == CLK_PENDING) {
  749. /* Cancel CA-only interrupt filter */
  750. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  751. SBSDIO_DEVICE_CTL, &err);
  752. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  753. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  754. devctl, &err);
  755. }
  756. bus->clkstate = CLK_SDONLY;
  757. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  758. clkreq, &err);
  759. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  760. if (err) {
  761. brcmf_err("Failed access turning clock off: %d\n",
  762. err);
  763. return -EBADE;
  764. }
  765. }
  766. return 0;
  767. }
  768. /* Change idle/active SD state */
  769. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  770. {
  771. brcmf_dbg(SDIO, "Enter\n");
  772. if (on)
  773. bus->clkstate = CLK_SDONLY;
  774. else
  775. bus->clkstate = CLK_NONE;
  776. return 0;
  777. }
  778. /* Transition SD and backplane clock readiness */
  779. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  780. {
  781. #ifdef DEBUG
  782. uint oldstate = bus->clkstate;
  783. #endif /* DEBUG */
  784. brcmf_dbg(SDIO, "Enter\n");
  785. /* Early exit if we're already there */
  786. if (bus->clkstate == target) {
  787. if (target == CLK_AVAIL) {
  788. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  789. bus->activity = true;
  790. }
  791. return 0;
  792. }
  793. switch (target) {
  794. case CLK_AVAIL:
  795. /* Make sure SD clock is available */
  796. if (bus->clkstate == CLK_NONE)
  797. brcmf_sdio_sdclk(bus, true);
  798. /* Now request HT Avail on the backplane */
  799. brcmf_sdio_htclk(bus, true, pendok);
  800. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  801. bus->activity = true;
  802. break;
  803. case CLK_SDONLY:
  804. /* Remove HT request, or bring up SD clock */
  805. if (bus->clkstate == CLK_NONE)
  806. brcmf_sdio_sdclk(bus, true);
  807. else if (bus->clkstate == CLK_AVAIL)
  808. brcmf_sdio_htclk(bus, false, false);
  809. else
  810. brcmf_err("request for %d -> %d\n",
  811. bus->clkstate, target);
  812. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  813. break;
  814. case CLK_NONE:
  815. /* Make sure to remove HT request */
  816. if (bus->clkstate == CLK_AVAIL)
  817. brcmf_sdio_htclk(bus, false, false);
  818. /* Now remove the SD clock */
  819. brcmf_sdio_sdclk(bus, false);
  820. brcmf_sdio_wd_timer(bus, 0);
  821. break;
  822. }
  823. #ifdef DEBUG
  824. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  825. #endif /* DEBUG */
  826. return 0;
  827. }
  828. static int
  829. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  830. {
  831. int err = 0;
  832. brcmf_dbg(TRACE, "Enter\n");
  833. brcmf_dbg(SDIO, "request %s currently %s\n",
  834. (sleep ? "SLEEP" : "WAKE"),
  835. (bus->sleeping ? "SLEEP" : "WAKE"));
  836. /* If SR is enabled control bus state with KSO */
  837. if (bus->sr_enabled) {
  838. /* Done if we're already in the requested state */
  839. if (sleep == bus->sleeping)
  840. goto end;
  841. /* Going to sleep */
  842. if (sleep) {
  843. /* Don't sleep if something is pending */
  844. if (atomic_read(&bus->intstatus) ||
  845. atomic_read(&bus->ipend) > 0 ||
  846. (!atomic_read(&bus->fcstate) &&
  847. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  848. data_ok(bus)))
  849. return -EBUSY;
  850. err = brcmf_sdio_kso_control(bus, false);
  851. /* disable watchdog */
  852. if (!err)
  853. brcmf_sdio_wd_timer(bus, 0);
  854. } else {
  855. bus->idlecount = 0;
  856. err = brcmf_sdio_kso_control(bus, true);
  857. }
  858. if (!err) {
  859. /* Change state */
  860. bus->sleeping = sleep;
  861. brcmf_dbg(SDIO, "new state %s\n",
  862. (sleep ? "SLEEP" : "WAKE"));
  863. } else {
  864. brcmf_err("error while changing bus sleep state %d\n",
  865. err);
  866. return err;
  867. }
  868. }
  869. end:
  870. /* control clocks */
  871. if (sleep) {
  872. if (!bus->sr_enabled)
  873. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  874. } else {
  875. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  876. }
  877. return err;
  878. }
  879. #ifdef DEBUG
  880. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  881. {
  882. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  883. }
  884. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  885. struct sdpcm_shared *sh)
  886. {
  887. u32 addr;
  888. int rv;
  889. u32 shaddr = 0;
  890. struct sdpcm_shared_le sh_le;
  891. __le32 addr_le;
  892. shaddr = bus->ci->rambase + bus->ramsize - 4;
  893. /*
  894. * Read last word in socram to determine
  895. * address of sdpcm_shared structure
  896. */
  897. sdio_claim_host(bus->sdiodev->func[1]);
  898. brcmf_sdio_bus_sleep(bus, false, false);
  899. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  900. sdio_release_host(bus->sdiodev->func[1]);
  901. if (rv < 0)
  902. return rv;
  903. addr = le32_to_cpu(addr_le);
  904. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  905. /*
  906. * Check if addr is valid.
  907. * NVRAM length at the end of memory should have been overwritten.
  908. */
  909. if (!brcmf_sdio_valid_shared_address(addr)) {
  910. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  911. addr);
  912. return -EINVAL;
  913. }
  914. /* Read hndrte_shared structure */
  915. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  916. sizeof(struct sdpcm_shared_le));
  917. if (rv < 0)
  918. return rv;
  919. /* Endianness */
  920. sh->flags = le32_to_cpu(sh_le.flags);
  921. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  922. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  923. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  924. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  925. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  926. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  927. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  928. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  929. SDPCM_SHARED_VERSION,
  930. sh->flags & SDPCM_SHARED_VERSION_MASK);
  931. return -EPROTO;
  932. }
  933. return 0;
  934. }
  935. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  936. {
  937. struct sdpcm_shared sh;
  938. if (brcmf_sdio_readshared(bus, &sh) == 0)
  939. bus->console_addr = sh.console_addr;
  940. }
  941. #else
  942. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  943. {
  944. }
  945. #endif /* DEBUG */
  946. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  947. {
  948. u32 intstatus = 0;
  949. u32 hmb_data;
  950. u8 fcbits;
  951. int ret;
  952. brcmf_dbg(SDIO, "Enter\n");
  953. /* Read mailbox data and ack that we did so */
  954. ret = r_sdreg32(bus, &hmb_data,
  955. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  956. if (ret == 0)
  957. w_sdreg32(bus, SMB_INT_ACK,
  958. offsetof(struct sdpcmd_regs, tosbmailbox));
  959. bus->sdcnt.f1regdata += 2;
  960. /* Dongle recomposed rx frames, accept them again */
  961. if (hmb_data & HMB_DATA_NAKHANDLED) {
  962. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  963. bus->rx_seq);
  964. if (!bus->rxskip)
  965. brcmf_err("unexpected NAKHANDLED!\n");
  966. bus->rxskip = false;
  967. intstatus |= I_HMB_FRAME_IND;
  968. }
  969. /*
  970. * DEVREADY does not occur with gSPI.
  971. */
  972. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  973. bus->sdpcm_ver =
  974. (hmb_data & HMB_DATA_VERSION_MASK) >>
  975. HMB_DATA_VERSION_SHIFT;
  976. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  977. brcmf_err("Version mismatch, dongle reports %d, "
  978. "expecting %d\n",
  979. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  980. else
  981. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  982. bus->sdpcm_ver);
  983. /*
  984. * Retrieve console state address now that firmware should have
  985. * updated it.
  986. */
  987. brcmf_sdio_get_console_addr(bus);
  988. }
  989. /*
  990. * Flow Control has been moved into the RX headers and this out of band
  991. * method isn't used any more.
  992. * remaining backward compatible with older dongles.
  993. */
  994. if (hmb_data & HMB_DATA_FC) {
  995. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  996. HMB_DATA_FCDATA_SHIFT;
  997. if (fcbits & ~bus->flowcontrol)
  998. bus->sdcnt.fc_xoff++;
  999. if (bus->flowcontrol & ~fcbits)
  1000. bus->sdcnt.fc_xon++;
  1001. bus->sdcnt.fc_rcvd++;
  1002. bus->flowcontrol = fcbits;
  1003. }
  1004. /* Shouldn't be any others */
  1005. if (hmb_data & ~(HMB_DATA_DEVREADY |
  1006. HMB_DATA_NAKHANDLED |
  1007. HMB_DATA_FC |
  1008. HMB_DATA_FWREADY |
  1009. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  1010. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  1011. hmb_data);
  1012. return intstatus;
  1013. }
  1014. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  1015. {
  1016. uint retries = 0;
  1017. u16 lastrbc;
  1018. u8 hi, lo;
  1019. int err;
  1020. brcmf_err("%sterminate frame%s\n",
  1021. abort ? "abort command, " : "",
  1022. rtx ? ", send NAK" : "");
  1023. if (abort)
  1024. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1025. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1026. SFC_RF_TERM, &err);
  1027. bus->sdcnt.f1regdata++;
  1028. /* Wait until the packet has been flushed (device/FIFO stable) */
  1029. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1030. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1031. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1032. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1033. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1034. bus->sdcnt.f1regdata += 2;
  1035. if ((hi == 0) && (lo == 0))
  1036. break;
  1037. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1038. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1039. lastrbc, (hi << 8) + lo);
  1040. }
  1041. lastrbc = (hi << 8) + lo;
  1042. }
  1043. if (!retries)
  1044. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1045. else
  1046. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1047. if (rtx) {
  1048. bus->sdcnt.rxrtx++;
  1049. err = w_sdreg32(bus, SMB_NAK,
  1050. offsetof(struct sdpcmd_regs, tosbmailbox));
  1051. bus->sdcnt.f1regdata++;
  1052. if (err == 0)
  1053. bus->rxskip = true;
  1054. }
  1055. /* Clear partial in any case */
  1056. bus->cur_read.len = 0;
  1057. }
  1058. /* return total length of buffer chain */
  1059. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1060. {
  1061. struct sk_buff *p;
  1062. uint total;
  1063. total = 0;
  1064. skb_queue_walk(&bus->glom, p)
  1065. total += p->len;
  1066. return total;
  1067. }
  1068. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1069. {
  1070. struct sk_buff *cur, *next;
  1071. skb_queue_walk_safe(&bus->glom, cur, next) {
  1072. skb_unlink(cur, &bus->glom);
  1073. brcmu_pkt_buf_free_skb(cur);
  1074. }
  1075. }
  1076. /**
  1077. * brcmfmac sdio bus specific header
  1078. * This is the lowest layer header wrapped on the packets transmitted between
  1079. * host and WiFi dongle which contains information needed for SDIO core and
  1080. * firmware
  1081. *
  1082. * It consists of 3 parts: hardware header, hardware extension header and
  1083. * software header
  1084. * hardware header (frame tag) - 4 bytes
  1085. * Byte 0~1: Frame length
  1086. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1087. * hardware extension header - 8 bytes
  1088. * Tx glom mode only, N/A for Rx or normal Tx
  1089. * Byte 0~1: Packet length excluding hw frame tag
  1090. * Byte 2: Reserved
  1091. * Byte 3: Frame flags, bit 0: last frame indication
  1092. * Byte 4~5: Reserved
  1093. * Byte 6~7: Tail padding length
  1094. * software header - 8 bytes
  1095. * Byte 0: Rx/Tx sequence number
  1096. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1097. * Byte 2: Length of next data frame, reserved for Tx
  1098. * Byte 3: Data offset
  1099. * Byte 4: Flow control bits, reserved for Tx
  1100. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1101. * Byte 6~7: Reserved
  1102. */
  1103. #define SDPCM_HWHDR_LEN 4
  1104. #define SDPCM_HWEXT_LEN 8
  1105. #define SDPCM_SWHDR_LEN 8
  1106. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1107. /* software header */
  1108. #define SDPCM_SEQ_MASK 0x000000ff
  1109. #define SDPCM_SEQ_WRAP 256
  1110. #define SDPCM_CHANNEL_MASK 0x00000f00
  1111. #define SDPCM_CHANNEL_SHIFT 8
  1112. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1113. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1114. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1115. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1116. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1117. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1118. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1119. #define SDPCM_NEXTLEN_SHIFT 16
  1120. #define SDPCM_DOFFSET_MASK 0xff000000
  1121. #define SDPCM_DOFFSET_SHIFT 24
  1122. #define SDPCM_FCMASK_MASK 0x000000ff
  1123. #define SDPCM_WINDOW_MASK 0x0000ff00
  1124. #define SDPCM_WINDOW_SHIFT 8
  1125. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1126. {
  1127. u32 hdrvalue;
  1128. hdrvalue = *(u32 *)swheader;
  1129. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1130. }
  1131. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1132. struct brcmf_sdio_hdrinfo *rd,
  1133. enum brcmf_sdio_frmtype type)
  1134. {
  1135. u16 len, checksum;
  1136. u8 rx_seq, fc, tx_seq_max;
  1137. u32 swheader;
  1138. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1139. /* hw header */
  1140. len = get_unaligned_le16(header);
  1141. checksum = get_unaligned_le16(header + sizeof(u16));
  1142. /* All zero means no more to read */
  1143. if (!(len | checksum)) {
  1144. bus->rxpending = false;
  1145. return -ENODATA;
  1146. }
  1147. if ((u16)(~(len ^ checksum))) {
  1148. brcmf_err("HW header checksum error\n");
  1149. bus->sdcnt.rx_badhdr++;
  1150. brcmf_sdio_rxfail(bus, false, false);
  1151. return -EIO;
  1152. }
  1153. if (len < SDPCM_HDRLEN) {
  1154. brcmf_err("HW header length error\n");
  1155. return -EPROTO;
  1156. }
  1157. if (type == BRCMF_SDIO_FT_SUPER &&
  1158. (roundup(len, bus->blocksize) != rd->len)) {
  1159. brcmf_err("HW superframe header length error\n");
  1160. return -EPROTO;
  1161. }
  1162. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1163. brcmf_err("HW subframe header length error\n");
  1164. return -EPROTO;
  1165. }
  1166. rd->len = len;
  1167. /* software header */
  1168. header += SDPCM_HWHDR_LEN;
  1169. swheader = le32_to_cpu(*(__le32 *)header);
  1170. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1171. brcmf_err("Glom descriptor found in superframe head\n");
  1172. rd->len = 0;
  1173. return -EINVAL;
  1174. }
  1175. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1176. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1177. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1178. type != BRCMF_SDIO_FT_SUPER) {
  1179. brcmf_err("HW header length too long\n");
  1180. bus->sdcnt.rx_toolong++;
  1181. brcmf_sdio_rxfail(bus, false, false);
  1182. rd->len = 0;
  1183. return -EPROTO;
  1184. }
  1185. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1186. brcmf_err("Wrong channel for superframe\n");
  1187. rd->len = 0;
  1188. return -EINVAL;
  1189. }
  1190. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1191. rd->channel != SDPCM_EVENT_CHANNEL) {
  1192. brcmf_err("Wrong channel for subframe\n");
  1193. rd->len = 0;
  1194. return -EINVAL;
  1195. }
  1196. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1197. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1198. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1199. bus->sdcnt.rx_badhdr++;
  1200. brcmf_sdio_rxfail(bus, false, false);
  1201. rd->len = 0;
  1202. return -ENXIO;
  1203. }
  1204. if (rd->seq_num != rx_seq) {
  1205. brcmf_err("seq %d: sequence number error, expect %d\n",
  1206. rx_seq, rd->seq_num);
  1207. bus->sdcnt.rx_badseq++;
  1208. rd->seq_num = rx_seq;
  1209. }
  1210. /* no need to check the reset for subframe */
  1211. if (type == BRCMF_SDIO_FT_SUB)
  1212. return 0;
  1213. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1214. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1215. /* only warm for NON glom packet */
  1216. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1217. brcmf_err("seq %d: next length error\n", rx_seq);
  1218. rd->len_nxtfrm = 0;
  1219. }
  1220. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1221. fc = swheader & SDPCM_FCMASK_MASK;
  1222. if (bus->flowcontrol != fc) {
  1223. if (~bus->flowcontrol & fc)
  1224. bus->sdcnt.fc_xoff++;
  1225. if (bus->flowcontrol & ~fc)
  1226. bus->sdcnt.fc_xon++;
  1227. bus->sdcnt.fc_rcvd++;
  1228. bus->flowcontrol = fc;
  1229. }
  1230. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1231. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1232. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1233. tx_seq_max = bus->tx_seq + 2;
  1234. }
  1235. bus->tx_max = tx_seq_max;
  1236. return 0;
  1237. }
  1238. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1239. {
  1240. *(__le16 *)header = cpu_to_le16(frm_length);
  1241. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1242. }
  1243. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1244. struct brcmf_sdio_hdrinfo *hd_info)
  1245. {
  1246. u32 hdrval;
  1247. u8 hdr_offset;
  1248. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1249. hdr_offset = SDPCM_HWHDR_LEN;
  1250. if (bus->txglom) {
  1251. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1252. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1253. hdrval = (u16)hd_info->tail_pad << 16;
  1254. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1255. hdr_offset += SDPCM_HWEXT_LEN;
  1256. }
  1257. hdrval = hd_info->seq_num;
  1258. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1259. SDPCM_CHANNEL_MASK;
  1260. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1261. SDPCM_DOFFSET_MASK;
  1262. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1263. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1264. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1265. }
  1266. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1267. {
  1268. u16 dlen, totlen;
  1269. u8 *dptr, num = 0;
  1270. u16 sublen;
  1271. struct sk_buff *pfirst, *pnext;
  1272. int errcode;
  1273. u8 doff, sfdoff;
  1274. struct brcmf_sdio_hdrinfo rd_new;
  1275. /* If packets, issue read(s) and send up packet chain */
  1276. /* Return sequence numbers consumed? */
  1277. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1278. bus->glomd, skb_peek(&bus->glom));
  1279. /* If there's a descriptor, generate the packet chain */
  1280. if (bus->glomd) {
  1281. pfirst = pnext = NULL;
  1282. dlen = (u16) (bus->glomd->len);
  1283. dptr = bus->glomd->data;
  1284. if (!dlen || (dlen & 1)) {
  1285. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1286. dlen);
  1287. dlen = 0;
  1288. }
  1289. for (totlen = num = 0; dlen; num++) {
  1290. /* Get (and move past) next length */
  1291. sublen = get_unaligned_le16(dptr);
  1292. dlen -= sizeof(u16);
  1293. dptr += sizeof(u16);
  1294. if ((sublen < SDPCM_HDRLEN) ||
  1295. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1296. brcmf_err("descriptor len %d bad: %d\n",
  1297. num, sublen);
  1298. pnext = NULL;
  1299. break;
  1300. }
  1301. if (sublen % bus->sgentry_align) {
  1302. brcmf_err("sublen %d not multiple of %d\n",
  1303. sublen, bus->sgentry_align);
  1304. }
  1305. totlen += sublen;
  1306. /* For last frame, adjust read len so total
  1307. is a block multiple */
  1308. if (!dlen) {
  1309. sublen +=
  1310. (roundup(totlen, bus->blocksize) - totlen);
  1311. totlen = roundup(totlen, bus->blocksize);
  1312. }
  1313. /* Allocate/chain packet for next subframe */
  1314. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1315. if (pnext == NULL) {
  1316. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1317. num, sublen);
  1318. break;
  1319. }
  1320. skb_queue_tail(&bus->glom, pnext);
  1321. /* Adhere to start alignment requirements */
  1322. pkt_align(pnext, sublen, bus->sgentry_align);
  1323. }
  1324. /* If all allocations succeeded, save packet chain
  1325. in bus structure */
  1326. if (pnext) {
  1327. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1328. totlen, num);
  1329. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1330. totlen != bus->cur_read.len) {
  1331. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1332. bus->cur_read.len, totlen, rxseq);
  1333. }
  1334. pfirst = pnext = NULL;
  1335. } else {
  1336. brcmf_sdio_free_glom(bus);
  1337. num = 0;
  1338. }
  1339. /* Done with descriptor packet */
  1340. brcmu_pkt_buf_free_skb(bus->glomd);
  1341. bus->glomd = NULL;
  1342. bus->cur_read.len = 0;
  1343. }
  1344. /* Ok -- either we just generated a packet chain,
  1345. or had one from before */
  1346. if (!skb_queue_empty(&bus->glom)) {
  1347. if (BRCMF_GLOM_ON()) {
  1348. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1349. skb_queue_walk(&bus->glom, pnext) {
  1350. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1351. pnext, (u8 *) (pnext->data),
  1352. pnext->len, pnext->len);
  1353. }
  1354. }
  1355. pfirst = skb_peek(&bus->glom);
  1356. dlen = (u16) brcmf_sdio_glom_len(bus);
  1357. /* Do an SDIO read for the superframe. Configurable iovar to
  1358. * read directly into the chained packet, or allocate a large
  1359. * packet and and copy into the chain.
  1360. */
  1361. sdio_claim_host(bus->sdiodev->func[1]);
  1362. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1363. &bus->glom, dlen);
  1364. sdio_release_host(bus->sdiodev->func[1]);
  1365. bus->sdcnt.f2rxdata++;
  1366. /* On failure, kill the superframe, allow a couple retries */
  1367. if (errcode < 0) {
  1368. brcmf_err("glom read of %d bytes failed: %d\n",
  1369. dlen, errcode);
  1370. sdio_claim_host(bus->sdiodev->func[1]);
  1371. if (bus->glomerr++ < 3) {
  1372. brcmf_sdio_rxfail(bus, true, true);
  1373. } else {
  1374. bus->glomerr = 0;
  1375. brcmf_sdio_rxfail(bus, true, false);
  1376. bus->sdcnt.rxglomfail++;
  1377. brcmf_sdio_free_glom(bus);
  1378. }
  1379. sdio_release_host(bus->sdiodev->func[1]);
  1380. return 0;
  1381. }
  1382. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1383. pfirst->data, min_t(int, pfirst->len, 48),
  1384. "SUPERFRAME:\n");
  1385. rd_new.seq_num = rxseq;
  1386. rd_new.len = dlen;
  1387. sdio_claim_host(bus->sdiodev->func[1]);
  1388. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1389. BRCMF_SDIO_FT_SUPER);
  1390. sdio_release_host(bus->sdiodev->func[1]);
  1391. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1392. /* Remove superframe header, remember offset */
  1393. skb_pull(pfirst, rd_new.dat_offset);
  1394. sfdoff = rd_new.dat_offset;
  1395. num = 0;
  1396. /* Validate all the subframe headers */
  1397. skb_queue_walk(&bus->glom, pnext) {
  1398. /* leave when invalid subframe is found */
  1399. if (errcode)
  1400. break;
  1401. rd_new.len = pnext->len;
  1402. rd_new.seq_num = rxseq++;
  1403. sdio_claim_host(bus->sdiodev->func[1]);
  1404. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1405. BRCMF_SDIO_FT_SUB);
  1406. sdio_release_host(bus->sdiodev->func[1]);
  1407. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1408. pnext->data, 32, "subframe:\n");
  1409. num++;
  1410. }
  1411. if (errcode) {
  1412. /* Terminate frame on error, request
  1413. a couple retries */
  1414. sdio_claim_host(bus->sdiodev->func[1]);
  1415. if (bus->glomerr++ < 3) {
  1416. /* Restore superframe header space */
  1417. skb_push(pfirst, sfdoff);
  1418. brcmf_sdio_rxfail(bus, true, true);
  1419. } else {
  1420. bus->glomerr = 0;
  1421. brcmf_sdio_rxfail(bus, true, false);
  1422. bus->sdcnt.rxglomfail++;
  1423. brcmf_sdio_free_glom(bus);
  1424. }
  1425. sdio_release_host(bus->sdiodev->func[1]);
  1426. bus->cur_read.len = 0;
  1427. return 0;
  1428. }
  1429. /* Basic SD framing looks ok - process each packet (header) */
  1430. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1431. dptr = (u8 *) (pfirst->data);
  1432. sublen = get_unaligned_le16(dptr);
  1433. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1434. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1435. dptr, pfirst->len,
  1436. "Rx Subframe Data:\n");
  1437. __skb_trim(pfirst, sublen);
  1438. skb_pull(pfirst, doff);
  1439. if (pfirst->len == 0) {
  1440. skb_unlink(pfirst, &bus->glom);
  1441. brcmu_pkt_buf_free_skb(pfirst);
  1442. continue;
  1443. }
  1444. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1445. pfirst->data,
  1446. min_t(int, pfirst->len, 32),
  1447. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1448. bus->glom.qlen, pfirst, pfirst->data,
  1449. pfirst->len, pfirst->next,
  1450. pfirst->prev);
  1451. skb_unlink(pfirst, &bus->glom);
  1452. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1453. bus->sdcnt.rxglompkts++;
  1454. }
  1455. bus->sdcnt.rxglomframes++;
  1456. }
  1457. return num;
  1458. }
  1459. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1460. bool *pending)
  1461. {
  1462. DECLARE_WAITQUEUE(wait, current);
  1463. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1464. /* Wait until control frame is available */
  1465. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1466. set_current_state(TASK_INTERRUPTIBLE);
  1467. while (!(*condition) && (!signal_pending(current) && timeout))
  1468. timeout = schedule_timeout(timeout);
  1469. if (signal_pending(current))
  1470. *pending = true;
  1471. set_current_state(TASK_RUNNING);
  1472. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1473. return timeout;
  1474. }
  1475. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1476. {
  1477. if (waitqueue_active(&bus->dcmd_resp_wait))
  1478. wake_up_interruptible(&bus->dcmd_resp_wait);
  1479. return 0;
  1480. }
  1481. static void
  1482. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1483. {
  1484. uint rdlen, pad;
  1485. u8 *buf = NULL, *rbuf;
  1486. int sdret;
  1487. brcmf_dbg(TRACE, "Enter\n");
  1488. if (bus->rxblen)
  1489. buf = vzalloc(bus->rxblen);
  1490. if (!buf)
  1491. goto done;
  1492. rbuf = bus->rxbuf;
  1493. pad = ((unsigned long)rbuf % bus->head_align);
  1494. if (pad)
  1495. rbuf += (bus->head_align - pad);
  1496. /* Copy the already-read portion over */
  1497. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1498. if (len <= BRCMF_FIRSTREAD)
  1499. goto gotpkt;
  1500. /* Raise rdlen to next SDIO block to avoid tail command */
  1501. rdlen = len - BRCMF_FIRSTREAD;
  1502. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1503. pad = bus->blocksize - (rdlen % bus->blocksize);
  1504. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1505. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1506. rdlen += pad;
  1507. } else if (rdlen % bus->head_align) {
  1508. rdlen += bus->head_align - (rdlen % bus->head_align);
  1509. }
  1510. /* Drop if the read is too big or it exceeds our maximum */
  1511. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1512. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1513. rdlen, bus->sdiodev->bus_if->maxctl);
  1514. brcmf_sdio_rxfail(bus, false, false);
  1515. goto done;
  1516. }
  1517. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1518. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1519. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1520. bus->sdcnt.rx_toolong++;
  1521. brcmf_sdio_rxfail(bus, false, false);
  1522. goto done;
  1523. }
  1524. /* Read remain of frame body */
  1525. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1526. bus->sdcnt.f2rxdata++;
  1527. /* Control frame failures need retransmission */
  1528. if (sdret < 0) {
  1529. brcmf_err("read %d control bytes failed: %d\n",
  1530. rdlen, sdret);
  1531. bus->sdcnt.rxc_errors++;
  1532. brcmf_sdio_rxfail(bus, true, true);
  1533. goto done;
  1534. } else
  1535. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1536. gotpkt:
  1537. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1538. buf, len, "RxCtrl:\n");
  1539. /* Point to valid data and indicate its length */
  1540. spin_lock_bh(&bus->rxctl_lock);
  1541. if (bus->rxctl) {
  1542. brcmf_err("last control frame is being processed.\n");
  1543. spin_unlock_bh(&bus->rxctl_lock);
  1544. vfree(buf);
  1545. goto done;
  1546. }
  1547. bus->rxctl = buf + doff;
  1548. bus->rxctl_orig = buf;
  1549. bus->rxlen = len - doff;
  1550. spin_unlock_bh(&bus->rxctl_lock);
  1551. done:
  1552. /* Awake any waiters */
  1553. brcmf_sdio_dcmd_resp_wake(bus);
  1554. }
  1555. /* Pad read to blocksize for efficiency */
  1556. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1557. {
  1558. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1559. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1560. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1561. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1562. *rdlen += *pad;
  1563. } else if (*rdlen % bus->head_align) {
  1564. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1565. }
  1566. }
  1567. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1568. {
  1569. struct sk_buff *pkt; /* Packet for event or data frames */
  1570. u16 pad; /* Number of pad bytes to read */
  1571. uint rxleft = 0; /* Remaining number of frames allowed */
  1572. int ret; /* Return code from calls */
  1573. uint rxcount = 0; /* Total frames read */
  1574. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1575. u8 head_read = 0;
  1576. brcmf_dbg(TRACE, "Enter\n");
  1577. /* Not finished unless we encounter no more frames indication */
  1578. bus->rxpending = true;
  1579. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1580. !bus->rxskip && rxleft && brcmf_bus_ready(bus->sdiodev->bus_if);
  1581. rd->seq_num++, rxleft--) {
  1582. /* Handle glomming separately */
  1583. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1584. u8 cnt;
  1585. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1586. bus->glomd, skb_peek(&bus->glom));
  1587. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1588. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1589. rd->seq_num += cnt - 1;
  1590. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1591. continue;
  1592. }
  1593. rd->len_left = rd->len;
  1594. /* read header first for unknow frame length */
  1595. sdio_claim_host(bus->sdiodev->func[1]);
  1596. if (!rd->len) {
  1597. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1598. bus->rxhdr, BRCMF_FIRSTREAD);
  1599. bus->sdcnt.f2rxhdrs++;
  1600. if (ret < 0) {
  1601. brcmf_err("RXHEADER FAILED: %d\n",
  1602. ret);
  1603. bus->sdcnt.rx_hdrfail++;
  1604. brcmf_sdio_rxfail(bus, true, true);
  1605. sdio_release_host(bus->sdiodev->func[1]);
  1606. continue;
  1607. }
  1608. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1609. bus->rxhdr, SDPCM_HDRLEN,
  1610. "RxHdr:\n");
  1611. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1612. BRCMF_SDIO_FT_NORMAL)) {
  1613. sdio_release_host(bus->sdiodev->func[1]);
  1614. if (!bus->rxpending)
  1615. break;
  1616. else
  1617. continue;
  1618. }
  1619. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1620. brcmf_sdio_read_control(bus, bus->rxhdr,
  1621. rd->len,
  1622. rd->dat_offset);
  1623. /* prepare the descriptor for the next read */
  1624. rd->len = rd->len_nxtfrm << 4;
  1625. rd->len_nxtfrm = 0;
  1626. /* treat all packet as event if we don't know */
  1627. rd->channel = SDPCM_EVENT_CHANNEL;
  1628. sdio_release_host(bus->sdiodev->func[1]);
  1629. continue;
  1630. }
  1631. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1632. rd->len - BRCMF_FIRSTREAD : 0;
  1633. head_read = BRCMF_FIRSTREAD;
  1634. }
  1635. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1636. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1637. bus->head_align);
  1638. if (!pkt) {
  1639. /* Give up on data, request rtx of events */
  1640. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1641. brcmf_sdio_rxfail(bus, false,
  1642. RETRYCHAN(rd->channel));
  1643. sdio_release_host(bus->sdiodev->func[1]);
  1644. continue;
  1645. }
  1646. skb_pull(pkt, head_read);
  1647. pkt_align(pkt, rd->len_left, bus->head_align);
  1648. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1649. bus->sdcnt.f2rxdata++;
  1650. sdio_release_host(bus->sdiodev->func[1]);
  1651. if (ret < 0) {
  1652. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1653. rd->len, rd->channel, ret);
  1654. brcmu_pkt_buf_free_skb(pkt);
  1655. sdio_claim_host(bus->sdiodev->func[1]);
  1656. brcmf_sdio_rxfail(bus, true,
  1657. RETRYCHAN(rd->channel));
  1658. sdio_release_host(bus->sdiodev->func[1]);
  1659. continue;
  1660. }
  1661. if (head_read) {
  1662. skb_push(pkt, head_read);
  1663. memcpy(pkt->data, bus->rxhdr, head_read);
  1664. head_read = 0;
  1665. } else {
  1666. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1667. rd_new.seq_num = rd->seq_num;
  1668. sdio_claim_host(bus->sdiodev->func[1]);
  1669. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1670. BRCMF_SDIO_FT_NORMAL)) {
  1671. rd->len = 0;
  1672. brcmu_pkt_buf_free_skb(pkt);
  1673. }
  1674. bus->sdcnt.rx_readahead_cnt++;
  1675. if (rd->len != roundup(rd_new.len, 16)) {
  1676. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1677. rd->len,
  1678. roundup(rd_new.len, 16) >> 4);
  1679. rd->len = 0;
  1680. brcmf_sdio_rxfail(bus, true, true);
  1681. sdio_release_host(bus->sdiodev->func[1]);
  1682. brcmu_pkt_buf_free_skb(pkt);
  1683. continue;
  1684. }
  1685. sdio_release_host(bus->sdiodev->func[1]);
  1686. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1687. rd->channel = rd_new.channel;
  1688. rd->dat_offset = rd_new.dat_offset;
  1689. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1690. BRCMF_DATA_ON()) &&
  1691. BRCMF_HDRS_ON(),
  1692. bus->rxhdr, SDPCM_HDRLEN,
  1693. "RxHdr:\n");
  1694. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1695. brcmf_err("readahead on control packet %d?\n",
  1696. rd_new.seq_num);
  1697. /* Force retry w/normal header read */
  1698. rd->len = 0;
  1699. sdio_claim_host(bus->sdiodev->func[1]);
  1700. brcmf_sdio_rxfail(bus, false, true);
  1701. sdio_release_host(bus->sdiodev->func[1]);
  1702. brcmu_pkt_buf_free_skb(pkt);
  1703. continue;
  1704. }
  1705. }
  1706. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1707. pkt->data, rd->len, "Rx Data:\n");
  1708. /* Save superframe descriptor and allocate packet frame */
  1709. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1710. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1711. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1712. rd->len);
  1713. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1714. pkt->data, rd->len,
  1715. "Glom Data:\n");
  1716. __skb_trim(pkt, rd->len);
  1717. skb_pull(pkt, SDPCM_HDRLEN);
  1718. bus->glomd = pkt;
  1719. } else {
  1720. brcmf_err("%s: glom superframe w/o "
  1721. "descriptor!\n", __func__);
  1722. sdio_claim_host(bus->sdiodev->func[1]);
  1723. brcmf_sdio_rxfail(bus, false, false);
  1724. sdio_release_host(bus->sdiodev->func[1]);
  1725. }
  1726. /* prepare the descriptor for the next read */
  1727. rd->len = rd->len_nxtfrm << 4;
  1728. rd->len_nxtfrm = 0;
  1729. /* treat all packet as event if we don't know */
  1730. rd->channel = SDPCM_EVENT_CHANNEL;
  1731. continue;
  1732. }
  1733. /* Fill in packet len and prio, deliver upward */
  1734. __skb_trim(pkt, rd->len);
  1735. skb_pull(pkt, rd->dat_offset);
  1736. /* prepare the descriptor for the next read */
  1737. rd->len = rd->len_nxtfrm << 4;
  1738. rd->len_nxtfrm = 0;
  1739. /* treat all packet as event if we don't know */
  1740. rd->channel = SDPCM_EVENT_CHANNEL;
  1741. if (pkt->len == 0) {
  1742. brcmu_pkt_buf_free_skb(pkt);
  1743. continue;
  1744. }
  1745. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1746. }
  1747. rxcount = maxframes - rxleft;
  1748. /* Message if we hit the limit */
  1749. if (!rxleft)
  1750. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1751. else
  1752. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1753. /* Back off rxseq if awaiting rtx, update rx_seq */
  1754. if (bus->rxskip)
  1755. rd->seq_num--;
  1756. bus->rx_seq = rd->seq_num;
  1757. return rxcount;
  1758. }
  1759. static void
  1760. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1761. {
  1762. if (waitqueue_active(&bus->ctrl_wait))
  1763. wake_up_interruptible(&bus->ctrl_wait);
  1764. return;
  1765. }
  1766. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1767. {
  1768. u16 head_pad;
  1769. u8 *dat_buf;
  1770. dat_buf = (u8 *)(pkt->data);
  1771. /* Check head padding */
  1772. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1773. if (head_pad) {
  1774. if (skb_headroom(pkt) < head_pad) {
  1775. bus->sdiodev->bus_if->tx_realloc++;
  1776. head_pad = 0;
  1777. if (skb_cow(pkt, head_pad))
  1778. return -ENOMEM;
  1779. }
  1780. skb_push(pkt, head_pad);
  1781. dat_buf = (u8 *)(pkt->data);
  1782. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1783. }
  1784. return head_pad;
  1785. }
  1786. /**
  1787. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1788. * bus layer usage.
  1789. */
  1790. /* flag marking a dummy skb added for DMA alignment requirement */
  1791. #define ALIGN_SKB_FLAG 0x8000
  1792. /* bit mask of data length chopped from the previous packet */
  1793. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1794. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1795. struct sk_buff_head *pktq,
  1796. struct sk_buff *pkt, u16 total_len)
  1797. {
  1798. struct brcmf_sdio_dev *sdiodev;
  1799. struct sk_buff *pkt_pad;
  1800. u16 tail_pad, tail_chop, chain_pad;
  1801. unsigned int blksize;
  1802. bool lastfrm;
  1803. int ntail, ret;
  1804. sdiodev = bus->sdiodev;
  1805. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1806. /* sg entry alignment should be a divisor of block size */
  1807. WARN_ON(blksize % bus->sgentry_align);
  1808. /* Check tail padding */
  1809. lastfrm = skb_queue_is_last(pktq, pkt);
  1810. tail_pad = 0;
  1811. tail_chop = pkt->len % bus->sgentry_align;
  1812. if (tail_chop)
  1813. tail_pad = bus->sgentry_align - tail_chop;
  1814. chain_pad = (total_len + tail_pad) % blksize;
  1815. if (lastfrm && chain_pad)
  1816. tail_pad += blksize - chain_pad;
  1817. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1818. pkt_pad = bus->txglom_sgpad;
  1819. if (pkt_pad == NULL)
  1820. brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
  1821. if (pkt_pad == NULL)
  1822. return -ENOMEM;
  1823. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1824. if (unlikely(ret < 0))
  1825. return ret;
  1826. memcpy(pkt_pad->data,
  1827. pkt->data + pkt->len - tail_chop,
  1828. tail_chop);
  1829. *(u32 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1830. skb_trim(pkt, pkt->len - tail_chop);
  1831. __skb_queue_after(pktq, pkt, pkt_pad);
  1832. } else {
  1833. ntail = pkt->data_len + tail_pad -
  1834. (pkt->end - pkt->tail);
  1835. if (skb_cloned(pkt) || ntail > 0)
  1836. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1837. return -ENOMEM;
  1838. if (skb_linearize(pkt))
  1839. return -ENOMEM;
  1840. __skb_put(pkt, tail_pad);
  1841. }
  1842. return tail_pad;
  1843. }
  1844. /**
  1845. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1846. * @bus: brcmf_sdio structure pointer
  1847. * @pktq: packet list pointer
  1848. * @chan: virtual channel to transmit the packet
  1849. *
  1850. * Processes to be applied to the packet
  1851. * - Align data buffer pointer
  1852. * - Align data buffer length
  1853. * - Prepare header
  1854. * Return: negative value if there is error
  1855. */
  1856. static int
  1857. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1858. uint chan)
  1859. {
  1860. u16 head_pad, total_len;
  1861. struct sk_buff *pkt_next;
  1862. u8 txseq;
  1863. int ret;
  1864. struct brcmf_sdio_hdrinfo hd_info = {0};
  1865. txseq = bus->tx_seq;
  1866. total_len = 0;
  1867. skb_queue_walk(pktq, pkt_next) {
  1868. /* alignment packet inserted in previous
  1869. * loop cycle can be skipped as it is
  1870. * already properly aligned and does not
  1871. * need an sdpcm header.
  1872. */
  1873. if (*(u32 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1874. continue;
  1875. /* align packet data pointer */
  1876. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1877. if (ret < 0)
  1878. return ret;
  1879. head_pad = (u16)ret;
  1880. if (head_pad)
  1881. memset(pkt_next->data, 0, head_pad + bus->tx_hdrlen);
  1882. total_len += pkt_next->len;
  1883. hd_info.len = pkt_next->len;
  1884. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1885. if (bus->txglom && pktq->qlen > 1) {
  1886. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1887. pkt_next, total_len);
  1888. if (ret < 0)
  1889. return ret;
  1890. hd_info.tail_pad = (u16)ret;
  1891. total_len += (u16)ret;
  1892. }
  1893. hd_info.channel = chan;
  1894. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1895. hd_info.seq_num = txseq++;
  1896. /* Now fill the header */
  1897. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1898. if (BRCMF_BYTES_ON() &&
  1899. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1900. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1901. brcmf_dbg_hex_dump(true, pkt_next, hd_info.len,
  1902. "Tx Frame:\n");
  1903. else if (BRCMF_HDRS_ON())
  1904. brcmf_dbg_hex_dump(true, pkt_next,
  1905. head_pad + bus->tx_hdrlen,
  1906. "Tx Header:\n");
  1907. }
  1908. /* Hardware length tag of the first packet should be total
  1909. * length of the chain (including padding)
  1910. */
  1911. if (bus->txglom)
  1912. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1913. return 0;
  1914. }
  1915. /**
  1916. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1917. * @bus: brcmf_sdio structure pointer
  1918. * @pktq: packet list pointer
  1919. *
  1920. * Processes to be applied to the packet
  1921. * - Remove head padding
  1922. * - Remove tail padding
  1923. */
  1924. static void
  1925. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1926. {
  1927. u8 *hdr;
  1928. u32 dat_offset;
  1929. u16 tail_pad;
  1930. u32 dummy_flags, chop_len;
  1931. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1932. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1933. dummy_flags = *(u32 *)(pkt_next->cb);
  1934. if (dummy_flags & ALIGN_SKB_FLAG) {
  1935. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1936. if (chop_len) {
  1937. pkt_prev = pkt_next->prev;
  1938. skb_put(pkt_prev, chop_len);
  1939. }
  1940. __skb_unlink(pkt_next, pktq);
  1941. brcmu_pkt_buf_free_skb(pkt_next);
  1942. } else {
  1943. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1944. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1945. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1946. SDPCM_DOFFSET_SHIFT;
  1947. skb_pull(pkt_next, dat_offset);
  1948. if (bus->txglom) {
  1949. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1950. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1951. }
  1952. }
  1953. }
  1954. }
  1955. /* Writes a HW/SW header into the packet and sends it. */
  1956. /* Assumes: (a) header space already there, (b) caller holds lock */
  1957. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1958. uint chan)
  1959. {
  1960. int ret;
  1961. int i;
  1962. struct sk_buff *pkt_next, *tmp;
  1963. brcmf_dbg(TRACE, "Enter\n");
  1964. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1965. if (ret)
  1966. goto done;
  1967. sdio_claim_host(bus->sdiodev->func[1]);
  1968. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1969. bus->sdcnt.f2txdata++;
  1970. if (ret < 0) {
  1971. /* On failure, abort the command and terminate the frame */
  1972. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1973. ret);
  1974. bus->sdcnt.tx_sderrs++;
  1975. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1976. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1977. SFC_WF_TERM, NULL);
  1978. bus->sdcnt.f1regdata++;
  1979. for (i = 0; i < 3; i++) {
  1980. u8 hi, lo;
  1981. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1982. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1983. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1984. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1985. bus->sdcnt.f1regdata += 2;
  1986. if ((hi == 0) && (lo == 0))
  1987. break;
  1988. }
  1989. }
  1990. sdio_release_host(bus->sdiodev->func[1]);
  1991. done:
  1992. brcmf_sdio_txpkt_postp(bus, pktq);
  1993. if (ret == 0)
  1994. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1995. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1996. __skb_unlink(pkt_next, pktq);
  1997. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  1998. }
  1999. return ret;
  2000. }
  2001. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  2002. {
  2003. struct sk_buff *pkt;
  2004. struct sk_buff_head pktq;
  2005. u32 intstatus = 0;
  2006. int ret = 0, prec_out, i;
  2007. uint cnt = 0;
  2008. u8 tx_prec_map, pkt_num;
  2009. brcmf_dbg(TRACE, "Enter\n");
  2010. tx_prec_map = ~bus->flowcontrol;
  2011. /* Send frames until the limit or some other event */
  2012. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2013. pkt_num = 1;
  2014. __skb_queue_head_init(&pktq);
  2015. if (bus->txglom)
  2016. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2017. brcmf_sdio_txglomsz);
  2018. pkt_num = min_t(u32, pkt_num,
  2019. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2020. spin_lock_bh(&bus->txqlock);
  2021. for (i = 0; i < pkt_num; i++) {
  2022. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2023. &prec_out);
  2024. if (pkt == NULL)
  2025. break;
  2026. __skb_queue_tail(&pktq, pkt);
  2027. }
  2028. spin_unlock_bh(&bus->txqlock);
  2029. if (i == 0)
  2030. break;
  2031. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2032. cnt += i;
  2033. /* In poll mode, need to check for other events */
  2034. if (!bus->intr && cnt) {
  2035. /* Check device status, signal pending interrupt */
  2036. sdio_claim_host(bus->sdiodev->func[1]);
  2037. ret = r_sdreg32(bus, &intstatus,
  2038. offsetof(struct sdpcmd_regs,
  2039. intstatus));
  2040. sdio_release_host(bus->sdiodev->func[1]);
  2041. bus->sdcnt.f2txdata++;
  2042. if (ret != 0)
  2043. break;
  2044. if (intstatus & bus->hostintmask)
  2045. atomic_set(&bus->ipend, 1);
  2046. }
  2047. }
  2048. /* Deflow-control stack if needed */
  2049. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  2050. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2051. bus->txoff = false;
  2052. brcmf_txflowblock(bus->sdiodev->dev, false);
  2053. }
  2054. return cnt;
  2055. }
  2056. static void brcmf_sdio_bus_stop(struct device *dev)
  2057. {
  2058. u32 local_hostintmask;
  2059. u8 saveclk;
  2060. int err;
  2061. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2062. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2063. struct brcmf_sdio *bus = sdiodev->bus;
  2064. brcmf_dbg(TRACE, "Enter\n");
  2065. if (bus->watchdog_tsk) {
  2066. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2067. kthread_stop(bus->watchdog_tsk);
  2068. bus->watchdog_tsk = NULL;
  2069. }
  2070. if (bus_if->state == BRCMF_BUS_DOWN) {
  2071. sdio_claim_host(sdiodev->func[1]);
  2072. /* Enable clock for device interrupts */
  2073. brcmf_sdio_bus_sleep(bus, false, false);
  2074. /* Disable and clear interrupts at the chip level also */
  2075. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2076. local_hostintmask = bus->hostintmask;
  2077. bus->hostintmask = 0;
  2078. /* Force backplane clocks to assure F2 interrupt propagates */
  2079. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2080. &err);
  2081. if (!err)
  2082. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2083. (saveclk | SBSDIO_FORCE_HT), &err);
  2084. if (err)
  2085. brcmf_err("Failed to force clock for F2: err %d\n",
  2086. err);
  2087. /* Turn off the bus (F2), free any pending packets */
  2088. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2089. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2090. /* Clear any pending interrupts now that F2 is disabled */
  2091. w_sdreg32(bus, local_hostintmask,
  2092. offsetof(struct sdpcmd_regs, intstatus));
  2093. sdio_release_host(sdiodev->func[1]);
  2094. }
  2095. /* Clear the data packet queues */
  2096. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2097. /* Clear any held glomming stuff */
  2098. if (bus->glomd)
  2099. brcmu_pkt_buf_free_skb(bus->glomd);
  2100. brcmf_sdio_free_glom(bus);
  2101. /* Clear rx control and wake any waiters */
  2102. spin_lock_bh(&bus->rxctl_lock);
  2103. bus->rxlen = 0;
  2104. spin_unlock_bh(&bus->rxctl_lock);
  2105. brcmf_sdio_dcmd_resp_wake(bus);
  2106. /* Reset some F2 state stuff */
  2107. bus->rxskip = false;
  2108. bus->tx_seq = bus->rx_seq = 0;
  2109. }
  2110. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2111. {
  2112. unsigned long flags;
  2113. if (bus->sdiodev->oob_irq_requested) {
  2114. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  2115. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2116. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  2117. bus->sdiodev->irq_en = true;
  2118. }
  2119. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  2120. }
  2121. }
  2122. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2123. {
  2124. struct brcmf_core *buscore;
  2125. u32 addr;
  2126. unsigned long val;
  2127. int n, ret;
  2128. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2129. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2130. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2131. bus->sdcnt.f1regdata++;
  2132. if (ret != 0)
  2133. val = 0;
  2134. val &= bus->hostintmask;
  2135. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2136. /* Clear interrupts */
  2137. if (val) {
  2138. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2139. bus->sdcnt.f1regdata++;
  2140. }
  2141. if (ret) {
  2142. atomic_set(&bus->intstatus, 0);
  2143. } else if (val) {
  2144. for_each_set_bit(n, &val, 32)
  2145. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2146. }
  2147. return ret;
  2148. }
  2149. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2150. {
  2151. u32 newstatus = 0;
  2152. unsigned long intstatus;
  2153. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  2154. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2155. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  2156. int err = 0, n;
  2157. brcmf_dbg(TRACE, "Enter\n");
  2158. sdio_claim_host(bus->sdiodev->func[1]);
  2159. /* If waiting for HTAVAIL, check status */
  2160. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2161. u8 clkctl, devctl = 0;
  2162. #ifdef DEBUG
  2163. /* Check for inconsistent device control */
  2164. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2165. SBSDIO_DEVICE_CTL, &err);
  2166. #endif /* DEBUG */
  2167. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2168. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2169. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2170. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2171. devctl, clkctl);
  2172. if (SBSDIO_HTAV(clkctl)) {
  2173. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2174. SBSDIO_DEVICE_CTL, &err);
  2175. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2176. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2177. devctl, &err);
  2178. bus->clkstate = CLK_AVAIL;
  2179. }
  2180. }
  2181. /* Make sure backplane clock is on */
  2182. brcmf_sdio_bus_sleep(bus, false, true);
  2183. /* Pending interrupt indicates new device status */
  2184. if (atomic_read(&bus->ipend) > 0) {
  2185. atomic_set(&bus->ipend, 0);
  2186. err = brcmf_sdio_intr_rstatus(bus);
  2187. }
  2188. /* Start with leftover status bits */
  2189. intstatus = atomic_xchg(&bus->intstatus, 0);
  2190. /* Handle flow-control change: read new state in case our ack
  2191. * crossed another change interrupt. If change still set, assume
  2192. * FC ON for safety, let next loop through do the debounce.
  2193. */
  2194. if (intstatus & I_HMB_FC_CHANGE) {
  2195. intstatus &= ~I_HMB_FC_CHANGE;
  2196. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2197. offsetof(struct sdpcmd_regs, intstatus));
  2198. err = r_sdreg32(bus, &newstatus,
  2199. offsetof(struct sdpcmd_regs, intstatus));
  2200. bus->sdcnt.f1regdata += 2;
  2201. atomic_set(&bus->fcstate,
  2202. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2203. intstatus |= (newstatus & bus->hostintmask);
  2204. }
  2205. /* Handle host mailbox indication */
  2206. if (intstatus & I_HMB_HOST_INT) {
  2207. intstatus &= ~I_HMB_HOST_INT;
  2208. intstatus |= brcmf_sdio_hostmail(bus);
  2209. }
  2210. sdio_release_host(bus->sdiodev->func[1]);
  2211. /* Generally don't ask for these, can get CRC errors... */
  2212. if (intstatus & I_WR_OOSYNC) {
  2213. brcmf_err("Dongle reports WR_OOSYNC\n");
  2214. intstatus &= ~I_WR_OOSYNC;
  2215. }
  2216. if (intstatus & I_RD_OOSYNC) {
  2217. brcmf_err("Dongle reports RD_OOSYNC\n");
  2218. intstatus &= ~I_RD_OOSYNC;
  2219. }
  2220. if (intstatus & I_SBINT) {
  2221. brcmf_err("Dongle reports SBINT\n");
  2222. intstatus &= ~I_SBINT;
  2223. }
  2224. /* Would be active due to wake-wlan in gSPI */
  2225. if (intstatus & I_CHIPACTIVE) {
  2226. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2227. intstatus &= ~I_CHIPACTIVE;
  2228. }
  2229. /* Ignore frame indications if rxskip is set */
  2230. if (bus->rxskip)
  2231. intstatus &= ~I_HMB_FRAME_IND;
  2232. /* On frame indication, read available frames */
  2233. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  2234. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  2235. if (!bus->rxpending)
  2236. intstatus &= ~I_HMB_FRAME_IND;
  2237. rxlimit -= min(framecnt, rxlimit);
  2238. }
  2239. /* Keep still-pending events for next scheduling */
  2240. if (intstatus) {
  2241. for_each_set_bit(n, &intstatus, 32)
  2242. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2243. }
  2244. brcmf_sdio_clrintr(bus);
  2245. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2246. (bus->clkstate == CLK_AVAIL)) {
  2247. int i;
  2248. sdio_claim_host(bus->sdiodev->func[1]);
  2249. err = brcmf_sdiod_send_buf(bus->sdiodev, bus->ctrl_frame_buf,
  2250. (u32)bus->ctrl_frame_len);
  2251. if (err < 0) {
  2252. /* On failure, abort the command and
  2253. terminate the frame */
  2254. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2255. err);
  2256. bus->sdcnt.tx_sderrs++;
  2257. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  2258. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2259. SFC_WF_TERM, &err);
  2260. bus->sdcnt.f1regdata++;
  2261. for (i = 0; i < 3; i++) {
  2262. u8 hi, lo;
  2263. hi = brcmf_sdiod_regrb(bus->sdiodev,
  2264. SBSDIO_FUNC1_WFRAMEBCHI,
  2265. &err);
  2266. lo = brcmf_sdiod_regrb(bus->sdiodev,
  2267. SBSDIO_FUNC1_WFRAMEBCLO,
  2268. &err);
  2269. bus->sdcnt.f1regdata += 2;
  2270. if ((hi == 0) && (lo == 0))
  2271. break;
  2272. }
  2273. } else {
  2274. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2275. }
  2276. sdio_release_host(bus->sdiodev->func[1]);
  2277. bus->ctrl_frame_stat = false;
  2278. brcmf_sdio_wait_event_wakeup(bus);
  2279. }
  2280. /* Send queued frames (limit 1 if rx may still be pending) */
  2281. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2282. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2283. && data_ok(bus)) {
  2284. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2285. txlimit;
  2286. framecnt = brcmf_sdio_sendfromq(bus, framecnt);
  2287. txlimit -= framecnt;
  2288. }
  2289. if (!brcmf_bus_ready(bus->sdiodev->bus_if) || (err != 0)) {
  2290. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2291. atomic_set(&bus->intstatus, 0);
  2292. } else if (atomic_read(&bus->intstatus) ||
  2293. atomic_read(&bus->ipend) > 0 ||
  2294. (!atomic_read(&bus->fcstate) &&
  2295. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2296. data_ok(bus)) || PKT_AVAILABLE()) {
  2297. atomic_inc(&bus->dpc_tskcnt);
  2298. }
  2299. /* If we're done for now, turn off clock request. */
  2300. if ((bus->clkstate != CLK_PENDING)
  2301. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2302. bus->activity = false;
  2303. brcmf_dbg(SDIO, "idle state\n");
  2304. sdio_claim_host(bus->sdiodev->func[1]);
  2305. brcmf_sdio_bus_sleep(bus, true, false);
  2306. sdio_release_host(bus->sdiodev->func[1]);
  2307. }
  2308. }
  2309. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2310. {
  2311. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2312. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2313. struct brcmf_sdio *bus = sdiodev->bus;
  2314. return &bus->txq;
  2315. }
  2316. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2317. {
  2318. int ret = -EBADE;
  2319. uint datalen, prec;
  2320. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2321. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2322. struct brcmf_sdio *bus = sdiodev->bus;
  2323. ulong flags;
  2324. brcmf_dbg(TRACE, "Enter\n");
  2325. datalen = pkt->len;
  2326. /* Add space for the header */
  2327. skb_push(pkt, bus->tx_hdrlen);
  2328. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2329. prec = prio2prec((pkt->priority & PRIOMASK));
  2330. /* Check for existing queue, current flow-control,
  2331. pending event, or pending clock */
  2332. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2333. bus->sdcnt.fcqueued++;
  2334. /* Priority based enq */
  2335. spin_lock_irqsave(&bus->txqlock, flags);
  2336. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2337. skb_pull(pkt, bus->tx_hdrlen);
  2338. brcmf_err("out of bus->txq !!!\n");
  2339. ret = -ENOSR;
  2340. } else {
  2341. ret = 0;
  2342. }
  2343. if (pktq_len(&bus->txq) >= TXHI) {
  2344. bus->txoff = true;
  2345. brcmf_txflowblock(bus->sdiodev->dev, true);
  2346. }
  2347. spin_unlock_irqrestore(&bus->txqlock, flags);
  2348. #ifdef DEBUG
  2349. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2350. qcount[prec] = pktq_plen(&bus->txq, prec);
  2351. #endif
  2352. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2353. atomic_inc(&bus->dpc_tskcnt);
  2354. queue_work(bus->brcmf_wq, &bus->datawork);
  2355. }
  2356. return ret;
  2357. }
  2358. #ifdef DEBUG
  2359. #define CONSOLE_LINE_MAX 192
  2360. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2361. {
  2362. struct brcmf_console *c = &bus->console;
  2363. u8 line[CONSOLE_LINE_MAX], ch;
  2364. u32 n, idx, addr;
  2365. int rv;
  2366. /* Don't do anything until FWREADY updates console address */
  2367. if (bus->console_addr == 0)
  2368. return 0;
  2369. /* Read console log struct */
  2370. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2371. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2372. sizeof(c->log_le));
  2373. if (rv < 0)
  2374. return rv;
  2375. /* Allocate console buffer (one time only) */
  2376. if (c->buf == NULL) {
  2377. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2378. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2379. if (c->buf == NULL)
  2380. return -ENOMEM;
  2381. }
  2382. idx = le32_to_cpu(c->log_le.idx);
  2383. /* Protect against corrupt value */
  2384. if (idx > c->bufsize)
  2385. return -EBADE;
  2386. /* Skip reading the console buffer if the index pointer
  2387. has not moved */
  2388. if (idx == c->last)
  2389. return 0;
  2390. /* Read the console buffer */
  2391. addr = le32_to_cpu(c->log_le.buf);
  2392. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2393. if (rv < 0)
  2394. return rv;
  2395. while (c->last != idx) {
  2396. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2397. if (c->last == idx) {
  2398. /* This would output a partial line.
  2399. * Instead, back up
  2400. * the buffer pointer and output this
  2401. * line next time around.
  2402. */
  2403. if (c->last >= n)
  2404. c->last -= n;
  2405. else
  2406. c->last = c->bufsize - n;
  2407. goto break2;
  2408. }
  2409. ch = c->buf[c->last];
  2410. c->last = (c->last + 1) % c->bufsize;
  2411. if (ch == '\n')
  2412. break;
  2413. line[n] = ch;
  2414. }
  2415. if (n > 0) {
  2416. if (line[n - 1] == '\r')
  2417. n--;
  2418. line[n] = 0;
  2419. pr_debug("CONSOLE: %s\n", line);
  2420. }
  2421. }
  2422. break2:
  2423. return 0;
  2424. }
  2425. #endif /* DEBUG */
  2426. static int brcmf_sdio_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2427. {
  2428. int i;
  2429. int ret;
  2430. bus->ctrl_frame_stat = false;
  2431. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2432. if (ret < 0) {
  2433. /* On failure, abort the command and terminate the frame */
  2434. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2435. ret);
  2436. bus->sdcnt.tx_sderrs++;
  2437. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  2438. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2439. SFC_WF_TERM, NULL);
  2440. bus->sdcnt.f1regdata++;
  2441. for (i = 0; i < 3; i++) {
  2442. u8 hi, lo;
  2443. hi = brcmf_sdiod_regrb(bus->sdiodev,
  2444. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2445. lo = brcmf_sdiod_regrb(bus->sdiodev,
  2446. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2447. bus->sdcnt.f1regdata += 2;
  2448. if (hi == 0 && lo == 0)
  2449. break;
  2450. }
  2451. return ret;
  2452. }
  2453. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2454. return ret;
  2455. }
  2456. static int
  2457. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2458. {
  2459. u8 *frame;
  2460. u16 len, pad;
  2461. uint retries = 0;
  2462. u8 doff = 0;
  2463. int ret = -1;
  2464. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2465. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2466. struct brcmf_sdio *bus = sdiodev->bus;
  2467. struct brcmf_sdio_hdrinfo hd_info = {0};
  2468. brcmf_dbg(TRACE, "Enter\n");
  2469. /* Back the pointer to make a room for bus header */
  2470. frame = msg - bus->tx_hdrlen;
  2471. len = (msglen += bus->tx_hdrlen);
  2472. /* Add alignment padding (optional for ctl frames) */
  2473. doff = ((unsigned long)frame % bus->head_align);
  2474. if (doff) {
  2475. frame -= doff;
  2476. len += doff;
  2477. msglen += doff;
  2478. memset(frame, 0, doff + bus->tx_hdrlen);
  2479. }
  2480. /* precondition: doff < bus->head_align */
  2481. doff += bus->tx_hdrlen;
  2482. /* Round send length to next SDIO block */
  2483. pad = 0;
  2484. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2485. pad = bus->blocksize - (len % bus->blocksize);
  2486. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2487. pad = 0;
  2488. } else if (len % bus->head_align) {
  2489. pad = bus->head_align - (len % bus->head_align);
  2490. }
  2491. len += pad;
  2492. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2493. /* Make sure backplane clock is on */
  2494. sdio_claim_host(bus->sdiodev->func[1]);
  2495. brcmf_sdio_bus_sleep(bus, false, false);
  2496. sdio_release_host(bus->sdiodev->func[1]);
  2497. hd_info.len = (u16)msglen;
  2498. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2499. hd_info.dat_offset = doff;
  2500. hd_info.seq_num = bus->tx_seq;
  2501. hd_info.lastfrm = true;
  2502. hd_info.tail_pad = pad;
  2503. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2504. if (bus->txglom)
  2505. brcmf_sdio_update_hwhdr(frame, len);
  2506. if (!data_ok(bus)) {
  2507. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2508. bus->tx_max, bus->tx_seq);
  2509. bus->ctrl_frame_stat = true;
  2510. /* Send from dpc */
  2511. bus->ctrl_frame_buf = frame;
  2512. bus->ctrl_frame_len = len;
  2513. wait_event_interruptible_timeout(bus->ctrl_wait,
  2514. !bus->ctrl_frame_stat,
  2515. msecs_to_jiffies(2000));
  2516. if (!bus->ctrl_frame_stat) {
  2517. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2518. ret = 0;
  2519. } else {
  2520. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2521. ret = -1;
  2522. }
  2523. }
  2524. if (ret == -1) {
  2525. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2526. frame, len, "Tx Frame:\n");
  2527. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2528. BRCMF_HDRS_ON(),
  2529. frame, min_t(u16, len, 16), "TxHdr:\n");
  2530. do {
  2531. sdio_claim_host(bus->sdiodev->func[1]);
  2532. ret = brcmf_sdio_tx_frame(bus, frame, len);
  2533. sdio_release_host(bus->sdiodev->func[1]);
  2534. } while (ret < 0 && retries++ < TXRETRIES);
  2535. }
  2536. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2537. atomic_read(&bus->dpc_tskcnt) == 0) {
  2538. bus->activity = false;
  2539. sdio_claim_host(bus->sdiodev->func[1]);
  2540. brcmf_dbg(INFO, "idle\n");
  2541. brcmf_sdio_clkctl(bus, CLK_NONE, true);
  2542. sdio_release_host(bus->sdiodev->func[1]);
  2543. }
  2544. if (ret)
  2545. bus->sdcnt.tx_ctlerrs++;
  2546. else
  2547. bus->sdcnt.tx_ctlpkts++;
  2548. return ret ? -EIO : 0;
  2549. }
  2550. #ifdef DEBUG
  2551. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2552. struct sdpcm_shared *sh, char __user *data,
  2553. size_t count)
  2554. {
  2555. u32 addr, console_ptr, console_size, console_index;
  2556. char *conbuf = NULL;
  2557. __le32 sh_val;
  2558. int rv;
  2559. loff_t pos = 0;
  2560. int nbytes = 0;
  2561. /* obtain console information from device memory */
  2562. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2563. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2564. (u8 *)&sh_val, sizeof(u32));
  2565. if (rv < 0)
  2566. return rv;
  2567. console_ptr = le32_to_cpu(sh_val);
  2568. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2569. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2570. (u8 *)&sh_val, sizeof(u32));
  2571. if (rv < 0)
  2572. return rv;
  2573. console_size = le32_to_cpu(sh_val);
  2574. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2575. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2576. (u8 *)&sh_val, sizeof(u32));
  2577. if (rv < 0)
  2578. return rv;
  2579. console_index = le32_to_cpu(sh_val);
  2580. /* allocate buffer for console data */
  2581. if (console_size <= CONSOLE_BUFFER_MAX)
  2582. conbuf = vzalloc(console_size+1);
  2583. if (!conbuf)
  2584. return -ENOMEM;
  2585. /* obtain the console data from device */
  2586. conbuf[console_size] = '\0';
  2587. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2588. console_size);
  2589. if (rv < 0)
  2590. goto done;
  2591. rv = simple_read_from_buffer(data, count, &pos,
  2592. conbuf + console_index,
  2593. console_size - console_index);
  2594. if (rv < 0)
  2595. goto done;
  2596. nbytes = rv;
  2597. if (console_index > 0) {
  2598. pos = 0;
  2599. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2600. conbuf, console_index - 1);
  2601. if (rv < 0)
  2602. goto done;
  2603. rv += nbytes;
  2604. }
  2605. done:
  2606. vfree(conbuf);
  2607. return rv;
  2608. }
  2609. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2610. char __user *data, size_t count)
  2611. {
  2612. int error, res;
  2613. char buf[350];
  2614. struct brcmf_trap_info tr;
  2615. loff_t pos = 0;
  2616. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2617. brcmf_dbg(INFO, "no trap in firmware\n");
  2618. return 0;
  2619. }
  2620. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2621. sizeof(struct brcmf_trap_info));
  2622. if (error < 0)
  2623. return error;
  2624. res = scnprintf(buf, sizeof(buf),
  2625. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2626. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2627. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2628. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2629. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2630. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2631. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2632. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2633. le32_to_cpu(tr.pc), sh->trap_addr,
  2634. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2635. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2636. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2637. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2638. return simple_read_from_buffer(data, count, &pos, buf, res);
  2639. }
  2640. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2641. struct sdpcm_shared *sh, char __user *data,
  2642. size_t count)
  2643. {
  2644. int error = 0;
  2645. char buf[200];
  2646. char file[80] = "?";
  2647. char expr[80] = "<???>";
  2648. int res;
  2649. loff_t pos = 0;
  2650. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2651. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2652. return 0;
  2653. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2654. brcmf_dbg(INFO, "no assert in dongle\n");
  2655. return 0;
  2656. }
  2657. sdio_claim_host(bus->sdiodev->func[1]);
  2658. if (sh->assert_file_addr != 0) {
  2659. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2660. sh->assert_file_addr, (u8 *)file, 80);
  2661. if (error < 0)
  2662. return error;
  2663. }
  2664. if (sh->assert_exp_addr != 0) {
  2665. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2666. sh->assert_exp_addr, (u8 *)expr, 80);
  2667. if (error < 0)
  2668. return error;
  2669. }
  2670. sdio_release_host(bus->sdiodev->func[1]);
  2671. res = scnprintf(buf, sizeof(buf),
  2672. "dongle assert: %s:%d: assert(%s)\n",
  2673. file, sh->assert_line, expr);
  2674. return simple_read_from_buffer(data, count, &pos, buf, res);
  2675. }
  2676. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2677. {
  2678. int error;
  2679. struct sdpcm_shared sh;
  2680. error = brcmf_sdio_readshared(bus, &sh);
  2681. if (error < 0)
  2682. return error;
  2683. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2684. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2685. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2686. brcmf_err("assertion in dongle\n");
  2687. if (sh.flags & SDPCM_SHARED_TRAP)
  2688. brcmf_err("firmware trap in dongle\n");
  2689. return 0;
  2690. }
  2691. static int brcmf_sdio_died_dump(struct brcmf_sdio *bus, char __user *data,
  2692. size_t count, loff_t *ppos)
  2693. {
  2694. int error = 0;
  2695. struct sdpcm_shared sh;
  2696. int nbytes = 0;
  2697. loff_t pos = *ppos;
  2698. if (pos != 0)
  2699. return 0;
  2700. error = brcmf_sdio_readshared(bus, &sh);
  2701. if (error < 0)
  2702. goto done;
  2703. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2704. if (error < 0)
  2705. goto done;
  2706. nbytes = error;
  2707. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2708. if (error < 0)
  2709. goto done;
  2710. nbytes += error;
  2711. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2712. if (error < 0)
  2713. goto done;
  2714. nbytes += error;
  2715. error = nbytes;
  2716. *ppos += nbytes;
  2717. done:
  2718. return error;
  2719. }
  2720. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2721. size_t count, loff_t *ppos)
  2722. {
  2723. struct brcmf_sdio *bus = f->private_data;
  2724. int res;
  2725. res = brcmf_sdio_died_dump(bus, data, count, ppos);
  2726. if (res > 0)
  2727. *ppos += res;
  2728. return (ssize_t)res;
  2729. }
  2730. static const struct file_operations brcmf_sdio_forensic_ops = {
  2731. .owner = THIS_MODULE,
  2732. .open = simple_open,
  2733. .read = brcmf_sdio_forensic_read
  2734. };
  2735. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2736. {
  2737. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2738. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2739. if (IS_ERR_OR_NULL(dentry))
  2740. return;
  2741. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2742. &brcmf_sdio_forensic_ops);
  2743. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2744. debugfs_create_u32("console_interval", 0644, dentry,
  2745. &bus->console_interval);
  2746. }
  2747. #else
  2748. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2749. {
  2750. return 0;
  2751. }
  2752. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2753. {
  2754. }
  2755. #endif /* DEBUG */
  2756. static int
  2757. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2758. {
  2759. int timeleft;
  2760. uint rxlen = 0;
  2761. bool pending;
  2762. u8 *buf;
  2763. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2764. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2765. struct brcmf_sdio *bus = sdiodev->bus;
  2766. brcmf_dbg(TRACE, "Enter\n");
  2767. /* Wait until control frame is available */
  2768. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2769. spin_lock_bh(&bus->rxctl_lock);
  2770. rxlen = bus->rxlen;
  2771. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2772. bus->rxctl = NULL;
  2773. buf = bus->rxctl_orig;
  2774. bus->rxctl_orig = NULL;
  2775. bus->rxlen = 0;
  2776. spin_unlock_bh(&bus->rxctl_lock);
  2777. vfree(buf);
  2778. if (rxlen) {
  2779. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2780. rxlen, msglen);
  2781. } else if (timeleft == 0) {
  2782. brcmf_err("resumed on timeout\n");
  2783. brcmf_sdio_checkdied(bus);
  2784. } else if (pending) {
  2785. brcmf_dbg(CTL, "cancelled\n");
  2786. return -ERESTARTSYS;
  2787. } else {
  2788. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2789. brcmf_sdio_checkdied(bus);
  2790. }
  2791. if (rxlen)
  2792. bus->sdcnt.rx_ctlpkts++;
  2793. else
  2794. bus->sdcnt.rx_ctlerrs++;
  2795. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2796. }
  2797. #ifdef DEBUG
  2798. static bool
  2799. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2800. u8 *ram_data, uint ram_sz)
  2801. {
  2802. char *ram_cmp;
  2803. int err;
  2804. bool ret = true;
  2805. int address;
  2806. int offset;
  2807. int len;
  2808. /* read back and verify */
  2809. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2810. ram_sz);
  2811. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2812. /* do not proceed while no memory but */
  2813. if (!ram_cmp)
  2814. return true;
  2815. address = ram_addr;
  2816. offset = 0;
  2817. while (offset < ram_sz) {
  2818. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2819. ram_sz - offset;
  2820. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2821. if (err) {
  2822. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2823. err, len, address);
  2824. ret = false;
  2825. break;
  2826. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2827. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2828. offset, len);
  2829. ret = false;
  2830. break;
  2831. }
  2832. offset += len;
  2833. address += len;
  2834. }
  2835. kfree(ram_cmp);
  2836. return ret;
  2837. }
  2838. #else /* DEBUG */
  2839. static bool
  2840. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2841. u8 *ram_data, uint ram_sz)
  2842. {
  2843. return true;
  2844. }
  2845. #endif /* DEBUG */
  2846. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2847. const struct firmware *fw)
  2848. {
  2849. int err;
  2850. brcmf_dbg(TRACE, "Enter\n");
  2851. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2852. (u8 *)fw->data, fw->size);
  2853. if (err)
  2854. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2855. err, (int)fw->size, bus->ci->rambase);
  2856. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2857. (u8 *)fw->data, fw->size))
  2858. err = -EIO;
  2859. return err;
  2860. }
  2861. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2862. const struct firmware *nv)
  2863. {
  2864. void *vars;
  2865. u32 varsz;
  2866. int address;
  2867. int err;
  2868. brcmf_dbg(TRACE, "Enter\n");
  2869. vars = brcmf_nvram_strip(nv, &varsz);
  2870. if (vars == NULL)
  2871. return -EINVAL;
  2872. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2873. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2874. if (err)
  2875. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2876. err, varsz, address);
  2877. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2878. err = -EIO;
  2879. brcmf_nvram_free(vars);
  2880. return err;
  2881. }
  2882. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus)
  2883. {
  2884. int bcmerror = -EFAULT;
  2885. const struct firmware *fw;
  2886. u32 rstvec;
  2887. sdio_claim_host(bus->sdiodev->func[1]);
  2888. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2889. /* Keep arm in reset */
  2890. brcmf_chip_enter_download(bus->ci);
  2891. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2892. if (fw == NULL) {
  2893. bcmerror = -ENOENT;
  2894. goto err;
  2895. }
  2896. rstvec = get_unaligned_le32(fw->data);
  2897. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2898. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2899. release_firmware(fw);
  2900. if (bcmerror) {
  2901. brcmf_err("dongle image file download failed\n");
  2902. goto err;
  2903. }
  2904. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2905. if (fw == NULL) {
  2906. bcmerror = -ENOENT;
  2907. goto err;
  2908. }
  2909. bcmerror = brcmf_sdio_download_nvram(bus, fw);
  2910. release_firmware(fw);
  2911. if (bcmerror) {
  2912. brcmf_err("dongle nvram file download failed\n");
  2913. goto err;
  2914. }
  2915. /* Take arm out of reset */
  2916. if (!brcmf_chip_exit_download(bus->ci, rstvec)) {
  2917. brcmf_err("error getting out of ARM core reset\n");
  2918. goto err;
  2919. }
  2920. /* Allow HT Clock now that the ARM is running. */
  2921. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_LOAD);
  2922. bcmerror = 0;
  2923. err:
  2924. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2925. sdio_release_host(bus->sdiodev->func[1]);
  2926. return bcmerror;
  2927. }
  2928. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2929. {
  2930. int err = 0;
  2931. u8 val;
  2932. brcmf_dbg(TRACE, "Enter\n");
  2933. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2934. if (err) {
  2935. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2936. return;
  2937. }
  2938. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2939. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2940. if (err) {
  2941. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2942. return;
  2943. }
  2944. /* Add CMD14 Support */
  2945. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2946. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2947. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2948. &err);
  2949. if (err) {
  2950. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2951. return;
  2952. }
  2953. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2954. SBSDIO_FORCE_HT, &err);
  2955. if (err) {
  2956. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2957. return;
  2958. }
  2959. /* set flag */
  2960. bus->sr_enabled = true;
  2961. brcmf_dbg(INFO, "SR enabled\n");
  2962. }
  2963. /* enable KSO bit */
  2964. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2965. {
  2966. u8 val;
  2967. int err = 0;
  2968. brcmf_dbg(TRACE, "Enter\n");
  2969. /* KSO bit added in SDIO core rev 12 */
  2970. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2971. return 0;
  2972. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2973. if (err) {
  2974. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2975. return err;
  2976. }
  2977. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2978. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2979. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2980. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2981. val, &err);
  2982. if (err) {
  2983. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2984. return err;
  2985. }
  2986. }
  2987. return 0;
  2988. }
  2989. static int brcmf_sdio_bus_preinit(struct device *dev)
  2990. {
  2991. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2992. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2993. struct brcmf_sdio *bus = sdiodev->bus;
  2994. uint pad_size;
  2995. u32 value;
  2996. int err;
  2997. /* the commands below use the terms tx and rx from
  2998. * a device perspective, ie. bus:txglom affects the
  2999. * bus transfers from device to host.
  3000. */
  3001. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  3002. /* for sdio core rev < 12, disable txgloming */
  3003. value = 0;
  3004. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  3005. sizeof(u32));
  3006. } else {
  3007. /* otherwise, set txglomalign */
  3008. value = 4;
  3009. if (sdiodev->pdata)
  3010. value = sdiodev->pdata->sd_sgentry_align;
  3011. /* SDIO ADMA requires at least 32 bit alignment */
  3012. value = max_t(u32, value, 4);
  3013. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  3014. sizeof(u32));
  3015. }
  3016. if (err < 0)
  3017. goto done;
  3018. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3019. if (sdiodev->sg_support) {
  3020. bus->txglom = false;
  3021. value = 1;
  3022. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  3023. bus->txglom_sgpad = brcmu_pkt_buf_get_skb(pad_size);
  3024. if (!bus->txglom_sgpad)
  3025. brcmf_err("allocating txglom padding skb failed, reduced performance\n");
  3026. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  3027. &value, sizeof(u32));
  3028. if (err < 0) {
  3029. /* bus:rxglom is allowed to fail */
  3030. err = 0;
  3031. } else {
  3032. bus->txglom = true;
  3033. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  3034. }
  3035. }
  3036. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3037. done:
  3038. return err;
  3039. }
  3040. static int brcmf_sdio_bus_init(struct device *dev)
  3041. {
  3042. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3043. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3044. struct brcmf_sdio *bus = sdiodev->bus;
  3045. int err, ret = 0;
  3046. u8 saveclk;
  3047. brcmf_dbg(TRACE, "Enter\n");
  3048. /* try to download image and nvram to the dongle */
  3049. if (bus_if->state == BRCMF_BUS_DOWN) {
  3050. bus->alp_only = true;
  3051. err = brcmf_sdio_download_firmware(bus);
  3052. if (err)
  3053. return err;
  3054. bus->alp_only = false;
  3055. }
  3056. if (!bus->sdiodev->bus_if->drvr)
  3057. return 0;
  3058. /* Start the watchdog timer */
  3059. bus->sdcnt.tickcnt = 0;
  3060. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3061. sdio_claim_host(bus->sdiodev->func[1]);
  3062. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3063. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3064. if (bus->clkstate != CLK_AVAIL)
  3065. goto exit;
  3066. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3067. saveclk = brcmf_sdiod_regrb(bus->sdiodev,
  3068. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3069. if (!err) {
  3070. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3071. (saveclk | SBSDIO_FORCE_HT), &err);
  3072. }
  3073. if (err) {
  3074. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3075. goto exit;
  3076. }
  3077. /* Enable function 2 (frame transfers) */
  3078. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3079. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3080. err = sdio_enable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3081. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3082. /* If F2 successfully enabled, set core and enable interrupts */
  3083. if (!err) {
  3084. /* Set up the interrupt mask and enable interrupts */
  3085. bus->hostintmask = HOSTINTMASK;
  3086. w_sdreg32(bus, bus->hostintmask,
  3087. offsetof(struct sdpcmd_regs, hostintmask));
  3088. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3089. } else {
  3090. /* Disable F2 again */
  3091. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3092. ret = -ENODEV;
  3093. }
  3094. if (brcmf_chip_sr_capable(bus->ci)) {
  3095. brcmf_sdio_sr_init(bus);
  3096. } else {
  3097. /* Restore previous clock setting */
  3098. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3099. saveclk, &err);
  3100. }
  3101. if (ret == 0) {
  3102. ret = brcmf_sdiod_intr_register(bus->sdiodev);
  3103. if (ret != 0)
  3104. brcmf_err("intr register failed:%d\n", ret);
  3105. }
  3106. /* If we didn't come up, turn off backplane clock */
  3107. if (ret != 0)
  3108. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3109. exit:
  3110. sdio_release_host(bus->sdiodev->func[1]);
  3111. return ret;
  3112. }
  3113. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3114. {
  3115. brcmf_dbg(TRACE, "Enter\n");
  3116. if (!bus) {
  3117. brcmf_err("bus is null pointer, exiting\n");
  3118. return;
  3119. }
  3120. if (!brcmf_bus_ready(bus->sdiodev->bus_if)) {
  3121. brcmf_err("bus is down. we have nothing to do\n");
  3122. return;
  3123. }
  3124. /* Count the interrupt call */
  3125. bus->sdcnt.intrcount++;
  3126. if (in_interrupt())
  3127. atomic_set(&bus->ipend, 1);
  3128. else
  3129. if (brcmf_sdio_intr_rstatus(bus)) {
  3130. brcmf_err("failed backplane access\n");
  3131. }
  3132. /* Disable additional interrupts (is this needed now)? */
  3133. if (!bus->intr)
  3134. brcmf_err("isr w/o interrupt configured!\n");
  3135. atomic_inc(&bus->dpc_tskcnt);
  3136. queue_work(bus->brcmf_wq, &bus->datawork);
  3137. }
  3138. static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3139. {
  3140. #ifdef DEBUG
  3141. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3142. #endif /* DEBUG */
  3143. brcmf_dbg(TIMER, "Enter\n");
  3144. /* Poll period: check device if appropriate. */
  3145. if (!bus->sr_enabled &&
  3146. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3147. u32 intstatus = 0;
  3148. /* Reset poll tick */
  3149. bus->polltick = 0;
  3150. /* Check device if no interrupts */
  3151. if (!bus->intr ||
  3152. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3153. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3154. u8 devpend;
  3155. sdio_claim_host(bus->sdiodev->func[1]);
  3156. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3157. SDIO_CCCR_INTx,
  3158. NULL);
  3159. sdio_release_host(bus->sdiodev->func[1]);
  3160. intstatus =
  3161. devpend & (INTR_STATUS_FUNC1 |
  3162. INTR_STATUS_FUNC2);
  3163. }
  3164. /* If there is something, make like the ISR and
  3165. schedule the DPC */
  3166. if (intstatus) {
  3167. bus->sdcnt.pollcnt++;
  3168. atomic_set(&bus->ipend, 1);
  3169. atomic_inc(&bus->dpc_tskcnt);
  3170. queue_work(bus->brcmf_wq, &bus->datawork);
  3171. }
  3172. }
  3173. /* Update interrupt tracking */
  3174. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3175. }
  3176. #ifdef DEBUG
  3177. /* Poll for console output periodically */
  3178. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3179. bus->console_interval != 0) {
  3180. bus->console.count += BRCMF_WD_POLL_MS;
  3181. if (bus->console.count >= bus->console_interval) {
  3182. bus->console.count -= bus->console_interval;
  3183. sdio_claim_host(bus->sdiodev->func[1]);
  3184. /* Make sure backplane clock is on */
  3185. brcmf_sdio_bus_sleep(bus, false, false);
  3186. if (brcmf_sdio_readconsole(bus) < 0)
  3187. /* stop on error */
  3188. bus->console_interval = 0;
  3189. sdio_release_host(bus->sdiodev->func[1]);
  3190. }
  3191. }
  3192. #endif /* DEBUG */
  3193. /* On idle timeout clear activity flag and/or turn off clock */
  3194. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3195. if (++bus->idlecount >= bus->idletime) {
  3196. bus->idlecount = 0;
  3197. if (bus->activity) {
  3198. bus->activity = false;
  3199. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3200. } else {
  3201. brcmf_dbg(SDIO, "idle\n");
  3202. sdio_claim_host(bus->sdiodev->func[1]);
  3203. brcmf_sdio_bus_sleep(bus, true, false);
  3204. sdio_release_host(bus->sdiodev->func[1]);
  3205. }
  3206. }
  3207. }
  3208. return (atomic_read(&bus->ipend) > 0);
  3209. }
  3210. static void brcmf_sdio_dataworker(struct work_struct *work)
  3211. {
  3212. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3213. datawork);
  3214. while (atomic_read(&bus->dpc_tskcnt)) {
  3215. brcmf_sdio_dpc(bus);
  3216. atomic_dec(&bus->dpc_tskcnt);
  3217. }
  3218. }
  3219. static void
  3220. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3221. struct brcmf_chip *ci, u32 drivestrength)
  3222. {
  3223. const struct sdiod_drive_str *str_tab = NULL;
  3224. u32 str_mask;
  3225. u32 str_shift;
  3226. u32 base;
  3227. u32 i;
  3228. u32 drivestrength_sel = 0;
  3229. u32 cc_data_temp;
  3230. u32 addr;
  3231. if (!(ci->cc_caps & CC_CAP_PMU))
  3232. return;
  3233. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3234. case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
  3235. str_tab = sdiod_drvstr_tab1_1v8;
  3236. str_mask = 0x00003800;
  3237. str_shift = 11;
  3238. break;
  3239. case SDIOD_DRVSTR_KEY(BCM4334_CHIP_ID, 17):
  3240. str_tab = sdiod_drvstr_tab6_1v8;
  3241. str_mask = 0x00001800;
  3242. str_shift = 11;
  3243. break;
  3244. case SDIOD_DRVSTR_KEY(BCM43143_CHIP_ID, 17):
  3245. /* note: 43143 does not support tristate */
  3246. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3247. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3248. str_tab = sdiod_drvstr_tab2_3v3;
  3249. str_mask = 0x00000007;
  3250. str_shift = 0;
  3251. } else
  3252. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3253. ci->name, drivestrength);
  3254. break;
  3255. case SDIOD_DRVSTR_KEY(BCM43362_CHIP_ID, 13):
  3256. str_tab = sdiod_drive_strength_tab5_1v8;
  3257. str_mask = 0x00003800;
  3258. str_shift = 11;
  3259. break;
  3260. default:
  3261. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3262. ci->name, ci->chiprev, ci->pmurev);
  3263. break;
  3264. }
  3265. if (str_tab != NULL) {
  3266. for (i = 0; str_tab[i].strength != 0; i++) {
  3267. if (drivestrength >= str_tab[i].strength) {
  3268. drivestrength_sel = str_tab[i].sel;
  3269. break;
  3270. }
  3271. }
  3272. base = brcmf_chip_get_chipcommon(ci)->base;
  3273. addr = CORE_CC_REG(base, chipcontrol_addr);
  3274. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3275. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3276. cc_data_temp &= ~str_mask;
  3277. drivestrength_sel <<= str_shift;
  3278. cc_data_temp |= drivestrength_sel;
  3279. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3280. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3281. str_tab[i].strength, drivestrength, cc_data_temp);
  3282. }
  3283. }
  3284. static int brcmf_sdio_buscoreprep(void *ctx)
  3285. {
  3286. struct brcmf_sdio_dev *sdiodev = ctx;
  3287. int err = 0;
  3288. u8 clkval, clkset;
  3289. /* Try forcing SDIO core to do ALPAvail request only */
  3290. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3291. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3292. if (err) {
  3293. brcmf_err("error writing for HT off\n");
  3294. return err;
  3295. }
  3296. /* If register supported, wait for ALPAvail and then force ALP */
  3297. /* This may take up to 15 milliseconds */
  3298. clkval = brcmf_sdiod_regrb(sdiodev,
  3299. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3300. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3301. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3302. clkset, clkval);
  3303. return -EACCES;
  3304. }
  3305. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3306. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3307. !SBSDIO_ALPAV(clkval)),
  3308. PMU_MAX_TRANSITION_DLY);
  3309. if (!SBSDIO_ALPAV(clkval)) {
  3310. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3311. clkval);
  3312. return -EBUSY;
  3313. }
  3314. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3315. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3316. udelay(65);
  3317. /* Also, disable the extra SDIO pull-ups */
  3318. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3319. return 0;
  3320. }
  3321. static void brcmf_sdio_buscore_exitdl(void *ctx, struct brcmf_chip *chip,
  3322. u32 rstvec)
  3323. {
  3324. struct brcmf_sdio_dev *sdiodev = ctx;
  3325. struct brcmf_core *core;
  3326. u32 reg_addr;
  3327. /* clear all interrupts */
  3328. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3329. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3330. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3331. if (rstvec)
  3332. /* Write reset vector to address 0 */
  3333. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3334. sizeof(rstvec));
  3335. }
  3336. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3337. {
  3338. struct brcmf_sdio_dev *sdiodev = ctx;
  3339. u32 val, rev;
  3340. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3341. if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
  3342. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3343. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3344. if (rev >= 2) {
  3345. val &= ~CID_ID_MASK;
  3346. val |= BCM4339_CHIP_ID;
  3347. }
  3348. }
  3349. return val;
  3350. }
  3351. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3352. {
  3353. struct brcmf_sdio_dev *sdiodev = ctx;
  3354. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3355. }
  3356. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3357. .prepare = brcmf_sdio_buscoreprep,
  3358. .exit_dl = brcmf_sdio_buscore_exitdl,
  3359. .read32 = brcmf_sdio_buscore_read32,
  3360. .write32 = brcmf_sdio_buscore_write32,
  3361. };
  3362. static bool
  3363. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3364. {
  3365. u8 clkctl = 0;
  3366. int err = 0;
  3367. int reg_addr;
  3368. u32 reg_val;
  3369. u32 drivestrength;
  3370. sdio_claim_host(bus->sdiodev->func[1]);
  3371. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3372. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3373. /*
  3374. * Force PLL off until brcmf_chip_attach()
  3375. * programs PLL control regs
  3376. */
  3377. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3378. BRCMF_INIT_CLKCTL1, &err);
  3379. if (!err)
  3380. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3381. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3382. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3383. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3384. err, BRCMF_INIT_CLKCTL1, clkctl);
  3385. goto fail;
  3386. }
  3387. /* SDIO register access works so moving
  3388. * state from UNKNOWN to DOWN.
  3389. */
  3390. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_DOWN);
  3391. bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
  3392. if (IS_ERR(bus->ci)) {
  3393. brcmf_err("brcmf_chip_attach failed!\n");
  3394. bus->ci = NULL;
  3395. goto fail;
  3396. }
  3397. if (brcmf_sdio_kso_init(bus)) {
  3398. brcmf_err("error enabling KSO\n");
  3399. goto fail;
  3400. }
  3401. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3402. drivestrength = bus->sdiodev->pdata->drive_strength;
  3403. else
  3404. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3405. brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3406. /* Get info on the SOCRAM cores... */
  3407. bus->ramsize = bus->ci->ramsize;
  3408. if (!(bus->ramsize)) {
  3409. brcmf_err("failed to find SOCRAM memory!\n");
  3410. goto fail;
  3411. }
  3412. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3413. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3414. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3415. if (err)
  3416. goto fail;
  3417. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3418. brcmf_sdiod_regwb(bus->sdiodev,
  3419. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3420. if (err)
  3421. goto fail;
  3422. /* set PMUControl so a backplane reset does PMU state reload */
  3423. reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
  3424. pmucontrol);
  3425. reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
  3426. if (err)
  3427. goto fail;
  3428. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3429. brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
  3430. if (err)
  3431. goto fail;
  3432. sdio_release_host(bus->sdiodev->func[1]);
  3433. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3434. /* allocate header buffer */
  3435. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3436. if (!bus->hdrbuf)
  3437. return false;
  3438. /* Locate an appropriately-aligned portion of hdrbuf */
  3439. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3440. bus->head_align);
  3441. /* Set the poll and/or interrupt flags */
  3442. bus->intr = true;
  3443. bus->poll = false;
  3444. if (bus->poll)
  3445. bus->pollrate = 1;
  3446. return true;
  3447. fail:
  3448. sdio_release_host(bus->sdiodev->func[1]);
  3449. return false;
  3450. }
  3451. static int
  3452. brcmf_sdio_watchdog_thread(void *data)
  3453. {
  3454. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3455. allow_signal(SIGTERM);
  3456. /* Run until signal received */
  3457. while (1) {
  3458. if (kthread_should_stop())
  3459. break;
  3460. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3461. brcmf_sdio_bus_watchdog(bus);
  3462. /* Count the tick for reference */
  3463. bus->sdcnt.tickcnt++;
  3464. } else
  3465. break;
  3466. }
  3467. return 0;
  3468. }
  3469. static void
  3470. brcmf_sdio_watchdog(unsigned long data)
  3471. {
  3472. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3473. if (bus->watchdog_tsk) {
  3474. complete(&bus->watchdog_wait);
  3475. /* Reschedule the watchdog */
  3476. if (bus->wd_timer_valid)
  3477. mod_timer(&bus->timer,
  3478. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3479. }
  3480. }
  3481. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3482. .stop = brcmf_sdio_bus_stop,
  3483. .preinit = brcmf_sdio_bus_preinit,
  3484. .init = brcmf_sdio_bus_init,
  3485. .txdata = brcmf_sdio_bus_txdata,
  3486. .txctl = brcmf_sdio_bus_txctl,
  3487. .rxctl = brcmf_sdio_bus_rxctl,
  3488. .gettxq = brcmf_sdio_bus_gettxq,
  3489. };
  3490. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3491. {
  3492. int ret;
  3493. struct brcmf_sdio *bus;
  3494. brcmf_dbg(TRACE, "Enter\n");
  3495. /* Allocate private bus interface state */
  3496. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3497. if (!bus)
  3498. goto fail;
  3499. bus->sdiodev = sdiodev;
  3500. sdiodev->bus = bus;
  3501. skb_queue_head_init(&bus->glom);
  3502. bus->txbound = BRCMF_TXBOUND;
  3503. bus->rxbound = BRCMF_RXBOUND;
  3504. bus->txminmax = BRCMF_TXMINMAX;
  3505. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3506. /* platform specific configuration:
  3507. * alignments must be at least 4 bytes for ADMA
  3508. */
  3509. bus->head_align = ALIGNMENT;
  3510. bus->sgentry_align = ALIGNMENT;
  3511. if (sdiodev->pdata) {
  3512. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3513. bus->head_align = sdiodev->pdata->sd_head_align;
  3514. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3515. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3516. }
  3517. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3518. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3519. if (bus->brcmf_wq == NULL) {
  3520. brcmf_err("insufficient memory to create txworkqueue\n");
  3521. goto fail;
  3522. }
  3523. /* attempt to attach to the dongle */
  3524. if (!(brcmf_sdio_probe_attach(bus))) {
  3525. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3526. goto fail;
  3527. }
  3528. spin_lock_init(&bus->rxctl_lock);
  3529. spin_lock_init(&bus->txqlock);
  3530. init_waitqueue_head(&bus->ctrl_wait);
  3531. init_waitqueue_head(&bus->dcmd_resp_wait);
  3532. /* Set up the watchdog timer */
  3533. init_timer(&bus->timer);
  3534. bus->timer.data = (unsigned long)bus;
  3535. bus->timer.function = brcmf_sdio_watchdog;
  3536. /* Initialize watchdog thread */
  3537. init_completion(&bus->watchdog_wait);
  3538. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3539. bus, "brcmf_watchdog");
  3540. if (IS_ERR(bus->watchdog_tsk)) {
  3541. pr_warn("brcmf_watchdog thread failed to start\n");
  3542. bus->watchdog_tsk = NULL;
  3543. }
  3544. /* Initialize DPC thread */
  3545. atomic_set(&bus->dpc_tskcnt, 0);
  3546. /* Assign bus interface call back */
  3547. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3548. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3549. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3550. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3551. /* default sdio bus header length for tx packet */
  3552. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3553. /* Attach to the common layer, reserve hdr space */
  3554. ret = brcmf_attach(bus->sdiodev->dev);
  3555. if (ret != 0) {
  3556. brcmf_err("brcmf_attach failed\n");
  3557. goto fail;
  3558. }
  3559. /* Allocate buffers */
  3560. if (bus->sdiodev->bus_if->maxctl) {
  3561. bus->rxblen =
  3562. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3563. ALIGNMENT) + bus->head_align;
  3564. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3565. if (!(bus->rxbuf)) {
  3566. brcmf_err("rxbuf allocation failed\n");
  3567. goto fail;
  3568. }
  3569. }
  3570. sdio_claim_host(bus->sdiodev->func[1]);
  3571. /* Disable F2 to clear any intermediate frame state on the dongle */
  3572. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3573. bus->rxflow = false;
  3574. /* Done with backplane-dependent accesses, can drop clock... */
  3575. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3576. sdio_release_host(bus->sdiodev->func[1]);
  3577. /* ...and initialize clock/power states */
  3578. bus->clkstate = CLK_SDONLY;
  3579. bus->idletime = BRCMF_IDLE_INTERVAL;
  3580. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3581. /* Query the F2 block size, set roundup accordingly */
  3582. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3583. bus->roundup = min(max_roundup, bus->blocksize);
  3584. /* SR state */
  3585. bus->sleeping = false;
  3586. bus->sr_enabled = false;
  3587. brcmf_sdio_debugfs_create(bus);
  3588. brcmf_dbg(INFO, "completed!!\n");
  3589. /* if firmware path present try to download and bring up bus */
  3590. ret = brcmf_bus_start(bus->sdiodev->dev);
  3591. if (ret != 0) {
  3592. brcmf_err("dongle is not responding\n");
  3593. goto fail;
  3594. }
  3595. return bus;
  3596. fail:
  3597. brcmf_sdio_remove(bus);
  3598. return NULL;
  3599. }
  3600. /* Detach and free everything */
  3601. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3602. {
  3603. brcmf_dbg(TRACE, "Enter\n");
  3604. if (bus) {
  3605. /* De-register interrupt handler */
  3606. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3607. if (bus->sdiodev->bus_if->drvr) {
  3608. brcmf_detach(bus->sdiodev->dev);
  3609. }
  3610. cancel_work_sync(&bus->datawork);
  3611. if (bus->brcmf_wq)
  3612. destroy_workqueue(bus->brcmf_wq);
  3613. if (bus->ci) {
  3614. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3615. sdio_claim_host(bus->sdiodev->func[1]);
  3616. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3617. /* Leave the device in state where it is
  3618. * 'quiet'. This is done by putting it in
  3619. * download_state which essentially resets
  3620. * all necessary cores.
  3621. */
  3622. msleep(20);
  3623. brcmf_chip_enter_download(bus->ci);
  3624. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3625. sdio_release_host(bus->sdiodev->func[1]);
  3626. }
  3627. brcmf_chip_detach(bus->ci);
  3628. }
  3629. brcmu_pkt_buf_free_skb(bus->txglom_sgpad);
  3630. kfree(bus->rxbuf);
  3631. kfree(bus->hdrbuf);
  3632. kfree(bus);
  3633. }
  3634. brcmf_dbg(TRACE, "Disconnected\n");
  3635. }
  3636. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3637. {
  3638. /* Totally stop the timer */
  3639. if (!wdtick && bus->wd_timer_valid) {
  3640. del_timer_sync(&bus->timer);
  3641. bus->wd_timer_valid = false;
  3642. bus->save_ms = wdtick;
  3643. return;
  3644. }
  3645. /* don't start the wd until fw is loaded */
  3646. if (bus->sdiodev->bus_if->state != BRCMF_BUS_DATA)
  3647. return;
  3648. if (wdtick) {
  3649. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3650. if (bus->wd_timer_valid)
  3651. /* Stop timer and restart at new value */
  3652. del_timer_sync(&bus->timer);
  3653. /* Create timer again when watchdog period is
  3654. dynamically changed or in the first instance
  3655. */
  3656. bus->timer.expires =
  3657. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3658. add_timer(&bus->timer);
  3659. } else {
  3660. /* Re arm the timer, at last watchdog period */
  3661. mod_timer(&bus->timer,
  3662. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3663. }
  3664. bus->wd_timer_valid = true;
  3665. bus->save_ms = wdtick;
  3666. }
  3667. }