Kconfig 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_MIGHT_HAVE_PC_PARPORT
  9. select ARCH_USE_BUILTIN_BSWAP
  10. select ARCH_USE_CMPXCHG_LOCKREF
  11. select ARCH_WANT_IPC_PARSE_VERSION
  12. select BUILDTIME_EXTABLE_SORT if MMU
  13. select CLONE_BACKWARDS
  14. select CPU_PM if (SUSPEND || CPU_IDLE)
  15. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  16. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  17. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  18. select GENERIC_IDLE_POLL_SETUP
  19. select GENERIC_IRQ_PROBE
  20. select GENERIC_IRQ_SHOW
  21. select GENERIC_PCI_IOMAP
  22. select GENERIC_SCHED_CLOCK
  23. select GENERIC_SMP_IDLE_THREAD
  24. select GENERIC_STRNCPY_FROM_USER
  25. select GENERIC_STRNLEN_USER
  26. select HARDIRQS_SW_RESEND
  27. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  28. select HAVE_ARCH_KGDB
  29. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  30. select HAVE_ARCH_TRACEHOOK
  31. select HAVE_BPF_JIT
  32. select HAVE_CONTEXT_TRACKING
  33. select HAVE_C_RECORDMCOUNT
  34. select HAVE_DEBUG_KMEMLEAK
  35. select HAVE_DMA_API_DEBUG
  36. select HAVE_DMA_ATTRS
  37. select HAVE_DMA_CONTIGUOUS if MMU
  38. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  39. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  40. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  41. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  42. select HAVE_GENERIC_DMA_COHERENT
  43. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  44. select HAVE_IDE if PCI || ISA || PCMCIA
  45. select HAVE_IRQ_TIME_ACCOUNTING
  46. select HAVE_KERNEL_GZIP
  47. select HAVE_KERNEL_LZ4
  48. select HAVE_KERNEL_LZMA
  49. select HAVE_KERNEL_LZO
  50. select HAVE_KERNEL_XZ
  51. select HAVE_KPROBES if !XIP_KERNEL
  52. select HAVE_KRETPROBES if (HAVE_KPROBES)
  53. select HAVE_MEMBLOCK
  54. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  55. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  56. select HAVE_PERF_EVENTS
  57. select HAVE_PERF_REGS
  58. select HAVE_PERF_USER_STACK_DUMP
  59. select HAVE_REGS_AND_STACK_ACCESS_API
  60. select HAVE_SYSCALL_TRACEPOINTS
  61. select HAVE_UID16
  62. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  63. select IRQ_FORCED_THREADING
  64. select KTIME_SCALAR
  65. select MODULES_USE_ELF_REL
  66. select OLD_SIGACTION
  67. select OLD_SIGSUSPEND3
  68. select PERF_USE_VMALLOC
  69. select RTC_LIB
  70. select SYS_SUPPORTS_APM_EMULATION
  71. # Above selects are sorted alphabetically; please add new ones
  72. # according to that. Thanks.
  73. help
  74. The ARM series is a line of low-power-consumption RISC chip designs
  75. licensed by ARM Ltd and targeted at embedded applications and
  76. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  77. manufactured, but legacy ARM-based PC hardware remains popular in
  78. Europe. There is an ARM Linux project with a web page at
  79. <http://www.arm.linux.org.uk/>.
  80. config ARM_HAS_SG_CHAIN
  81. bool
  82. config NEED_SG_DMA_LENGTH
  83. bool
  84. config ARM_DMA_USE_IOMMU
  85. bool
  86. select ARM_HAS_SG_CHAIN
  87. select NEED_SG_DMA_LENGTH
  88. if ARM_DMA_USE_IOMMU
  89. config ARM_DMA_IOMMU_ALIGNMENT
  90. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  91. range 4 9
  92. default 8
  93. help
  94. DMA mapping framework by default aligns all buffers to the smallest
  95. PAGE_SIZE order which is greater than or equal to the requested buffer
  96. size. This works well for buffers up to a few hundreds kilobytes, but
  97. for larger buffers it just a waste of address space. Drivers which has
  98. relatively small addressing window (like 64Mib) might run out of
  99. virtual space with just a few allocations.
  100. With this parameter you can specify the maximum PAGE_SIZE order for
  101. DMA IOMMU buffers. Larger buffers will be aligned only to this
  102. specified order. The order is expressed as a power of two multiplied
  103. by the PAGE_SIZE.
  104. endif
  105. config HAVE_PWM
  106. bool
  107. config MIGHT_HAVE_PCI
  108. bool
  109. config SYS_SUPPORTS_APM_EMULATION
  110. bool
  111. config HAVE_TCM
  112. bool
  113. select GENERIC_ALLOCATOR
  114. config HAVE_PROC_CPU
  115. bool
  116. config NO_IOPORT
  117. bool
  118. config EISA
  119. bool
  120. ---help---
  121. The Extended Industry Standard Architecture (EISA) bus was
  122. developed as an open alternative to the IBM MicroChannel bus.
  123. The EISA bus provided some of the features of the IBM MicroChannel
  124. bus while maintaining backward compatibility with cards made for
  125. the older ISA bus. The EISA bus saw limited use between 1988 and
  126. 1995 when it was made obsolete by the PCI bus.
  127. Say Y here if you are building a kernel for an EISA-based machine.
  128. Otherwise, say N.
  129. config SBUS
  130. bool
  131. config STACKTRACE_SUPPORT
  132. bool
  133. default y
  134. config HAVE_LATENCYTOP_SUPPORT
  135. bool
  136. depends on !SMP
  137. default y
  138. config LOCKDEP_SUPPORT
  139. bool
  140. default y
  141. config TRACE_IRQFLAGS_SUPPORT
  142. bool
  143. default y
  144. config RWSEM_GENERIC_SPINLOCK
  145. bool
  146. default y
  147. config RWSEM_XCHGADD_ALGORITHM
  148. bool
  149. config ARCH_HAS_ILOG2_U32
  150. bool
  151. config ARCH_HAS_ILOG2_U64
  152. bool
  153. config ARCH_HAS_CPUFREQ
  154. bool
  155. help
  156. Internal node to signify that the ARCH has CPUFREQ support
  157. and that the relevant menu configurations are displayed for
  158. it.
  159. config ARCH_HAS_BANDGAP
  160. bool
  161. config GENERIC_HWEIGHT
  162. bool
  163. default y
  164. config GENERIC_CALIBRATE_DELAY
  165. bool
  166. default y
  167. config ARCH_MAY_HAVE_PC_FDC
  168. bool
  169. config ZONE_DMA
  170. bool
  171. config NEED_DMA_MAP_STATE
  172. def_bool y
  173. config ARCH_HAS_DMA_SET_COHERENT_MASK
  174. bool
  175. config GENERIC_ISA_DMA
  176. bool
  177. config FIQ
  178. bool
  179. config NEED_RET_TO_USER
  180. bool
  181. config ARCH_MTD_XIP
  182. bool
  183. config VECTORS_BASE
  184. hex
  185. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  186. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  187. default 0x00000000
  188. help
  189. The base address of exception vectors. This must be two pages
  190. in size.
  191. config ARM_PATCH_PHYS_VIRT
  192. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  193. default y
  194. depends on !XIP_KERNEL && MMU
  195. depends on !ARCH_REALVIEW || !SPARSEMEM
  196. help
  197. Patch phys-to-virt and virt-to-phys translation functions at
  198. boot and module load time according to the position of the
  199. kernel in system memory.
  200. This can only be used with non-XIP MMU kernels where the base
  201. of physical memory is at a 16MB boundary.
  202. Only disable this option if you know that you do not require
  203. this feature (eg, building a kernel for a single machine) and
  204. you need to shrink the kernel to the minimal size.
  205. config NEED_MACH_GPIO_H
  206. bool
  207. help
  208. Select this when mach/gpio.h is required to provide special
  209. definitions for this platform. The need for mach/gpio.h should
  210. be avoided when possible.
  211. config NEED_MACH_IO_H
  212. bool
  213. help
  214. Select this when mach/io.h is required to provide special
  215. definitions for this platform. The need for mach/io.h should
  216. be avoided when possible.
  217. config NEED_MACH_MEMORY_H
  218. bool
  219. help
  220. Select this when mach/memory.h is required to provide special
  221. definitions for this platform. The need for mach/memory.h should
  222. be avoided when possible.
  223. config PHYS_OFFSET
  224. hex "Physical address of main memory" if MMU
  225. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  226. default DRAM_BASE if !MMU
  227. help
  228. Please provide the physical address corresponding to the
  229. location of main memory in your system.
  230. config GENERIC_BUG
  231. def_bool y
  232. depends on BUG
  233. source "init/Kconfig"
  234. source "kernel/Kconfig.freezer"
  235. menu "System Type"
  236. config MMU
  237. bool "MMU-based Paged Memory Management Support"
  238. default y
  239. help
  240. Select if you want MMU-based virtualised addressing space
  241. support by paged memory management. If unsure, say 'Y'.
  242. #
  243. # The "ARM system type" choice list is ordered alphabetically by option
  244. # text. Please add new entries in the option alphabetic order.
  245. #
  246. choice
  247. prompt "ARM system type"
  248. default ARCH_VERSATILE if !MMU
  249. default ARCH_MULTIPLATFORM if MMU
  250. config ARCH_MULTIPLATFORM
  251. bool "Allow multiple platforms to be selected"
  252. depends on MMU
  253. select ARM_PATCH_PHYS_VIRT
  254. select AUTO_ZRELADDR
  255. select COMMON_CLK
  256. select MULTI_IRQ_HANDLER
  257. select SPARSE_IRQ
  258. select USE_OF
  259. config ARCH_INTEGRATOR
  260. bool "ARM Ltd. Integrator family"
  261. select ARCH_HAS_CPUFREQ
  262. select ARM_AMBA
  263. select COMMON_CLK
  264. select COMMON_CLK_VERSATILE
  265. select GENERIC_CLOCKEVENTS
  266. select HAVE_TCM
  267. select ICST
  268. select MULTI_IRQ_HANDLER
  269. select NEED_MACH_MEMORY_H
  270. select PLAT_VERSATILE
  271. select SPARSE_IRQ
  272. select USE_OF
  273. select VERSATILE_FPGA_IRQ
  274. help
  275. Support for ARM's Integrator platform.
  276. config ARCH_REALVIEW
  277. bool "ARM Ltd. RealView family"
  278. select ARCH_WANT_OPTIONAL_GPIOLIB
  279. select ARM_AMBA
  280. select ARM_TIMER_SP804
  281. select COMMON_CLK
  282. select COMMON_CLK_VERSATILE
  283. select GENERIC_CLOCKEVENTS
  284. select GPIO_PL061 if GPIOLIB
  285. select ICST
  286. select NEED_MACH_MEMORY_H
  287. select PLAT_VERSATILE
  288. select PLAT_VERSATILE_CLCD
  289. help
  290. This enables support for ARM Ltd RealView boards.
  291. config ARCH_VERSATILE
  292. bool "ARM Ltd. Versatile family"
  293. select ARCH_WANT_OPTIONAL_GPIOLIB
  294. select ARM_AMBA
  295. select ARM_TIMER_SP804
  296. select ARM_VIC
  297. select CLKDEV_LOOKUP
  298. select GENERIC_CLOCKEVENTS
  299. select HAVE_MACH_CLKDEV
  300. select ICST
  301. select PLAT_VERSATILE
  302. select PLAT_VERSATILE_CLCD
  303. select PLAT_VERSATILE_CLOCK
  304. select VERSATILE_FPGA_IRQ
  305. help
  306. This enables support for ARM Ltd Versatile board.
  307. config ARCH_AT91
  308. bool "Atmel AT91"
  309. select ARCH_REQUIRE_GPIOLIB
  310. select CLKDEV_LOOKUP
  311. select IRQ_DOMAIN
  312. select NEED_MACH_GPIO_H
  313. select NEED_MACH_IO_H if PCCARD
  314. select PINCTRL
  315. select PINCTRL_AT91 if USE_OF
  316. help
  317. This enables support for systems based on Atmel
  318. AT91RM9200 and AT91SAM9* processors.
  319. config ARCH_CLPS711X
  320. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  321. select ARCH_REQUIRE_GPIOLIB
  322. select AUTO_ZRELADDR
  323. select CLKSRC_MMIO
  324. select COMMON_CLK
  325. select CPU_ARM720T
  326. select GENERIC_CLOCKEVENTS
  327. select MFD_SYSCON
  328. select MULTI_IRQ_HANDLER
  329. select SPARSE_IRQ
  330. help
  331. Support for Cirrus Logic 711x/721x/731x based boards.
  332. config ARCH_GEMINI
  333. bool "Cortina Systems Gemini"
  334. select ARCH_REQUIRE_GPIOLIB
  335. select CLKSRC_MMIO
  336. select CPU_FA526
  337. select GENERIC_CLOCKEVENTS
  338. help
  339. Support for the Cortina Systems Gemini family SoCs
  340. config ARCH_EBSA110
  341. bool "EBSA-110"
  342. select ARCH_USES_GETTIMEOFFSET
  343. select CPU_SA110
  344. select ISA
  345. select NEED_MACH_IO_H
  346. select NEED_MACH_MEMORY_H
  347. select NO_IOPORT
  348. help
  349. This is an evaluation board for the StrongARM processor available
  350. from Digital. It has limited hardware on-board, including an
  351. Ethernet interface, two PCMCIA sockets, two serial ports and a
  352. parallel port.
  353. config ARCH_EP93XX
  354. bool "EP93xx-based"
  355. select ARCH_HAS_HOLES_MEMORYMODEL
  356. select ARCH_REQUIRE_GPIOLIB
  357. select ARCH_USES_GETTIMEOFFSET
  358. select ARM_AMBA
  359. select ARM_VIC
  360. select CLKDEV_LOOKUP
  361. select CPU_ARM920T
  362. select NEED_MACH_MEMORY_H
  363. help
  364. This enables support for the Cirrus EP93xx series of CPUs.
  365. config ARCH_FOOTBRIDGE
  366. bool "FootBridge"
  367. select CPU_SA110
  368. select FOOTBRIDGE
  369. select GENERIC_CLOCKEVENTS
  370. select HAVE_IDE
  371. select NEED_MACH_IO_H if !MMU
  372. select NEED_MACH_MEMORY_H
  373. help
  374. Support for systems based on the DC21285 companion chip
  375. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  376. config ARCH_NETX
  377. bool "Hilscher NetX based"
  378. select ARM_VIC
  379. select CLKSRC_MMIO
  380. select CPU_ARM926T
  381. select GENERIC_CLOCKEVENTS
  382. help
  383. This enables support for systems based on the Hilscher NetX Soc
  384. config ARCH_IOP13XX
  385. bool "IOP13xx-based"
  386. depends on MMU
  387. select CPU_XSC3
  388. select NEED_MACH_MEMORY_H
  389. select NEED_RET_TO_USER
  390. select PCI
  391. select PLAT_IOP
  392. select VMSPLIT_1G
  393. help
  394. Support for Intel's IOP13XX (XScale) family of processors.
  395. config ARCH_IOP32X
  396. bool "IOP32x-based"
  397. depends on MMU
  398. select ARCH_REQUIRE_GPIOLIB
  399. select CPU_XSCALE
  400. select GPIO_IOP
  401. select NEED_RET_TO_USER
  402. select PCI
  403. select PLAT_IOP
  404. help
  405. Support for Intel's 80219 and IOP32X (XScale) family of
  406. processors.
  407. config ARCH_IOP33X
  408. bool "IOP33x-based"
  409. depends on MMU
  410. select ARCH_REQUIRE_GPIOLIB
  411. select CPU_XSCALE
  412. select GPIO_IOP
  413. select NEED_RET_TO_USER
  414. select PCI
  415. select PLAT_IOP
  416. help
  417. Support for Intel's IOP33X (XScale) family of processors.
  418. config ARCH_IXP4XX
  419. bool "IXP4xx-based"
  420. depends on MMU
  421. select ARCH_HAS_DMA_SET_COHERENT_MASK
  422. select ARCH_SUPPORTS_BIG_ENDIAN
  423. select ARCH_REQUIRE_GPIOLIB
  424. select CLKSRC_MMIO
  425. select CPU_XSCALE
  426. select DMABOUNCE if PCI
  427. select GENERIC_CLOCKEVENTS
  428. select MIGHT_HAVE_PCI
  429. select NEED_MACH_IO_H
  430. select USB_EHCI_BIG_ENDIAN_DESC
  431. select USB_EHCI_BIG_ENDIAN_MMIO
  432. help
  433. Support for Intel's IXP4XX (XScale) family of processors.
  434. config ARCH_DOVE
  435. bool "Marvell Dove"
  436. select ARCH_REQUIRE_GPIOLIB
  437. select CPU_PJ4
  438. select GENERIC_CLOCKEVENTS
  439. select MIGHT_HAVE_PCI
  440. select MVEBU_MBUS
  441. select PINCTRL
  442. select PINCTRL_DOVE
  443. select PLAT_ORION_LEGACY
  444. select USB_ARCH_HAS_EHCI
  445. help
  446. Support for the Marvell Dove SoC 88AP510
  447. config ARCH_KIRKWOOD
  448. bool "Marvell Kirkwood"
  449. select ARCH_HAS_CPUFREQ
  450. select ARCH_REQUIRE_GPIOLIB
  451. select CPU_FEROCEON
  452. select GENERIC_CLOCKEVENTS
  453. select MVEBU_MBUS
  454. select PCI
  455. select PCI_QUIRKS
  456. select PINCTRL
  457. select PINCTRL_KIRKWOOD
  458. select PLAT_ORION_LEGACY
  459. help
  460. Support for the following Marvell Kirkwood series SoCs:
  461. 88F6180, 88F6192 and 88F6281.
  462. config ARCH_MV78XX0
  463. bool "Marvell MV78xx0"
  464. select ARCH_REQUIRE_GPIOLIB
  465. select CPU_FEROCEON
  466. select GENERIC_CLOCKEVENTS
  467. select MVEBU_MBUS
  468. select PCI
  469. select PLAT_ORION_LEGACY
  470. help
  471. Support for the following Marvell MV78xx0 series SoCs:
  472. MV781x0, MV782x0.
  473. config ARCH_ORION5X
  474. bool "Marvell Orion"
  475. depends on MMU
  476. select ARCH_REQUIRE_GPIOLIB
  477. select CPU_FEROCEON
  478. select GENERIC_CLOCKEVENTS
  479. select MVEBU_MBUS
  480. select PCI
  481. select PLAT_ORION_LEGACY
  482. help
  483. Support for the following Marvell Orion 5x series SoCs:
  484. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  485. Orion-2 (5281), Orion-1-90 (6183).
  486. config ARCH_MMP
  487. bool "Marvell PXA168/910/MMP2"
  488. depends on MMU
  489. select ARCH_REQUIRE_GPIOLIB
  490. select CLKDEV_LOOKUP
  491. select GENERIC_ALLOCATOR
  492. select GENERIC_CLOCKEVENTS
  493. select GPIO_PXA
  494. select IRQ_DOMAIN
  495. select MULTI_IRQ_HANDLER
  496. select PINCTRL
  497. select PLAT_PXA
  498. select SPARSE_IRQ
  499. help
  500. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  501. config ARCH_KS8695
  502. bool "Micrel/Kendin KS8695"
  503. select ARCH_REQUIRE_GPIOLIB
  504. select CLKSRC_MMIO
  505. select CPU_ARM922T
  506. select GENERIC_CLOCKEVENTS
  507. select NEED_MACH_MEMORY_H
  508. help
  509. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  510. System-on-Chip devices.
  511. config ARCH_W90X900
  512. bool "Nuvoton W90X900 CPU"
  513. select ARCH_REQUIRE_GPIOLIB
  514. select CLKDEV_LOOKUP
  515. select CLKSRC_MMIO
  516. select CPU_ARM926T
  517. select GENERIC_CLOCKEVENTS
  518. help
  519. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  520. At present, the w90x900 has been renamed nuc900, regarding
  521. the ARM series product line, you can login the following
  522. link address to know more.
  523. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  524. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  525. config ARCH_LPC32XX
  526. bool "NXP LPC32XX"
  527. select ARCH_REQUIRE_GPIOLIB
  528. select ARM_AMBA
  529. select CLKDEV_LOOKUP
  530. select CLKSRC_MMIO
  531. select CPU_ARM926T
  532. select GENERIC_CLOCKEVENTS
  533. select HAVE_IDE
  534. select HAVE_PWM
  535. select USB_ARCH_HAS_OHCI
  536. select USE_OF
  537. help
  538. Support for the NXP LPC32XX family of processors
  539. config ARCH_PXA
  540. bool "PXA2xx/PXA3xx-based"
  541. depends on MMU
  542. select ARCH_HAS_CPUFREQ
  543. select ARCH_MTD_XIP
  544. select ARCH_REQUIRE_GPIOLIB
  545. select ARM_CPU_SUSPEND if PM
  546. select AUTO_ZRELADDR
  547. select CLKDEV_LOOKUP
  548. select CLKSRC_MMIO
  549. select GENERIC_CLOCKEVENTS
  550. select GPIO_PXA
  551. select HAVE_IDE
  552. select MULTI_IRQ_HANDLER
  553. select PLAT_PXA
  554. select SPARSE_IRQ
  555. help
  556. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  557. config ARCH_MSM
  558. bool "Qualcomm MSM"
  559. select ARCH_REQUIRE_GPIOLIB
  560. select CLKSRC_OF if OF
  561. select COMMON_CLK
  562. select GENERIC_CLOCKEVENTS
  563. help
  564. Support for Qualcomm MSM/QSD based systems. This runs on the
  565. apps processor of the MSM/QSD and depends on a shared memory
  566. interface to the modem processor which runs the baseband
  567. stack and controls some vital subsystems
  568. (clock and power control, etc).
  569. config ARCH_SHMOBILE
  570. bool "Renesas SH-Mobile / R-Mobile"
  571. select ARM_PATCH_PHYS_VIRT
  572. select CLKDEV_LOOKUP
  573. select GENERIC_CLOCKEVENTS
  574. select HAVE_ARM_SCU if SMP
  575. select HAVE_ARM_TWD if SMP
  576. select HAVE_MACH_CLKDEV
  577. select HAVE_SMP
  578. select MIGHT_HAVE_CACHE_L2X0
  579. select MULTI_IRQ_HANDLER
  580. select NO_IOPORT
  581. select PINCTRL
  582. select PM_GENERIC_DOMAINS if PM
  583. select SPARSE_IRQ
  584. help
  585. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  586. config ARCH_RPC
  587. bool "RiscPC"
  588. select ARCH_ACORN
  589. select ARCH_MAY_HAVE_PC_FDC
  590. select ARCH_SPARSEMEM_ENABLE
  591. select ARCH_USES_GETTIMEOFFSET
  592. select FIQ
  593. select HAVE_IDE
  594. select HAVE_PATA_PLATFORM
  595. select ISA_DMA_API
  596. select NEED_MACH_IO_H
  597. select NEED_MACH_MEMORY_H
  598. select NO_IOPORT
  599. select VIRT_TO_BUS
  600. help
  601. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  602. CD-ROM interface, serial and parallel port, and the floppy drive.
  603. config ARCH_SA1100
  604. bool "SA1100-based"
  605. select ARCH_HAS_CPUFREQ
  606. select ARCH_MTD_XIP
  607. select ARCH_REQUIRE_GPIOLIB
  608. select ARCH_SPARSEMEM_ENABLE
  609. select CLKDEV_LOOKUP
  610. select CLKSRC_MMIO
  611. select CPU_FREQ
  612. select CPU_SA1100
  613. select GENERIC_CLOCKEVENTS
  614. select HAVE_IDE
  615. select ISA
  616. select NEED_MACH_MEMORY_H
  617. select SPARSE_IRQ
  618. help
  619. Support for StrongARM 11x0 based boards.
  620. config ARCH_S3C24XX
  621. bool "Samsung S3C24XX SoCs"
  622. select ARCH_HAS_CPUFREQ
  623. select ARCH_REQUIRE_GPIOLIB
  624. select CLKDEV_LOOKUP
  625. select CLKSRC_SAMSUNG_PWM
  626. select GENERIC_CLOCKEVENTS
  627. select GPIO_SAMSUNG
  628. select HAVE_S3C2410_I2C if I2C
  629. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  630. select HAVE_S3C_RTC if RTC_CLASS
  631. select MULTI_IRQ_HANDLER
  632. select NEED_MACH_GPIO_H
  633. select NEED_MACH_IO_H
  634. select SAMSUNG_ATAGS
  635. help
  636. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  637. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  638. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  639. Samsung SMDK2410 development board (and derivatives).
  640. config ARCH_S3C64XX
  641. bool "Samsung S3C64XX"
  642. select ARCH_HAS_CPUFREQ
  643. select ARCH_REQUIRE_GPIOLIB
  644. select ARM_VIC
  645. select CLKDEV_LOOKUP
  646. select CLKSRC_SAMSUNG_PWM
  647. select COMMON_CLK
  648. select CPU_V6
  649. select GENERIC_CLOCKEVENTS
  650. select GPIO_SAMSUNG
  651. select HAVE_S3C2410_I2C if I2C
  652. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  653. select HAVE_TCM
  654. select NEED_MACH_GPIO_H
  655. select NO_IOPORT
  656. select PLAT_SAMSUNG
  657. select PM_GENERIC_DOMAINS
  658. select S3C_DEV_NAND
  659. select S3C_GPIO_TRACK
  660. select SAMSUNG_ATAGS
  661. select SAMSUNG_GPIOLIB_4BIT
  662. select SAMSUNG_WAKEMASK
  663. select SAMSUNG_WDT_RESET
  664. select USB_ARCH_HAS_OHCI
  665. help
  666. Samsung S3C64XX series based systems
  667. config ARCH_S5P64X0
  668. bool "Samsung S5P6440 S5P6450"
  669. select CLKDEV_LOOKUP
  670. select CLKSRC_SAMSUNG_PWM
  671. select CPU_V6
  672. select GENERIC_CLOCKEVENTS
  673. select GPIO_SAMSUNG
  674. select HAVE_S3C2410_I2C if I2C
  675. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  676. select HAVE_S3C_RTC if RTC_CLASS
  677. select NEED_MACH_GPIO_H
  678. select SAMSUNG_ATAGS
  679. select SAMSUNG_WDT_RESET
  680. help
  681. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  682. SMDK6450.
  683. config ARCH_S5PC100
  684. bool "Samsung S5PC100"
  685. select ARCH_REQUIRE_GPIOLIB
  686. select CLKDEV_LOOKUP
  687. select CLKSRC_SAMSUNG_PWM
  688. select CPU_V7
  689. select GENERIC_CLOCKEVENTS
  690. select GPIO_SAMSUNG
  691. select HAVE_S3C2410_I2C if I2C
  692. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  693. select HAVE_S3C_RTC if RTC_CLASS
  694. select NEED_MACH_GPIO_H
  695. select SAMSUNG_ATAGS
  696. select SAMSUNG_WDT_RESET
  697. help
  698. Samsung S5PC100 series based systems
  699. config ARCH_S5PV210
  700. bool "Samsung S5PV210/S5PC110"
  701. select ARCH_HAS_CPUFREQ
  702. select ARCH_HAS_HOLES_MEMORYMODEL
  703. select ARCH_SPARSEMEM_ENABLE
  704. select CLKDEV_LOOKUP
  705. select CLKSRC_SAMSUNG_PWM
  706. select CPU_V7
  707. select GENERIC_CLOCKEVENTS
  708. select GPIO_SAMSUNG
  709. select HAVE_S3C2410_I2C if I2C
  710. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  711. select HAVE_S3C_RTC if RTC_CLASS
  712. select NEED_MACH_GPIO_H
  713. select NEED_MACH_MEMORY_H
  714. select SAMSUNG_ATAGS
  715. help
  716. Samsung S5PV210/S5PC110 series based systems
  717. config ARCH_EXYNOS
  718. bool "Samsung EXYNOS"
  719. select ARCH_HAS_CPUFREQ
  720. select ARCH_HAS_HOLES_MEMORYMODEL
  721. select ARCH_REQUIRE_GPIOLIB
  722. select ARCH_SPARSEMEM_ENABLE
  723. select ARM_GIC
  724. select COMMON_CLK
  725. select CPU_V7
  726. select GENERIC_CLOCKEVENTS
  727. select HAVE_S3C2410_I2C if I2C
  728. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  729. select HAVE_S3C_RTC if RTC_CLASS
  730. select NEED_MACH_MEMORY_H
  731. select SPARSE_IRQ
  732. select USE_OF
  733. help
  734. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  735. config ARCH_DAVINCI
  736. bool "TI DaVinci"
  737. select ARCH_HAS_HOLES_MEMORYMODEL
  738. select ARCH_REQUIRE_GPIOLIB
  739. select CLKDEV_LOOKUP
  740. select GENERIC_ALLOCATOR
  741. select GENERIC_CLOCKEVENTS
  742. select GENERIC_IRQ_CHIP
  743. select HAVE_IDE
  744. select TI_PRIV_EDMA
  745. select USE_OF
  746. select ZONE_DMA
  747. help
  748. Support for TI's DaVinci platform.
  749. config ARCH_OMAP1
  750. bool "TI OMAP1"
  751. depends on MMU
  752. select ARCH_HAS_CPUFREQ
  753. select ARCH_HAS_HOLES_MEMORYMODEL
  754. select ARCH_OMAP
  755. select ARCH_REQUIRE_GPIOLIB
  756. select CLKDEV_LOOKUP
  757. select CLKSRC_MMIO
  758. select GENERIC_CLOCKEVENTS
  759. select GENERIC_IRQ_CHIP
  760. select HAVE_IDE
  761. select IRQ_DOMAIN
  762. select NEED_MACH_IO_H if PCCARD
  763. select NEED_MACH_MEMORY_H
  764. help
  765. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  766. endchoice
  767. menu "Multiple platform selection"
  768. depends on ARCH_MULTIPLATFORM
  769. comment "CPU Core family selection"
  770. config ARCH_MULTI_V4T
  771. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  772. depends on !ARCH_MULTI_V6_V7
  773. select ARCH_MULTI_V4_V5
  774. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  775. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  776. CPU_ARM925T || CPU_ARM940T)
  777. config ARCH_MULTI_V5
  778. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  779. depends on !ARCH_MULTI_V6_V7
  780. select ARCH_MULTI_V4_V5
  781. select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
  782. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  783. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  784. config ARCH_MULTI_V4_V5
  785. bool
  786. config ARCH_MULTI_V6
  787. bool "ARMv6 based platforms (ARM11)"
  788. select ARCH_MULTI_V6_V7
  789. select CPU_V6
  790. config ARCH_MULTI_V7
  791. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  792. default y
  793. select ARCH_MULTI_V6_V7
  794. select CPU_V7
  795. config ARCH_MULTI_V6_V7
  796. bool
  797. config ARCH_MULTI_CPU_AUTO
  798. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  799. select ARCH_MULTI_V5
  800. endmenu
  801. #
  802. # This is sorted alphabetically by mach-* pathname. However, plat-*
  803. # Kconfigs may be included either alphabetically (according to the
  804. # plat- suffix) or along side the corresponding mach-* source.
  805. #
  806. source "arch/arm/mach-mvebu/Kconfig"
  807. source "arch/arm/mach-at91/Kconfig"
  808. source "arch/arm/mach-bcm/Kconfig"
  809. source "arch/arm/mach-bcm2835/Kconfig"
  810. source "arch/arm/mach-clps711x/Kconfig"
  811. source "arch/arm/mach-cns3xxx/Kconfig"
  812. source "arch/arm/mach-davinci/Kconfig"
  813. source "arch/arm/mach-dove/Kconfig"
  814. source "arch/arm/mach-ep93xx/Kconfig"
  815. source "arch/arm/mach-footbridge/Kconfig"
  816. source "arch/arm/mach-gemini/Kconfig"
  817. source "arch/arm/mach-highbank/Kconfig"
  818. source "arch/arm/mach-integrator/Kconfig"
  819. source "arch/arm/mach-iop32x/Kconfig"
  820. source "arch/arm/mach-iop33x/Kconfig"
  821. source "arch/arm/mach-iop13xx/Kconfig"
  822. source "arch/arm/mach-ixp4xx/Kconfig"
  823. source "arch/arm/mach-keystone/Kconfig"
  824. source "arch/arm/mach-kirkwood/Kconfig"
  825. source "arch/arm/mach-ks8695/Kconfig"
  826. source "arch/arm/mach-msm/Kconfig"
  827. source "arch/arm/mach-mv78xx0/Kconfig"
  828. source "arch/arm/mach-imx/Kconfig"
  829. source "arch/arm/mach-mxs/Kconfig"
  830. source "arch/arm/mach-netx/Kconfig"
  831. source "arch/arm/mach-nomadik/Kconfig"
  832. source "arch/arm/mach-nspire/Kconfig"
  833. source "arch/arm/plat-omap/Kconfig"
  834. source "arch/arm/mach-omap1/Kconfig"
  835. source "arch/arm/mach-omap2/Kconfig"
  836. source "arch/arm/mach-orion5x/Kconfig"
  837. source "arch/arm/mach-picoxcell/Kconfig"
  838. source "arch/arm/mach-pxa/Kconfig"
  839. source "arch/arm/plat-pxa/Kconfig"
  840. source "arch/arm/mach-mmp/Kconfig"
  841. source "arch/arm/mach-realview/Kconfig"
  842. source "arch/arm/mach-rockchip/Kconfig"
  843. source "arch/arm/mach-sa1100/Kconfig"
  844. source "arch/arm/plat-samsung/Kconfig"
  845. source "arch/arm/mach-socfpga/Kconfig"
  846. source "arch/arm/mach-spear/Kconfig"
  847. source "arch/arm/mach-sti/Kconfig"
  848. source "arch/arm/mach-s3c24xx/Kconfig"
  849. source "arch/arm/mach-s3c64xx/Kconfig"
  850. source "arch/arm/mach-s5p64x0/Kconfig"
  851. source "arch/arm/mach-s5pc100/Kconfig"
  852. source "arch/arm/mach-s5pv210/Kconfig"
  853. source "arch/arm/mach-exynos/Kconfig"
  854. source "arch/arm/mach-shmobile/Kconfig"
  855. source "arch/arm/mach-sunxi/Kconfig"
  856. source "arch/arm/mach-prima2/Kconfig"
  857. source "arch/arm/mach-tegra/Kconfig"
  858. source "arch/arm/mach-u300/Kconfig"
  859. source "arch/arm/mach-ux500/Kconfig"
  860. source "arch/arm/mach-versatile/Kconfig"
  861. source "arch/arm/mach-vexpress/Kconfig"
  862. source "arch/arm/plat-versatile/Kconfig"
  863. source "arch/arm/mach-virt/Kconfig"
  864. source "arch/arm/mach-vt8500/Kconfig"
  865. source "arch/arm/mach-w90x900/Kconfig"
  866. source "arch/arm/mach-zynq/Kconfig"
  867. # Definitions to make life easier
  868. config ARCH_ACORN
  869. bool
  870. config PLAT_IOP
  871. bool
  872. select GENERIC_CLOCKEVENTS
  873. config PLAT_ORION
  874. bool
  875. select CLKSRC_MMIO
  876. select COMMON_CLK
  877. select GENERIC_IRQ_CHIP
  878. select IRQ_DOMAIN
  879. config PLAT_ORION_LEGACY
  880. bool
  881. select PLAT_ORION
  882. config PLAT_PXA
  883. bool
  884. config PLAT_VERSATILE
  885. bool
  886. config ARM_TIMER_SP804
  887. bool
  888. select CLKSRC_MMIO
  889. select CLKSRC_OF if OF
  890. source arch/arm/mm/Kconfig
  891. config ARM_NR_BANKS
  892. int
  893. default 16 if ARCH_EP93XX
  894. default 8
  895. config IWMMXT
  896. bool "Enable iWMMXt support" if !CPU_PJ4
  897. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  898. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  899. help
  900. Enable support for iWMMXt context switching at run time if
  901. running on a CPU that supports it.
  902. config MULTI_IRQ_HANDLER
  903. bool
  904. help
  905. Allow each machine to specify it's own IRQ handler at run time.
  906. if !MMU
  907. source "arch/arm/Kconfig-nommu"
  908. endif
  909. config PJ4B_ERRATA_4742
  910. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  911. depends on CPU_PJ4B && MACH_ARMADA_370
  912. default y
  913. help
  914. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  915. Event (WFE) IDLE states, a specific timing sensitivity exists between
  916. the retiring WFI/WFE instructions and the newly issued subsequent
  917. instructions. This sensitivity can result in a CPU hang scenario.
  918. Workaround:
  919. The software must insert either a Data Synchronization Barrier (DSB)
  920. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  921. instruction
  922. config ARM_ERRATA_326103
  923. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  924. depends on CPU_V6
  925. help
  926. Executing a SWP instruction to read-only memory does not set bit 11
  927. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  928. treat the access as a read, preventing a COW from occurring and
  929. causing the faulting task to livelock.
  930. config ARM_ERRATA_411920
  931. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  932. depends on CPU_V6 || CPU_V6K
  933. help
  934. Invalidation of the Instruction Cache operation can
  935. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  936. It does not affect the MPCore. This option enables the ARM Ltd.
  937. recommended workaround.
  938. config ARM_ERRATA_430973
  939. bool "ARM errata: Stale prediction on replaced interworking branch"
  940. depends on CPU_V7
  941. help
  942. This option enables the workaround for the 430973 Cortex-A8
  943. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  944. interworking branch is replaced with another code sequence at the
  945. same virtual address, whether due to self-modifying code or virtual
  946. to physical address re-mapping, Cortex-A8 does not recover from the
  947. stale interworking branch prediction. This results in Cortex-A8
  948. executing the new code sequence in the incorrect ARM or Thumb state.
  949. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  950. and also flushes the branch target cache at every context switch.
  951. Note that setting specific bits in the ACTLR register may not be
  952. available in non-secure mode.
  953. config ARM_ERRATA_458693
  954. bool "ARM errata: Processor deadlock when a false hazard is created"
  955. depends on CPU_V7
  956. depends on !ARCH_MULTIPLATFORM
  957. help
  958. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  959. erratum. For very specific sequences of memory operations, it is
  960. possible for a hazard condition intended for a cache line to instead
  961. be incorrectly associated with a different cache line. This false
  962. hazard might then cause a processor deadlock. The workaround enables
  963. the L1 caching of the NEON accesses and disables the PLD instruction
  964. in the ACTLR register. Note that setting specific bits in the ACTLR
  965. register may not be available in non-secure mode.
  966. config ARM_ERRATA_460075
  967. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  968. depends on CPU_V7
  969. depends on !ARCH_MULTIPLATFORM
  970. help
  971. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  972. erratum. Any asynchronous access to the L2 cache may encounter a
  973. situation in which recent store transactions to the L2 cache are lost
  974. and overwritten with stale memory contents from external memory. The
  975. workaround disables the write-allocate mode for the L2 cache via the
  976. ACTLR register. Note that setting specific bits in the ACTLR register
  977. may not be available in non-secure mode.
  978. config ARM_ERRATA_742230
  979. bool "ARM errata: DMB operation may be faulty"
  980. depends on CPU_V7 && SMP
  981. depends on !ARCH_MULTIPLATFORM
  982. help
  983. This option enables the workaround for the 742230 Cortex-A9
  984. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  985. between two write operations may not ensure the correct visibility
  986. ordering of the two writes. This workaround sets a specific bit in
  987. the diagnostic register of the Cortex-A9 which causes the DMB
  988. instruction to behave as a DSB, ensuring the correct behaviour of
  989. the two writes.
  990. config ARM_ERRATA_742231
  991. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  992. depends on CPU_V7 && SMP
  993. depends on !ARCH_MULTIPLATFORM
  994. help
  995. This option enables the workaround for the 742231 Cortex-A9
  996. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  997. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  998. accessing some data located in the same cache line, may get corrupted
  999. data due to bad handling of the address hazard when the line gets
  1000. replaced from one of the CPUs at the same time as another CPU is
  1001. accessing it. This workaround sets specific bits in the diagnostic
  1002. register of the Cortex-A9 which reduces the linefill issuing
  1003. capabilities of the processor.
  1004. config PL310_ERRATA_588369
  1005. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1006. depends on CACHE_L2X0
  1007. help
  1008. The PL310 L2 cache controller implements three types of Clean &
  1009. Invalidate maintenance operations: by Physical Address
  1010. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1011. They are architecturally defined to behave as the execution of a
  1012. clean operation followed immediately by an invalidate operation,
  1013. both performing to the same memory location. This functionality
  1014. is not correctly implemented in PL310 as clean lines are not
  1015. invalidated as a result of these operations.
  1016. config ARM_ERRATA_643719
  1017. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1018. depends on CPU_V7 && SMP
  1019. help
  1020. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1021. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1022. register returns zero when it should return one. The workaround
  1023. corrects this value, ensuring cache maintenance operations which use
  1024. it behave as intended and avoiding data corruption.
  1025. config ARM_ERRATA_720789
  1026. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1027. depends on CPU_V7
  1028. help
  1029. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1030. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1031. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1032. As a consequence of this erratum, some TLB entries which should be
  1033. invalidated are not, resulting in an incoherency in the system page
  1034. tables. The workaround changes the TLB flushing routines to invalidate
  1035. entries regardless of the ASID.
  1036. config PL310_ERRATA_727915
  1037. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1038. depends on CACHE_L2X0
  1039. help
  1040. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1041. operation (offset 0x7FC). This operation runs in background so that
  1042. PL310 can handle normal accesses while it is in progress. Under very
  1043. rare circumstances, due to this erratum, write data can be lost when
  1044. PL310 treats a cacheable write transaction during a Clean &
  1045. Invalidate by Way operation.
  1046. config ARM_ERRATA_743622
  1047. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1048. depends on CPU_V7
  1049. depends on !ARCH_MULTIPLATFORM
  1050. help
  1051. This option enables the workaround for the 743622 Cortex-A9
  1052. (r2p*) erratum. Under very rare conditions, a faulty
  1053. optimisation in the Cortex-A9 Store Buffer may lead to data
  1054. corruption. This workaround sets a specific bit in the diagnostic
  1055. register of the Cortex-A9 which disables the Store Buffer
  1056. optimisation, preventing the defect from occurring. This has no
  1057. visible impact on the overall performance or power consumption of the
  1058. processor.
  1059. config ARM_ERRATA_751472
  1060. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1061. depends on CPU_V7
  1062. depends on !ARCH_MULTIPLATFORM
  1063. help
  1064. This option enables the workaround for the 751472 Cortex-A9 (prior
  1065. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1066. completion of a following broadcasted operation if the second
  1067. operation is received by a CPU before the ICIALLUIS has completed,
  1068. potentially leading to corrupted entries in the cache or TLB.
  1069. config PL310_ERRATA_753970
  1070. bool "PL310 errata: cache sync operation may be faulty"
  1071. depends on CACHE_PL310
  1072. help
  1073. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1074. Under some condition the effect of cache sync operation on
  1075. the store buffer still remains when the operation completes.
  1076. This means that the store buffer is always asked to drain and
  1077. this prevents it from merging any further writes. The workaround
  1078. is to replace the normal offset of cache sync operation (0x730)
  1079. by another offset targeting an unmapped PL310 register 0x740.
  1080. This has the same effect as the cache sync operation: store buffer
  1081. drain and waiting for all buffers empty.
  1082. config ARM_ERRATA_754322
  1083. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1084. depends on CPU_V7
  1085. help
  1086. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1087. r3p*) erratum. A speculative memory access may cause a page table walk
  1088. which starts prior to an ASID switch but completes afterwards. This
  1089. can populate the micro-TLB with a stale entry which may be hit with
  1090. the new ASID. This workaround places two dsb instructions in the mm
  1091. switching code so that no page table walks can cross the ASID switch.
  1092. config ARM_ERRATA_754327
  1093. bool "ARM errata: no automatic Store Buffer drain"
  1094. depends on CPU_V7 && SMP
  1095. help
  1096. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1097. r2p0) erratum. The Store Buffer does not have any automatic draining
  1098. mechanism and therefore a livelock may occur if an external agent
  1099. continuously polls a memory location waiting to observe an update.
  1100. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1101. written polling loops from denying visibility of updates to memory.
  1102. config ARM_ERRATA_364296
  1103. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1104. depends on CPU_V6
  1105. help
  1106. This options enables the workaround for the 364296 ARM1136
  1107. r0p2 erratum (possible cache data corruption with
  1108. hit-under-miss enabled). It sets the undocumented bit 31 in
  1109. the auxiliary control register and the FI bit in the control
  1110. register, thus disabling hit-under-miss without putting the
  1111. processor into full low interrupt latency mode. ARM11MPCore
  1112. is not affected.
  1113. config ARM_ERRATA_764369
  1114. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1115. depends on CPU_V7 && SMP
  1116. help
  1117. This option enables the workaround for erratum 764369
  1118. affecting Cortex-A9 MPCore with two or more processors (all
  1119. current revisions). Under certain timing circumstances, a data
  1120. cache line maintenance operation by MVA targeting an Inner
  1121. Shareable memory region may fail to proceed up to either the
  1122. Point of Coherency or to the Point of Unification of the
  1123. system. This workaround adds a DSB instruction before the
  1124. relevant cache maintenance functions and sets a specific bit
  1125. in the diagnostic control register of the SCU.
  1126. config PL310_ERRATA_769419
  1127. bool "PL310 errata: no automatic Store Buffer drain"
  1128. depends on CACHE_L2X0
  1129. help
  1130. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1131. not automatically drain. This can cause normal, non-cacheable
  1132. writes to be retained when the memory system is idle, leading
  1133. to suboptimal I/O performance for drivers using coherent DMA.
  1134. This option adds a write barrier to the cpu_idle loop so that,
  1135. on systems with an outer cache, the store buffer is drained
  1136. explicitly.
  1137. config ARM_ERRATA_775420
  1138. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1139. depends on CPU_V7
  1140. help
  1141. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1142. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1143. operation aborts with MMU exception, it might cause the processor
  1144. to deadlock. This workaround puts DSB before executing ISB if
  1145. an abort may occur on cache maintenance.
  1146. config ARM_ERRATA_798181
  1147. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1148. depends on CPU_V7 && SMP
  1149. help
  1150. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1151. adequately shooting down all use of the old entries. This
  1152. option enables the Linux kernel workaround for this erratum
  1153. which sends an IPI to the CPUs that are running the same ASID
  1154. as the one being invalidated.
  1155. config ARM_ERRATA_773022
  1156. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1157. depends on CPU_V7
  1158. help
  1159. This option enables the workaround for the 773022 Cortex-A15
  1160. (up to r0p4) erratum. In certain rare sequences of code, the
  1161. loop buffer may deliver incorrect instructions. This
  1162. workaround disables the loop buffer to avoid the erratum.
  1163. endmenu
  1164. source "arch/arm/common/Kconfig"
  1165. menu "Bus support"
  1166. config ARM_AMBA
  1167. bool
  1168. config ISA
  1169. bool
  1170. help
  1171. Find out whether you have ISA slots on your motherboard. ISA is the
  1172. name of a bus system, i.e. the way the CPU talks to the other stuff
  1173. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1174. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1175. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1176. # Select ISA DMA controller support
  1177. config ISA_DMA
  1178. bool
  1179. select ISA_DMA_API
  1180. # Select ISA DMA interface
  1181. config ISA_DMA_API
  1182. bool
  1183. config PCI
  1184. bool "PCI support" if MIGHT_HAVE_PCI
  1185. help
  1186. Find out whether you have a PCI motherboard. PCI is the name of a
  1187. bus system, i.e. the way the CPU talks to the other stuff inside
  1188. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1189. VESA. If you have PCI, say Y, otherwise N.
  1190. config PCI_DOMAINS
  1191. bool
  1192. depends on PCI
  1193. config PCI_NANOENGINE
  1194. bool "BSE nanoEngine PCI support"
  1195. depends on SA1100_NANOENGINE
  1196. help
  1197. Enable PCI on the BSE nanoEngine board.
  1198. config PCI_SYSCALL
  1199. def_bool PCI
  1200. config PCI_HOST_ITE8152
  1201. bool
  1202. depends on PCI && MACH_ARMCORE
  1203. default y
  1204. select DMABOUNCE
  1205. source "drivers/pci/Kconfig"
  1206. source "drivers/pci/pcie/Kconfig"
  1207. source "drivers/pcmcia/Kconfig"
  1208. endmenu
  1209. menu "Kernel Features"
  1210. config HAVE_SMP
  1211. bool
  1212. help
  1213. This option should be selected by machines which have an SMP-
  1214. capable CPU.
  1215. The only effect of this option is to make the SMP-related
  1216. options available to the user for configuration.
  1217. config SMP
  1218. bool "Symmetric Multi-Processing"
  1219. depends on CPU_V6K || CPU_V7
  1220. depends on GENERIC_CLOCKEVENTS
  1221. depends on HAVE_SMP
  1222. depends on MMU || ARM_MPU
  1223. help
  1224. This enables support for systems with more than one CPU. If you have
  1225. a system with only one CPU, like most personal computers, say N. If
  1226. you have a system with more than one CPU, say Y.
  1227. If you say N here, the kernel will run on single and multiprocessor
  1228. machines, but will use only one CPU of a multiprocessor machine. If
  1229. you say Y here, the kernel will run on many, but not all, single
  1230. processor machines. On a single processor machine, the kernel will
  1231. run faster if you say N here.
  1232. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1233. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1234. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1235. If you don't know what to do here, say N.
  1236. config SMP_ON_UP
  1237. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1238. depends on SMP && !XIP_KERNEL && MMU
  1239. default y
  1240. help
  1241. SMP kernels contain instructions which fail on non-SMP processors.
  1242. Enabling this option allows the kernel to modify itself to make
  1243. these instructions safe. Disabling it allows about 1K of space
  1244. savings.
  1245. If you don't know what to do here, say Y.
  1246. config ARM_CPU_TOPOLOGY
  1247. bool "Support cpu topology definition"
  1248. depends on SMP && CPU_V7
  1249. default y
  1250. help
  1251. Support ARM cpu topology definition. The MPIDR register defines
  1252. affinity between processors which is then used to describe the cpu
  1253. topology of an ARM System.
  1254. config SCHED_MC
  1255. bool "Multi-core scheduler support"
  1256. depends on ARM_CPU_TOPOLOGY
  1257. help
  1258. Multi-core scheduler support improves the CPU scheduler's decision
  1259. making when dealing with multi-core CPU chips at a cost of slightly
  1260. increased overhead in some places. If unsure say N here.
  1261. config SCHED_SMT
  1262. bool "SMT scheduler support"
  1263. depends on ARM_CPU_TOPOLOGY
  1264. help
  1265. Improves the CPU scheduler's decision making when dealing with
  1266. MultiThreading at a cost of slightly increased overhead in some
  1267. places. If unsure say N here.
  1268. config HAVE_ARM_SCU
  1269. bool
  1270. help
  1271. This option enables support for the ARM system coherency unit
  1272. config HAVE_ARM_ARCH_TIMER
  1273. bool "Architected timer support"
  1274. depends on CPU_V7
  1275. select ARM_ARCH_TIMER
  1276. select GENERIC_CLOCKEVENTS
  1277. help
  1278. This option enables support for the ARM architected timer
  1279. config HAVE_ARM_TWD
  1280. bool
  1281. depends on SMP
  1282. select CLKSRC_OF if OF
  1283. help
  1284. This options enables support for the ARM timer and watchdog unit
  1285. config MCPM
  1286. bool "Multi-Cluster Power Management"
  1287. depends on CPU_V7 && SMP
  1288. help
  1289. This option provides the common power management infrastructure
  1290. for (multi-)cluster based systems, such as big.LITTLE based
  1291. systems.
  1292. config BIG_LITTLE
  1293. bool "big.LITTLE support (Experimental)"
  1294. depends on CPU_V7 && SMP
  1295. select MCPM
  1296. help
  1297. This option enables support selections for the big.LITTLE
  1298. system architecture.
  1299. config BL_SWITCHER
  1300. bool "big.LITTLE switcher support"
  1301. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
  1302. select CPU_PM
  1303. select ARM_CPU_SUSPEND
  1304. help
  1305. The big.LITTLE "switcher" provides the core functionality to
  1306. transparently handle transition between a cluster of A15's
  1307. and a cluster of A7's in a big.LITTLE system.
  1308. config BL_SWITCHER_DUMMY_IF
  1309. tristate "Simple big.LITTLE switcher user interface"
  1310. depends on BL_SWITCHER && DEBUG_KERNEL
  1311. help
  1312. This is a simple and dummy char dev interface to control
  1313. the big.LITTLE switcher core code. It is meant for
  1314. debugging purposes only.
  1315. choice
  1316. prompt "Memory split"
  1317. default VMSPLIT_3G
  1318. help
  1319. Select the desired split between kernel and user memory.
  1320. If you are not absolutely sure what you are doing, leave this
  1321. option alone!
  1322. config VMSPLIT_3G
  1323. bool "3G/1G user/kernel split"
  1324. config VMSPLIT_2G
  1325. bool "2G/2G user/kernel split"
  1326. config VMSPLIT_1G
  1327. bool "1G/3G user/kernel split"
  1328. endchoice
  1329. config PAGE_OFFSET
  1330. hex
  1331. default 0x40000000 if VMSPLIT_1G
  1332. default 0x80000000 if VMSPLIT_2G
  1333. default 0xC0000000
  1334. config NR_CPUS
  1335. int "Maximum number of CPUs (2-32)"
  1336. range 2 32
  1337. depends on SMP
  1338. default "4"
  1339. config HOTPLUG_CPU
  1340. bool "Support for hot-pluggable CPUs"
  1341. depends on SMP
  1342. help
  1343. Say Y here to experiment with turning CPUs off and on. CPUs
  1344. can be controlled through /sys/devices/system/cpu.
  1345. config ARM_PSCI
  1346. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1347. depends on CPU_V7
  1348. help
  1349. Say Y here if you want Linux to communicate with system firmware
  1350. implementing the PSCI specification for CPU-centric power
  1351. management operations described in ARM document number ARM DEN
  1352. 0022A ("Power State Coordination Interface System Software on
  1353. ARM processors").
  1354. # The GPIO number here must be sorted by descending number. In case of
  1355. # a multiplatform kernel, we just want the highest value required by the
  1356. # selected platforms.
  1357. config ARCH_NR_GPIO
  1358. int
  1359. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1360. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
  1361. default 392 if ARCH_U8500
  1362. default 352 if ARCH_VT8500
  1363. default 288 if ARCH_SUNXI
  1364. default 264 if MACH_H4700
  1365. default 0
  1366. help
  1367. Maximum number of GPIOs in the system.
  1368. If unsure, leave the default value.
  1369. source kernel/Kconfig.preempt
  1370. config HZ_FIXED
  1371. int
  1372. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1373. ARCH_S5PV210 || ARCH_EXYNOS4
  1374. default AT91_TIMER_HZ if ARCH_AT91
  1375. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1376. default 0
  1377. choice
  1378. depends on HZ_FIXED = 0
  1379. prompt "Timer frequency"
  1380. config HZ_100
  1381. bool "100 Hz"
  1382. config HZ_200
  1383. bool "200 Hz"
  1384. config HZ_250
  1385. bool "250 Hz"
  1386. config HZ_300
  1387. bool "300 Hz"
  1388. config HZ_500
  1389. bool "500 Hz"
  1390. config HZ_1000
  1391. bool "1000 Hz"
  1392. endchoice
  1393. config HZ
  1394. int
  1395. default HZ_FIXED if HZ_FIXED != 0
  1396. default 100 if HZ_100
  1397. default 200 if HZ_200
  1398. default 250 if HZ_250
  1399. default 300 if HZ_300
  1400. default 500 if HZ_500
  1401. default 1000
  1402. config SCHED_HRTICK
  1403. def_bool HIGH_RES_TIMERS
  1404. config SCHED_HRTICK
  1405. def_bool HIGH_RES_TIMERS
  1406. config THUMB2_KERNEL
  1407. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1408. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1409. default y if CPU_THUMBONLY
  1410. select AEABI
  1411. select ARM_ASM_UNIFIED
  1412. select ARM_UNWIND
  1413. help
  1414. By enabling this option, the kernel will be compiled in
  1415. Thumb-2 mode. A compiler/assembler that understand the unified
  1416. ARM-Thumb syntax is needed.
  1417. If unsure, say N.
  1418. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1419. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1420. depends on THUMB2_KERNEL && MODULES
  1421. default y
  1422. help
  1423. Various binutils versions can resolve Thumb-2 branches to
  1424. locally-defined, preemptible global symbols as short-range "b.n"
  1425. branch instructions.
  1426. This is a problem, because there's no guarantee the final
  1427. destination of the symbol, or any candidate locations for a
  1428. trampoline, are within range of the branch. For this reason, the
  1429. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1430. relocation in modules at all, and it makes little sense to add
  1431. support.
  1432. The symptom is that the kernel fails with an "unsupported
  1433. relocation" error when loading some modules.
  1434. Until fixed tools are available, passing
  1435. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1436. code which hits this problem, at the cost of a bit of extra runtime
  1437. stack usage in some cases.
  1438. The problem is described in more detail at:
  1439. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1440. Only Thumb-2 kernels are affected.
  1441. Unless you are sure your tools don't have this problem, say Y.
  1442. config ARM_ASM_UNIFIED
  1443. bool
  1444. config AEABI
  1445. bool "Use the ARM EABI to compile the kernel"
  1446. help
  1447. This option allows for the kernel to be compiled using the latest
  1448. ARM ABI (aka EABI). This is only useful if you are using a user
  1449. space environment that is also compiled with EABI.
  1450. Since there are major incompatibilities between the legacy ABI and
  1451. EABI, especially with regard to structure member alignment, this
  1452. option also changes the kernel syscall calling convention to
  1453. disambiguate both ABIs and allow for backward compatibility support
  1454. (selected with CONFIG_OABI_COMPAT).
  1455. To use this you need GCC version 4.0.0 or later.
  1456. config OABI_COMPAT
  1457. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1458. depends on AEABI && !THUMB2_KERNEL
  1459. help
  1460. This option preserves the old syscall interface along with the
  1461. new (ARM EABI) one. It also provides a compatibility layer to
  1462. intercept syscalls that have structure arguments which layout
  1463. in memory differs between the legacy ABI and the new ARM EABI
  1464. (only for non "thumb" binaries). This option adds a tiny
  1465. overhead to all syscalls and produces a slightly larger kernel.
  1466. The seccomp filter system will not be available when this is
  1467. selected, since there is no way yet to sensibly distinguish
  1468. between calling conventions during filtering.
  1469. If you know you'll be using only pure EABI user space then you
  1470. can say N here. If this option is not selected and you attempt
  1471. to execute a legacy ABI binary then the result will be
  1472. UNPREDICTABLE (in fact it can be predicted that it won't work
  1473. at all). If in doubt say N.
  1474. config ARCH_HAS_HOLES_MEMORYMODEL
  1475. bool
  1476. config ARCH_SPARSEMEM_ENABLE
  1477. bool
  1478. config ARCH_SPARSEMEM_DEFAULT
  1479. def_bool ARCH_SPARSEMEM_ENABLE
  1480. config ARCH_SELECT_MEMORY_MODEL
  1481. def_bool ARCH_SPARSEMEM_ENABLE
  1482. config HAVE_ARCH_PFN_VALID
  1483. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1484. config HIGHMEM
  1485. bool "High Memory Support"
  1486. depends on MMU
  1487. help
  1488. The address space of ARM processors is only 4 Gigabytes large
  1489. and it has to accommodate user address space, kernel address
  1490. space as well as some memory mapped IO. That means that, if you
  1491. have a large amount of physical memory and/or IO, not all of the
  1492. memory can be "permanently mapped" by the kernel. The physical
  1493. memory that is not permanently mapped is called "high memory".
  1494. Depending on the selected kernel/user memory split, minimum
  1495. vmalloc space and actual amount of RAM, you may not need this
  1496. option which should result in a slightly faster kernel.
  1497. If unsure, say n.
  1498. config HIGHPTE
  1499. bool "Allocate 2nd-level pagetables from highmem"
  1500. depends on HIGHMEM
  1501. config HW_PERF_EVENTS
  1502. bool "Enable hardware performance counter support for perf events"
  1503. depends on PERF_EVENTS
  1504. default y
  1505. help
  1506. Enable hardware performance counter support for perf events. If
  1507. disabled, perf events will use software events only.
  1508. config SYS_SUPPORTS_HUGETLBFS
  1509. def_bool y
  1510. depends on ARM_LPAE
  1511. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1512. def_bool y
  1513. depends on ARM_LPAE
  1514. config ARCH_WANT_GENERAL_HUGETLB
  1515. def_bool y
  1516. source "mm/Kconfig"
  1517. config FORCE_MAX_ZONEORDER
  1518. int "Maximum zone order" if ARCH_SHMOBILE
  1519. range 11 64 if ARCH_SHMOBILE
  1520. default "12" if SOC_AM33XX
  1521. default "9" if SA1111
  1522. default "11"
  1523. help
  1524. The kernel memory allocator divides physically contiguous memory
  1525. blocks into "zones", where each zone is a power of two number of
  1526. pages. This option selects the largest power of two that the kernel
  1527. keeps in the memory allocator. If you need to allocate very large
  1528. blocks of physically contiguous memory, then you may need to
  1529. increase this value.
  1530. This config option is actually maximum order plus one. For example,
  1531. a value of 11 means that the largest free memory block is 2^10 pages.
  1532. config ALIGNMENT_TRAP
  1533. bool
  1534. depends on CPU_CP15_MMU
  1535. default y if !ARCH_EBSA110
  1536. select HAVE_PROC_CPU if PROC_FS
  1537. help
  1538. ARM processors cannot fetch/store information which is not
  1539. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1540. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1541. fetch/store instructions will be emulated in software if you say
  1542. here, which has a severe performance impact. This is necessary for
  1543. correct operation of some network protocols. With an IP-only
  1544. configuration it is safe to say N, otherwise say Y.
  1545. config UACCESS_WITH_MEMCPY
  1546. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1547. depends on MMU
  1548. default y if CPU_FEROCEON
  1549. help
  1550. Implement faster copy_to_user and clear_user methods for CPU
  1551. cores where a 8-word STM instruction give significantly higher
  1552. memory write throughput than a sequence of individual 32bit stores.
  1553. A possible side effect is a slight increase in scheduling latency
  1554. between threads sharing the same address space if they invoke
  1555. such copy operations with large buffers.
  1556. However, if the CPU data cache is using a write-allocate mode,
  1557. this option is unlikely to provide any performance gain.
  1558. config SECCOMP
  1559. bool
  1560. prompt "Enable seccomp to safely compute untrusted bytecode"
  1561. ---help---
  1562. This kernel feature is useful for number crunching applications
  1563. that may need to compute untrusted bytecode during their
  1564. execution. By using pipes or other transports made available to
  1565. the process as file descriptors supporting the read/write
  1566. syscalls, it's possible to isolate those applications in
  1567. their own address space using seccomp. Once seccomp is
  1568. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1569. and the task is only allowed to execute a few safe syscalls
  1570. defined by each seccomp mode.
  1571. config CC_STACKPROTECTOR
  1572. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1573. help
  1574. This option turns on the -fstack-protector GCC feature. This
  1575. feature puts, at the beginning of functions, a canary value on
  1576. the stack just before the return address, and validates
  1577. the value just before actually returning. Stack based buffer
  1578. overflows (that need to overwrite this return address) now also
  1579. overwrite the canary, which gets detected and the attack is then
  1580. neutralized via a kernel panic.
  1581. This feature requires gcc version 4.2 or above.
  1582. config SWIOTLB
  1583. def_bool y
  1584. config IOMMU_HELPER
  1585. def_bool SWIOTLB
  1586. config XEN_DOM0
  1587. def_bool y
  1588. depends on XEN
  1589. config XEN
  1590. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1591. depends on ARM && AEABI && OF
  1592. depends on CPU_V7 && !CPU_V6
  1593. depends on !GENERIC_ATOMIC64
  1594. select ARM_PSCI
  1595. select SWIOTLB_XEN
  1596. help
  1597. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1598. endmenu
  1599. menu "Boot options"
  1600. config USE_OF
  1601. bool "Flattened Device Tree support"
  1602. select IRQ_DOMAIN
  1603. select OF
  1604. select OF_EARLY_FLATTREE
  1605. help
  1606. Include support for flattened device tree machine descriptions.
  1607. config ATAGS
  1608. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1609. default y
  1610. help
  1611. This is the traditional way of passing data to the kernel at boot
  1612. time. If you are solely relying on the flattened device tree (or
  1613. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1614. to remove ATAGS support from your kernel binary. If unsure,
  1615. leave this to y.
  1616. config DEPRECATED_PARAM_STRUCT
  1617. bool "Provide old way to pass kernel parameters"
  1618. depends on ATAGS
  1619. help
  1620. This was deprecated in 2001 and announced to live on for 5 years.
  1621. Some old boot loaders still use this way.
  1622. # Compressed boot loader in ROM. Yes, we really want to ask about
  1623. # TEXT and BSS so we preserve their values in the config files.
  1624. config ZBOOT_ROM_TEXT
  1625. hex "Compressed ROM boot loader base address"
  1626. default "0"
  1627. help
  1628. The physical address at which the ROM-able zImage is to be
  1629. placed in the target. Platforms which normally make use of
  1630. ROM-able zImage formats normally set this to a suitable
  1631. value in their defconfig file.
  1632. If ZBOOT_ROM is not enabled, this has no effect.
  1633. config ZBOOT_ROM_BSS
  1634. hex "Compressed ROM boot loader BSS address"
  1635. default "0"
  1636. help
  1637. The base address of an area of read/write memory in the target
  1638. for the ROM-able zImage which must be available while the
  1639. decompressor is running. It must be large enough to hold the
  1640. entire decompressed kernel plus an additional 128 KiB.
  1641. Platforms which normally make use of ROM-able zImage formats
  1642. normally set this to a suitable value in their defconfig file.
  1643. If ZBOOT_ROM is not enabled, this has no effect.
  1644. config ZBOOT_ROM
  1645. bool "Compressed boot loader in ROM/flash"
  1646. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1647. help
  1648. Say Y here if you intend to execute your compressed kernel image
  1649. (zImage) directly from ROM or flash. If unsure, say N.
  1650. choice
  1651. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1652. depends on ZBOOT_ROM && ARCH_SH7372
  1653. default ZBOOT_ROM_NONE
  1654. help
  1655. Include experimental SD/MMC loading code in the ROM-able zImage.
  1656. With this enabled it is possible to write the ROM-able zImage
  1657. kernel image to an MMC or SD card and boot the kernel straight
  1658. from the reset vector. At reset the processor Mask ROM will load
  1659. the first part of the ROM-able zImage which in turn loads the
  1660. rest the kernel image to RAM.
  1661. config ZBOOT_ROM_NONE
  1662. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1663. help
  1664. Do not load image from SD or MMC
  1665. config ZBOOT_ROM_MMCIF
  1666. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1667. help
  1668. Load image from MMCIF hardware block.
  1669. config ZBOOT_ROM_SH_MOBILE_SDHI
  1670. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1671. help
  1672. Load image from SDHI hardware block
  1673. endchoice
  1674. config ARM_APPENDED_DTB
  1675. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1676. depends on OF && !ZBOOT_ROM
  1677. help
  1678. With this option, the boot code will look for a device tree binary
  1679. (DTB) appended to zImage
  1680. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1681. This is meant as a backward compatibility convenience for those
  1682. systems with a bootloader that can't be upgraded to accommodate
  1683. the documented boot protocol using a device tree.
  1684. Beware that there is very little in terms of protection against
  1685. this option being confused by leftover garbage in memory that might
  1686. look like a DTB header after a reboot if no actual DTB is appended
  1687. to zImage. Do not leave this option active in a production kernel
  1688. if you don't intend to always append a DTB. Proper passing of the
  1689. location into r2 of a bootloader provided DTB is always preferable
  1690. to this option.
  1691. config ARM_ATAG_DTB_COMPAT
  1692. bool "Supplement the appended DTB with traditional ATAG information"
  1693. depends on ARM_APPENDED_DTB
  1694. help
  1695. Some old bootloaders can't be updated to a DTB capable one, yet
  1696. they provide ATAGs with memory configuration, the ramdisk address,
  1697. the kernel cmdline string, etc. Such information is dynamically
  1698. provided by the bootloader and can't always be stored in a static
  1699. DTB. To allow a device tree enabled kernel to be used with such
  1700. bootloaders, this option allows zImage to extract the information
  1701. from the ATAG list and store it at run time into the appended DTB.
  1702. choice
  1703. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1704. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1705. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1706. bool "Use bootloader kernel arguments if available"
  1707. help
  1708. Uses the command-line options passed by the boot loader instead of
  1709. the device tree bootargs property. If the boot loader doesn't provide
  1710. any, the device tree bootargs property will be used.
  1711. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1712. bool "Extend with bootloader kernel arguments"
  1713. help
  1714. The command-line arguments provided by the boot loader will be
  1715. appended to the the device tree bootargs property.
  1716. endchoice
  1717. config CMDLINE
  1718. string "Default kernel command string"
  1719. default ""
  1720. help
  1721. On some architectures (EBSA110 and CATS), there is currently no way
  1722. for the boot loader to pass arguments to the kernel. For these
  1723. architectures, you should supply some command-line options at build
  1724. time by entering them here. As a minimum, you should specify the
  1725. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1726. choice
  1727. prompt "Kernel command line type" if CMDLINE != ""
  1728. default CMDLINE_FROM_BOOTLOADER
  1729. depends on ATAGS
  1730. config CMDLINE_FROM_BOOTLOADER
  1731. bool "Use bootloader kernel arguments if available"
  1732. help
  1733. Uses the command-line options passed by the boot loader. If
  1734. the boot loader doesn't provide any, the default kernel command
  1735. string provided in CMDLINE will be used.
  1736. config CMDLINE_EXTEND
  1737. bool "Extend bootloader kernel arguments"
  1738. help
  1739. The command-line arguments provided by the boot loader will be
  1740. appended to the default kernel command string.
  1741. config CMDLINE_FORCE
  1742. bool "Always use the default kernel command string"
  1743. help
  1744. Always use the default kernel command string, even if the boot
  1745. loader passes other arguments to the kernel.
  1746. This is useful if you cannot or don't want to change the
  1747. command-line options your boot loader passes to the kernel.
  1748. endchoice
  1749. config XIP_KERNEL
  1750. bool "Kernel Execute-In-Place from ROM"
  1751. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1752. help
  1753. Execute-In-Place allows the kernel to run from non-volatile storage
  1754. directly addressable by the CPU, such as NOR flash. This saves RAM
  1755. space since the text section of the kernel is not loaded from flash
  1756. to RAM. Read-write sections, such as the data section and stack,
  1757. are still copied to RAM. The XIP kernel is not compressed since
  1758. it has to run directly from flash, so it will take more space to
  1759. store it. The flash address used to link the kernel object files,
  1760. and for storing it, is configuration dependent. Therefore, if you
  1761. say Y here, you must know the proper physical address where to
  1762. store the kernel image depending on your own flash memory usage.
  1763. Also note that the make target becomes "make xipImage" rather than
  1764. "make zImage" or "make Image". The final kernel binary to put in
  1765. ROM memory will be arch/arm/boot/xipImage.
  1766. If unsure, say N.
  1767. config XIP_PHYS_ADDR
  1768. hex "XIP Kernel Physical Location"
  1769. depends on XIP_KERNEL
  1770. default "0x00080000"
  1771. help
  1772. This is the physical address in your flash memory the kernel will
  1773. be linked for and stored to. This address is dependent on your
  1774. own flash usage.
  1775. config KEXEC
  1776. bool "Kexec system call (EXPERIMENTAL)"
  1777. depends on (!SMP || PM_SLEEP_SMP)
  1778. help
  1779. kexec is a system call that implements the ability to shutdown your
  1780. current kernel, and to start another kernel. It is like a reboot
  1781. but it is independent of the system firmware. And like a reboot
  1782. you can start any kernel with it, not just Linux.
  1783. It is an ongoing process to be certain the hardware in a machine
  1784. is properly shutdown, so do not be surprised if this code does not
  1785. initially work for you.
  1786. config ATAGS_PROC
  1787. bool "Export atags in procfs"
  1788. depends on ATAGS && KEXEC
  1789. default y
  1790. help
  1791. Should the atags used to boot the kernel be exported in an "atags"
  1792. file in procfs. Useful with kexec.
  1793. config CRASH_DUMP
  1794. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1795. help
  1796. Generate crash dump after being started by kexec. This should
  1797. be normally only set in special crash dump kernels which are
  1798. loaded in the main kernel with kexec-tools into a specially
  1799. reserved region and then later executed after a crash by
  1800. kdump/kexec. The crash dump kernel must be compiled to a
  1801. memory address not used by the main kernel
  1802. For more details see Documentation/kdump/kdump.txt
  1803. config AUTO_ZRELADDR
  1804. bool "Auto calculation of the decompressed kernel image address"
  1805. depends on !ZBOOT_ROM
  1806. help
  1807. ZRELADDR is the physical address where the decompressed kernel
  1808. image will be placed. If AUTO_ZRELADDR is selected, the address
  1809. will be determined at run-time by masking the current IP with
  1810. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1811. from start of memory.
  1812. endmenu
  1813. menu "CPU Power Management"
  1814. if ARCH_HAS_CPUFREQ
  1815. source "drivers/cpufreq/Kconfig"
  1816. endif
  1817. source "drivers/cpuidle/Kconfig"
  1818. endmenu
  1819. menu "Floating point emulation"
  1820. comment "At least one emulation must be selected"
  1821. config FPE_NWFPE
  1822. bool "NWFPE math emulation"
  1823. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1824. ---help---
  1825. Say Y to include the NWFPE floating point emulator in the kernel.
  1826. This is necessary to run most binaries. Linux does not currently
  1827. support floating point hardware so you need to say Y here even if
  1828. your machine has an FPA or floating point co-processor podule.
  1829. You may say N here if you are going to load the Acorn FPEmulator
  1830. early in the bootup.
  1831. config FPE_NWFPE_XP
  1832. bool "Support extended precision"
  1833. depends on FPE_NWFPE
  1834. help
  1835. Say Y to include 80-bit support in the kernel floating-point
  1836. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1837. Note that gcc does not generate 80-bit operations by default,
  1838. so in most cases this option only enlarges the size of the
  1839. floating point emulator without any good reason.
  1840. You almost surely want to say N here.
  1841. config FPE_FASTFPE
  1842. bool "FastFPE math emulation (EXPERIMENTAL)"
  1843. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1844. ---help---
  1845. Say Y here to include the FAST floating point emulator in the kernel.
  1846. This is an experimental much faster emulator which now also has full
  1847. precision for the mantissa. It does not support any exceptions.
  1848. It is very simple, and approximately 3-6 times faster than NWFPE.
  1849. It should be sufficient for most programs. It may be not suitable
  1850. for scientific calculations, but you have to check this for yourself.
  1851. If you do not feel you need a faster FP emulation you should better
  1852. choose NWFPE.
  1853. config VFP
  1854. bool "VFP-format floating point maths"
  1855. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1856. help
  1857. Say Y to include VFP support code in the kernel. This is needed
  1858. if your hardware includes a VFP unit.
  1859. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1860. release notes and additional status information.
  1861. Say N if your target does not have VFP hardware.
  1862. config VFPv3
  1863. bool
  1864. depends on VFP
  1865. default y if CPU_V7
  1866. config NEON
  1867. bool "Advanced SIMD (NEON) Extension support"
  1868. depends on VFPv3 && CPU_V7
  1869. help
  1870. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1871. Extension.
  1872. config KERNEL_MODE_NEON
  1873. bool "Support for NEON in kernel mode"
  1874. depends on NEON && AEABI
  1875. help
  1876. Say Y to include support for NEON in kernel mode.
  1877. endmenu
  1878. menu "Userspace binary formats"
  1879. source "fs/Kconfig.binfmt"
  1880. config ARTHUR
  1881. tristate "RISC OS personality"
  1882. depends on !AEABI
  1883. help
  1884. Say Y here to include the kernel code necessary if you want to run
  1885. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1886. experimental; if this sounds frightening, say N and sleep in peace.
  1887. You can also say M here to compile this support as a module (which
  1888. will be called arthur).
  1889. endmenu
  1890. menu "Power management options"
  1891. source "kernel/power/Kconfig"
  1892. config ARCH_SUSPEND_POSSIBLE
  1893. depends on !ARCH_S5PC100
  1894. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1895. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1896. def_bool y
  1897. config ARM_CPU_SUSPEND
  1898. def_bool PM_SLEEP
  1899. endmenu
  1900. source "net/Kconfig"
  1901. source "drivers/Kconfig"
  1902. source "fs/Kconfig"
  1903. source "arch/arm/Kconfig.debug"
  1904. source "security/Kconfig"
  1905. source "crypto/Kconfig"
  1906. source "lib/Kconfig"
  1907. source "arch/arm/kvm/Kconfig"