intel_runtime_pm.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. static struct i915_power_well *
  62. lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
  63. const char *
  64. intel_display_power_domain_str(enum intel_display_power_domain domain)
  65. {
  66. switch (domain) {
  67. case POWER_DOMAIN_PIPE_A:
  68. return "PIPE_A";
  69. case POWER_DOMAIN_PIPE_B:
  70. return "PIPE_B";
  71. case POWER_DOMAIN_PIPE_C:
  72. return "PIPE_C";
  73. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  74. return "PIPE_A_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  76. return "PIPE_B_PANEL_FITTER";
  77. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  78. return "PIPE_C_PANEL_FITTER";
  79. case POWER_DOMAIN_TRANSCODER_A:
  80. return "TRANSCODER_A";
  81. case POWER_DOMAIN_TRANSCODER_B:
  82. return "TRANSCODER_B";
  83. case POWER_DOMAIN_TRANSCODER_C:
  84. return "TRANSCODER_C";
  85. case POWER_DOMAIN_TRANSCODER_EDP:
  86. return "TRANSCODER_EDP";
  87. case POWER_DOMAIN_TRANSCODER_DSI_A:
  88. return "TRANSCODER_DSI_A";
  89. case POWER_DOMAIN_TRANSCODER_DSI_C:
  90. return "TRANSCODER_DSI_C";
  91. case POWER_DOMAIN_PORT_DDI_A_LANES:
  92. return "PORT_DDI_A_LANES";
  93. case POWER_DOMAIN_PORT_DDI_B_LANES:
  94. return "PORT_DDI_B_LANES";
  95. case POWER_DOMAIN_PORT_DDI_C_LANES:
  96. return "PORT_DDI_C_LANES";
  97. case POWER_DOMAIN_PORT_DDI_D_LANES:
  98. return "PORT_DDI_D_LANES";
  99. case POWER_DOMAIN_PORT_DDI_E_LANES:
  100. return "PORT_DDI_E_LANES";
  101. case POWER_DOMAIN_PORT_DSI:
  102. return "PORT_DSI";
  103. case POWER_DOMAIN_PORT_CRT:
  104. return "PORT_CRT";
  105. case POWER_DOMAIN_PORT_OTHER:
  106. return "PORT_OTHER";
  107. case POWER_DOMAIN_VGA:
  108. return "VGA";
  109. case POWER_DOMAIN_AUDIO:
  110. return "AUDIO";
  111. case POWER_DOMAIN_PLLS:
  112. return "PLLS";
  113. case POWER_DOMAIN_AUX_A:
  114. return "AUX_A";
  115. case POWER_DOMAIN_AUX_B:
  116. return "AUX_B";
  117. case POWER_DOMAIN_AUX_C:
  118. return "AUX_C";
  119. case POWER_DOMAIN_AUX_D:
  120. return "AUX_D";
  121. case POWER_DOMAIN_GMBUS:
  122. return "GMBUS";
  123. case POWER_DOMAIN_INIT:
  124. return "INIT";
  125. case POWER_DOMAIN_MODESET:
  126. return "MODESET";
  127. default:
  128. MISSING_CASE(domain);
  129. return "?";
  130. }
  131. }
  132. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  133. struct i915_power_well *power_well)
  134. {
  135. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  136. power_well->ops->enable(dev_priv, power_well);
  137. power_well->hw_enabled = true;
  138. }
  139. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  140. struct i915_power_well *power_well)
  141. {
  142. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  143. power_well->hw_enabled = false;
  144. power_well->ops->disable(dev_priv, power_well);
  145. }
  146. static void intel_power_well_get(struct drm_i915_private *dev_priv,
  147. struct i915_power_well *power_well)
  148. {
  149. if (!power_well->count++)
  150. intel_power_well_enable(dev_priv, power_well);
  151. }
  152. static void intel_power_well_put(struct drm_i915_private *dev_priv,
  153. struct i915_power_well *power_well)
  154. {
  155. WARN(!power_well->count, "Use count on power well %s is already zero",
  156. power_well->name);
  157. if (!--power_well->count)
  158. intel_power_well_disable(dev_priv, power_well);
  159. }
  160. /*
  161. * We should only use the power well if we explicitly asked the hardware to
  162. * enable it, so check if it's enabled and also check if we've requested it to
  163. * be enabled.
  164. */
  165. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  169. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  170. }
  171. /**
  172. * __intel_display_power_is_enabled - unlocked check for a power domain
  173. * @dev_priv: i915 device instance
  174. * @domain: power domain to check
  175. *
  176. * This is the unlocked version of intel_display_power_is_enabled() and should
  177. * only be used from error capture and recovery code where deadlocks are
  178. * possible.
  179. *
  180. * Returns:
  181. * True when the power domain is enabled, false otherwise.
  182. */
  183. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  184. enum intel_display_power_domain domain)
  185. {
  186. struct i915_power_domains *power_domains;
  187. struct i915_power_well *power_well;
  188. bool is_enabled;
  189. int i;
  190. if (dev_priv->pm.suspended)
  191. return false;
  192. power_domains = &dev_priv->power_domains;
  193. is_enabled = true;
  194. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  195. if (power_well->always_on)
  196. continue;
  197. if (!power_well->hw_enabled) {
  198. is_enabled = false;
  199. break;
  200. }
  201. }
  202. return is_enabled;
  203. }
  204. /**
  205. * intel_display_power_is_enabled - check for a power domain
  206. * @dev_priv: i915 device instance
  207. * @domain: power domain to check
  208. *
  209. * This function can be used to check the hw power domain state. It is mostly
  210. * used in hardware state readout functions. Everywhere else code should rely
  211. * upon explicit power domain reference counting to ensure that the hardware
  212. * block is powered up before accessing it.
  213. *
  214. * Callers must hold the relevant modesetting locks to ensure that concurrent
  215. * threads can't disable the power well while the caller tries to read a few
  216. * registers.
  217. *
  218. * Returns:
  219. * True when the power domain is enabled, false otherwise.
  220. */
  221. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  222. enum intel_display_power_domain domain)
  223. {
  224. struct i915_power_domains *power_domains;
  225. bool ret;
  226. power_domains = &dev_priv->power_domains;
  227. mutex_lock(&power_domains->lock);
  228. ret = __intel_display_power_is_enabled(dev_priv, domain);
  229. mutex_unlock(&power_domains->lock);
  230. return ret;
  231. }
  232. /**
  233. * intel_display_set_init_power - set the initial power domain state
  234. * @dev_priv: i915 device instance
  235. * @enable: whether to enable or disable the initial power domain state
  236. *
  237. * For simplicity our driver load/unload and system suspend/resume code assumes
  238. * that all power domains are always enabled. This functions controls the state
  239. * of this little hack. While the initial power domain state is enabled runtime
  240. * pm is effectively disabled.
  241. */
  242. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  243. bool enable)
  244. {
  245. if (dev_priv->power_domains.init_power_on == enable)
  246. return;
  247. if (enable)
  248. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  249. else
  250. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  251. dev_priv->power_domains.init_power_on = enable;
  252. }
  253. /*
  254. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  255. * when not needed anymore. We have 4 registers that can request the power well
  256. * to be enabled, and it will only be disabled if none of the registers is
  257. * requesting it to be enabled.
  258. */
  259. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  260. {
  261. struct drm_device *dev = &dev_priv->drm;
  262. /*
  263. * After we re-enable the power well, if we touch VGA register 0x3d5
  264. * we'll get unclaimed register interrupts. This stops after we write
  265. * anything to the VGA MSR register. The vgacon module uses this
  266. * register all the time, so if we unbind our driver and, as a
  267. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  268. * console_unlock(). So make here we touch the VGA MSR register, making
  269. * sure vgacon can keep working normally without triggering interrupts
  270. * and error messages.
  271. */
  272. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  273. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  274. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  275. if (IS_BROADWELL(dev))
  276. gen8_irq_power_well_post_enable(dev_priv,
  277. 1 << PIPE_C | 1 << PIPE_B);
  278. }
  279. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  280. {
  281. if (IS_BROADWELL(dev_priv))
  282. gen8_irq_power_well_pre_disable(dev_priv,
  283. 1 << PIPE_C | 1 << PIPE_B);
  284. }
  285. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  286. struct i915_power_well *power_well)
  287. {
  288. struct drm_device *dev = &dev_priv->drm;
  289. /*
  290. * After we re-enable the power well, if we touch VGA register 0x3d5
  291. * we'll get unclaimed register interrupts. This stops after we write
  292. * anything to the VGA MSR register. The vgacon module uses this
  293. * register all the time, so if we unbind our driver and, as a
  294. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  295. * console_unlock(). So make here we touch the VGA MSR register, making
  296. * sure vgacon can keep working normally without triggering interrupts
  297. * and error messages.
  298. */
  299. if (power_well->data == SKL_DISP_PW_2) {
  300. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  301. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  302. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  303. gen8_irq_power_well_post_enable(dev_priv,
  304. 1 << PIPE_C | 1 << PIPE_B);
  305. }
  306. }
  307. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  308. struct i915_power_well *power_well)
  309. {
  310. if (power_well->data == SKL_DISP_PW_2)
  311. gen8_irq_power_well_pre_disable(dev_priv,
  312. 1 << PIPE_C | 1 << PIPE_B);
  313. }
  314. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  315. struct i915_power_well *power_well, bool enable)
  316. {
  317. bool is_enabled, enable_requested;
  318. uint32_t tmp;
  319. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  320. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  321. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  322. if (enable) {
  323. if (!enable_requested)
  324. I915_WRITE(HSW_PWR_WELL_DRIVER,
  325. HSW_PWR_WELL_ENABLE_REQUEST);
  326. if (!is_enabled) {
  327. DRM_DEBUG_KMS("Enabling power well\n");
  328. if (intel_wait_for_register(dev_priv,
  329. HSW_PWR_WELL_DRIVER,
  330. HSW_PWR_WELL_STATE_ENABLED,
  331. HSW_PWR_WELL_STATE_ENABLED,
  332. 20))
  333. DRM_ERROR("Timeout enabling power well\n");
  334. hsw_power_well_post_enable(dev_priv);
  335. }
  336. } else {
  337. if (enable_requested) {
  338. hsw_power_well_pre_disable(dev_priv);
  339. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  340. POSTING_READ(HSW_PWR_WELL_DRIVER);
  341. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  342. }
  343. }
  344. }
  345. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  346. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  347. BIT(POWER_DOMAIN_PIPE_B) | \
  348. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  349. BIT(POWER_DOMAIN_PIPE_C) | \
  350. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  351. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  352. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  353. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  354. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  355. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  356. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  357. BIT(POWER_DOMAIN_AUX_B) | \
  358. BIT(POWER_DOMAIN_AUX_C) | \
  359. BIT(POWER_DOMAIN_AUX_D) | \
  360. BIT(POWER_DOMAIN_AUDIO) | \
  361. BIT(POWER_DOMAIN_VGA) | \
  362. BIT(POWER_DOMAIN_INIT))
  363. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  364. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  365. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  366. BIT(POWER_DOMAIN_INIT))
  367. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  368. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  369. BIT(POWER_DOMAIN_INIT))
  370. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  371. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  372. BIT(POWER_DOMAIN_INIT))
  373. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  374. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  375. BIT(POWER_DOMAIN_INIT))
  376. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  377. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  378. BIT(POWER_DOMAIN_MODESET) | \
  379. BIT(POWER_DOMAIN_AUX_A) | \
  380. BIT(POWER_DOMAIN_INIT))
  381. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  382. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  383. BIT(POWER_DOMAIN_PIPE_B) | \
  384. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  385. BIT(POWER_DOMAIN_PIPE_C) | \
  386. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  387. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  388. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  389. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  390. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  391. BIT(POWER_DOMAIN_AUX_B) | \
  392. BIT(POWER_DOMAIN_AUX_C) | \
  393. BIT(POWER_DOMAIN_AUDIO) | \
  394. BIT(POWER_DOMAIN_VGA) | \
  395. BIT(POWER_DOMAIN_GMBUS) | \
  396. BIT(POWER_DOMAIN_INIT))
  397. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  398. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  399. BIT(POWER_DOMAIN_MODESET) | \
  400. BIT(POWER_DOMAIN_AUX_A) | \
  401. BIT(POWER_DOMAIN_INIT))
  402. #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
  403. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  404. BIT(POWER_DOMAIN_AUX_A) | \
  405. BIT(POWER_DOMAIN_INIT))
  406. #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
  407. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  408. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  409. BIT(POWER_DOMAIN_AUX_B) | \
  410. BIT(POWER_DOMAIN_AUX_C) | \
  411. BIT(POWER_DOMAIN_INIT))
  412. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  413. {
  414. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  415. "DC9 already programmed to be enabled.\n");
  416. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  417. "DC5 still not disabled to enable DC9.\n");
  418. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  419. WARN_ONCE(intel_irqs_enabled(dev_priv),
  420. "Interrupts not disabled yet.\n");
  421. /*
  422. * TODO: check for the following to verify the conditions to enter DC9
  423. * state are satisfied:
  424. * 1] Check relevant display engine registers to verify if mode set
  425. * disable sequence was followed.
  426. * 2] Check if display uninitialize sequence is initialized.
  427. */
  428. }
  429. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  430. {
  431. WARN_ONCE(intel_irqs_enabled(dev_priv),
  432. "Interrupts not disabled yet.\n");
  433. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  434. "DC5 still not disabled.\n");
  435. /*
  436. * TODO: check for the following to verify DC9 state was indeed
  437. * entered before programming to disable it:
  438. * 1] Check relevant display engine registers to verify if mode
  439. * set disable sequence was followed.
  440. * 2] Check if display uninitialize sequence is initialized.
  441. */
  442. }
  443. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  444. u32 state)
  445. {
  446. int rewrites = 0;
  447. int rereads = 0;
  448. u32 v;
  449. I915_WRITE(DC_STATE_EN, state);
  450. /* It has been observed that disabling the dc6 state sometimes
  451. * doesn't stick and dmc keeps returning old value. Make sure
  452. * the write really sticks enough times and also force rewrite until
  453. * we are confident that state is exactly what we want.
  454. */
  455. do {
  456. v = I915_READ(DC_STATE_EN);
  457. if (v != state) {
  458. I915_WRITE(DC_STATE_EN, state);
  459. rewrites++;
  460. rereads = 0;
  461. } else if (rereads++ > 5) {
  462. break;
  463. }
  464. } while (rewrites < 100);
  465. if (v != state)
  466. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  467. state, v);
  468. /* Most of the times we need one retry, avoid spam */
  469. if (rewrites > 1)
  470. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  471. state, rewrites);
  472. }
  473. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  474. {
  475. u32 mask;
  476. mask = DC_STATE_EN_UPTO_DC5;
  477. if (IS_BROXTON(dev_priv))
  478. mask |= DC_STATE_EN_DC9;
  479. else
  480. mask |= DC_STATE_EN_UPTO_DC6;
  481. return mask;
  482. }
  483. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  484. {
  485. u32 val;
  486. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  487. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  488. dev_priv->csr.dc_state, val);
  489. dev_priv->csr.dc_state = val;
  490. }
  491. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  492. {
  493. uint32_t val;
  494. uint32_t mask;
  495. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  496. state &= dev_priv->csr.allowed_dc_mask;
  497. val = I915_READ(DC_STATE_EN);
  498. mask = gen9_dc_mask(dev_priv);
  499. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  500. val & mask, state);
  501. /* Check if DMC is ignoring our DC state requests */
  502. if ((val & mask) != dev_priv->csr.dc_state)
  503. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  504. dev_priv->csr.dc_state, val & mask);
  505. val &= ~mask;
  506. val |= state;
  507. gen9_write_dc_state(dev_priv, val);
  508. dev_priv->csr.dc_state = val & mask;
  509. }
  510. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  511. {
  512. assert_can_enable_dc9(dev_priv);
  513. DRM_DEBUG_KMS("Enabling DC9\n");
  514. intel_power_sequencer_reset(dev_priv);
  515. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  516. }
  517. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  518. {
  519. assert_can_disable_dc9(dev_priv);
  520. DRM_DEBUG_KMS("Disabling DC9\n");
  521. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  522. intel_pps_unlock_regs_wa(dev_priv);
  523. }
  524. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  525. {
  526. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  527. "CSR program storage start is NULL\n");
  528. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  529. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  530. }
  531. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  532. {
  533. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  534. SKL_DISP_PW_2);
  535. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  536. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  537. "DC5 already programmed to be enabled.\n");
  538. assert_rpm_wakelock_held(dev_priv);
  539. assert_csr_loaded(dev_priv);
  540. }
  541. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  542. {
  543. assert_can_enable_dc5(dev_priv);
  544. DRM_DEBUG_KMS("Enabling DC5\n");
  545. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  546. }
  547. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  548. {
  549. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  550. "Backlight is not disabled.\n");
  551. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  552. "DC6 already programmed to be enabled.\n");
  553. assert_csr_loaded(dev_priv);
  554. }
  555. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  556. {
  557. assert_can_enable_dc6(dev_priv);
  558. DRM_DEBUG_KMS("Enabling DC6\n");
  559. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  560. }
  561. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  562. {
  563. DRM_DEBUG_KMS("Disabling DC6\n");
  564. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  565. }
  566. static void
  567. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  568. struct i915_power_well *power_well)
  569. {
  570. enum skl_disp_power_wells power_well_id = power_well->data;
  571. u32 val;
  572. u32 mask;
  573. mask = SKL_POWER_WELL_REQ(power_well_id);
  574. val = I915_READ(HSW_PWR_WELL_KVMR);
  575. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  576. power_well->name))
  577. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  578. val = I915_READ(HSW_PWR_WELL_BIOS);
  579. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  580. if (!(val & mask))
  581. return;
  582. /*
  583. * DMC is known to force on the request bits for power well 1 on SKL
  584. * and BXT and the misc IO power well on SKL but we don't expect any
  585. * other request bits to be set, so WARN for those.
  586. */
  587. if (power_well_id == SKL_DISP_PW_1 ||
  588. ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  589. power_well_id == SKL_DISP_PW_MISC_IO))
  590. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  591. "by DMC\n", power_well->name);
  592. else
  593. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  594. power_well->name);
  595. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  596. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  597. }
  598. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  599. struct i915_power_well *power_well, bool enable)
  600. {
  601. uint32_t tmp, fuse_status;
  602. uint32_t req_mask, state_mask;
  603. bool is_enabled, enable_requested, check_fuse_status = false;
  604. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  605. fuse_status = I915_READ(SKL_FUSE_STATUS);
  606. switch (power_well->data) {
  607. case SKL_DISP_PW_1:
  608. if (intel_wait_for_register(dev_priv,
  609. SKL_FUSE_STATUS,
  610. SKL_FUSE_PG0_DIST_STATUS,
  611. SKL_FUSE_PG0_DIST_STATUS,
  612. 1)) {
  613. DRM_ERROR("PG0 not enabled\n");
  614. return;
  615. }
  616. break;
  617. case SKL_DISP_PW_2:
  618. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  619. DRM_ERROR("PG1 in disabled state\n");
  620. return;
  621. }
  622. break;
  623. case SKL_DISP_PW_DDI_A_E:
  624. case SKL_DISP_PW_DDI_B:
  625. case SKL_DISP_PW_DDI_C:
  626. case SKL_DISP_PW_DDI_D:
  627. case SKL_DISP_PW_MISC_IO:
  628. break;
  629. default:
  630. WARN(1, "Unknown power well %lu\n", power_well->data);
  631. return;
  632. }
  633. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  634. enable_requested = tmp & req_mask;
  635. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  636. is_enabled = tmp & state_mask;
  637. if (!enable && enable_requested)
  638. skl_power_well_pre_disable(dev_priv, power_well);
  639. if (enable) {
  640. if (!enable_requested) {
  641. WARN((tmp & state_mask) &&
  642. !I915_READ(HSW_PWR_WELL_BIOS),
  643. "Invalid for power well status to be enabled, unless done by the BIOS, \
  644. when request is to disable!\n");
  645. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  646. }
  647. if (!is_enabled) {
  648. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  649. check_fuse_status = true;
  650. }
  651. } else {
  652. if (enable_requested) {
  653. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  654. POSTING_READ(HSW_PWR_WELL_DRIVER);
  655. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  656. }
  657. if (IS_GEN9(dev_priv))
  658. gen9_sanitize_power_well_requests(dev_priv, power_well);
  659. }
  660. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  661. 1))
  662. DRM_ERROR("%s %s timeout\n",
  663. power_well->name, enable ? "enable" : "disable");
  664. if (check_fuse_status) {
  665. if (power_well->data == SKL_DISP_PW_1) {
  666. if (intel_wait_for_register(dev_priv,
  667. SKL_FUSE_STATUS,
  668. SKL_FUSE_PG1_DIST_STATUS,
  669. SKL_FUSE_PG1_DIST_STATUS,
  670. 1))
  671. DRM_ERROR("PG1 distributing status timeout\n");
  672. } else if (power_well->data == SKL_DISP_PW_2) {
  673. if (intel_wait_for_register(dev_priv,
  674. SKL_FUSE_STATUS,
  675. SKL_FUSE_PG2_DIST_STATUS,
  676. SKL_FUSE_PG2_DIST_STATUS,
  677. 1))
  678. DRM_ERROR("PG2 distributing status timeout\n");
  679. }
  680. }
  681. if (enable && !is_enabled)
  682. skl_power_well_post_enable(dev_priv, power_well);
  683. }
  684. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  685. struct i915_power_well *power_well)
  686. {
  687. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  688. /*
  689. * We're taking over the BIOS, so clear any requests made by it since
  690. * the driver is in charge now.
  691. */
  692. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  693. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  694. }
  695. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  696. struct i915_power_well *power_well)
  697. {
  698. hsw_set_power_well(dev_priv, power_well, true);
  699. }
  700. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  701. struct i915_power_well *power_well)
  702. {
  703. hsw_set_power_well(dev_priv, power_well, false);
  704. }
  705. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  706. struct i915_power_well *power_well)
  707. {
  708. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  709. SKL_POWER_WELL_STATE(power_well->data);
  710. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  711. }
  712. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  713. struct i915_power_well *power_well)
  714. {
  715. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  716. /* Clear any request made by BIOS as driver is taking over */
  717. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  718. }
  719. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  720. struct i915_power_well *power_well)
  721. {
  722. skl_set_power_well(dev_priv, power_well, true);
  723. }
  724. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  725. struct i915_power_well *power_well)
  726. {
  727. skl_set_power_well(dev_priv, power_well, false);
  728. }
  729. static enum dpio_phy bxt_power_well_to_phy(struct i915_power_well *power_well)
  730. {
  731. enum skl_disp_power_wells power_well_id = power_well->data;
  732. return power_well_id == BXT_DPIO_CMN_A ? DPIO_PHY1 : DPIO_PHY0;
  733. }
  734. static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  735. struct i915_power_well *power_well)
  736. {
  737. enum skl_disp_power_wells power_well_id = power_well->data;
  738. struct i915_power_well *cmn_a_well = NULL;
  739. if (power_well_id == BXT_DPIO_CMN_BC) {
  740. /*
  741. * We need to copy the GRC calibration value from the eDP PHY,
  742. * so make sure it's powered up.
  743. */
  744. cmn_a_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  745. intel_power_well_get(dev_priv, cmn_a_well);
  746. }
  747. bxt_ddi_phy_init(dev_priv, bxt_power_well_to_phy(power_well));
  748. if (cmn_a_well)
  749. intel_power_well_put(dev_priv, cmn_a_well);
  750. }
  751. static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  752. struct i915_power_well *power_well)
  753. {
  754. bxt_ddi_phy_uninit(dev_priv, bxt_power_well_to_phy(power_well));
  755. }
  756. static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
  757. struct i915_power_well *power_well)
  758. {
  759. return bxt_ddi_phy_is_enabled(dev_priv,
  760. bxt_power_well_to_phy(power_well));
  761. }
  762. static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
  763. struct i915_power_well *power_well)
  764. {
  765. if (power_well->count > 0)
  766. bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
  767. else
  768. bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
  769. }
  770. static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
  771. {
  772. struct i915_power_well *power_well;
  773. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  774. if (power_well->count > 0)
  775. bxt_ddi_phy_verify_state(dev_priv,
  776. bxt_power_well_to_phy(power_well));
  777. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
  778. if (power_well->count > 0)
  779. bxt_ddi_phy_verify_state(dev_priv,
  780. bxt_power_well_to_phy(power_well));
  781. }
  782. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  783. struct i915_power_well *power_well)
  784. {
  785. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  786. }
  787. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  788. {
  789. u32 tmp = I915_READ(DBUF_CTL);
  790. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  791. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  792. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  793. }
  794. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  795. struct i915_power_well *power_well)
  796. {
  797. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  798. WARN_ON(dev_priv->cdclk_freq !=
  799. dev_priv->display.get_display_clock_speed(&dev_priv->drm));
  800. gen9_assert_dbuf_enabled(dev_priv);
  801. if (IS_BROXTON(dev_priv))
  802. bxt_verify_ddi_phy_power_wells(dev_priv);
  803. }
  804. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  805. struct i915_power_well *power_well)
  806. {
  807. if (!dev_priv->csr.dmc_payload)
  808. return;
  809. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  810. skl_enable_dc6(dev_priv);
  811. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  812. gen9_enable_dc5(dev_priv);
  813. }
  814. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  815. struct i915_power_well *power_well)
  816. {
  817. if (power_well->count > 0)
  818. gen9_dc_off_power_well_enable(dev_priv, power_well);
  819. else
  820. gen9_dc_off_power_well_disable(dev_priv, power_well);
  821. }
  822. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  823. struct i915_power_well *power_well)
  824. {
  825. }
  826. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  827. struct i915_power_well *power_well)
  828. {
  829. return true;
  830. }
  831. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  832. struct i915_power_well *power_well, bool enable)
  833. {
  834. enum punit_power_well power_well_id = power_well->data;
  835. u32 mask;
  836. u32 state;
  837. u32 ctrl;
  838. mask = PUNIT_PWRGT_MASK(power_well_id);
  839. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  840. PUNIT_PWRGT_PWR_GATE(power_well_id);
  841. mutex_lock(&dev_priv->rps.hw_lock);
  842. #define COND \
  843. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  844. if (COND)
  845. goto out;
  846. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  847. ctrl &= ~mask;
  848. ctrl |= state;
  849. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  850. if (wait_for(COND, 100))
  851. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  852. state,
  853. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  854. #undef COND
  855. out:
  856. mutex_unlock(&dev_priv->rps.hw_lock);
  857. }
  858. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  859. struct i915_power_well *power_well)
  860. {
  861. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  862. }
  863. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  864. struct i915_power_well *power_well)
  865. {
  866. vlv_set_power_well(dev_priv, power_well, true);
  867. }
  868. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  869. struct i915_power_well *power_well)
  870. {
  871. vlv_set_power_well(dev_priv, power_well, false);
  872. }
  873. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  874. struct i915_power_well *power_well)
  875. {
  876. int power_well_id = power_well->data;
  877. bool enabled = false;
  878. u32 mask;
  879. u32 state;
  880. u32 ctrl;
  881. mask = PUNIT_PWRGT_MASK(power_well_id);
  882. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  883. mutex_lock(&dev_priv->rps.hw_lock);
  884. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  885. /*
  886. * We only ever set the power-on and power-gate states, anything
  887. * else is unexpected.
  888. */
  889. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  890. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  891. if (state == ctrl)
  892. enabled = true;
  893. /*
  894. * A transient state at this point would mean some unexpected party
  895. * is poking at the power controls too.
  896. */
  897. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  898. WARN_ON(ctrl != state);
  899. mutex_unlock(&dev_priv->rps.hw_lock);
  900. return enabled;
  901. }
  902. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  903. {
  904. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  905. /*
  906. * Disable trickle feed and enable pnd deadline calculation
  907. */
  908. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  909. I915_WRITE(CBR1_VLV, 0);
  910. WARN_ON(dev_priv->rawclk_freq == 0);
  911. I915_WRITE(RAWCLK_FREQ_VLV,
  912. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  913. }
  914. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  915. {
  916. struct intel_encoder *encoder;
  917. enum pipe pipe;
  918. /*
  919. * Enable the CRI clock source so we can get at the
  920. * display and the reference clock for VGA
  921. * hotplug / manual detection. Supposedly DSI also
  922. * needs the ref clock up and running.
  923. *
  924. * CHV DPLL B/C have some issues if VGA mode is enabled.
  925. */
  926. for_each_pipe(&dev_priv->drm, pipe) {
  927. u32 val = I915_READ(DPLL(pipe));
  928. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  929. if (pipe != PIPE_A)
  930. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  931. I915_WRITE(DPLL(pipe), val);
  932. }
  933. vlv_init_display_clock_gating(dev_priv);
  934. spin_lock_irq(&dev_priv->irq_lock);
  935. valleyview_enable_display_irqs(dev_priv);
  936. spin_unlock_irq(&dev_priv->irq_lock);
  937. /*
  938. * During driver initialization/resume we can avoid restoring the
  939. * part of the HW/SW state that will be inited anyway explicitly.
  940. */
  941. if (dev_priv->power_domains.initializing)
  942. return;
  943. intel_hpd_init(dev_priv);
  944. /* Re-enable the ADPA, if we have one */
  945. for_each_intel_encoder(&dev_priv->drm, encoder) {
  946. if (encoder->type == INTEL_OUTPUT_ANALOG)
  947. intel_crt_reset(&encoder->base);
  948. }
  949. i915_redisable_vga_power_on(&dev_priv->drm);
  950. intel_pps_unlock_regs_wa(dev_priv);
  951. }
  952. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  953. {
  954. spin_lock_irq(&dev_priv->irq_lock);
  955. valleyview_disable_display_irqs(dev_priv);
  956. spin_unlock_irq(&dev_priv->irq_lock);
  957. /* make sure we're done processing display irqs */
  958. synchronize_irq(dev_priv->drm.irq);
  959. intel_power_sequencer_reset(dev_priv);
  960. intel_hpd_poll_init(dev_priv);
  961. }
  962. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  963. struct i915_power_well *power_well)
  964. {
  965. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  966. vlv_set_power_well(dev_priv, power_well, true);
  967. vlv_display_power_well_init(dev_priv);
  968. }
  969. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  970. struct i915_power_well *power_well)
  971. {
  972. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  973. vlv_display_power_well_deinit(dev_priv);
  974. vlv_set_power_well(dev_priv, power_well, false);
  975. }
  976. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  977. struct i915_power_well *power_well)
  978. {
  979. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  980. /* since ref/cri clock was enabled */
  981. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  982. vlv_set_power_well(dev_priv, power_well, true);
  983. /*
  984. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  985. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  986. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  987. * b. The other bits such as sfr settings / modesel may all
  988. * be set to 0.
  989. *
  990. * This should only be done on init and resume from S3 with
  991. * both PLLs disabled, or we risk losing DPIO and PLL
  992. * synchronization.
  993. */
  994. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  995. }
  996. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  997. struct i915_power_well *power_well)
  998. {
  999. enum pipe pipe;
  1000. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  1001. for_each_pipe(dev_priv, pipe)
  1002. assert_pll_disabled(dev_priv, pipe);
  1003. /* Assert common reset */
  1004. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  1005. vlv_set_power_well(dev_priv, power_well, false);
  1006. }
  1007. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  1008. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1009. int power_well_id)
  1010. {
  1011. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1012. int i;
  1013. for (i = 0; i < power_domains->power_well_count; i++) {
  1014. struct i915_power_well *power_well;
  1015. power_well = &power_domains->power_wells[i];
  1016. if (power_well->data == power_well_id)
  1017. return power_well;
  1018. }
  1019. return NULL;
  1020. }
  1021. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  1022. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  1023. {
  1024. struct i915_power_well *cmn_bc =
  1025. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1026. struct i915_power_well *cmn_d =
  1027. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1028. u32 phy_control = dev_priv->chv_phy_control;
  1029. u32 phy_status = 0;
  1030. u32 phy_status_mask = 0xffffffff;
  1031. /*
  1032. * The BIOS can leave the PHY is some weird state
  1033. * where it doesn't fully power down some parts.
  1034. * Disable the asserts until the PHY has been fully
  1035. * reset (ie. the power well has been disabled at
  1036. * least once).
  1037. */
  1038. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  1039. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  1040. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  1041. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  1042. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  1043. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  1044. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  1045. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  1046. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  1047. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  1048. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  1049. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1050. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  1051. /* this assumes override is only used to enable lanes */
  1052. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  1053. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  1054. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  1055. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  1056. /* CL1 is on whenever anything is on in either channel */
  1057. if (BITS_SET(phy_control,
  1058. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  1059. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  1060. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  1061. /*
  1062. * The DPLLB check accounts for the pipe B + port A usage
  1063. * with CL2 powered up but all the lanes in the second channel
  1064. * powered down.
  1065. */
  1066. if (BITS_SET(phy_control,
  1067. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  1068. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  1069. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  1070. if (BITS_SET(phy_control,
  1071. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  1072. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  1073. if (BITS_SET(phy_control,
  1074. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  1075. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  1076. if (BITS_SET(phy_control,
  1077. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  1078. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  1079. if (BITS_SET(phy_control,
  1080. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  1081. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  1082. }
  1083. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1084. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  1085. /* this assumes override is only used to enable lanes */
  1086. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  1087. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  1088. if (BITS_SET(phy_control,
  1089. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  1090. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  1091. if (BITS_SET(phy_control,
  1092. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  1093. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  1094. if (BITS_SET(phy_control,
  1095. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  1096. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  1097. }
  1098. phy_status &= phy_status_mask;
  1099. /*
  1100. * The PHY may be busy with some initial calibration and whatnot,
  1101. * so the power state can take a while to actually change.
  1102. */
  1103. if (intel_wait_for_register(dev_priv,
  1104. DISPLAY_PHY_STATUS,
  1105. phy_status_mask,
  1106. phy_status,
  1107. 10))
  1108. DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1109. I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
  1110. phy_status, dev_priv->chv_phy_control);
  1111. }
  1112. #undef BITS_SET
  1113. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1114. struct i915_power_well *power_well)
  1115. {
  1116. enum dpio_phy phy;
  1117. enum pipe pipe;
  1118. uint32_t tmp;
  1119. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1120. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1121. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1122. pipe = PIPE_A;
  1123. phy = DPIO_PHY0;
  1124. } else {
  1125. pipe = PIPE_C;
  1126. phy = DPIO_PHY1;
  1127. }
  1128. /* since ref/cri clock was enabled */
  1129. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1130. vlv_set_power_well(dev_priv, power_well, true);
  1131. /* Poll for phypwrgood signal */
  1132. if (intel_wait_for_register(dev_priv,
  1133. DISPLAY_PHY_STATUS,
  1134. PHY_POWERGOOD(phy),
  1135. PHY_POWERGOOD(phy),
  1136. 1))
  1137. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1138. mutex_lock(&dev_priv->sb_lock);
  1139. /* Enable dynamic power down */
  1140. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1141. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1142. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1143. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1144. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1145. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1146. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1147. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1148. } else {
  1149. /*
  1150. * Force the non-existing CL2 off. BXT does this
  1151. * too, so maybe it saves some power even though
  1152. * CL2 doesn't exist?
  1153. */
  1154. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1155. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1156. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1157. }
  1158. mutex_unlock(&dev_priv->sb_lock);
  1159. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1160. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1161. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1162. phy, dev_priv->chv_phy_control);
  1163. assert_chv_phy_status(dev_priv);
  1164. }
  1165. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1166. struct i915_power_well *power_well)
  1167. {
  1168. enum dpio_phy phy;
  1169. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1170. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1171. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1172. phy = DPIO_PHY0;
  1173. assert_pll_disabled(dev_priv, PIPE_A);
  1174. assert_pll_disabled(dev_priv, PIPE_B);
  1175. } else {
  1176. phy = DPIO_PHY1;
  1177. assert_pll_disabled(dev_priv, PIPE_C);
  1178. }
  1179. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1180. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1181. vlv_set_power_well(dev_priv, power_well, false);
  1182. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1183. phy, dev_priv->chv_phy_control);
  1184. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1185. dev_priv->chv_phy_assert[phy] = true;
  1186. assert_chv_phy_status(dev_priv);
  1187. }
  1188. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1189. enum dpio_channel ch, bool override, unsigned int mask)
  1190. {
  1191. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1192. u32 reg, val, expected, actual;
  1193. /*
  1194. * The BIOS can leave the PHY is some weird state
  1195. * where it doesn't fully power down some parts.
  1196. * Disable the asserts until the PHY has been fully
  1197. * reset (ie. the power well has been disabled at
  1198. * least once).
  1199. */
  1200. if (!dev_priv->chv_phy_assert[phy])
  1201. return;
  1202. if (ch == DPIO_CH0)
  1203. reg = _CHV_CMN_DW0_CH0;
  1204. else
  1205. reg = _CHV_CMN_DW6_CH1;
  1206. mutex_lock(&dev_priv->sb_lock);
  1207. val = vlv_dpio_read(dev_priv, pipe, reg);
  1208. mutex_unlock(&dev_priv->sb_lock);
  1209. /*
  1210. * This assumes !override is only used when the port is disabled.
  1211. * All lanes should power down even without the override when
  1212. * the port is disabled.
  1213. */
  1214. if (!override || mask == 0xf) {
  1215. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1216. /*
  1217. * If CH1 common lane is not active anymore
  1218. * (eg. for pipe B DPLL) the entire channel will
  1219. * shut down, which causes the common lane registers
  1220. * to read as 0. That means we can't actually check
  1221. * the lane power down status bits, but as the entire
  1222. * register reads as 0 it's a good indication that the
  1223. * channel is indeed entirely powered down.
  1224. */
  1225. if (ch == DPIO_CH1 && val == 0)
  1226. expected = 0;
  1227. } else if (mask != 0x0) {
  1228. expected = DPIO_ANYDL_POWERDOWN;
  1229. } else {
  1230. expected = 0;
  1231. }
  1232. if (ch == DPIO_CH0)
  1233. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1234. else
  1235. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1236. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1237. WARN(actual != expected,
  1238. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1239. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1240. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1241. reg, val);
  1242. }
  1243. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1244. enum dpio_channel ch, bool override)
  1245. {
  1246. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1247. bool was_override;
  1248. mutex_lock(&power_domains->lock);
  1249. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1250. if (override == was_override)
  1251. goto out;
  1252. if (override)
  1253. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1254. else
  1255. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1256. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1257. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1258. phy, ch, dev_priv->chv_phy_control);
  1259. assert_chv_phy_status(dev_priv);
  1260. out:
  1261. mutex_unlock(&power_domains->lock);
  1262. return was_override;
  1263. }
  1264. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1265. bool override, unsigned int mask)
  1266. {
  1267. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1268. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1269. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1270. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1271. mutex_lock(&power_domains->lock);
  1272. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1273. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1274. if (override)
  1275. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1276. else
  1277. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1278. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1279. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1280. phy, ch, mask, dev_priv->chv_phy_control);
  1281. assert_chv_phy_status(dev_priv);
  1282. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1283. mutex_unlock(&power_domains->lock);
  1284. }
  1285. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1286. struct i915_power_well *power_well)
  1287. {
  1288. enum pipe pipe = power_well->data;
  1289. bool enabled;
  1290. u32 state, ctrl;
  1291. mutex_lock(&dev_priv->rps.hw_lock);
  1292. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1293. /*
  1294. * We only ever set the power-on and power-gate states, anything
  1295. * else is unexpected.
  1296. */
  1297. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1298. enabled = state == DP_SSS_PWR_ON(pipe);
  1299. /*
  1300. * A transient state at this point would mean some unexpected party
  1301. * is poking at the power controls too.
  1302. */
  1303. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1304. WARN_ON(ctrl << 16 != state);
  1305. mutex_unlock(&dev_priv->rps.hw_lock);
  1306. return enabled;
  1307. }
  1308. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1309. struct i915_power_well *power_well,
  1310. bool enable)
  1311. {
  1312. enum pipe pipe = power_well->data;
  1313. u32 state;
  1314. u32 ctrl;
  1315. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1316. mutex_lock(&dev_priv->rps.hw_lock);
  1317. #define COND \
  1318. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1319. if (COND)
  1320. goto out;
  1321. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1322. ctrl &= ~DP_SSC_MASK(pipe);
  1323. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1324. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1325. if (wait_for(COND, 100))
  1326. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1327. state,
  1328. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1329. #undef COND
  1330. out:
  1331. mutex_unlock(&dev_priv->rps.hw_lock);
  1332. }
  1333. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1334. struct i915_power_well *power_well)
  1335. {
  1336. WARN_ON_ONCE(power_well->data != PIPE_A);
  1337. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1338. }
  1339. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1340. struct i915_power_well *power_well)
  1341. {
  1342. WARN_ON_ONCE(power_well->data != PIPE_A);
  1343. chv_set_pipe_power_well(dev_priv, power_well, true);
  1344. vlv_display_power_well_init(dev_priv);
  1345. }
  1346. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1347. struct i915_power_well *power_well)
  1348. {
  1349. WARN_ON_ONCE(power_well->data != PIPE_A);
  1350. vlv_display_power_well_deinit(dev_priv);
  1351. chv_set_pipe_power_well(dev_priv, power_well, false);
  1352. }
  1353. static void
  1354. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1355. enum intel_display_power_domain domain)
  1356. {
  1357. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1358. struct i915_power_well *power_well;
  1359. int i;
  1360. for_each_power_well(i, power_well, BIT(domain), power_domains)
  1361. intel_power_well_get(dev_priv, power_well);
  1362. power_domains->domain_use_count[domain]++;
  1363. }
  1364. /**
  1365. * intel_display_power_get - grab a power domain reference
  1366. * @dev_priv: i915 device instance
  1367. * @domain: power domain to reference
  1368. *
  1369. * This function grabs a power domain reference for @domain and ensures that the
  1370. * power domain and all its parents are powered up. Therefore users should only
  1371. * grab a reference to the innermost power domain they need.
  1372. *
  1373. * Any power domain reference obtained by this function must have a symmetric
  1374. * call to intel_display_power_put() to release the reference again.
  1375. */
  1376. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1377. enum intel_display_power_domain domain)
  1378. {
  1379. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1380. intel_runtime_pm_get(dev_priv);
  1381. mutex_lock(&power_domains->lock);
  1382. __intel_display_power_get_domain(dev_priv, domain);
  1383. mutex_unlock(&power_domains->lock);
  1384. }
  1385. /**
  1386. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1387. * @dev_priv: i915 device instance
  1388. * @domain: power domain to reference
  1389. *
  1390. * This function grabs a power domain reference for @domain and ensures that the
  1391. * power domain and all its parents are powered up. Therefore users should only
  1392. * grab a reference to the innermost power domain they need.
  1393. *
  1394. * Any power domain reference obtained by this function must have a symmetric
  1395. * call to intel_display_power_put() to release the reference again.
  1396. */
  1397. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1398. enum intel_display_power_domain domain)
  1399. {
  1400. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1401. bool is_enabled;
  1402. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1403. return false;
  1404. mutex_lock(&power_domains->lock);
  1405. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1406. __intel_display_power_get_domain(dev_priv, domain);
  1407. is_enabled = true;
  1408. } else {
  1409. is_enabled = false;
  1410. }
  1411. mutex_unlock(&power_domains->lock);
  1412. if (!is_enabled)
  1413. intel_runtime_pm_put(dev_priv);
  1414. return is_enabled;
  1415. }
  1416. /**
  1417. * intel_display_power_put - release a power domain reference
  1418. * @dev_priv: i915 device instance
  1419. * @domain: power domain to reference
  1420. *
  1421. * This function drops the power domain reference obtained by
  1422. * intel_display_power_get() and might power down the corresponding hardware
  1423. * block right away if this is the last reference.
  1424. */
  1425. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1426. enum intel_display_power_domain domain)
  1427. {
  1428. struct i915_power_domains *power_domains;
  1429. struct i915_power_well *power_well;
  1430. int i;
  1431. power_domains = &dev_priv->power_domains;
  1432. mutex_lock(&power_domains->lock);
  1433. WARN(!power_domains->domain_use_count[domain],
  1434. "Use count on domain %s is already zero\n",
  1435. intel_display_power_domain_str(domain));
  1436. power_domains->domain_use_count[domain]--;
  1437. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  1438. intel_power_well_put(dev_priv, power_well);
  1439. mutex_unlock(&power_domains->lock);
  1440. intel_runtime_pm_put(dev_priv);
  1441. }
  1442. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1443. BIT(POWER_DOMAIN_PIPE_B) | \
  1444. BIT(POWER_DOMAIN_PIPE_C) | \
  1445. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1446. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1447. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1448. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1449. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1450. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1451. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1452. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1453. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1454. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1455. BIT(POWER_DOMAIN_VGA) | \
  1456. BIT(POWER_DOMAIN_AUDIO) | \
  1457. BIT(POWER_DOMAIN_INIT))
  1458. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1459. BIT(POWER_DOMAIN_PIPE_B) | \
  1460. BIT(POWER_DOMAIN_PIPE_C) | \
  1461. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1462. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1463. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1464. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1465. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1466. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1467. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1468. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1469. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1470. BIT(POWER_DOMAIN_VGA) | \
  1471. BIT(POWER_DOMAIN_AUDIO) | \
  1472. BIT(POWER_DOMAIN_INIT))
  1473. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1474. BIT(POWER_DOMAIN_PIPE_A) | \
  1475. BIT(POWER_DOMAIN_PIPE_B) | \
  1476. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1477. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1478. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1479. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1480. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1481. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1482. BIT(POWER_DOMAIN_PORT_DSI) | \
  1483. BIT(POWER_DOMAIN_PORT_CRT) | \
  1484. BIT(POWER_DOMAIN_VGA) | \
  1485. BIT(POWER_DOMAIN_AUDIO) | \
  1486. BIT(POWER_DOMAIN_AUX_B) | \
  1487. BIT(POWER_DOMAIN_AUX_C) | \
  1488. BIT(POWER_DOMAIN_GMBUS) | \
  1489. BIT(POWER_DOMAIN_INIT))
  1490. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1491. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1492. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1493. BIT(POWER_DOMAIN_PORT_CRT) | \
  1494. BIT(POWER_DOMAIN_AUX_B) | \
  1495. BIT(POWER_DOMAIN_AUX_C) | \
  1496. BIT(POWER_DOMAIN_INIT))
  1497. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1498. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1499. BIT(POWER_DOMAIN_AUX_B) | \
  1500. BIT(POWER_DOMAIN_INIT))
  1501. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1502. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1503. BIT(POWER_DOMAIN_AUX_B) | \
  1504. BIT(POWER_DOMAIN_INIT))
  1505. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1506. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1507. BIT(POWER_DOMAIN_AUX_C) | \
  1508. BIT(POWER_DOMAIN_INIT))
  1509. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1510. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1511. BIT(POWER_DOMAIN_AUX_C) | \
  1512. BIT(POWER_DOMAIN_INIT))
  1513. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1514. BIT(POWER_DOMAIN_PIPE_A) | \
  1515. BIT(POWER_DOMAIN_PIPE_B) | \
  1516. BIT(POWER_DOMAIN_PIPE_C) | \
  1517. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1518. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1519. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1520. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1521. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1522. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1523. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1524. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1525. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1526. BIT(POWER_DOMAIN_PORT_DSI) | \
  1527. BIT(POWER_DOMAIN_VGA) | \
  1528. BIT(POWER_DOMAIN_AUDIO) | \
  1529. BIT(POWER_DOMAIN_AUX_B) | \
  1530. BIT(POWER_DOMAIN_AUX_C) | \
  1531. BIT(POWER_DOMAIN_AUX_D) | \
  1532. BIT(POWER_DOMAIN_GMBUS) | \
  1533. BIT(POWER_DOMAIN_INIT))
  1534. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1535. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1536. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1537. BIT(POWER_DOMAIN_AUX_B) | \
  1538. BIT(POWER_DOMAIN_AUX_C) | \
  1539. BIT(POWER_DOMAIN_INIT))
  1540. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1541. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1542. BIT(POWER_DOMAIN_AUX_D) | \
  1543. BIT(POWER_DOMAIN_INIT))
  1544. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1545. .sync_hw = i9xx_always_on_power_well_noop,
  1546. .enable = i9xx_always_on_power_well_noop,
  1547. .disable = i9xx_always_on_power_well_noop,
  1548. .is_enabled = i9xx_always_on_power_well_enabled,
  1549. };
  1550. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1551. .sync_hw = chv_pipe_power_well_sync_hw,
  1552. .enable = chv_pipe_power_well_enable,
  1553. .disable = chv_pipe_power_well_disable,
  1554. .is_enabled = chv_pipe_power_well_enabled,
  1555. };
  1556. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1557. .sync_hw = vlv_power_well_sync_hw,
  1558. .enable = chv_dpio_cmn_power_well_enable,
  1559. .disable = chv_dpio_cmn_power_well_disable,
  1560. .is_enabled = vlv_power_well_enabled,
  1561. };
  1562. static struct i915_power_well i9xx_always_on_power_well[] = {
  1563. {
  1564. .name = "always-on",
  1565. .always_on = 1,
  1566. .domains = POWER_DOMAIN_MASK,
  1567. .ops = &i9xx_always_on_power_well_ops,
  1568. },
  1569. };
  1570. static const struct i915_power_well_ops hsw_power_well_ops = {
  1571. .sync_hw = hsw_power_well_sync_hw,
  1572. .enable = hsw_power_well_enable,
  1573. .disable = hsw_power_well_disable,
  1574. .is_enabled = hsw_power_well_enabled,
  1575. };
  1576. static const struct i915_power_well_ops skl_power_well_ops = {
  1577. .sync_hw = skl_power_well_sync_hw,
  1578. .enable = skl_power_well_enable,
  1579. .disable = skl_power_well_disable,
  1580. .is_enabled = skl_power_well_enabled,
  1581. };
  1582. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1583. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1584. .enable = gen9_dc_off_power_well_enable,
  1585. .disable = gen9_dc_off_power_well_disable,
  1586. .is_enabled = gen9_dc_off_power_well_enabled,
  1587. };
  1588. static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
  1589. .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
  1590. .enable = bxt_dpio_cmn_power_well_enable,
  1591. .disable = bxt_dpio_cmn_power_well_disable,
  1592. .is_enabled = bxt_dpio_cmn_power_well_enabled,
  1593. };
  1594. static struct i915_power_well hsw_power_wells[] = {
  1595. {
  1596. .name = "always-on",
  1597. .always_on = 1,
  1598. .domains = POWER_DOMAIN_MASK,
  1599. .ops = &i9xx_always_on_power_well_ops,
  1600. },
  1601. {
  1602. .name = "display",
  1603. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1604. .ops = &hsw_power_well_ops,
  1605. },
  1606. };
  1607. static struct i915_power_well bdw_power_wells[] = {
  1608. {
  1609. .name = "always-on",
  1610. .always_on = 1,
  1611. .domains = POWER_DOMAIN_MASK,
  1612. .ops = &i9xx_always_on_power_well_ops,
  1613. },
  1614. {
  1615. .name = "display",
  1616. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1617. .ops = &hsw_power_well_ops,
  1618. },
  1619. };
  1620. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1621. .sync_hw = vlv_power_well_sync_hw,
  1622. .enable = vlv_display_power_well_enable,
  1623. .disable = vlv_display_power_well_disable,
  1624. .is_enabled = vlv_power_well_enabled,
  1625. };
  1626. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1627. .sync_hw = vlv_power_well_sync_hw,
  1628. .enable = vlv_dpio_cmn_power_well_enable,
  1629. .disable = vlv_dpio_cmn_power_well_disable,
  1630. .is_enabled = vlv_power_well_enabled,
  1631. };
  1632. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1633. .sync_hw = vlv_power_well_sync_hw,
  1634. .enable = vlv_power_well_enable,
  1635. .disable = vlv_power_well_disable,
  1636. .is_enabled = vlv_power_well_enabled,
  1637. };
  1638. static struct i915_power_well vlv_power_wells[] = {
  1639. {
  1640. .name = "always-on",
  1641. .always_on = 1,
  1642. .domains = POWER_DOMAIN_MASK,
  1643. .ops = &i9xx_always_on_power_well_ops,
  1644. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1645. },
  1646. {
  1647. .name = "display",
  1648. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1649. .data = PUNIT_POWER_WELL_DISP2D,
  1650. .ops = &vlv_display_power_well_ops,
  1651. },
  1652. {
  1653. .name = "dpio-tx-b-01",
  1654. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1655. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1656. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1657. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1658. .ops = &vlv_dpio_power_well_ops,
  1659. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1660. },
  1661. {
  1662. .name = "dpio-tx-b-23",
  1663. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1664. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1665. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1666. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1667. .ops = &vlv_dpio_power_well_ops,
  1668. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1669. },
  1670. {
  1671. .name = "dpio-tx-c-01",
  1672. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1673. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1674. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1675. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1676. .ops = &vlv_dpio_power_well_ops,
  1677. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1678. },
  1679. {
  1680. .name = "dpio-tx-c-23",
  1681. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1682. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1683. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1684. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1685. .ops = &vlv_dpio_power_well_ops,
  1686. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1687. },
  1688. {
  1689. .name = "dpio-common",
  1690. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1691. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1692. .ops = &vlv_dpio_cmn_power_well_ops,
  1693. },
  1694. };
  1695. static struct i915_power_well chv_power_wells[] = {
  1696. {
  1697. .name = "always-on",
  1698. .always_on = 1,
  1699. .domains = POWER_DOMAIN_MASK,
  1700. .ops = &i9xx_always_on_power_well_ops,
  1701. },
  1702. {
  1703. .name = "display",
  1704. /*
  1705. * Pipe A power well is the new disp2d well. Pipe B and C
  1706. * power wells don't actually exist. Pipe A power well is
  1707. * required for any pipe to work.
  1708. */
  1709. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1710. .data = PIPE_A,
  1711. .ops = &chv_pipe_power_well_ops,
  1712. },
  1713. {
  1714. .name = "dpio-common-bc",
  1715. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1716. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1717. .ops = &chv_dpio_cmn_power_well_ops,
  1718. },
  1719. {
  1720. .name = "dpio-common-d",
  1721. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1722. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1723. .ops = &chv_dpio_cmn_power_well_ops,
  1724. },
  1725. };
  1726. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1727. int power_well_id)
  1728. {
  1729. struct i915_power_well *power_well;
  1730. bool ret;
  1731. power_well = lookup_power_well(dev_priv, power_well_id);
  1732. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1733. return ret;
  1734. }
  1735. static struct i915_power_well skl_power_wells[] = {
  1736. {
  1737. .name = "always-on",
  1738. .always_on = 1,
  1739. .domains = POWER_DOMAIN_MASK,
  1740. .ops = &i9xx_always_on_power_well_ops,
  1741. .data = SKL_DISP_PW_ALWAYS_ON,
  1742. },
  1743. {
  1744. .name = "power well 1",
  1745. /* Handled by the DMC firmware */
  1746. .domains = 0,
  1747. .ops = &skl_power_well_ops,
  1748. .data = SKL_DISP_PW_1,
  1749. },
  1750. {
  1751. .name = "MISC IO power well",
  1752. /* Handled by the DMC firmware */
  1753. .domains = 0,
  1754. .ops = &skl_power_well_ops,
  1755. .data = SKL_DISP_PW_MISC_IO,
  1756. },
  1757. {
  1758. .name = "DC off",
  1759. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1760. .ops = &gen9_dc_off_power_well_ops,
  1761. .data = SKL_DISP_PW_DC_OFF,
  1762. },
  1763. {
  1764. .name = "power well 2",
  1765. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1766. .ops = &skl_power_well_ops,
  1767. .data = SKL_DISP_PW_2,
  1768. },
  1769. {
  1770. .name = "DDI A/E power well",
  1771. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1772. .ops = &skl_power_well_ops,
  1773. .data = SKL_DISP_PW_DDI_A_E,
  1774. },
  1775. {
  1776. .name = "DDI B power well",
  1777. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1778. .ops = &skl_power_well_ops,
  1779. .data = SKL_DISP_PW_DDI_B,
  1780. },
  1781. {
  1782. .name = "DDI C power well",
  1783. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1784. .ops = &skl_power_well_ops,
  1785. .data = SKL_DISP_PW_DDI_C,
  1786. },
  1787. {
  1788. .name = "DDI D power well",
  1789. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1790. .ops = &skl_power_well_ops,
  1791. .data = SKL_DISP_PW_DDI_D,
  1792. },
  1793. };
  1794. static struct i915_power_well bxt_power_wells[] = {
  1795. {
  1796. .name = "always-on",
  1797. .always_on = 1,
  1798. .domains = POWER_DOMAIN_MASK,
  1799. .ops = &i9xx_always_on_power_well_ops,
  1800. },
  1801. {
  1802. .name = "power well 1",
  1803. .domains = 0,
  1804. .ops = &skl_power_well_ops,
  1805. .data = SKL_DISP_PW_1,
  1806. },
  1807. {
  1808. .name = "DC off",
  1809. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1810. .ops = &gen9_dc_off_power_well_ops,
  1811. .data = SKL_DISP_PW_DC_OFF,
  1812. },
  1813. {
  1814. .name = "power well 2",
  1815. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1816. .ops = &skl_power_well_ops,
  1817. .data = SKL_DISP_PW_2,
  1818. },
  1819. {
  1820. .name = "dpio-common-a",
  1821. .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
  1822. .ops = &bxt_dpio_cmn_power_well_ops,
  1823. .data = BXT_DPIO_CMN_A,
  1824. },
  1825. {
  1826. .name = "dpio-common-bc",
  1827. .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
  1828. .ops = &bxt_dpio_cmn_power_well_ops,
  1829. .data = BXT_DPIO_CMN_BC,
  1830. },
  1831. };
  1832. static int
  1833. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1834. int disable_power_well)
  1835. {
  1836. if (disable_power_well >= 0)
  1837. return !!disable_power_well;
  1838. return 1;
  1839. }
  1840. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1841. int enable_dc)
  1842. {
  1843. uint32_t mask;
  1844. int requested_dc;
  1845. int max_dc;
  1846. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1847. max_dc = 2;
  1848. mask = 0;
  1849. } else if (IS_BROXTON(dev_priv)) {
  1850. max_dc = 1;
  1851. /*
  1852. * DC9 has a separate HW flow from the rest of the DC states,
  1853. * not depending on the DMC firmware. It's needed by system
  1854. * suspend/resume, so allow it unconditionally.
  1855. */
  1856. mask = DC_STATE_EN_DC9;
  1857. } else {
  1858. max_dc = 0;
  1859. mask = 0;
  1860. }
  1861. if (!i915.disable_power_well)
  1862. max_dc = 0;
  1863. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1864. requested_dc = enable_dc;
  1865. } else if (enable_dc == -1) {
  1866. requested_dc = max_dc;
  1867. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1868. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1869. enable_dc, max_dc);
  1870. requested_dc = max_dc;
  1871. } else {
  1872. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1873. requested_dc = max_dc;
  1874. }
  1875. if (requested_dc > 1)
  1876. mask |= DC_STATE_EN_UPTO_DC6;
  1877. if (requested_dc > 0)
  1878. mask |= DC_STATE_EN_UPTO_DC5;
  1879. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1880. return mask;
  1881. }
  1882. #define set_power_wells(power_domains, __power_wells) ({ \
  1883. (power_domains)->power_wells = (__power_wells); \
  1884. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1885. })
  1886. /**
  1887. * intel_power_domains_init - initializes the power domain structures
  1888. * @dev_priv: i915 device instance
  1889. *
  1890. * Initializes the power domain structures for @dev_priv depending upon the
  1891. * supported platform.
  1892. */
  1893. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1894. {
  1895. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1896. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1897. i915.disable_power_well);
  1898. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1899. i915.enable_dc);
  1900. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1901. mutex_init(&power_domains->lock);
  1902. /*
  1903. * The enabling order will be from lower to higher indexed wells,
  1904. * the disabling order is reversed.
  1905. */
  1906. if (IS_HASWELL(dev_priv)) {
  1907. set_power_wells(power_domains, hsw_power_wells);
  1908. } else if (IS_BROADWELL(dev_priv)) {
  1909. set_power_wells(power_domains, bdw_power_wells);
  1910. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1911. set_power_wells(power_domains, skl_power_wells);
  1912. } else if (IS_BROXTON(dev_priv)) {
  1913. set_power_wells(power_domains, bxt_power_wells);
  1914. } else if (IS_CHERRYVIEW(dev_priv)) {
  1915. set_power_wells(power_domains, chv_power_wells);
  1916. } else if (IS_VALLEYVIEW(dev_priv)) {
  1917. set_power_wells(power_domains, vlv_power_wells);
  1918. } else {
  1919. set_power_wells(power_domains, i9xx_always_on_power_well);
  1920. }
  1921. return 0;
  1922. }
  1923. /**
  1924. * intel_power_domains_fini - finalizes the power domain structures
  1925. * @dev_priv: i915 device instance
  1926. *
  1927. * Finalizes the power domain structures for @dev_priv depending upon the
  1928. * supported platform. This function also disables runtime pm and ensures that
  1929. * the device stays powered up so that the driver can be reloaded.
  1930. */
  1931. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1932. {
  1933. struct device *device = &dev_priv->drm.pdev->dev;
  1934. /*
  1935. * The i915.ko module is still not prepared to be loaded when
  1936. * the power well is not enabled, so just enable it in case
  1937. * we're going to unload/reload.
  1938. * The following also reacquires the RPM reference the core passed
  1939. * to the driver during loading, which is dropped in
  1940. * intel_runtime_pm_enable(). We have to hand back the control of the
  1941. * device to the core with this reference held.
  1942. */
  1943. intel_display_set_init_power(dev_priv, true);
  1944. /* Remove the refcount we took to keep power well support disabled. */
  1945. if (!i915.disable_power_well)
  1946. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1947. /*
  1948. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1949. * the platform doesn't support runtime PM.
  1950. */
  1951. if (!HAS_RUNTIME_PM(dev_priv))
  1952. pm_runtime_put(device);
  1953. }
  1954. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1955. {
  1956. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1957. struct i915_power_well *power_well;
  1958. int i;
  1959. mutex_lock(&power_domains->lock);
  1960. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1961. power_well->ops->sync_hw(dev_priv, power_well);
  1962. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1963. power_well);
  1964. }
  1965. mutex_unlock(&power_domains->lock);
  1966. }
  1967. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  1968. {
  1969. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  1970. POSTING_READ(DBUF_CTL);
  1971. udelay(10);
  1972. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  1973. DRM_ERROR("DBuf power enable timeout\n");
  1974. }
  1975. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  1976. {
  1977. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  1978. POSTING_READ(DBUF_CTL);
  1979. udelay(10);
  1980. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  1981. DRM_ERROR("DBuf power disable timeout!\n");
  1982. }
  1983. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1984. bool resume)
  1985. {
  1986. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1987. struct i915_power_well *well;
  1988. uint32_t val;
  1989. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1990. /* enable PCH reset handshake */
  1991. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1992. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1993. /* enable PG1 and Misc I/O */
  1994. mutex_lock(&power_domains->lock);
  1995. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1996. intel_power_well_enable(dev_priv, well);
  1997. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1998. intel_power_well_enable(dev_priv, well);
  1999. mutex_unlock(&power_domains->lock);
  2000. skl_init_cdclk(dev_priv);
  2001. gen9_dbuf_enable(dev_priv);
  2002. if (resume && dev_priv->csr.dmc_payload)
  2003. intel_csr_load_program(dev_priv);
  2004. }
  2005. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  2006. {
  2007. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2008. struct i915_power_well *well;
  2009. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2010. gen9_dbuf_disable(dev_priv);
  2011. skl_uninit_cdclk(dev_priv);
  2012. /* The spec doesn't call for removing the reset handshake flag */
  2013. /* disable PG1 and Misc I/O */
  2014. mutex_lock(&power_domains->lock);
  2015. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2016. intel_power_well_disable(dev_priv, well);
  2017. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2018. intel_power_well_disable(dev_priv, well);
  2019. mutex_unlock(&power_domains->lock);
  2020. }
  2021. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  2022. bool resume)
  2023. {
  2024. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2025. struct i915_power_well *well;
  2026. uint32_t val;
  2027. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2028. /*
  2029. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  2030. * or else the reset will hang because there is no PCH to respond.
  2031. * Move the handshake programming to initialization sequence.
  2032. * Previously was left up to BIOS.
  2033. */
  2034. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2035. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  2036. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  2037. /* Enable PG1 */
  2038. mutex_lock(&power_domains->lock);
  2039. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2040. intel_power_well_enable(dev_priv, well);
  2041. mutex_unlock(&power_domains->lock);
  2042. bxt_init_cdclk(dev_priv);
  2043. gen9_dbuf_enable(dev_priv);
  2044. if (resume && dev_priv->csr.dmc_payload)
  2045. intel_csr_load_program(dev_priv);
  2046. }
  2047. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  2048. {
  2049. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2050. struct i915_power_well *well;
  2051. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2052. gen9_dbuf_disable(dev_priv);
  2053. bxt_uninit_cdclk(dev_priv);
  2054. /* The spec doesn't call for removing the reset handshake flag */
  2055. /* Disable PG1 */
  2056. mutex_lock(&power_domains->lock);
  2057. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2058. intel_power_well_disable(dev_priv, well);
  2059. mutex_unlock(&power_domains->lock);
  2060. }
  2061. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  2062. {
  2063. struct i915_power_well *cmn_bc =
  2064. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2065. struct i915_power_well *cmn_d =
  2066. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  2067. /*
  2068. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  2069. * workaround never ever read DISPLAY_PHY_CONTROL, and
  2070. * instead maintain a shadow copy ourselves. Use the actual
  2071. * power well state and lane status to reconstruct the
  2072. * expected initial value.
  2073. */
  2074. dev_priv->chv_phy_control =
  2075. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  2076. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  2077. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  2078. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  2079. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  2080. /*
  2081. * If all lanes are disabled we leave the override disabled
  2082. * with all power down bits cleared to match the state we
  2083. * would use after disabling the port. Otherwise enable the
  2084. * override and set the lane powerdown bits accding to the
  2085. * current lane status.
  2086. */
  2087. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  2088. uint32_t status = I915_READ(DPLL(PIPE_A));
  2089. unsigned int mask;
  2090. mask = status & DPLL_PORTB_READY_MASK;
  2091. if (mask == 0xf)
  2092. mask = 0x0;
  2093. else
  2094. dev_priv->chv_phy_control |=
  2095. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  2096. dev_priv->chv_phy_control |=
  2097. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  2098. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  2099. if (mask == 0xf)
  2100. mask = 0x0;
  2101. else
  2102. dev_priv->chv_phy_control |=
  2103. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  2104. dev_priv->chv_phy_control |=
  2105. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  2106. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  2107. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  2108. } else {
  2109. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  2110. }
  2111. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  2112. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  2113. unsigned int mask;
  2114. mask = status & DPLL_PORTD_READY_MASK;
  2115. if (mask == 0xf)
  2116. mask = 0x0;
  2117. else
  2118. dev_priv->chv_phy_control |=
  2119. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2120. dev_priv->chv_phy_control |=
  2121. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2122. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2123. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2124. } else {
  2125. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2126. }
  2127. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2128. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2129. dev_priv->chv_phy_control);
  2130. }
  2131. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2132. {
  2133. struct i915_power_well *cmn =
  2134. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2135. struct i915_power_well *disp2d =
  2136. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2137. /* If the display might be already active skip this */
  2138. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2139. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2140. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2141. return;
  2142. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2143. /* cmnlane needs DPLL registers */
  2144. disp2d->ops->enable(dev_priv, disp2d);
  2145. /*
  2146. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2147. * Need to assert and de-assert PHY SB reset by gating the
  2148. * common lane power, then un-gating it.
  2149. * Simply ungating isn't enough to reset the PHY enough to get
  2150. * ports and lanes running.
  2151. */
  2152. cmn->ops->disable(dev_priv, cmn);
  2153. }
  2154. /**
  2155. * intel_power_domains_init_hw - initialize hardware power domain state
  2156. * @dev_priv: i915 device instance
  2157. * @resume: Called from resume code paths or not
  2158. *
  2159. * This function initializes the hardware power domain state and enables all
  2160. * power domains using intel_display_set_init_power().
  2161. */
  2162. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2163. {
  2164. struct drm_device *dev = &dev_priv->drm;
  2165. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2166. power_domains->initializing = true;
  2167. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  2168. skl_display_core_init(dev_priv, resume);
  2169. } else if (IS_BROXTON(dev)) {
  2170. bxt_display_core_init(dev_priv, resume);
  2171. } else if (IS_CHERRYVIEW(dev)) {
  2172. mutex_lock(&power_domains->lock);
  2173. chv_phy_control_init(dev_priv);
  2174. mutex_unlock(&power_domains->lock);
  2175. } else if (IS_VALLEYVIEW(dev)) {
  2176. mutex_lock(&power_domains->lock);
  2177. vlv_cmnlane_wa(dev_priv);
  2178. mutex_unlock(&power_domains->lock);
  2179. }
  2180. /* For now, we need the power well to be always enabled. */
  2181. intel_display_set_init_power(dev_priv, true);
  2182. /* Disable power support if the user asked so. */
  2183. if (!i915.disable_power_well)
  2184. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2185. intel_power_domains_sync_hw(dev_priv);
  2186. power_domains->initializing = false;
  2187. }
  2188. /**
  2189. * intel_power_domains_suspend - suspend power domain state
  2190. * @dev_priv: i915 device instance
  2191. *
  2192. * This function prepares the hardware power domain state before entering
  2193. * system suspend. It must be paired with intel_power_domains_init_hw().
  2194. */
  2195. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2196. {
  2197. /*
  2198. * Even if power well support was disabled we still want to disable
  2199. * power wells while we are system suspended.
  2200. */
  2201. if (!i915.disable_power_well)
  2202. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2203. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  2204. skl_display_core_uninit(dev_priv);
  2205. else if (IS_BROXTON(dev_priv))
  2206. bxt_display_core_uninit(dev_priv);
  2207. }
  2208. /**
  2209. * intel_runtime_pm_get - grab a runtime pm reference
  2210. * @dev_priv: i915 device instance
  2211. *
  2212. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2213. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2214. *
  2215. * Any runtime pm reference obtained by this function must have a symmetric
  2216. * call to intel_runtime_pm_put() to release the reference again.
  2217. */
  2218. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2219. {
  2220. struct drm_device *dev = &dev_priv->drm;
  2221. struct device *device = &dev->pdev->dev;
  2222. pm_runtime_get_sync(device);
  2223. atomic_inc(&dev_priv->pm.wakeref_count);
  2224. assert_rpm_wakelock_held(dev_priv);
  2225. }
  2226. /**
  2227. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2228. * @dev_priv: i915 device instance
  2229. *
  2230. * This function grabs a device-level runtime pm reference if the device is
  2231. * already in use and ensures that it is powered up.
  2232. *
  2233. * Any runtime pm reference obtained by this function must have a symmetric
  2234. * call to intel_runtime_pm_put() to release the reference again.
  2235. */
  2236. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2237. {
  2238. struct drm_device *dev = &dev_priv->drm;
  2239. struct device *device = &dev->pdev->dev;
  2240. if (IS_ENABLED(CONFIG_PM)) {
  2241. int ret = pm_runtime_get_if_in_use(device);
  2242. /*
  2243. * In cases runtime PM is disabled by the RPM core and we get
  2244. * an -EINVAL return value we are not supposed to call this
  2245. * function, since the power state is undefined. This applies
  2246. * atm to the late/early system suspend/resume handlers.
  2247. */
  2248. WARN_ON_ONCE(ret < 0);
  2249. if (ret <= 0)
  2250. return false;
  2251. }
  2252. atomic_inc(&dev_priv->pm.wakeref_count);
  2253. assert_rpm_wakelock_held(dev_priv);
  2254. return true;
  2255. }
  2256. /**
  2257. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2258. * @dev_priv: i915 device instance
  2259. *
  2260. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2261. * code to ensure the GTT or GT is on).
  2262. *
  2263. * It will _not_ power up the device but instead only check that it's powered
  2264. * on. Therefore it is only valid to call this functions from contexts where
  2265. * the device is known to be powered up and where trying to power it up would
  2266. * result in hilarity and deadlocks. That pretty much means only the system
  2267. * suspend/resume code where this is used to grab runtime pm references for
  2268. * delayed setup down in work items.
  2269. *
  2270. * Any runtime pm reference obtained by this function must have a symmetric
  2271. * call to intel_runtime_pm_put() to release the reference again.
  2272. */
  2273. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2274. {
  2275. struct drm_device *dev = &dev_priv->drm;
  2276. struct device *device = &dev->pdev->dev;
  2277. assert_rpm_wakelock_held(dev_priv);
  2278. pm_runtime_get_noresume(device);
  2279. atomic_inc(&dev_priv->pm.wakeref_count);
  2280. }
  2281. /**
  2282. * intel_runtime_pm_put - release a runtime pm reference
  2283. * @dev_priv: i915 device instance
  2284. *
  2285. * This function drops the device-level runtime pm reference obtained by
  2286. * intel_runtime_pm_get() and might power down the corresponding
  2287. * hardware block right away if this is the last reference.
  2288. */
  2289. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2290. {
  2291. struct drm_device *dev = &dev_priv->drm;
  2292. struct device *device = &dev->pdev->dev;
  2293. assert_rpm_wakelock_held(dev_priv);
  2294. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2295. atomic_inc(&dev_priv->pm.atomic_seq);
  2296. pm_runtime_mark_last_busy(device);
  2297. pm_runtime_put_autosuspend(device);
  2298. }
  2299. /**
  2300. * intel_runtime_pm_enable - enable runtime pm
  2301. * @dev_priv: i915 device instance
  2302. *
  2303. * This function enables runtime pm at the end of the driver load sequence.
  2304. *
  2305. * Note that this function does currently not enable runtime pm for the
  2306. * subordinate display power domains. That is only done on the first modeset
  2307. * using intel_display_set_init_power().
  2308. */
  2309. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2310. {
  2311. struct drm_device *dev = &dev_priv->drm;
  2312. struct device *device = &dev->pdev->dev;
  2313. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2314. pm_runtime_mark_last_busy(device);
  2315. /*
  2316. * Take a permanent reference to disable the RPM functionality and drop
  2317. * it only when unloading the driver. Use the low level get/put helpers,
  2318. * so the driver's own RPM reference tracking asserts also work on
  2319. * platforms without RPM support.
  2320. */
  2321. if (!HAS_RUNTIME_PM(dev)) {
  2322. pm_runtime_dont_use_autosuspend(device);
  2323. pm_runtime_get_sync(device);
  2324. } else {
  2325. pm_runtime_use_autosuspend(device);
  2326. }
  2327. /*
  2328. * The core calls the driver load handler with an RPM reference held.
  2329. * We drop that here and will reacquire it during unloading in
  2330. * intel_power_domains_fini().
  2331. */
  2332. pm_runtime_put_autosuspend(device);
  2333. }