intel_runtime_pm.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define GEN9_ENABLE_DC5(dev) 0
  49. #define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
  50. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  51. for (i = 0; \
  52. i < (power_domains)->power_well_count && \
  53. ((power_well) = &(power_domains)->power_wells[i]); \
  54. i++) \
  55. if ((power_well)->domains & (domain_mask))
  56. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  57. for (i = (power_domains)->power_well_count - 1; \
  58. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  59. i--) \
  60. if ((power_well)->domains & (domain_mask))
  61. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  62. int power_well_id);
  63. /*
  64. * We should only use the power well if we explicitly asked the hardware to
  65. * enable it, so check if it's enabled and also check if we've requested it to
  66. * be enabled.
  67. */
  68. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  69. struct i915_power_well *power_well)
  70. {
  71. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  72. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  73. }
  74. /**
  75. * __intel_display_power_is_enabled - unlocked check for a power domain
  76. * @dev_priv: i915 device instance
  77. * @domain: power domain to check
  78. *
  79. * This is the unlocked version of intel_display_power_is_enabled() and should
  80. * only be used from error capture and recovery code where deadlocks are
  81. * possible.
  82. *
  83. * Returns:
  84. * True when the power domain is enabled, false otherwise.
  85. */
  86. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  87. enum intel_display_power_domain domain)
  88. {
  89. struct i915_power_domains *power_domains;
  90. struct i915_power_well *power_well;
  91. bool is_enabled;
  92. int i;
  93. if (dev_priv->pm.suspended)
  94. return false;
  95. power_domains = &dev_priv->power_domains;
  96. is_enabled = true;
  97. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  98. if (power_well->always_on)
  99. continue;
  100. if (!power_well->hw_enabled) {
  101. is_enabled = false;
  102. break;
  103. }
  104. }
  105. return is_enabled;
  106. }
  107. /**
  108. * intel_display_power_is_enabled - check for a power domain
  109. * @dev_priv: i915 device instance
  110. * @domain: power domain to check
  111. *
  112. * This function can be used to check the hw power domain state. It is mostly
  113. * used in hardware state readout functions. Everywhere else code should rely
  114. * upon explicit power domain reference counting to ensure that the hardware
  115. * block is powered up before accessing it.
  116. *
  117. * Callers must hold the relevant modesetting locks to ensure that concurrent
  118. * threads can't disable the power well while the caller tries to read a few
  119. * registers.
  120. *
  121. * Returns:
  122. * True when the power domain is enabled, false otherwise.
  123. */
  124. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  125. enum intel_display_power_domain domain)
  126. {
  127. struct i915_power_domains *power_domains;
  128. bool ret;
  129. power_domains = &dev_priv->power_domains;
  130. mutex_lock(&power_domains->lock);
  131. ret = __intel_display_power_is_enabled(dev_priv, domain);
  132. mutex_unlock(&power_domains->lock);
  133. return ret;
  134. }
  135. /**
  136. * intel_display_set_init_power - set the initial power domain state
  137. * @dev_priv: i915 device instance
  138. * @enable: whether to enable or disable the initial power domain state
  139. *
  140. * For simplicity our driver load/unload and system suspend/resume code assumes
  141. * that all power domains are always enabled. This functions controls the state
  142. * of this little hack. While the initial power domain state is enabled runtime
  143. * pm is effectively disabled.
  144. */
  145. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  146. bool enable)
  147. {
  148. if (dev_priv->power_domains.init_power_on == enable)
  149. return;
  150. if (enable)
  151. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  152. else
  153. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  154. dev_priv->power_domains.init_power_on = enable;
  155. }
  156. /*
  157. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  158. * when not needed anymore. We have 4 registers that can request the power well
  159. * to be enabled, and it will only be disabled if none of the registers is
  160. * requesting it to be enabled.
  161. */
  162. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  163. {
  164. struct drm_device *dev = dev_priv->dev;
  165. /*
  166. * After we re-enable the power well, if we touch VGA register 0x3d5
  167. * we'll get unclaimed register interrupts. This stops after we write
  168. * anything to the VGA MSR register. The vgacon module uses this
  169. * register all the time, so if we unbind our driver and, as a
  170. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  171. * console_unlock(). So make here we touch the VGA MSR register, making
  172. * sure vgacon can keep working normally without triggering interrupts
  173. * and error messages.
  174. */
  175. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  176. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  177. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  178. if (IS_BROADWELL(dev))
  179. gen8_irq_power_well_post_enable(dev_priv,
  180. 1 << PIPE_C | 1 << PIPE_B);
  181. }
  182. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  183. struct i915_power_well *power_well)
  184. {
  185. struct drm_device *dev = dev_priv->dev;
  186. /*
  187. * After we re-enable the power well, if we touch VGA register 0x3d5
  188. * we'll get unclaimed register interrupts. This stops after we write
  189. * anything to the VGA MSR register. The vgacon module uses this
  190. * register all the time, so if we unbind our driver and, as a
  191. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  192. * console_unlock(). So make here we touch the VGA MSR register, making
  193. * sure vgacon can keep working normally without triggering interrupts
  194. * and error messages.
  195. */
  196. if (power_well->data == SKL_DISP_PW_2) {
  197. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  198. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  199. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  200. gen8_irq_power_well_post_enable(dev_priv,
  201. 1 << PIPE_C | 1 << PIPE_B);
  202. }
  203. if (power_well->data == SKL_DISP_PW_1) {
  204. intel_prepare_ddi(dev);
  205. gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
  206. }
  207. }
  208. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  209. struct i915_power_well *power_well, bool enable)
  210. {
  211. bool is_enabled, enable_requested;
  212. uint32_t tmp;
  213. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  214. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  215. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  216. if (enable) {
  217. if (!enable_requested)
  218. I915_WRITE(HSW_PWR_WELL_DRIVER,
  219. HSW_PWR_WELL_ENABLE_REQUEST);
  220. if (!is_enabled) {
  221. DRM_DEBUG_KMS("Enabling power well\n");
  222. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  223. HSW_PWR_WELL_STATE_ENABLED), 20))
  224. DRM_ERROR("Timeout enabling power well\n");
  225. hsw_power_well_post_enable(dev_priv);
  226. }
  227. } else {
  228. if (enable_requested) {
  229. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  230. POSTING_READ(HSW_PWR_WELL_DRIVER);
  231. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  232. }
  233. }
  234. }
  235. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  236. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  237. BIT(POWER_DOMAIN_PIPE_B) | \
  238. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  239. BIT(POWER_DOMAIN_PIPE_C) | \
  240. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  241. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  242. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  243. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  244. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  245. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  246. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  247. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  248. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  249. BIT(POWER_DOMAIN_AUX_B) | \
  250. BIT(POWER_DOMAIN_AUX_C) | \
  251. BIT(POWER_DOMAIN_AUX_D) | \
  252. BIT(POWER_DOMAIN_AUDIO) | \
  253. BIT(POWER_DOMAIN_VGA) | \
  254. BIT(POWER_DOMAIN_INIT))
  255. #define SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  256. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  257. BIT(POWER_DOMAIN_PLLS) | \
  258. BIT(POWER_DOMAIN_PIPE_A) | \
  259. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  260. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  261. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  262. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  263. BIT(POWER_DOMAIN_AUX_A) | \
  264. BIT(POWER_DOMAIN_INIT))
  265. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  266. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  267. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  268. BIT(POWER_DOMAIN_INIT))
  269. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  270. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  271. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  272. BIT(POWER_DOMAIN_INIT))
  273. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  274. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  275. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  276. BIT(POWER_DOMAIN_INIT))
  277. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  278. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  279. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  280. BIT(POWER_DOMAIN_INIT))
  281. #define SKL_DISPLAY_MISC_IO_POWER_DOMAINS ( \
  282. SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  283. BIT(POWER_DOMAIN_PLLS) | \
  284. BIT(POWER_DOMAIN_INIT))
  285. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  286. (POWER_DOMAIN_MASK & ~(SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  287. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  288. SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
  289. SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
  290. SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
  291. SKL_DISPLAY_DDI_D_POWER_DOMAINS | \
  292. SKL_DISPLAY_MISC_IO_POWER_DOMAINS)) | \
  293. BIT(POWER_DOMAIN_INIT))
  294. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  295. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  296. BIT(POWER_DOMAIN_PIPE_B) | \
  297. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  298. BIT(POWER_DOMAIN_PIPE_C) | \
  299. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  300. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  301. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  302. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  303. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  304. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  305. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  306. BIT(POWER_DOMAIN_AUX_B) | \
  307. BIT(POWER_DOMAIN_AUX_C) | \
  308. BIT(POWER_DOMAIN_AUDIO) | \
  309. BIT(POWER_DOMAIN_VGA) | \
  310. BIT(POWER_DOMAIN_INIT))
  311. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  312. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  313. BIT(POWER_DOMAIN_PIPE_A) | \
  314. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  315. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  316. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  317. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  318. BIT(POWER_DOMAIN_AUX_A) | \
  319. BIT(POWER_DOMAIN_PLLS) | \
  320. BIT(POWER_DOMAIN_INIT))
  321. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  322. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  323. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  324. BIT(POWER_DOMAIN_INIT))
  325. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  326. {
  327. struct drm_device *dev = dev_priv->dev;
  328. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  329. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  330. "DC9 already programmed to be enabled.\n");
  331. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  332. "DC5 still not disabled to enable DC9.\n");
  333. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  334. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  335. /*
  336. * TODO: check for the following to verify the conditions to enter DC9
  337. * state are satisfied:
  338. * 1] Check relevant display engine registers to verify if mode set
  339. * disable sequence was followed.
  340. * 2] Check if display uninitialize sequence is initialized.
  341. */
  342. }
  343. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  344. {
  345. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  346. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  347. "DC9 already programmed to be disabled.\n");
  348. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  349. "DC5 still not disabled.\n");
  350. /*
  351. * TODO: check for the following to verify DC9 state was indeed
  352. * entered before programming to disable it:
  353. * 1] Check relevant display engine registers to verify if mode
  354. * set disable sequence was followed.
  355. * 2] Check if display uninitialize sequence is initialized.
  356. */
  357. }
  358. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  359. {
  360. uint32_t val;
  361. assert_can_enable_dc9(dev_priv);
  362. DRM_DEBUG_KMS("Enabling DC9\n");
  363. val = I915_READ(DC_STATE_EN);
  364. val |= DC_STATE_EN_DC9;
  365. I915_WRITE(DC_STATE_EN, val);
  366. POSTING_READ(DC_STATE_EN);
  367. }
  368. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  369. {
  370. uint32_t val;
  371. assert_can_disable_dc9(dev_priv);
  372. DRM_DEBUG_KMS("Disabling DC9\n");
  373. val = I915_READ(DC_STATE_EN);
  374. val &= ~DC_STATE_EN_DC9;
  375. I915_WRITE(DC_STATE_EN, val);
  376. POSTING_READ(DC_STATE_EN);
  377. }
  378. static void gen9_set_dc_state_debugmask_memory_up(
  379. struct drm_i915_private *dev_priv)
  380. {
  381. uint32_t val;
  382. /* The below bit doesn't need to be cleared ever afterwards */
  383. val = I915_READ(DC_STATE_DEBUG);
  384. if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
  385. val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
  386. I915_WRITE(DC_STATE_DEBUG, val);
  387. POSTING_READ(DC_STATE_DEBUG);
  388. }
  389. }
  390. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  391. {
  392. struct drm_device *dev = dev_priv->dev;
  393. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  394. SKL_DISP_PW_2);
  395. WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
  396. WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  397. WARN(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  398. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  399. "DC5 already programmed to be enabled.\n");
  400. WARN(dev_priv->pm.suspended,
  401. "DC5 cannot be enabled, if platform is runtime-suspended.\n");
  402. assert_csr_loaded(dev_priv);
  403. }
  404. static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
  405. {
  406. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  407. SKL_DISP_PW_2);
  408. /*
  409. * During initialization, the firmware may not be loaded yet.
  410. * We still want to make sure that the DC enabling flag is cleared.
  411. */
  412. if (dev_priv->power_domains.initializing)
  413. return;
  414. WARN(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
  415. WARN(dev_priv->pm.suspended,
  416. "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
  417. }
  418. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  419. {
  420. uint32_t val;
  421. assert_can_enable_dc5(dev_priv);
  422. DRM_DEBUG_KMS("Enabling DC5\n");
  423. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  424. val = I915_READ(DC_STATE_EN);
  425. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  426. val |= DC_STATE_EN_UPTO_DC5;
  427. I915_WRITE(DC_STATE_EN, val);
  428. POSTING_READ(DC_STATE_EN);
  429. }
  430. static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
  431. {
  432. uint32_t val;
  433. assert_can_disable_dc5(dev_priv);
  434. DRM_DEBUG_KMS("Disabling DC5\n");
  435. val = I915_READ(DC_STATE_EN);
  436. val &= ~DC_STATE_EN_UPTO_DC5;
  437. I915_WRITE(DC_STATE_EN, val);
  438. POSTING_READ(DC_STATE_EN);
  439. }
  440. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  441. {
  442. struct drm_device *dev = dev_priv->dev;
  443. WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
  444. WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  445. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  446. "Backlight is not disabled.\n");
  447. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  448. "DC6 already programmed to be enabled.\n");
  449. assert_csr_loaded(dev_priv);
  450. }
  451. static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
  452. {
  453. /*
  454. * During initialization, the firmware may not be loaded yet.
  455. * We still want to make sure that the DC enabling flag is cleared.
  456. */
  457. if (dev_priv->power_domains.initializing)
  458. return;
  459. assert_csr_loaded(dev_priv);
  460. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  461. "DC6 already programmed to be disabled.\n");
  462. }
  463. static void skl_enable_dc6(struct drm_i915_private *dev_priv)
  464. {
  465. uint32_t val;
  466. assert_can_enable_dc6(dev_priv);
  467. DRM_DEBUG_KMS("Enabling DC6\n");
  468. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  469. val = I915_READ(DC_STATE_EN);
  470. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  471. val |= DC_STATE_EN_UPTO_DC6;
  472. I915_WRITE(DC_STATE_EN, val);
  473. POSTING_READ(DC_STATE_EN);
  474. }
  475. static void skl_disable_dc6(struct drm_i915_private *dev_priv)
  476. {
  477. uint32_t val;
  478. assert_can_disable_dc6(dev_priv);
  479. DRM_DEBUG_KMS("Disabling DC6\n");
  480. val = I915_READ(DC_STATE_EN);
  481. val &= ~DC_STATE_EN_UPTO_DC6;
  482. I915_WRITE(DC_STATE_EN, val);
  483. POSTING_READ(DC_STATE_EN);
  484. }
  485. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  486. struct i915_power_well *power_well, bool enable)
  487. {
  488. struct drm_device *dev = dev_priv->dev;
  489. uint32_t tmp, fuse_status;
  490. uint32_t req_mask, state_mask;
  491. bool is_enabled, enable_requested, check_fuse_status = false;
  492. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  493. fuse_status = I915_READ(SKL_FUSE_STATUS);
  494. switch (power_well->data) {
  495. case SKL_DISP_PW_1:
  496. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  497. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  498. DRM_ERROR("PG0 not enabled\n");
  499. return;
  500. }
  501. break;
  502. case SKL_DISP_PW_2:
  503. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  504. DRM_ERROR("PG1 in disabled state\n");
  505. return;
  506. }
  507. break;
  508. case SKL_DISP_PW_DDI_A_E:
  509. case SKL_DISP_PW_DDI_B:
  510. case SKL_DISP_PW_DDI_C:
  511. case SKL_DISP_PW_DDI_D:
  512. case SKL_DISP_PW_MISC_IO:
  513. break;
  514. default:
  515. WARN(1, "Unknown power well %lu\n", power_well->data);
  516. return;
  517. }
  518. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  519. enable_requested = tmp & req_mask;
  520. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  521. is_enabled = tmp & state_mask;
  522. if (enable) {
  523. if (!enable_requested) {
  524. WARN((tmp & state_mask) &&
  525. !I915_READ(HSW_PWR_WELL_BIOS),
  526. "Invalid for power well status to be enabled, unless done by the BIOS, \
  527. when request is to disable!\n");
  528. if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
  529. power_well->data == SKL_DISP_PW_2) {
  530. if (SKL_ENABLE_DC6(dev)) {
  531. skl_disable_dc6(dev_priv);
  532. /*
  533. * DDI buffer programming unnecessary during driver-load/resume
  534. * as it's already done during modeset initialization then.
  535. * It's also invalid here as encoder list is still uninitialized.
  536. */
  537. if (!dev_priv->power_domains.initializing)
  538. intel_prepare_ddi(dev);
  539. } else {
  540. gen9_disable_dc5(dev_priv);
  541. }
  542. }
  543. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  544. }
  545. if (!is_enabled) {
  546. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  547. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  548. state_mask), 1))
  549. DRM_ERROR("%s enable timeout\n",
  550. power_well->name);
  551. check_fuse_status = true;
  552. }
  553. } else {
  554. if (enable_requested) {
  555. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  556. POSTING_READ(HSW_PWR_WELL_DRIVER);
  557. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  558. if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
  559. power_well->data == SKL_DISP_PW_2) {
  560. enum csr_state state;
  561. /* TODO: wait for a completion event or
  562. * similar here instead of busy
  563. * waiting using wait_for function.
  564. */
  565. wait_for((state = intel_csr_load_status_get(dev_priv)) !=
  566. FW_UNINITIALIZED, 1000);
  567. if (state != FW_LOADED)
  568. DRM_ERROR("CSR firmware not ready (%d)\n",
  569. state);
  570. else
  571. if (SKL_ENABLE_DC6(dev))
  572. skl_enable_dc6(dev_priv);
  573. else
  574. gen9_enable_dc5(dev_priv);
  575. }
  576. }
  577. }
  578. if (check_fuse_status) {
  579. if (power_well->data == SKL_DISP_PW_1) {
  580. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  581. SKL_FUSE_PG1_DIST_STATUS), 1))
  582. DRM_ERROR("PG1 distributing status timeout\n");
  583. } else if (power_well->data == SKL_DISP_PW_2) {
  584. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  585. SKL_FUSE_PG2_DIST_STATUS), 1))
  586. DRM_ERROR("PG2 distributing status timeout\n");
  587. }
  588. }
  589. if (enable && !is_enabled)
  590. skl_power_well_post_enable(dev_priv, power_well);
  591. }
  592. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  593. struct i915_power_well *power_well)
  594. {
  595. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  596. /*
  597. * We're taking over the BIOS, so clear any requests made by it since
  598. * the driver is in charge now.
  599. */
  600. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  601. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  602. }
  603. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  604. struct i915_power_well *power_well)
  605. {
  606. hsw_set_power_well(dev_priv, power_well, true);
  607. }
  608. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  609. struct i915_power_well *power_well)
  610. {
  611. hsw_set_power_well(dev_priv, power_well, false);
  612. }
  613. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  614. struct i915_power_well *power_well)
  615. {
  616. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  617. SKL_POWER_WELL_STATE(power_well->data);
  618. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  619. }
  620. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  621. struct i915_power_well *power_well)
  622. {
  623. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  624. /* Clear any request made by BIOS as driver is taking over */
  625. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  626. }
  627. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  628. struct i915_power_well *power_well)
  629. {
  630. skl_set_power_well(dev_priv, power_well, true);
  631. }
  632. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  633. struct i915_power_well *power_well)
  634. {
  635. skl_set_power_well(dev_priv, power_well, false);
  636. }
  637. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  638. struct i915_power_well *power_well)
  639. {
  640. }
  641. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  642. struct i915_power_well *power_well)
  643. {
  644. return true;
  645. }
  646. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  647. struct i915_power_well *power_well, bool enable)
  648. {
  649. enum punit_power_well power_well_id = power_well->data;
  650. u32 mask;
  651. u32 state;
  652. u32 ctrl;
  653. mask = PUNIT_PWRGT_MASK(power_well_id);
  654. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  655. PUNIT_PWRGT_PWR_GATE(power_well_id);
  656. mutex_lock(&dev_priv->rps.hw_lock);
  657. #define COND \
  658. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  659. if (COND)
  660. goto out;
  661. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  662. ctrl &= ~mask;
  663. ctrl |= state;
  664. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  665. if (wait_for(COND, 100))
  666. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  667. state,
  668. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  669. #undef COND
  670. out:
  671. mutex_unlock(&dev_priv->rps.hw_lock);
  672. }
  673. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  674. struct i915_power_well *power_well)
  675. {
  676. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  677. }
  678. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  679. struct i915_power_well *power_well)
  680. {
  681. vlv_set_power_well(dev_priv, power_well, true);
  682. }
  683. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  684. struct i915_power_well *power_well)
  685. {
  686. vlv_set_power_well(dev_priv, power_well, false);
  687. }
  688. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  689. struct i915_power_well *power_well)
  690. {
  691. int power_well_id = power_well->data;
  692. bool enabled = false;
  693. u32 mask;
  694. u32 state;
  695. u32 ctrl;
  696. mask = PUNIT_PWRGT_MASK(power_well_id);
  697. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  698. mutex_lock(&dev_priv->rps.hw_lock);
  699. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  700. /*
  701. * We only ever set the power-on and power-gate states, anything
  702. * else is unexpected.
  703. */
  704. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  705. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  706. if (state == ctrl)
  707. enabled = true;
  708. /*
  709. * A transient state at this point would mean some unexpected party
  710. * is poking at the power controls too.
  711. */
  712. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  713. WARN_ON(ctrl != state);
  714. mutex_unlock(&dev_priv->rps.hw_lock);
  715. return enabled;
  716. }
  717. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  718. struct i915_power_well *power_well)
  719. {
  720. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  721. vlv_set_power_well(dev_priv, power_well, true);
  722. spin_lock_irq(&dev_priv->irq_lock);
  723. valleyview_enable_display_irqs(dev_priv);
  724. spin_unlock_irq(&dev_priv->irq_lock);
  725. /*
  726. * During driver initialization/resume we can avoid restoring the
  727. * part of the HW/SW state that will be inited anyway explicitly.
  728. */
  729. if (dev_priv->power_domains.initializing)
  730. return;
  731. intel_hpd_init(dev_priv);
  732. i915_redisable_vga_power_on(dev_priv->dev);
  733. }
  734. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  735. struct i915_power_well *power_well)
  736. {
  737. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  738. spin_lock_irq(&dev_priv->irq_lock);
  739. valleyview_disable_display_irqs(dev_priv);
  740. spin_unlock_irq(&dev_priv->irq_lock);
  741. vlv_set_power_well(dev_priv, power_well, false);
  742. vlv_power_sequencer_reset(dev_priv);
  743. }
  744. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  745. struct i915_power_well *power_well)
  746. {
  747. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  748. /*
  749. * Enable the CRI clock source so we can get at the
  750. * display and the reference clock for VGA
  751. * hotplug / manual detection.
  752. */
  753. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  754. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  755. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  756. vlv_set_power_well(dev_priv, power_well, true);
  757. /*
  758. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  759. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  760. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  761. * b. The other bits such as sfr settings / modesel may all
  762. * be set to 0.
  763. *
  764. * This should only be done on init and resume from S3 with
  765. * both PLLs disabled, or we risk losing DPIO and PLL
  766. * synchronization.
  767. */
  768. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  769. }
  770. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  771. struct i915_power_well *power_well)
  772. {
  773. enum pipe pipe;
  774. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  775. for_each_pipe(dev_priv, pipe)
  776. assert_pll_disabled(dev_priv, pipe);
  777. /* Assert common reset */
  778. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  779. vlv_set_power_well(dev_priv, power_well, false);
  780. }
  781. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  782. struct i915_power_well *power_well)
  783. {
  784. enum dpio_phy phy;
  785. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  786. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  787. /*
  788. * Enable the CRI clock source so we can get at the
  789. * display and the reference clock for VGA
  790. * hotplug / manual detection.
  791. */
  792. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  793. phy = DPIO_PHY0;
  794. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  795. DPLL_REFA_CLK_ENABLE_VLV);
  796. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  797. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  798. } else {
  799. phy = DPIO_PHY1;
  800. I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
  801. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  802. }
  803. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  804. vlv_set_power_well(dev_priv, power_well, true);
  805. /* Poll for phypwrgood signal */
  806. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  807. DRM_ERROR("Display PHY %d is not power up\n", phy);
  808. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  809. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  810. }
  811. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  812. struct i915_power_well *power_well)
  813. {
  814. enum dpio_phy phy;
  815. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  816. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  817. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  818. phy = DPIO_PHY0;
  819. assert_pll_disabled(dev_priv, PIPE_A);
  820. assert_pll_disabled(dev_priv, PIPE_B);
  821. } else {
  822. phy = DPIO_PHY1;
  823. assert_pll_disabled(dev_priv, PIPE_C);
  824. }
  825. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  826. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  827. vlv_set_power_well(dev_priv, power_well, false);
  828. }
  829. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  830. struct i915_power_well *power_well)
  831. {
  832. enum pipe pipe = power_well->data;
  833. bool enabled;
  834. u32 state, ctrl;
  835. mutex_lock(&dev_priv->rps.hw_lock);
  836. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  837. /*
  838. * We only ever set the power-on and power-gate states, anything
  839. * else is unexpected.
  840. */
  841. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  842. enabled = state == DP_SSS_PWR_ON(pipe);
  843. /*
  844. * A transient state at this point would mean some unexpected party
  845. * is poking at the power controls too.
  846. */
  847. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  848. WARN_ON(ctrl << 16 != state);
  849. mutex_unlock(&dev_priv->rps.hw_lock);
  850. return enabled;
  851. }
  852. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  853. struct i915_power_well *power_well,
  854. bool enable)
  855. {
  856. enum pipe pipe = power_well->data;
  857. u32 state;
  858. u32 ctrl;
  859. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  860. mutex_lock(&dev_priv->rps.hw_lock);
  861. #define COND \
  862. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  863. if (COND)
  864. goto out;
  865. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  866. ctrl &= ~DP_SSC_MASK(pipe);
  867. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  868. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  869. if (wait_for(COND, 100))
  870. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  871. state,
  872. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  873. #undef COND
  874. out:
  875. mutex_unlock(&dev_priv->rps.hw_lock);
  876. }
  877. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  878. struct i915_power_well *power_well)
  879. {
  880. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  881. }
  882. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  883. struct i915_power_well *power_well)
  884. {
  885. WARN_ON_ONCE(power_well->data != PIPE_A &&
  886. power_well->data != PIPE_B &&
  887. power_well->data != PIPE_C);
  888. chv_set_pipe_power_well(dev_priv, power_well, true);
  889. if (power_well->data == PIPE_A) {
  890. spin_lock_irq(&dev_priv->irq_lock);
  891. valleyview_enable_display_irqs(dev_priv);
  892. spin_unlock_irq(&dev_priv->irq_lock);
  893. /*
  894. * During driver initialization/resume we can avoid restoring the
  895. * part of the HW/SW state that will be inited anyway explicitly.
  896. */
  897. if (dev_priv->power_domains.initializing)
  898. return;
  899. intel_hpd_init(dev_priv);
  900. i915_redisable_vga_power_on(dev_priv->dev);
  901. }
  902. }
  903. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  904. struct i915_power_well *power_well)
  905. {
  906. WARN_ON_ONCE(power_well->data != PIPE_A &&
  907. power_well->data != PIPE_B &&
  908. power_well->data != PIPE_C);
  909. if (power_well->data == PIPE_A) {
  910. spin_lock_irq(&dev_priv->irq_lock);
  911. valleyview_disable_display_irqs(dev_priv);
  912. spin_unlock_irq(&dev_priv->irq_lock);
  913. }
  914. chv_set_pipe_power_well(dev_priv, power_well, false);
  915. if (power_well->data == PIPE_A)
  916. vlv_power_sequencer_reset(dev_priv);
  917. }
  918. /**
  919. * intel_display_power_get - grab a power domain reference
  920. * @dev_priv: i915 device instance
  921. * @domain: power domain to reference
  922. *
  923. * This function grabs a power domain reference for @domain and ensures that the
  924. * power domain and all its parents are powered up. Therefore users should only
  925. * grab a reference to the innermost power domain they need.
  926. *
  927. * Any power domain reference obtained by this function must have a symmetric
  928. * call to intel_display_power_put() to release the reference again.
  929. */
  930. void intel_display_power_get(struct drm_i915_private *dev_priv,
  931. enum intel_display_power_domain domain)
  932. {
  933. struct i915_power_domains *power_domains;
  934. struct i915_power_well *power_well;
  935. int i;
  936. intel_runtime_pm_get(dev_priv);
  937. power_domains = &dev_priv->power_domains;
  938. mutex_lock(&power_domains->lock);
  939. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  940. if (!power_well->count++) {
  941. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  942. power_well->ops->enable(dev_priv, power_well);
  943. power_well->hw_enabled = true;
  944. }
  945. }
  946. power_domains->domain_use_count[domain]++;
  947. mutex_unlock(&power_domains->lock);
  948. }
  949. /**
  950. * intel_display_power_put - release a power domain reference
  951. * @dev_priv: i915 device instance
  952. * @domain: power domain to reference
  953. *
  954. * This function drops the power domain reference obtained by
  955. * intel_display_power_get() and might power down the corresponding hardware
  956. * block right away if this is the last reference.
  957. */
  958. void intel_display_power_put(struct drm_i915_private *dev_priv,
  959. enum intel_display_power_domain domain)
  960. {
  961. struct i915_power_domains *power_domains;
  962. struct i915_power_well *power_well;
  963. int i;
  964. power_domains = &dev_priv->power_domains;
  965. mutex_lock(&power_domains->lock);
  966. WARN_ON(!power_domains->domain_use_count[domain]);
  967. power_domains->domain_use_count[domain]--;
  968. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  969. WARN_ON(!power_well->count);
  970. if (!--power_well->count && i915.disable_power_well) {
  971. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  972. power_well->hw_enabled = false;
  973. power_well->ops->disable(dev_priv, power_well);
  974. }
  975. }
  976. mutex_unlock(&power_domains->lock);
  977. intel_runtime_pm_put(dev_priv);
  978. }
  979. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  980. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  981. BIT(POWER_DOMAIN_PIPE_A) | \
  982. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  983. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  984. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  985. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  986. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  987. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  988. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  989. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  990. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  991. BIT(POWER_DOMAIN_PORT_CRT) | \
  992. BIT(POWER_DOMAIN_PLLS) | \
  993. BIT(POWER_DOMAIN_AUX_A) | \
  994. BIT(POWER_DOMAIN_AUX_B) | \
  995. BIT(POWER_DOMAIN_AUX_C) | \
  996. BIT(POWER_DOMAIN_AUX_D) | \
  997. BIT(POWER_DOMAIN_INIT))
  998. #define HSW_DISPLAY_POWER_DOMAINS ( \
  999. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1000. BIT(POWER_DOMAIN_INIT))
  1001. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1002. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1003. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1004. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1005. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1006. BIT(POWER_DOMAIN_INIT))
  1007. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1008. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1009. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1010. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1011. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1012. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1013. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1014. BIT(POWER_DOMAIN_PORT_CRT) | \
  1015. BIT(POWER_DOMAIN_AUX_B) | \
  1016. BIT(POWER_DOMAIN_AUX_C) | \
  1017. BIT(POWER_DOMAIN_INIT))
  1018. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1019. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1020. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1021. BIT(POWER_DOMAIN_AUX_B) | \
  1022. BIT(POWER_DOMAIN_INIT))
  1023. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1024. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1025. BIT(POWER_DOMAIN_AUX_B) | \
  1026. BIT(POWER_DOMAIN_INIT))
  1027. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1028. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1029. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1030. BIT(POWER_DOMAIN_AUX_C) | \
  1031. BIT(POWER_DOMAIN_INIT))
  1032. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1033. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1034. BIT(POWER_DOMAIN_AUX_C) | \
  1035. BIT(POWER_DOMAIN_INIT))
  1036. #define CHV_PIPE_A_POWER_DOMAINS ( \
  1037. BIT(POWER_DOMAIN_PIPE_A) | \
  1038. BIT(POWER_DOMAIN_INIT))
  1039. #define CHV_PIPE_B_POWER_DOMAINS ( \
  1040. BIT(POWER_DOMAIN_PIPE_B) | \
  1041. BIT(POWER_DOMAIN_INIT))
  1042. #define CHV_PIPE_C_POWER_DOMAINS ( \
  1043. BIT(POWER_DOMAIN_PIPE_C) | \
  1044. BIT(POWER_DOMAIN_INIT))
  1045. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1046. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1047. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1048. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1049. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1050. BIT(POWER_DOMAIN_AUX_B) | \
  1051. BIT(POWER_DOMAIN_AUX_C) | \
  1052. BIT(POWER_DOMAIN_INIT))
  1053. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1054. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1055. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1056. BIT(POWER_DOMAIN_AUX_D) | \
  1057. BIT(POWER_DOMAIN_INIT))
  1058. #define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
  1059. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1060. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1061. BIT(POWER_DOMAIN_AUX_D) | \
  1062. BIT(POWER_DOMAIN_INIT))
  1063. #define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
  1064. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1065. BIT(POWER_DOMAIN_AUX_D) | \
  1066. BIT(POWER_DOMAIN_INIT))
  1067. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1068. .sync_hw = i9xx_always_on_power_well_noop,
  1069. .enable = i9xx_always_on_power_well_noop,
  1070. .disable = i9xx_always_on_power_well_noop,
  1071. .is_enabled = i9xx_always_on_power_well_enabled,
  1072. };
  1073. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1074. .sync_hw = chv_pipe_power_well_sync_hw,
  1075. .enable = chv_pipe_power_well_enable,
  1076. .disable = chv_pipe_power_well_disable,
  1077. .is_enabled = chv_pipe_power_well_enabled,
  1078. };
  1079. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1080. .sync_hw = vlv_power_well_sync_hw,
  1081. .enable = chv_dpio_cmn_power_well_enable,
  1082. .disable = chv_dpio_cmn_power_well_disable,
  1083. .is_enabled = vlv_power_well_enabled,
  1084. };
  1085. static struct i915_power_well i9xx_always_on_power_well[] = {
  1086. {
  1087. .name = "always-on",
  1088. .always_on = 1,
  1089. .domains = POWER_DOMAIN_MASK,
  1090. .ops = &i9xx_always_on_power_well_ops,
  1091. },
  1092. };
  1093. static const struct i915_power_well_ops hsw_power_well_ops = {
  1094. .sync_hw = hsw_power_well_sync_hw,
  1095. .enable = hsw_power_well_enable,
  1096. .disable = hsw_power_well_disable,
  1097. .is_enabled = hsw_power_well_enabled,
  1098. };
  1099. static const struct i915_power_well_ops skl_power_well_ops = {
  1100. .sync_hw = skl_power_well_sync_hw,
  1101. .enable = skl_power_well_enable,
  1102. .disable = skl_power_well_disable,
  1103. .is_enabled = skl_power_well_enabled,
  1104. };
  1105. static struct i915_power_well hsw_power_wells[] = {
  1106. {
  1107. .name = "always-on",
  1108. .always_on = 1,
  1109. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1110. .ops = &i9xx_always_on_power_well_ops,
  1111. },
  1112. {
  1113. .name = "display",
  1114. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1115. .ops = &hsw_power_well_ops,
  1116. },
  1117. };
  1118. static struct i915_power_well bdw_power_wells[] = {
  1119. {
  1120. .name = "always-on",
  1121. .always_on = 1,
  1122. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1123. .ops = &i9xx_always_on_power_well_ops,
  1124. },
  1125. {
  1126. .name = "display",
  1127. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1128. .ops = &hsw_power_well_ops,
  1129. },
  1130. };
  1131. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1132. .sync_hw = vlv_power_well_sync_hw,
  1133. .enable = vlv_display_power_well_enable,
  1134. .disable = vlv_display_power_well_disable,
  1135. .is_enabled = vlv_power_well_enabled,
  1136. };
  1137. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1138. .sync_hw = vlv_power_well_sync_hw,
  1139. .enable = vlv_dpio_cmn_power_well_enable,
  1140. .disable = vlv_dpio_cmn_power_well_disable,
  1141. .is_enabled = vlv_power_well_enabled,
  1142. };
  1143. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1144. .sync_hw = vlv_power_well_sync_hw,
  1145. .enable = vlv_power_well_enable,
  1146. .disable = vlv_power_well_disable,
  1147. .is_enabled = vlv_power_well_enabled,
  1148. };
  1149. static struct i915_power_well vlv_power_wells[] = {
  1150. {
  1151. .name = "always-on",
  1152. .always_on = 1,
  1153. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1154. .ops = &i9xx_always_on_power_well_ops,
  1155. },
  1156. {
  1157. .name = "display",
  1158. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1159. .data = PUNIT_POWER_WELL_DISP2D,
  1160. .ops = &vlv_display_power_well_ops,
  1161. },
  1162. {
  1163. .name = "dpio-tx-b-01",
  1164. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1165. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1166. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1167. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1168. .ops = &vlv_dpio_power_well_ops,
  1169. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1170. },
  1171. {
  1172. .name = "dpio-tx-b-23",
  1173. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1174. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1175. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1176. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1177. .ops = &vlv_dpio_power_well_ops,
  1178. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1179. },
  1180. {
  1181. .name = "dpio-tx-c-01",
  1182. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1183. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1184. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1185. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1186. .ops = &vlv_dpio_power_well_ops,
  1187. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1188. },
  1189. {
  1190. .name = "dpio-tx-c-23",
  1191. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1192. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1193. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1194. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1195. .ops = &vlv_dpio_power_well_ops,
  1196. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1197. },
  1198. {
  1199. .name = "dpio-common",
  1200. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1201. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1202. .ops = &vlv_dpio_cmn_power_well_ops,
  1203. },
  1204. };
  1205. static struct i915_power_well chv_power_wells[] = {
  1206. {
  1207. .name = "always-on",
  1208. .always_on = 1,
  1209. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1210. .ops = &i9xx_always_on_power_well_ops,
  1211. },
  1212. #if 0
  1213. {
  1214. .name = "display",
  1215. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1216. .data = PUNIT_POWER_WELL_DISP2D,
  1217. .ops = &vlv_display_power_well_ops,
  1218. },
  1219. #endif
  1220. {
  1221. .name = "pipe-a",
  1222. /*
  1223. * FIXME: pipe A power well seems to be the new disp2d well.
  1224. * At least all registers seem to be housed there. Figure
  1225. * out if this a a temporary situation in pre-production
  1226. * hardware or a permanent state of affairs.
  1227. */
  1228. .domains = CHV_PIPE_A_POWER_DOMAINS | VLV_DISPLAY_POWER_DOMAINS,
  1229. .data = PIPE_A,
  1230. .ops = &chv_pipe_power_well_ops,
  1231. },
  1232. #if 0
  1233. {
  1234. .name = "pipe-b",
  1235. .domains = CHV_PIPE_B_POWER_DOMAINS,
  1236. .data = PIPE_B,
  1237. .ops = &chv_pipe_power_well_ops,
  1238. },
  1239. {
  1240. .name = "pipe-c",
  1241. .domains = CHV_PIPE_C_POWER_DOMAINS,
  1242. .data = PIPE_C,
  1243. .ops = &chv_pipe_power_well_ops,
  1244. },
  1245. #endif
  1246. {
  1247. .name = "dpio-common-bc",
  1248. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1249. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1250. .ops = &chv_dpio_cmn_power_well_ops,
  1251. },
  1252. {
  1253. .name = "dpio-common-d",
  1254. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1255. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1256. .ops = &chv_dpio_cmn_power_well_ops,
  1257. },
  1258. #if 0
  1259. {
  1260. .name = "dpio-tx-b-01",
  1261. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1262. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  1263. .ops = &vlv_dpio_power_well_ops,
  1264. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1265. },
  1266. {
  1267. .name = "dpio-tx-b-23",
  1268. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1269. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  1270. .ops = &vlv_dpio_power_well_ops,
  1271. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1272. },
  1273. {
  1274. .name = "dpio-tx-c-01",
  1275. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1276. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1277. .ops = &vlv_dpio_power_well_ops,
  1278. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1279. },
  1280. {
  1281. .name = "dpio-tx-c-23",
  1282. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1283. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1284. .ops = &vlv_dpio_power_well_ops,
  1285. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1286. },
  1287. {
  1288. .name = "dpio-tx-d-01",
  1289. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  1290. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  1291. .ops = &vlv_dpio_power_well_ops,
  1292. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
  1293. },
  1294. {
  1295. .name = "dpio-tx-d-23",
  1296. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  1297. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  1298. .ops = &vlv_dpio_power_well_ops,
  1299. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
  1300. },
  1301. #endif
  1302. };
  1303. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1304. int power_well_id)
  1305. {
  1306. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1307. struct i915_power_well *power_well;
  1308. int i;
  1309. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1310. if (power_well->data == power_well_id)
  1311. return power_well;
  1312. }
  1313. return NULL;
  1314. }
  1315. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1316. int power_well_id)
  1317. {
  1318. struct i915_power_well *power_well;
  1319. bool ret;
  1320. power_well = lookup_power_well(dev_priv, power_well_id);
  1321. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1322. return ret;
  1323. }
  1324. static struct i915_power_well skl_power_wells[] = {
  1325. {
  1326. .name = "always-on",
  1327. .always_on = 1,
  1328. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1329. .ops = &i9xx_always_on_power_well_ops,
  1330. },
  1331. {
  1332. .name = "power well 1",
  1333. .domains = SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1334. .ops = &skl_power_well_ops,
  1335. .data = SKL_DISP_PW_1,
  1336. },
  1337. {
  1338. .name = "MISC IO power well",
  1339. .domains = SKL_DISPLAY_MISC_IO_POWER_DOMAINS,
  1340. .ops = &skl_power_well_ops,
  1341. .data = SKL_DISP_PW_MISC_IO,
  1342. },
  1343. {
  1344. .name = "power well 2",
  1345. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1346. .ops = &skl_power_well_ops,
  1347. .data = SKL_DISP_PW_2,
  1348. },
  1349. {
  1350. .name = "DDI A/E power well",
  1351. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1352. .ops = &skl_power_well_ops,
  1353. .data = SKL_DISP_PW_DDI_A_E,
  1354. },
  1355. {
  1356. .name = "DDI B power well",
  1357. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1358. .ops = &skl_power_well_ops,
  1359. .data = SKL_DISP_PW_DDI_B,
  1360. },
  1361. {
  1362. .name = "DDI C power well",
  1363. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1364. .ops = &skl_power_well_ops,
  1365. .data = SKL_DISP_PW_DDI_C,
  1366. },
  1367. {
  1368. .name = "DDI D power well",
  1369. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1370. .ops = &skl_power_well_ops,
  1371. .data = SKL_DISP_PW_DDI_D,
  1372. },
  1373. };
  1374. static struct i915_power_well bxt_power_wells[] = {
  1375. {
  1376. .name = "always-on",
  1377. .always_on = 1,
  1378. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1379. .ops = &i9xx_always_on_power_well_ops,
  1380. },
  1381. {
  1382. .name = "power well 1",
  1383. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1384. .ops = &skl_power_well_ops,
  1385. .data = SKL_DISP_PW_1,
  1386. },
  1387. {
  1388. .name = "power well 2",
  1389. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1390. .ops = &skl_power_well_ops,
  1391. .data = SKL_DISP_PW_2,
  1392. }
  1393. };
  1394. #define set_power_wells(power_domains, __power_wells) ({ \
  1395. (power_domains)->power_wells = (__power_wells); \
  1396. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1397. })
  1398. /**
  1399. * intel_power_domains_init - initializes the power domain structures
  1400. * @dev_priv: i915 device instance
  1401. *
  1402. * Initializes the power domain structures for @dev_priv depending upon the
  1403. * supported platform.
  1404. */
  1405. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1406. {
  1407. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1408. mutex_init(&power_domains->lock);
  1409. /*
  1410. * The enabling order will be from lower to higher indexed wells,
  1411. * the disabling order is reversed.
  1412. */
  1413. if (IS_HASWELL(dev_priv->dev)) {
  1414. set_power_wells(power_domains, hsw_power_wells);
  1415. } else if (IS_BROADWELL(dev_priv->dev)) {
  1416. set_power_wells(power_domains, bdw_power_wells);
  1417. } else if (IS_SKYLAKE(dev_priv->dev)) {
  1418. set_power_wells(power_domains, skl_power_wells);
  1419. } else if (IS_BROXTON(dev_priv->dev)) {
  1420. set_power_wells(power_domains, bxt_power_wells);
  1421. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1422. set_power_wells(power_domains, chv_power_wells);
  1423. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1424. set_power_wells(power_domains, vlv_power_wells);
  1425. } else {
  1426. set_power_wells(power_domains, i9xx_always_on_power_well);
  1427. }
  1428. return 0;
  1429. }
  1430. static void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
  1431. {
  1432. struct drm_device *dev = dev_priv->dev;
  1433. struct device *device = &dev->pdev->dev;
  1434. if (!HAS_RUNTIME_PM(dev))
  1435. return;
  1436. if (!intel_enable_rc6(dev))
  1437. return;
  1438. /* Make sure we're not suspended first. */
  1439. pm_runtime_get_sync(device);
  1440. pm_runtime_disable(device);
  1441. }
  1442. /**
  1443. * intel_power_domains_fini - finalizes the power domain structures
  1444. * @dev_priv: i915 device instance
  1445. *
  1446. * Finalizes the power domain structures for @dev_priv depending upon the
  1447. * supported platform. This function also disables runtime pm and ensures that
  1448. * the device stays powered up so that the driver can be reloaded.
  1449. */
  1450. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1451. {
  1452. intel_runtime_pm_disable(dev_priv);
  1453. /* The i915.ko module is still not prepared to be loaded when
  1454. * the power well is not enabled, so just enable it in case
  1455. * we're going to unload/reload. */
  1456. intel_display_set_init_power(dev_priv, true);
  1457. }
  1458. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  1459. {
  1460. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1461. struct i915_power_well *power_well;
  1462. int i;
  1463. mutex_lock(&power_domains->lock);
  1464. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1465. power_well->ops->sync_hw(dev_priv, power_well);
  1466. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1467. power_well);
  1468. }
  1469. mutex_unlock(&power_domains->lock);
  1470. }
  1471. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1472. {
  1473. struct i915_power_well *cmn_bc =
  1474. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1475. struct i915_power_well *cmn_d =
  1476. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1477. /*
  1478. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1479. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1480. * instead maintain a shadow copy ourselves. Use the actual
  1481. * power well state to reconstruct the expected initial
  1482. * value.
  1483. */
  1484. dev_priv->chv_phy_control =
  1485. PHY_CH_POWER_MODE(PHY_CH_SU_PSR, DPIO_PHY0, DPIO_CH0) |
  1486. PHY_CH_POWER_MODE(PHY_CH_SU_PSR, DPIO_PHY0, DPIO_CH1) |
  1487. PHY_CH_POWER_MODE(PHY_CH_SU_PSR, DPIO_PHY1, DPIO_CH0);
  1488. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc))
  1489. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1490. if (cmn_d->ops->is_enabled(dev_priv, cmn_d))
  1491. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1492. }
  1493. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1494. {
  1495. struct i915_power_well *cmn =
  1496. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1497. struct i915_power_well *disp2d =
  1498. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1499. /* If the display might be already active skip this */
  1500. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1501. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1502. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1503. return;
  1504. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1505. /* cmnlane needs DPLL registers */
  1506. disp2d->ops->enable(dev_priv, disp2d);
  1507. /*
  1508. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1509. * Need to assert and de-assert PHY SB reset by gating the
  1510. * common lane power, then un-gating it.
  1511. * Simply ungating isn't enough to reset the PHY enough to get
  1512. * ports and lanes running.
  1513. */
  1514. cmn->ops->disable(dev_priv, cmn);
  1515. }
  1516. /**
  1517. * intel_power_domains_init_hw - initialize hardware power domain state
  1518. * @dev_priv: i915 device instance
  1519. *
  1520. * This function initializes the hardware power domain state and enables all
  1521. * power domains using intel_display_set_init_power().
  1522. */
  1523. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  1524. {
  1525. struct drm_device *dev = dev_priv->dev;
  1526. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1527. power_domains->initializing = true;
  1528. if (IS_CHERRYVIEW(dev)) {
  1529. chv_phy_control_init(dev_priv);
  1530. } else if (IS_VALLEYVIEW(dev)) {
  1531. mutex_lock(&power_domains->lock);
  1532. vlv_cmnlane_wa(dev_priv);
  1533. mutex_unlock(&power_domains->lock);
  1534. }
  1535. /* For now, we need the power well to be always enabled. */
  1536. intel_display_set_init_power(dev_priv, true);
  1537. intel_power_domains_resume(dev_priv);
  1538. power_domains->initializing = false;
  1539. }
  1540. /**
  1541. * intel_aux_display_runtime_get - grab an auxiliary power domain reference
  1542. * @dev_priv: i915 device instance
  1543. *
  1544. * This function grabs a power domain reference for the auxiliary power domain
  1545. * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
  1546. * parents are powered up. Therefore users should only grab a reference to the
  1547. * innermost power domain they need.
  1548. *
  1549. * Any power domain reference obtained by this function must have a symmetric
  1550. * call to intel_aux_display_runtime_put() to release the reference again.
  1551. */
  1552. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  1553. {
  1554. intel_runtime_pm_get(dev_priv);
  1555. }
  1556. /**
  1557. * intel_aux_display_runtime_put - release an auxiliary power domain reference
  1558. * @dev_priv: i915 device instance
  1559. *
  1560. * This function drops the auxiliary power domain reference obtained by
  1561. * intel_aux_display_runtime_get() and might power down the corresponding
  1562. * hardware block right away if this is the last reference.
  1563. */
  1564. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  1565. {
  1566. intel_runtime_pm_put(dev_priv);
  1567. }
  1568. /**
  1569. * intel_runtime_pm_get - grab a runtime pm reference
  1570. * @dev_priv: i915 device instance
  1571. *
  1572. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1573. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1574. *
  1575. * Any runtime pm reference obtained by this function must have a symmetric
  1576. * call to intel_runtime_pm_put() to release the reference again.
  1577. */
  1578. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1579. {
  1580. struct drm_device *dev = dev_priv->dev;
  1581. struct device *device = &dev->pdev->dev;
  1582. if (!HAS_RUNTIME_PM(dev))
  1583. return;
  1584. pm_runtime_get_sync(device);
  1585. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  1586. }
  1587. /**
  1588. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1589. * @dev_priv: i915 device instance
  1590. *
  1591. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1592. * code to ensure the GTT or GT is on).
  1593. *
  1594. * It will _not_ power up the device but instead only check that it's powered
  1595. * on. Therefore it is only valid to call this functions from contexts where
  1596. * the device is known to be powered up and where trying to power it up would
  1597. * result in hilarity and deadlocks. That pretty much means only the system
  1598. * suspend/resume code where this is used to grab runtime pm references for
  1599. * delayed setup down in work items.
  1600. *
  1601. * Any runtime pm reference obtained by this function must have a symmetric
  1602. * call to intel_runtime_pm_put() to release the reference again.
  1603. */
  1604. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  1605. {
  1606. struct drm_device *dev = dev_priv->dev;
  1607. struct device *device = &dev->pdev->dev;
  1608. if (!HAS_RUNTIME_PM(dev))
  1609. return;
  1610. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  1611. pm_runtime_get_noresume(device);
  1612. }
  1613. /**
  1614. * intel_runtime_pm_put - release a runtime pm reference
  1615. * @dev_priv: i915 device instance
  1616. *
  1617. * This function drops the device-level runtime pm reference obtained by
  1618. * intel_runtime_pm_get() and might power down the corresponding
  1619. * hardware block right away if this is the last reference.
  1620. */
  1621. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  1622. {
  1623. struct drm_device *dev = dev_priv->dev;
  1624. struct device *device = &dev->pdev->dev;
  1625. if (!HAS_RUNTIME_PM(dev))
  1626. return;
  1627. pm_runtime_mark_last_busy(device);
  1628. pm_runtime_put_autosuspend(device);
  1629. }
  1630. /**
  1631. * intel_runtime_pm_enable - enable runtime pm
  1632. * @dev_priv: i915 device instance
  1633. *
  1634. * This function enables runtime pm at the end of the driver load sequence.
  1635. *
  1636. * Note that this function does currently not enable runtime pm for the
  1637. * subordinate display power domains. That is only done on the first modeset
  1638. * using intel_display_set_init_power().
  1639. */
  1640. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  1641. {
  1642. struct drm_device *dev = dev_priv->dev;
  1643. struct device *device = &dev->pdev->dev;
  1644. if (!HAS_RUNTIME_PM(dev))
  1645. return;
  1646. pm_runtime_set_active(device);
  1647. /*
  1648. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  1649. * requirement.
  1650. */
  1651. if (!intel_enable_rc6(dev)) {
  1652. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  1653. return;
  1654. }
  1655. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  1656. pm_runtime_mark_last_busy(device);
  1657. pm_runtime_use_autosuspend(device);
  1658. pm_runtime_put_autosuspend(device);
  1659. }