gmc_v7_0.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "dce/dce_8_0_d.h"
  37. #include "dce/dce_8_0_sh_mask.h"
  38. #include "amdgpu_atombios.h"
  39. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  40. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static int gmc_v7_0_wait_for_idle(void *handle);
  42. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  43. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  45. static const u32 golden_settings_iceland_a11[] =
  46. {
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  51. };
  52. static const u32 iceland_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  57. {
  58. switch (adev->asic_type) {
  59. case CHIP_TOPAZ:
  60. amdgpu_program_register_sequence(adev,
  61. iceland_mgcg_cgcg_init,
  62. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  63. amdgpu_program_register_sequence(adev,
  64. golden_settings_iceland_a11,
  65. ARRAY_SIZE(golden_settings_iceland_a11));
  66. break;
  67. default:
  68. break;
  69. }
  70. }
  71. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev)
  72. {
  73. u32 blackout;
  74. gmc_v7_0_wait_for_idle((void *)adev);
  75. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  76. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  77. /* Block CPU access */
  78. WREG32(mmBIF_FB_EN, 0);
  79. /* blackout the MC */
  80. blackout = REG_SET_FIELD(blackout,
  81. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  82. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  83. }
  84. /* wait for the MC to settle */
  85. udelay(100);
  86. }
  87. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev)
  88. {
  89. u32 tmp;
  90. /* unblackout the MC */
  91. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  92. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  93. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  94. /* allow CPU access */
  95. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  96. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  97. WREG32(mmBIF_FB_EN, tmp);
  98. }
  99. /**
  100. * gmc_v7_0_init_microcode - load ucode images from disk
  101. *
  102. * @adev: amdgpu_device pointer
  103. *
  104. * Use the firmware interface to load the ucode images into
  105. * the driver (not loaded into hw).
  106. * Returns 0 on success, error on failure.
  107. */
  108. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  109. {
  110. const char *chip_name;
  111. char fw_name[30];
  112. int err;
  113. DRM_DEBUG("\n");
  114. switch (adev->asic_type) {
  115. case CHIP_BONAIRE:
  116. chip_name = "bonaire";
  117. break;
  118. case CHIP_HAWAII:
  119. chip_name = "hawaii";
  120. break;
  121. case CHIP_TOPAZ:
  122. chip_name = "topaz";
  123. break;
  124. case CHIP_KAVERI:
  125. case CHIP_KABINI:
  126. case CHIP_MULLINS:
  127. return 0;
  128. default: BUG();
  129. }
  130. if (adev->asic_type == CHIP_TOPAZ)
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  132. else
  133. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  134. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  135. if (err)
  136. goto out;
  137. err = amdgpu_ucode_validate(adev->mc.fw);
  138. out:
  139. if (err) {
  140. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  141. release_firmware(adev->mc.fw);
  142. adev->mc.fw = NULL;
  143. }
  144. return err;
  145. }
  146. /**
  147. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  148. *
  149. * @adev: amdgpu_device pointer
  150. *
  151. * Load the GDDR MC ucode into the hw (CIK).
  152. * Returns 0 on success, error on failure.
  153. */
  154. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  155. {
  156. const struct mc_firmware_header_v1_0 *hdr;
  157. const __le32 *fw_data = NULL;
  158. const __le32 *io_mc_regs = NULL;
  159. u32 running;
  160. int i, ucode_size, regs_size;
  161. if (!adev->mc.fw)
  162. return -EINVAL;
  163. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  164. amdgpu_ucode_print_mc_hdr(&hdr->header);
  165. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  166. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  167. io_mc_regs = (const __le32 *)
  168. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  169. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  170. fw_data = (const __le32 *)
  171. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  172. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  173. if (running == 0) {
  174. /* reset the engine and set to writable */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  177. /* load mc io regs */
  178. for (i = 0; i < regs_size; i++) {
  179. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  180. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  181. }
  182. /* load the MC ucode */
  183. for (i = 0; i < ucode_size; i++)
  184. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  185. /* put the engine back into the active state */
  186. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  187. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  188. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  189. /* wait for training to complete */
  190. for (i = 0; i < adev->usec_timeout; i++) {
  191. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  192. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  193. break;
  194. udelay(1);
  195. }
  196. for (i = 0; i < adev->usec_timeout; i++) {
  197. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  198. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  199. break;
  200. udelay(1);
  201. }
  202. }
  203. return 0;
  204. }
  205. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  206. struct amdgpu_mc *mc)
  207. {
  208. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  209. base <<= 24;
  210. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  211. /* leave room for at least 1024M GTT */
  212. dev_warn(adev->dev, "limiting VRAM\n");
  213. mc->real_vram_size = 0xFFC0000000ULL;
  214. mc->mc_vram_size = 0xFFC0000000ULL;
  215. }
  216. amdgpu_vram_location(adev, &adev->mc, base);
  217. amdgpu_gart_location(adev, mc);
  218. }
  219. /**
  220. * gmc_v7_0_mc_program - program the GPU memory controller
  221. *
  222. * @adev: amdgpu_device pointer
  223. *
  224. * Set the location of vram, gart, and AGP in the GPU's
  225. * physical address space (CIK).
  226. */
  227. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  228. {
  229. u32 tmp;
  230. int i, j;
  231. /* Initialize HDP */
  232. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  233. WREG32((0xb05 + j), 0x00000000);
  234. WREG32((0xb06 + j), 0x00000000);
  235. WREG32((0xb07 + j), 0x00000000);
  236. WREG32((0xb08 + j), 0x00000000);
  237. WREG32((0xb09 + j), 0x00000000);
  238. }
  239. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  240. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  241. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  242. }
  243. if (adev->mode_info.num_crtc) {
  244. /* Lockout access through VGA aperture*/
  245. tmp = RREG32(mmVGA_HDP_CONTROL);
  246. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  247. WREG32(mmVGA_HDP_CONTROL, tmp);
  248. /* disable VGA render */
  249. tmp = RREG32(mmVGA_RENDER_CONTROL);
  250. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  251. WREG32(mmVGA_RENDER_CONTROL, tmp);
  252. }
  253. /* Update configuration */
  254. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. adev->mc.vram_start >> 12);
  256. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. adev->mc.vram_end >> 12);
  258. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  259. adev->vram_scratch.gpu_addr >> 12);
  260. WREG32(mmMC_VM_AGP_BASE, 0);
  261. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  262. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  263. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  264. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  265. }
  266. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  267. tmp = RREG32(mmHDP_MISC_CNTL);
  268. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  269. WREG32(mmHDP_MISC_CNTL, tmp);
  270. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  271. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  272. }
  273. /**
  274. * gmc_v7_0_mc_init - initialize the memory controller driver params
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Look up the amount of vram, vram width, and decide how to place
  279. * vram and gart within the GPU's physical address space (CIK).
  280. * Returns 0 for success.
  281. */
  282. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  283. {
  284. int r;
  285. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  286. if (!adev->mc.vram_width) {
  287. u32 tmp;
  288. int chansize, numchan;
  289. /* Get VRAM informations */
  290. tmp = RREG32(mmMC_ARB_RAMCFG);
  291. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  292. chansize = 64;
  293. } else {
  294. chansize = 32;
  295. }
  296. tmp = RREG32(mmMC_SHARED_CHMAP);
  297. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  298. case 0:
  299. default:
  300. numchan = 1;
  301. break;
  302. case 1:
  303. numchan = 2;
  304. break;
  305. case 2:
  306. numchan = 4;
  307. break;
  308. case 3:
  309. numchan = 8;
  310. break;
  311. case 4:
  312. numchan = 3;
  313. break;
  314. case 5:
  315. numchan = 6;
  316. break;
  317. case 6:
  318. numchan = 10;
  319. break;
  320. case 7:
  321. numchan = 12;
  322. break;
  323. case 8:
  324. numchan = 16;
  325. break;
  326. }
  327. adev->mc.vram_width = numchan * chansize;
  328. }
  329. /* size in MB on si */
  330. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  331. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  332. if (!(adev->flags & AMD_IS_APU)) {
  333. r = amdgpu_device_resize_fb_bar(adev);
  334. if (r)
  335. return r;
  336. }
  337. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  338. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  339. #ifdef CONFIG_X86_64
  340. if (adev->flags & AMD_IS_APU) {
  341. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  342. adev->mc.aper_size = adev->mc.real_vram_size;
  343. }
  344. #endif
  345. /* In case the PCI BAR is larger than the actual amount of vram */
  346. adev->mc.visible_vram_size = adev->mc.aper_size;
  347. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  348. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  349. /* set the gart size */
  350. if (amdgpu_gart_size == -1) {
  351. switch (adev->asic_type) {
  352. case CHIP_TOPAZ: /* no MM engines */
  353. default:
  354. adev->mc.gart_size = 256ULL << 20;
  355. break;
  356. #ifdef CONFIG_DRM_AMDGPU_CIK
  357. case CHIP_BONAIRE: /* UVD, VCE do not support GPUVM */
  358. case CHIP_HAWAII: /* UVD, VCE do not support GPUVM */
  359. case CHIP_KAVERI: /* UVD, VCE do not support GPUVM */
  360. case CHIP_KABINI: /* UVD, VCE do not support GPUVM */
  361. case CHIP_MULLINS: /* UVD, VCE do not support GPUVM */
  362. adev->mc.gart_size = 1024ULL << 20;
  363. break;
  364. #endif
  365. }
  366. } else {
  367. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  368. }
  369. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  370. return 0;
  371. }
  372. /*
  373. * GART
  374. * VMID 0 is the physical GPU addresses as used by the kernel.
  375. * VMIDs 1-15 are used for userspace clients and are handled
  376. * by the amdgpu vm/hsa code.
  377. */
  378. /**
  379. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  380. *
  381. * @adev: amdgpu_device pointer
  382. * @vmid: vm instance to flush
  383. *
  384. * Flush the TLB for the requested page table (CIK).
  385. */
  386. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  387. uint32_t vmid)
  388. {
  389. /* flush hdp cache */
  390. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  391. /* bits 0-15 are the VM contexts0-15 */
  392. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  393. }
  394. /**
  395. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  396. *
  397. * @adev: amdgpu_device pointer
  398. * @cpu_pt_addr: cpu address of the page table
  399. * @gpu_page_idx: entry in the page table to update
  400. * @addr: dst addr to write into pte/pde
  401. * @flags: access flags
  402. *
  403. * Update the page tables using the CPU.
  404. */
  405. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  406. void *cpu_pt_addr,
  407. uint32_t gpu_page_idx,
  408. uint64_t addr,
  409. uint64_t flags)
  410. {
  411. void __iomem *ptr = (void *)cpu_pt_addr;
  412. uint64_t value;
  413. value = addr & 0xFFFFFFFFFFFFF000ULL;
  414. value |= flags;
  415. writeq(value, ptr + (gpu_page_idx * 8));
  416. return 0;
  417. }
  418. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  419. uint32_t flags)
  420. {
  421. uint64_t pte_flag = 0;
  422. if (flags & AMDGPU_VM_PAGE_READABLE)
  423. pte_flag |= AMDGPU_PTE_READABLE;
  424. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  425. pte_flag |= AMDGPU_PTE_WRITEABLE;
  426. if (flags & AMDGPU_VM_PAGE_PRT)
  427. pte_flag |= AMDGPU_PTE_PRT;
  428. return pte_flag;
  429. }
  430. static uint64_t gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  431. {
  432. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  433. return addr;
  434. }
  435. /**
  436. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  437. *
  438. * @adev: amdgpu_device pointer
  439. * @value: true redirects VM faults to the default page
  440. */
  441. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  442. bool value)
  443. {
  444. u32 tmp;
  445. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  446. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  447. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  448. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  449. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  450. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  451. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  452. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  453. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  454. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  455. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  456. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  457. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  458. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  459. }
  460. /**
  461. * gmc_v7_0_set_prt - set PRT VM fault
  462. *
  463. * @adev: amdgpu_device pointer
  464. * @enable: enable/disable VM fault handling for PRT
  465. */
  466. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  467. {
  468. uint32_t tmp;
  469. if (enable && !adev->mc.prt_warning) {
  470. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  471. adev->mc.prt_warning = true;
  472. }
  473. tmp = RREG32(mmVM_PRT_CNTL);
  474. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  475. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  476. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  477. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  478. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  479. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  480. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  481. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  482. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  483. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  484. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  485. L1_TLB_STORE_INVALID_ENTRIES, enable);
  486. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  487. MASK_PDE0_FAULT, enable);
  488. WREG32(mmVM_PRT_CNTL, tmp);
  489. if (enable) {
  490. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  491. uint32_t high = adev->vm_manager.max_pfn;
  492. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  493. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  494. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  495. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  496. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  497. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  498. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  499. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  500. } else {
  501. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  502. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  503. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  504. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  505. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  506. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  507. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  508. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  509. }
  510. }
  511. /**
  512. * gmc_v7_0_gart_enable - gart enable
  513. *
  514. * @adev: amdgpu_device pointer
  515. *
  516. * This sets up the TLBs, programs the page tables for VMID0,
  517. * sets up the hw for VMIDs 1-15 which are allocated on
  518. * demand, and sets up the global locations for the LDS, GDS,
  519. * and GPUVM for FSA64 clients (CIK).
  520. * Returns 0 for success, errors for failure.
  521. */
  522. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  523. {
  524. int i;
  525. u32 tmp, field;
  526. if (adev->gart.robj == NULL) {
  527. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  528. return -EINVAL;
  529. }
  530. /* Setup TLB control */
  531. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  532. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  533. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  534. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  535. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  536. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  537. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  538. /* Setup L2 cache */
  539. tmp = RREG32(mmVM_L2_CNTL);
  540. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  541. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  542. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  543. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  544. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  545. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  546. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  547. WREG32(mmVM_L2_CNTL, tmp);
  548. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  549. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  550. WREG32(mmVM_L2_CNTL2, tmp);
  551. field = adev->vm_manager.fragment_size;
  552. tmp = RREG32(mmVM_L2_CNTL3);
  553. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  554. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  555. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  556. WREG32(mmVM_L2_CNTL3, tmp);
  557. /* setup context0 */
  558. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  559. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  560. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  561. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  562. (u32)(adev->dummy_page.addr >> 12));
  563. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  564. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  565. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  566. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  567. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  568. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  569. WREG32(0x575, 0);
  570. WREG32(0x576, 0);
  571. WREG32(0x577, 0);
  572. /* empty context1-15 */
  573. /* FIXME start with 4G, once using 2 level pt switch to full
  574. * vm size space
  575. */
  576. /* set vm size, must be a multiple of 4 */
  577. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  578. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  579. for (i = 1; i < 16; i++) {
  580. if (i < 8)
  581. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  582. adev->gart.table_addr >> 12);
  583. else
  584. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  585. adev->gart.table_addr >> 12);
  586. }
  587. /* enable context1-15 */
  588. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  589. (u32)(adev->dummy_page.addr >> 12));
  590. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  591. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  592. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  593. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  594. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  595. adev->vm_manager.block_size - 9);
  596. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  597. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  598. gmc_v7_0_set_fault_enable_default(adev, false);
  599. else
  600. gmc_v7_0_set_fault_enable_default(adev, true);
  601. if (adev->asic_type == CHIP_KAVERI) {
  602. tmp = RREG32(mmCHUB_CONTROL);
  603. tmp &= ~BYPASS_VM;
  604. WREG32(mmCHUB_CONTROL, tmp);
  605. }
  606. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  607. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  608. (unsigned)(adev->mc.gart_size >> 20),
  609. (unsigned long long)adev->gart.table_addr);
  610. adev->gart.ready = true;
  611. return 0;
  612. }
  613. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  614. {
  615. int r;
  616. if (adev->gart.robj) {
  617. WARN(1, "R600 PCIE GART already initialized\n");
  618. return 0;
  619. }
  620. /* Initialize common gart structure */
  621. r = amdgpu_gart_init(adev);
  622. if (r)
  623. return r;
  624. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  625. adev->gart.gart_pte_flags = 0;
  626. return amdgpu_gart_table_vram_alloc(adev);
  627. }
  628. /**
  629. * gmc_v7_0_gart_disable - gart disable
  630. *
  631. * @adev: amdgpu_device pointer
  632. *
  633. * This disables all VM page table (CIK).
  634. */
  635. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  636. {
  637. u32 tmp;
  638. /* Disable all tables */
  639. WREG32(mmVM_CONTEXT0_CNTL, 0);
  640. WREG32(mmVM_CONTEXT1_CNTL, 0);
  641. /* Setup TLB control */
  642. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  643. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  644. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  645. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  646. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  647. /* Setup L2 cache */
  648. tmp = RREG32(mmVM_L2_CNTL);
  649. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  650. WREG32(mmVM_L2_CNTL, tmp);
  651. WREG32(mmVM_L2_CNTL2, 0);
  652. }
  653. /**
  654. * gmc_v7_0_gart_fini - vm fini callback
  655. *
  656. * @adev: amdgpu_device pointer
  657. *
  658. * Tears down the driver GART/VM setup (CIK).
  659. */
  660. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  661. {
  662. amdgpu_gart_table_vram_free(adev);
  663. amdgpu_gart_fini(adev);
  664. }
  665. /**
  666. * gmc_v7_0_vm_decode_fault - print human readable fault info
  667. *
  668. * @adev: amdgpu_device pointer
  669. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  670. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  671. *
  672. * Print human readable fault information (CIK).
  673. */
  674. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  675. u32 status, u32 addr, u32 mc_client)
  676. {
  677. u32 mc_id;
  678. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  679. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  680. PROTECTIONS);
  681. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  682. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  683. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  684. MEMORY_CLIENT_ID);
  685. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  686. protections, vmid, addr,
  687. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  688. MEMORY_CLIENT_RW) ?
  689. "write" : "read", block, mc_client, mc_id);
  690. }
  691. static const u32 mc_cg_registers[] = {
  692. mmMC_HUB_MISC_HUB_CG,
  693. mmMC_HUB_MISC_SIP_CG,
  694. mmMC_HUB_MISC_VM_CG,
  695. mmMC_XPB_CLK_GAT,
  696. mmATC_MISC_CG,
  697. mmMC_CITF_MISC_WR_CG,
  698. mmMC_CITF_MISC_RD_CG,
  699. mmMC_CITF_MISC_VM_CG,
  700. mmVM_L2_CG,
  701. };
  702. static const u32 mc_cg_ls_en[] = {
  703. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  704. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  705. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  706. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  707. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  708. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  709. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  710. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  711. VM_L2_CG__MEM_LS_ENABLE_MASK,
  712. };
  713. static const u32 mc_cg_en[] = {
  714. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  715. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  716. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  717. MC_XPB_CLK_GAT__ENABLE_MASK,
  718. ATC_MISC_CG__ENABLE_MASK,
  719. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  720. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  721. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  722. VM_L2_CG__ENABLE_MASK,
  723. };
  724. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  725. bool enable)
  726. {
  727. int i;
  728. u32 orig, data;
  729. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  730. orig = data = RREG32(mc_cg_registers[i]);
  731. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  732. data |= mc_cg_ls_en[i];
  733. else
  734. data &= ~mc_cg_ls_en[i];
  735. if (data != orig)
  736. WREG32(mc_cg_registers[i], data);
  737. }
  738. }
  739. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  740. bool enable)
  741. {
  742. int i;
  743. u32 orig, data;
  744. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  745. orig = data = RREG32(mc_cg_registers[i]);
  746. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  747. data |= mc_cg_en[i];
  748. else
  749. data &= ~mc_cg_en[i];
  750. if (data != orig)
  751. WREG32(mc_cg_registers[i], data);
  752. }
  753. }
  754. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  755. bool enable)
  756. {
  757. u32 orig, data;
  758. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  759. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  760. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  761. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  762. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  763. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  764. } else {
  765. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  766. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  767. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  768. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  769. }
  770. if (orig != data)
  771. WREG32_PCIE(ixPCIE_CNTL2, data);
  772. }
  773. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  774. bool enable)
  775. {
  776. u32 orig, data;
  777. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  778. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  779. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  780. else
  781. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  782. if (orig != data)
  783. WREG32(mmHDP_HOST_PATH_CNTL, data);
  784. }
  785. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  786. bool enable)
  787. {
  788. u32 orig, data;
  789. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  790. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  791. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  792. else
  793. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  794. if (orig != data)
  795. WREG32(mmHDP_MEM_POWER_LS, data);
  796. }
  797. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  798. {
  799. switch (mc_seq_vram_type) {
  800. case MC_SEQ_MISC0__MT__GDDR1:
  801. return AMDGPU_VRAM_TYPE_GDDR1;
  802. case MC_SEQ_MISC0__MT__DDR2:
  803. return AMDGPU_VRAM_TYPE_DDR2;
  804. case MC_SEQ_MISC0__MT__GDDR3:
  805. return AMDGPU_VRAM_TYPE_GDDR3;
  806. case MC_SEQ_MISC0__MT__GDDR4:
  807. return AMDGPU_VRAM_TYPE_GDDR4;
  808. case MC_SEQ_MISC0__MT__GDDR5:
  809. return AMDGPU_VRAM_TYPE_GDDR5;
  810. case MC_SEQ_MISC0__MT__HBM:
  811. return AMDGPU_VRAM_TYPE_HBM;
  812. case MC_SEQ_MISC0__MT__DDR3:
  813. return AMDGPU_VRAM_TYPE_DDR3;
  814. default:
  815. return AMDGPU_VRAM_TYPE_UNKNOWN;
  816. }
  817. }
  818. static int gmc_v7_0_early_init(void *handle)
  819. {
  820. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  821. gmc_v7_0_set_gart_funcs(adev);
  822. gmc_v7_0_set_irq_funcs(adev);
  823. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  824. adev->mc.shared_aperture_end =
  825. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  826. adev->mc.private_aperture_start =
  827. adev->mc.shared_aperture_end + 1;
  828. adev->mc.private_aperture_end =
  829. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  830. return 0;
  831. }
  832. static int gmc_v7_0_late_init(void *handle)
  833. {
  834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  835. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  836. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  837. else
  838. return 0;
  839. }
  840. static int gmc_v7_0_sw_init(void *handle)
  841. {
  842. int r;
  843. int dma_bits;
  844. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  845. if (adev->flags & AMD_IS_APU) {
  846. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  847. } else {
  848. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  849. tmp &= MC_SEQ_MISC0__MT__MASK;
  850. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  851. }
  852. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  853. if (r)
  854. return r;
  855. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  856. if (r)
  857. return r;
  858. /* Adjust VM size here.
  859. * Currently set to 4GB ((1 << 20) 4k pages).
  860. * Max GPUVM size for cayman and SI is 40 bits.
  861. */
  862. amdgpu_vm_adjust_size(adev, 64, 9);
  863. /* Set the internal MC address mask
  864. * This is the max address of the GPU's
  865. * internal address space.
  866. */
  867. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  868. adev->mc.stolen_size = 256 * 1024;
  869. /* set DMA mask + need_dma32 flags.
  870. * PCIE - can handle 40-bits.
  871. * IGP - can handle 40-bits
  872. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  873. */
  874. adev->need_dma32 = false;
  875. dma_bits = adev->need_dma32 ? 32 : 40;
  876. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  877. if (r) {
  878. adev->need_dma32 = true;
  879. dma_bits = 32;
  880. pr_warn("amdgpu: No suitable DMA available\n");
  881. }
  882. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  883. if (r) {
  884. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  885. pr_warn("amdgpu: No coherent DMA available\n");
  886. }
  887. r = gmc_v7_0_init_microcode(adev);
  888. if (r) {
  889. DRM_ERROR("Failed to load mc firmware!\n");
  890. return r;
  891. }
  892. r = gmc_v7_0_mc_init(adev);
  893. if (r)
  894. return r;
  895. /* Memory manager */
  896. r = amdgpu_bo_init(adev);
  897. if (r)
  898. return r;
  899. r = gmc_v7_0_gart_init(adev);
  900. if (r)
  901. return r;
  902. /*
  903. * number of VMs
  904. * VMID 0 is reserved for System
  905. * amdgpu graphics/compute will use VMIDs 1-7
  906. * amdkfd will use VMIDs 8-15
  907. */
  908. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  909. adev->vm_manager.num_level = 1;
  910. amdgpu_vm_manager_init(adev);
  911. /* base offset of vram pages */
  912. if (adev->flags & AMD_IS_APU) {
  913. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  914. tmp <<= 22;
  915. adev->vm_manager.vram_base_offset = tmp;
  916. } else {
  917. adev->vm_manager.vram_base_offset = 0;
  918. }
  919. return 0;
  920. }
  921. static int gmc_v7_0_sw_fini(void *handle)
  922. {
  923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  924. amdgpu_vm_manager_fini(adev);
  925. gmc_v7_0_gart_fini(adev);
  926. amdgpu_gem_force_release(adev);
  927. amdgpu_bo_fini(adev);
  928. release_firmware(adev->mc.fw);
  929. adev->mc.fw = NULL;
  930. return 0;
  931. }
  932. static int gmc_v7_0_hw_init(void *handle)
  933. {
  934. int r;
  935. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  936. gmc_v7_0_init_golden_registers(adev);
  937. gmc_v7_0_mc_program(adev);
  938. if (!(adev->flags & AMD_IS_APU)) {
  939. r = gmc_v7_0_mc_load_microcode(adev);
  940. if (r) {
  941. DRM_ERROR("Failed to load MC firmware!\n");
  942. return r;
  943. }
  944. }
  945. r = gmc_v7_0_gart_enable(adev);
  946. if (r)
  947. return r;
  948. return r;
  949. }
  950. static int gmc_v7_0_hw_fini(void *handle)
  951. {
  952. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  953. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  954. gmc_v7_0_gart_disable(adev);
  955. return 0;
  956. }
  957. static int gmc_v7_0_suspend(void *handle)
  958. {
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. gmc_v7_0_hw_fini(adev);
  961. return 0;
  962. }
  963. static int gmc_v7_0_resume(void *handle)
  964. {
  965. int r;
  966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  967. r = gmc_v7_0_hw_init(adev);
  968. if (r)
  969. return r;
  970. amdgpu_vm_reset_all_ids(adev);
  971. return 0;
  972. }
  973. static bool gmc_v7_0_is_idle(void *handle)
  974. {
  975. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  976. u32 tmp = RREG32(mmSRBM_STATUS);
  977. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  978. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  979. return false;
  980. return true;
  981. }
  982. static int gmc_v7_0_wait_for_idle(void *handle)
  983. {
  984. unsigned i;
  985. u32 tmp;
  986. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  987. for (i = 0; i < adev->usec_timeout; i++) {
  988. /* read MC_STATUS */
  989. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  990. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  991. SRBM_STATUS__MCC_BUSY_MASK |
  992. SRBM_STATUS__MCD_BUSY_MASK |
  993. SRBM_STATUS__VMC_BUSY_MASK);
  994. if (!tmp)
  995. return 0;
  996. udelay(1);
  997. }
  998. return -ETIMEDOUT;
  999. }
  1000. static int gmc_v7_0_soft_reset(void *handle)
  1001. {
  1002. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1003. u32 srbm_soft_reset = 0;
  1004. u32 tmp = RREG32(mmSRBM_STATUS);
  1005. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1006. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1007. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1008. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1009. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1010. if (!(adev->flags & AMD_IS_APU))
  1011. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1012. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1013. }
  1014. if (srbm_soft_reset) {
  1015. gmc_v7_0_mc_stop(adev);
  1016. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1017. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1018. }
  1019. tmp = RREG32(mmSRBM_SOFT_RESET);
  1020. tmp |= srbm_soft_reset;
  1021. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1022. WREG32(mmSRBM_SOFT_RESET, tmp);
  1023. tmp = RREG32(mmSRBM_SOFT_RESET);
  1024. udelay(50);
  1025. tmp &= ~srbm_soft_reset;
  1026. WREG32(mmSRBM_SOFT_RESET, tmp);
  1027. tmp = RREG32(mmSRBM_SOFT_RESET);
  1028. /* Wait a little for things to settle down */
  1029. udelay(50);
  1030. gmc_v7_0_mc_resume(adev);
  1031. udelay(50);
  1032. }
  1033. return 0;
  1034. }
  1035. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1036. struct amdgpu_irq_src *src,
  1037. unsigned type,
  1038. enum amdgpu_interrupt_state state)
  1039. {
  1040. u32 tmp;
  1041. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1042. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1043. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1044. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1045. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1046. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1047. switch (state) {
  1048. case AMDGPU_IRQ_STATE_DISABLE:
  1049. /* system context */
  1050. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1051. tmp &= ~bits;
  1052. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1053. /* VMs */
  1054. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1055. tmp &= ~bits;
  1056. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1057. break;
  1058. case AMDGPU_IRQ_STATE_ENABLE:
  1059. /* system context */
  1060. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1061. tmp |= bits;
  1062. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1063. /* VMs */
  1064. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1065. tmp |= bits;
  1066. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1067. break;
  1068. default:
  1069. break;
  1070. }
  1071. return 0;
  1072. }
  1073. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1074. struct amdgpu_irq_src *source,
  1075. struct amdgpu_iv_entry *entry)
  1076. {
  1077. u32 addr, status, mc_client;
  1078. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1079. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1080. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1081. /* reset addr and status */
  1082. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1083. if (!addr && !status)
  1084. return 0;
  1085. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1086. gmc_v7_0_set_fault_enable_default(adev, false);
  1087. if (printk_ratelimit()) {
  1088. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1089. entry->src_id, entry->src_data[0]);
  1090. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1091. addr);
  1092. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1093. status);
  1094. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1095. }
  1096. return 0;
  1097. }
  1098. static int gmc_v7_0_set_clockgating_state(void *handle,
  1099. enum amd_clockgating_state state)
  1100. {
  1101. bool gate = false;
  1102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1103. if (state == AMD_CG_STATE_GATE)
  1104. gate = true;
  1105. if (!(adev->flags & AMD_IS_APU)) {
  1106. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1107. gmc_v7_0_enable_mc_ls(adev, gate);
  1108. }
  1109. gmc_v7_0_enable_bif_mgls(adev, gate);
  1110. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1111. gmc_v7_0_enable_hdp_ls(adev, gate);
  1112. return 0;
  1113. }
  1114. static int gmc_v7_0_set_powergating_state(void *handle,
  1115. enum amd_powergating_state state)
  1116. {
  1117. return 0;
  1118. }
  1119. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1120. .name = "gmc_v7_0",
  1121. .early_init = gmc_v7_0_early_init,
  1122. .late_init = gmc_v7_0_late_init,
  1123. .sw_init = gmc_v7_0_sw_init,
  1124. .sw_fini = gmc_v7_0_sw_fini,
  1125. .hw_init = gmc_v7_0_hw_init,
  1126. .hw_fini = gmc_v7_0_hw_fini,
  1127. .suspend = gmc_v7_0_suspend,
  1128. .resume = gmc_v7_0_resume,
  1129. .is_idle = gmc_v7_0_is_idle,
  1130. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1131. .soft_reset = gmc_v7_0_soft_reset,
  1132. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1133. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1134. };
  1135. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1136. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1137. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1138. .set_prt = gmc_v7_0_set_prt,
  1139. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1140. .get_vm_pde = gmc_v7_0_get_vm_pde
  1141. };
  1142. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1143. .set = gmc_v7_0_vm_fault_interrupt_state,
  1144. .process = gmc_v7_0_process_interrupt,
  1145. };
  1146. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1147. {
  1148. if (adev->gart.gart_funcs == NULL)
  1149. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1150. }
  1151. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1152. {
  1153. adev->mc.vm_fault.num_types = 1;
  1154. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1155. }
  1156. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1157. {
  1158. .type = AMD_IP_BLOCK_TYPE_GMC,
  1159. .major = 7,
  1160. .minor = 0,
  1161. .rev = 0,
  1162. .funcs = &gmc_v7_0_ip_funcs,
  1163. };
  1164. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1165. {
  1166. .type = AMD_IP_BLOCK_TYPE_GMC,
  1167. .major = 7,
  1168. .minor = 4,
  1169. .rev = 0,
  1170. .funcs = &gmc_v7_0_ip_funcs,
  1171. };