pci.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef DRIVERS_PCI_H
  3. #define DRIVERS_PCI_H
  4. #define PCI_FIND_CAP_TTL 48
  5. #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
  6. extern const unsigned char pcie_link_speed[];
  7. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  8. /* Functions internal to the PCI core code */
  9. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  10. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  11. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  12. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  13. { return; }
  14. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  15. { return; }
  16. #else
  17. void pci_create_firmware_label_files(struct pci_dev *pdev);
  18. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  19. #endif
  20. void pci_cleanup_rom(struct pci_dev *dev);
  21. enum pci_mmap_api {
  22. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  23. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  24. };
  25. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  26. enum pci_mmap_api mmap_api);
  27. int pci_probe_reset_function(struct pci_dev *dev);
  28. /**
  29. * struct pci_platform_pm_ops - Firmware PM callbacks
  30. *
  31. * @is_manageable: returns 'true' if given device is power manageable by the
  32. * platform firmware
  33. *
  34. * @set_state: invokes the platform firmware to set the device's power state
  35. *
  36. * @get_state: queries the platform firmware for a device's current power state
  37. *
  38. * @choose_state: returns PCI power state of given device preferred by the
  39. * platform; to be used during system-wide transitions from a
  40. * sleeping state to the working state and vice versa
  41. *
  42. * @set_wakeup: enables/disables wakeup capability for the device
  43. *
  44. * @need_resume: returns 'true' if the given device (which is currently
  45. * suspended) needs to be resumed to be configured for system
  46. * wakeup.
  47. *
  48. * If given platform is generally capable of power managing PCI devices, all of
  49. * these callbacks are mandatory.
  50. */
  51. struct pci_platform_pm_ops {
  52. bool (*is_manageable)(struct pci_dev *dev);
  53. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  54. pci_power_t (*get_state)(struct pci_dev *dev);
  55. pci_power_t (*choose_state)(struct pci_dev *dev);
  56. int (*set_wakeup)(struct pci_dev *dev, bool enable);
  57. bool (*need_resume)(struct pci_dev *dev);
  58. };
  59. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  60. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  61. void pci_power_up(struct pci_dev *dev);
  62. void pci_disable_enabled_device(struct pci_dev *dev);
  63. int pci_finish_runtime_suspend(struct pci_dev *dev);
  64. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  65. void pci_pme_restore(struct pci_dev *dev);
  66. bool pci_dev_keep_suspended(struct pci_dev *dev);
  67. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  68. void pci_config_pm_runtime_get(struct pci_dev *dev);
  69. void pci_config_pm_runtime_put(struct pci_dev *dev);
  70. void pci_pm_init(struct pci_dev *dev);
  71. void pci_ea_init(struct pci_dev *dev);
  72. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  73. void pci_free_cap_save_buffers(struct pci_dev *dev);
  74. bool pci_bridge_d3_possible(struct pci_dev *dev);
  75. void pci_bridge_d3_update(struct pci_dev *dev);
  76. static inline void pci_wakeup_event(struct pci_dev *dev)
  77. {
  78. /* Wait 100 ms before the system can be put into a sleep state. */
  79. pm_wakeup_event(&dev->dev, 100);
  80. }
  81. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  82. {
  83. return !!(pci_dev->subordinate);
  84. }
  85. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  86. {
  87. /*
  88. * Currently we allow normal PCI devices and PCI bridges transition
  89. * into D3 if their bridge_d3 is set.
  90. */
  91. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  92. }
  93. struct pci_vpd_ops {
  94. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  95. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  96. int (*set_size)(struct pci_dev *dev, size_t len);
  97. };
  98. struct pci_vpd {
  99. const struct pci_vpd_ops *ops;
  100. struct bin_attribute *attr; /* Descriptor for sysfs VPD entry */
  101. struct mutex lock;
  102. unsigned int len;
  103. u16 flag;
  104. u8 cap;
  105. u8 busy:1;
  106. u8 valid:1;
  107. };
  108. int pci_vpd_init(struct pci_dev *dev);
  109. void pci_vpd_release(struct pci_dev *dev);
  110. /* PCI /proc functions */
  111. #ifdef CONFIG_PROC_FS
  112. int pci_proc_attach_device(struct pci_dev *dev);
  113. int pci_proc_detach_device(struct pci_dev *dev);
  114. int pci_proc_detach_bus(struct pci_bus *bus);
  115. #else
  116. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  117. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  118. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  119. #endif
  120. /* Functions for PCI Hotplug drivers to use */
  121. int pci_hp_add_bridge(struct pci_dev *dev);
  122. #ifdef HAVE_PCI_LEGACY
  123. void pci_create_legacy_files(struct pci_bus *bus);
  124. void pci_remove_legacy_files(struct pci_bus *bus);
  125. #else
  126. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  127. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  128. #endif
  129. /* Lock for read/write access to pci device and bus lists */
  130. extern struct rw_semaphore pci_bus_sem;
  131. extern raw_spinlock_t pci_lock;
  132. extern unsigned int pci_pm_d3_delay;
  133. #ifdef CONFIG_PCI_MSI
  134. void pci_no_msi(void);
  135. #else
  136. static inline void pci_no_msi(void) { }
  137. #endif
  138. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  139. {
  140. u16 control;
  141. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  142. control &= ~PCI_MSI_FLAGS_ENABLE;
  143. if (enable)
  144. control |= PCI_MSI_FLAGS_ENABLE;
  145. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  146. }
  147. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  148. {
  149. u16 ctrl;
  150. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  151. ctrl &= ~clear;
  152. ctrl |= set;
  153. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  154. }
  155. void pci_realloc_get_opt(char *);
  156. static inline int pci_no_d1d2(struct pci_dev *dev)
  157. {
  158. unsigned int parent_dstates = 0;
  159. if (dev->bus->self)
  160. parent_dstates = dev->bus->self->no_d1d2;
  161. return (dev->no_d1d2 || parent_dstates);
  162. }
  163. extern const struct attribute_group *pci_dev_groups[];
  164. extern const struct attribute_group *pcibus_groups[];
  165. extern const struct device_type pci_dev_type;
  166. extern const struct attribute_group *pci_bus_groups[];
  167. /**
  168. * pci_match_one_device - Tell if a PCI device structure has a matching
  169. * PCI device id structure
  170. * @id: single PCI device id structure to match
  171. * @dev: the PCI device structure to match against
  172. *
  173. * Returns the matching pci_device_id structure or %NULL if there is no match.
  174. */
  175. static inline const struct pci_device_id *
  176. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  177. {
  178. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  179. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  180. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  181. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  182. !((id->class ^ dev->class) & id->class_mask))
  183. return id;
  184. return NULL;
  185. }
  186. /* PCI slot sysfs helper code */
  187. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  188. extern struct kset *pci_slots_kset;
  189. struct pci_slot_attribute {
  190. struct attribute attr;
  191. ssize_t (*show)(struct pci_slot *, char *);
  192. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  193. };
  194. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  195. enum pci_bar_type {
  196. pci_bar_unknown, /* Standard PCI BAR probe */
  197. pci_bar_io, /* An I/O port BAR */
  198. pci_bar_mem32, /* A 32-bit memory BAR */
  199. pci_bar_mem64, /* A 64-bit memory BAR */
  200. };
  201. int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
  202. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  203. int crs_timeout);
  204. int pci_setup_device(struct pci_dev *dev);
  205. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  206. struct resource *res, unsigned int reg);
  207. void pci_configure_ari(struct pci_dev *dev);
  208. void __pci_bus_size_bridges(struct pci_bus *bus,
  209. struct list_head *realloc_head);
  210. void __pci_bus_assign_resources(const struct pci_bus *bus,
  211. struct list_head *realloc_head,
  212. struct list_head *fail_head);
  213. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  214. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  215. void pci_disable_bridge_window(struct pci_dev *dev);
  216. /* PCIe link information */
  217. #define PCIE_SPEED2STR(speed) \
  218. ((speed) == PCIE_SPEED_16_0GT ? "16 GT/s" : \
  219. (speed) == PCIE_SPEED_8_0GT ? "8 GT/s" : \
  220. (speed) == PCIE_SPEED_5_0GT ? "5 GT/s" : \
  221. (speed) == PCIE_SPEED_2_5GT ? "2.5 GT/s" : \
  222. "Unknown speed")
  223. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
  224. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
  225. /* Single Root I/O Virtualization */
  226. struct pci_sriov {
  227. int pos; /* Capability position */
  228. int nres; /* Number of resources */
  229. u32 cap; /* SR-IOV Capabilities */
  230. u16 ctrl; /* SR-IOV Control */
  231. u16 total_VFs; /* Total VFs associated with the PF */
  232. u16 initial_VFs; /* Initial VFs associated with the PF */
  233. u16 num_VFs; /* Number of VFs available */
  234. u16 offset; /* First VF Routing ID offset */
  235. u16 stride; /* Following VF stride */
  236. u16 vf_device; /* VF device ID */
  237. u32 pgsz; /* Page size for BAR alignment */
  238. u8 link; /* Function Dependency Link */
  239. u8 max_VF_buses; /* Max buses consumed by VFs */
  240. u16 driver_max_VFs; /* Max num VFs driver supports */
  241. struct pci_dev *dev; /* Lowest numbered PF */
  242. struct pci_dev *self; /* This PF */
  243. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  244. bool drivers_autoprobe; /* Auto probing of VFs by driver */
  245. };
  246. /* pci_dev priv_flags */
  247. #define PCI_DEV_DISCONNECTED 0
  248. static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
  249. {
  250. set_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  251. return 0;
  252. }
  253. static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
  254. {
  255. return test_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  256. }
  257. #ifdef CONFIG_PCI_ATS
  258. void pci_restore_ats_state(struct pci_dev *dev);
  259. #else
  260. static inline void pci_restore_ats_state(struct pci_dev *dev)
  261. {
  262. }
  263. #endif /* CONFIG_PCI_ATS */
  264. #ifdef CONFIG_PCI_IOV
  265. int pci_iov_init(struct pci_dev *dev);
  266. void pci_iov_release(struct pci_dev *dev);
  267. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  268. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  269. void pci_restore_iov_state(struct pci_dev *dev);
  270. int pci_iov_bus_range(struct pci_bus *bus);
  271. #else
  272. static inline int pci_iov_init(struct pci_dev *dev)
  273. {
  274. return -ENODEV;
  275. }
  276. static inline void pci_iov_release(struct pci_dev *dev)
  277. {
  278. }
  279. static inline void pci_restore_iov_state(struct pci_dev *dev)
  280. {
  281. }
  282. static inline int pci_iov_bus_range(struct pci_bus *bus)
  283. {
  284. return 0;
  285. }
  286. #endif /* CONFIG_PCI_IOV */
  287. unsigned long pci_cardbus_resource_alignment(struct resource *);
  288. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  289. struct resource *res)
  290. {
  291. #ifdef CONFIG_PCI_IOV
  292. int resno = res - dev->resource;
  293. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  294. return pci_sriov_resource_alignment(dev, resno);
  295. #endif
  296. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  297. return pci_cardbus_resource_alignment(res);
  298. return resource_alignment(res);
  299. }
  300. void pci_enable_acs(struct pci_dev *dev);
  301. #ifdef CONFIG_PCIEASPM
  302. void pcie_aspm_init_link_state(struct pci_dev *pdev);
  303. void pcie_aspm_exit_link_state(struct pci_dev *pdev);
  304. void pcie_aspm_pm_state_change(struct pci_dev *pdev);
  305. void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
  306. #else
  307. static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
  308. static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
  309. static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
  310. static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
  311. #endif
  312. #ifdef CONFIG_PCIEASPM_DEBUG
  313. void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev);
  314. void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev);
  315. #else
  316. static inline void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev) { }
  317. static inline void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev) { }
  318. #endif
  319. #ifdef CONFIG_PCIE_PTM
  320. void pci_ptm_init(struct pci_dev *dev);
  321. #else
  322. static inline void pci_ptm_init(struct pci_dev *dev) { }
  323. #endif
  324. struct pci_dev_reset_methods {
  325. u16 vendor;
  326. u16 device;
  327. int (*reset)(struct pci_dev *dev, int probe);
  328. };
  329. #ifdef CONFIG_PCI_QUIRKS
  330. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  331. #else
  332. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  333. {
  334. return -ENOTTY;
  335. }
  336. #endif
  337. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  338. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  339. struct resource *res);
  340. #endif
  341. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
  342. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
  343. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
  344. static inline u64 pci_rebar_size_to_bytes(int size)
  345. {
  346. return 1ULL << (size + 20);
  347. }
  348. #endif /* DRIVERS_PCI_H */