tda998x_drv.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/component.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <sound/asoundef.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm_crtc_helper.h>
  24. #include <drm/drm_encoder_slave.h>
  25. #include <drm/drm_edid.h>
  26. #include <drm/i2c/tda998x.h>
  27. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  28. struct tda998x_priv {
  29. struct i2c_client *cec;
  30. struct i2c_client *hdmi;
  31. uint16_t rev;
  32. uint8_t current_page;
  33. int dpms;
  34. bool is_hdmi_sink;
  35. u8 vip_cntrl_0;
  36. u8 vip_cntrl_1;
  37. u8 vip_cntrl_2;
  38. struct tda998x_encoder_params params;
  39. wait_queue_head_t wq_edid;
  40. volatile int wq_edid_wait;
  41. struct drm_encoder *encoder;
  42. };
  43. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  44. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  45. * things we encode the page # in upper bits of the register #. To read/
  46. * write a given register, we need to make sure CURPAGE register is set
  47. * appropriately. Which implies reads/writes are not atomic. Fun!
  48. */
  49. #define REG(page, addr) (((page) << 8) | (addr))
  50. #define REG2ADDR(reg) ((reg) & 0xff)
  51. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  52. #define REG_CURPAGE 0xff /* write */
  53. /* Page 00h: General Control */
  54. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  55. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  56. # define MAIN_CNTRL0_SR (1 << 0)
  57. # define MAIN_CNTRL0_DECS (1 << 1)
  58. # define MAIN_CNTRL0_DEHS (1 << 2)
  59. # define MAIN_CNTRL0_CECS (1 << 3)
  60. # define MAIN_CNTRL0_CEHS (1 << 4)
  61. # define MAIN_CNTRL0_SCALER (1 << 7)
  62. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  63. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  64. # define SOFTRESET_AUDIO (1 << 0)
  65. # define SOFTRESET_I2C_MASTER (1 << 1)
  66. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  67. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  68. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  69. # define I2C_MASTER_DIS_MM (1 << 0)
  70. # define I2C_MASTER_DIS_FILT (1 << 1)
  71. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  72. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  73. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  74. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  75. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  76. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  77. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  78. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  79. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  80. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  81. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  82. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  83. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  84. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  85. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  86. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  87. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  88. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  89. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  90. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  91. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  92. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  93. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  94. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  95. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  96. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  97. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  98. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  99. # define VIP_CNTRL_3_X_TGL (1 << 0)
  100. # define VIP_CNTRL_3_H_TGL (1 << 1)
  101. # define VIP_CNTRL_3_V_TGL (1 << 2)
  102. # define VIP_CNTRL_3_EMB (1 << 3)
  103. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  104. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  105. # define VIP_CNTRL_3_DE_INT (1 << 6)
  106. # define VIP_CNTRL_3_EDGE (1 << 7)
  107. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  108. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  109. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  110. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  111. # define VIP_CNTRL_4_656_ALT (1 << 5)
  112. # define VIP_CNTRL_4_TST_656 (1 << 6)
  113. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  114. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  115. # define VIP_CNTRL_5_CKCASE (1 << 0)
  116. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  117. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  118. # define MUX_AP_SELECT_I2S 0x64
  119. # define MUX_AP_SELECT_SPDIF 0x40
  120. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  121. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  122. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  123. # define MAT_CONTRL_MAT_BP (1 << 2)
  124. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  125. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  126. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  127. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  128. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  129. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  130. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  131. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  132. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  133. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  134. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  135. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  136. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  137. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  138. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  139. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  140. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  141. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  142. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  143. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  144. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  145. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  146. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  147. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  148. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  149. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  150. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  151. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  152. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  153. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  154. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  155. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  156. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  157. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  158. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  159. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  160. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  161. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  162. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  163. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  164. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  165. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  166. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  167. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  168. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  169. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  170. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  171. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  172. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  173. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  174. # define TBG_CNTRL_1_H_TGL (1 << 0)
  175. # define TBG_CNTRL_1_V_TGL (1 << 1)
  176. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  177. # define TBG_CNTRL_1_X_EXT (1 << 3)
  178. # define TBG_CNTRL_1_H_EXT (1 << 4)
  179. # define TBG_CNTRL_1_V_EXT (1 << 5)
  180. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  181. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  182. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  183. # define HVF_CNTRL_0_SM (1 << 7)
  184. # define HVF_CNTRL_0_RWB (1 << 6)
  185. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  186. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  187. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  188. # define HVF_CNTRL_1_FOR (1 << 0)
  189. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  190. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  191. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  192. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  193. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  194. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  195. # define I2S_FORMAT(x) (((x) & 3) << 0)
  196. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  197. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  198. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  199. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  200. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  201. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  202. /* Page 02h: PLL settings */
  203. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  204. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  205. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  206. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  207. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  208. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  209. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  210. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  211. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  212. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  213. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  214. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  215. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  216. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  217. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  218. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  219. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  220. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  221. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  222. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  223. # define AUDIO_DIV_SERCLK_1 0
  224. # define AUDIO_DIV_SERCLK_2 1
  225. # define AUDIO_DIV_SERCLK_4 2
  226. # define AUDIO_DIV_SERCLK_8 3
  227. # define AUDIO_DIV_SERCLK_16 4
  228. # define AUDIO_DIV_SERCLK_32 5
  229. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  230. # define SEL_CLK_SEL_CLK1 (1 << 0)
  231. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  232. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  233. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  234. /* Page 09h: EDID Control */
  235. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  236. /* next 127 successive registers are the EDID block */
  237. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  238. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  239. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  240. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  241. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  242. /* Page 10h: information frames and packets */
  243. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  244. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  245. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  246. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  247. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  248. /* Page 11h: audio settings and content info packets */
  249. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  250. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  251. # define AIP_CNTRL_0_SWAP (1 << 1)
  252. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  253. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  254. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  255. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  256. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  257. # define CA_I2S_HBR_CHSTAT (1 << 6)
  258. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  259. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  260. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  261. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  262. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  263. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  264. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  265. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  266. # define CTS_N_K(x) (((x) & 7) << 0)
  267. # define CTS_N_M(x) (((x) & 3) << 4)
  268. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  269. # define ENC_CNTRL_RST_ENC (1 << 0)
  270. # define ENC_CNTRL_RST_SEL (1 << 1)
  271. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  272. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  273. # define DIP_FLAGS_ACR (1 << 0)
  274. # define DIP_FLAGS_GC (1 << 1)
  275. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  276. # define DIP_IF_FLAGS_IF1 (1 << 1)
  277. # define DIP_IF_FLAGS_IF2 (1 << 2)
  278. # define DIP_IF_FLAGS_IF3 (1 << 3)
  279. # define DIP_IF_FLAGS_IF4 (1 << 4)
  280. # define DIP_IF_FLAGS_IF5 (1 << 5)
  281. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  282. /* Page 12h: HDCP and OTP */
  283. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  284. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  285. # define TX4_PD_RAM (1 << 1)
  286. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  287. # define TX33_HDMI (1 << 1)
  288. /* Page 13h: Gamut related metadata packets */
  289. /* CEC registers: (not paged)
  290. */
  291. #define REG_CEC_INTSTATUS 0xee /* read */
  292. # define CEC_INTSTATUS_CEC (1 << 0)
  293. # define CEC_INTSTATUS_HDMI (1 << 1)
  294. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  295. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  296. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  297. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  298. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  299. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  300. #define REG_CEC_RXSHPDINT 0xfd /* read */
  301. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  302. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  303. # define CEC_RXSHPDLEV_HPD (1 << 1)
  304. #define REG_CEC_ENAMODS 0xff /* read/write */
  305. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  306. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  307. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  308. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  309. # define CEC_ENAMODS_EN_CEC (1 << 0)
  310. /* Device versions: */
  311. #define TDA9989N2 0x0101
  312. #define TDA19989 0x0201
  313. #define TDA19989N2 0x0202
  314. #define TDA19988 0x0301
  315. static void
  316. cec_write(struct tda998x_priv *priv, uint16_t addr, uint8_t val)
  317. {
  318. struct i2c_client *client = priv->cec;
  319. uint8_t buf[] = {addr, val};
  320. int ret;
  321. ret = i2c_master_send(client, buf, sizeof(buf));
  322. if (ret < 0)
  323. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  324. }
  325. static uint8_t
  326. cec_read(struct tda998x_priv *priv, uint8_t addr)
  327. {
  328. struct i2c_client *client = priv->cec;
  329. uint8_t val;
  330. int ret;
  331. ret = i2c_master_send(client, &addr, sizeof(addr));
  332. if (ret < 0)
  333. goto fail;
  334. ret = i2c_master_recv(client, &val, sizeof(val));
  335. if (ret < 0)
  336. goto fail;
  337. return val;
  338. fail:
  339. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  340. return 0;
  341. }
  342. static int
  343. set_page(struct tda998x_priv *priv, uint16_t reg)
  344. {
  345. if (REG2PAGE(reg) != priv->current_page) {
  346. struct i2c_client *client = priv->hdmi;
  347. uint8_t buf[] = {
  348. REG_CURPAGE, REG2PAGE(reg)
  349. };
  350. int ret = i2c_master_send(client, buf, sizeof(buf));
  351. if (ret < 0) {
  352. dev_err(&client->dev, "setpage %04x err %d\n",
  353. reg, ret);
  354. return ret;
  355. }
  356. priv->current_page = REG2PAGE(reg);
  357. }
  358. return 0;
  359. }
  360. static int
  361. reg_read_range(struct tda998x_priv *priv, uint16_t reg, char *buf, int cnt)
  362. {
  363. struct i2c_client *client = priv->hdmi;
  364. uint8_t addr = REG2ADDR(reg);
  365. int ret;
  366. ret = set_page(priv, reg);
  367. if (ret < 0)
  368. return ret;
  369. ret = i2c_master_send(client, &addr, sizeof(addr));
  370. if (ret < 0)
  371. goto fail;
  372. ret = i2c_master_recv(client, buf, cnt);
  373. if (ret < 0)
  374. goto fail;
  375. return ret;
  376. fail:
  377. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  378. return ret;
  379. }
  380. static void
  381. reg_write_range(struct tda998x_priv *priv, uint16_t reg, uint8_t *p, int cnt)
  382. {
  383. struct i2c_client *client = priv->hdmi;
  384. uint8_t buf[cnt+1];
  385. int ret;
  386. buf[0] = REG2ADDR(reg);
  387. memcpy(&buf[1], p, cnt);
  388. ret = set_page(priv, reg);
  389. if (ret < 0)
  390. return;
  391. ret = i2c_master_send(client, buf, cnt + 1);
  392. if (ret < 0)
  393. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  394. }
  395. static int
  396. reg_read(struct tda998x_priv *priv, uint16_t reg)
  397. {
  398. uint8_t val = 0;
  399. int ret;
  400. ret = reg_read_range(priv, reg, &val, sizeof(val));
  401. if (ret < 0)
  402. return ret;
  403. return val;
  404. }
  405. static void
  406. reg_write(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  407. {
  408. struct i2c_client *client = priv->hdmi;
  409. uint8_t buf[] = {REG2ADDR(reg), val};
  410. int ret;
  411. ret = set_page(priv, reg);
  412. if (ret < 0)
  413. return;
  414. ret = i2c_master_send(client, buf, sizeof(buf));
  415. if (ret < 0)
  416. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  417. }
  418. static void
  419. reg_write16(struct tda998x_priv *priv, uint16_t reg, uint16_t val)
  420. {
  421. struct i2c_client *client = priv->hdmi;
  422. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  423. int ret;
  424. ret = set_page(priv, reg);
  425. if (ret < 0)
  426. return;
  427. ret = i2c_master_send(client, buf, sizeof(buf));
  428. if (ret < 0)
  429. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  430. }
  431. static void
  432. reg_set(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  433. {
  434. int old_val;
  435. old_val = reg_read(priv, reg);
  436. if (old_val >= 0)
  437. reg_write(priv, reg, old_val | val);
  438. }
  439. static void
  440. reg_clear(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  441. {
  442. int old_val;
  443. old_val = reg_read(priv, reg);
  444. if (old_val >= 0)
  445. reg_write(priv, reg, old_val & ~val);
  446. }
  447. static void
  448. tda998x_reset(struct tda998x_priv *priv)
  449. {
  450. /* reset audio and i2c master: */
  451. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  452. msleep(50);
  453. reg_write(priv, REG_SOFTRESET, 0);
  454. msleep(50);
  455. /* reset transmitter: */
  456. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  457. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  458. /* PLL registers common configuration */
  459. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  460. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  461. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  462. reg_write(priv, REG_SERIALIZER, 0x00);
  463. reg_write(priv, REG_BUFFER_OUT, 0x00);
  464. reg_write(priv, REG_PLL_SCG1, 0x00);
  465. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  466. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  467. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  468. reg_write(priv, REG_PLL_SCGN2, 0x00);
  469. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  470. reg_write(priv, REG_PLL_SCGR2, 0x00);
  471. reg_write(priv, REG_PLL_SCG2, 0x10);
  472. /* Write the default value MUX register */
  473. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  474. }
  475. /*
  476. * only 2 interrupts may occur: screen plug/unplug and EDID read
  477. */
  478. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  479. {
  480. struct tda998x_priv *priv = data;
  481. u8 sta, cec, lvl, flag0, flag1, flag2;
  482. if (!priv)
  483. return IRQ_HANDLED;
  484. sta = cec_read(priv, REG_CEC_INTSTATUS);
  485. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  486. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  487. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  488. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  489. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  490. DRM_DEBUG_DRIVER(
  491. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  492. sta, cec, lvl, flag0, flag1, flag2);
  493. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  494. priv->wq_edid_wait = 0;
  495. wake_up(&priv->wq_edid);
  496. } else if (cec != 0) { /* HPD change */
  497. if (priv->encoder && priv->encoder->dev)
  498. drm_helper_hpd_irq_event(priv->encoder->dev);
  499. }
  500. return IRQ_HANDLED;
  501. }
  502. static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
  503. {
  504. uint8_t sum = 0;
  505. while (bytes--)
  506. sum += *buf++;
  507. return (255 - sum) + 1;
  508. }
  509. #define HB(x) (x)
  510. #define PB(x) (HB(2) + 1 + (x))
  511. static void
  512. tda998x_write_if(struct tda998x_priv *priv, uint8_t bit, uint16_t addr,
  513. uint8_t *buf, size_t size)
  514. {
  515. buf[PB(0)] = tda998x_cksum(buf, size);
  516. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  517. reg_write_range(priv, addr, buf, size);
  518. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  519. }
  520. static void
  521. tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
  522. {
  523. u8 buf[PB(HDMI_AUDIO_INFOFRAME_SIZE) + 1];
  524. memset(buf, 0, sizeof(buf));
  525. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AUDIO;
  526. buf[HB(1)] = 0x01;
  527. buf[HB(2)] = HDMI_AUDIO_INFOFRAME_SIZE;
  528. buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
  529. buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
  530. buf[PB(4)] = p->audio_frame[4];
  531. buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
  532. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
  533. sizeof(buf));
  534. }
  535. static void
  536. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  537. {
  538. u8 buf[PB(HDMI_AVI_INFOFRAME_SIZE) + 1];
  539. memset(buf, 0, sizeof(buf));
  540. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AVI;
  541. buf[HB(1)] = 0x02;
  542. buf[HB(2)] = HDMI_AVI_INFOFRAME_SIZE;
  543. buf[PB(1)] = HDMI_SCAN_MODE_UNDERSCAN;
  544. buf[PB(2)] = HDMI_ACTIVE_ASPECT_PICTURE;
  545. buf[PB(3)] = HDMI_QUANTIZATION_RANGE_FULL << 2;
  546. buf[PB(4)] = drm_match_cea_mode(mode);
  547. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf,
  548. sizeof(buf));
  549. }
  550. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  551. {
  552. if (on) {
  553. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  554. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  555. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  556. } else {
  557. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  558. }
  559. }
  560. static void
  561. tda998x_configure_audio(struct tda998x_priv *priv,
  562. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  563. {
  564. uint8_t buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  565. uint32_t n;
  566. /* Enable audio ports */
  567. reg_write(priv, REG_ENA_AP, p->audio_cfg);
  568. reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
  569. /* Set audio input source */
  570. switch (p->audio_format) {
  571. case AFMT_SPDIF:
  572. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  573. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  574. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  575. cts_n = CTS_N_M(3) | CTS_N_K(3);
  576. break;
  577. case AFMT_I2S:
  578. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  579. clksel_aip = AIP_CLKSEL_AIP_I2S;
  580. clksel_fs = AIP_CLKSEL_FS_ACLK;
  581. cts_n = CTS_N_M(3) | CTS_N_K(3);
  582. break;
  583. default:
  584. BUG();
  585. return;
  586. }
  587. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  588. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
  589. AIP_CNTRL_0_ACR_MAN); /* auto CTS */
  590. reg_write(priv, REG_CTS_N, cts_n);
  591. /*
  592. * Audio input somehow depends on HDMI line rate which is
  593. * related to pixclk. Testing showed that modes with pixclk
  594. * >100MHz need a larger divider while <40MHz need the default.
  595. * There is no detailed info in the datasheet, so we just
  596. * assume 100MHz requires larger divider.
  597. */
  598. adiv = AUDIO_DIV_SERCLK_8;
  599. if (mode->clock > 100000)
  600. adiv++; /* AUDIO_DIV_SERCLK_16 */
  601. /* S/PDIF asks for a larger divider */
  602. if (p->audio_format == AFMT_SPDIF)
  603. adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
  604. reg_write(priv, REG_AUDIO_DIV, adiv);
  605. /*
  606. * This is the approximate value of N, which happens to be
  607. * the recommended values for non-coherent clocks.
  608. */
  609. n = 128 * p->audio_sample_rate / 1000;
  610. /* Write the CTS and N values */
  611. buf[0] = 0x44;
  612. buf[1] = 0x42;
  613. buf[2] = 0x01;
  614. buf[3] = n;
  615. buf[4] = n >> 8;
  616. buf[5] = n >> 16;
  617. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  618. /* Set CTS clock reference */
  619. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  620. /* Reset CTS generator */
  621. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  622. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  623. /* Write the channel status */
  624. buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  625. buf[1] = 0x00;
  626. buf[2] = IEC958_AES3_CON_FS_NOTID;
  627. buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
  628. IEC958_AES4_CON_MAX_WORDLEN_24;
  629. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  630. tda998x_audio_mute(priv, true);
  631. msleep(20);
  632. tda998x_audio_mute(priv, false);
  633. /* Write the audio information packet */
  634. tda998x_write_aif(priv, p);
  635. }
  636. /* DRM encoder functions */
  637. static void tda998x_encoder_set_config(struct tda998x_priv *priv,
  638. const struct tda998x_encoder_params *p)
  639. {
  640. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  641. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  642. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  643. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  644. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  645. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  646. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  647. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  648. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  649. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  650. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  651. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  652. priv->params = *p;
  653. }
  654. static void tda998x_encoder_dpms(struct tda998x_priv *priv, int mode)
  655. {
  656. /* we only care about on or off: */
  657. if (mode != DRM_MODE_DPMS_ON)
  658. mode = DRM_MODE_DPMS_OFF;
  659. if (mode == priv->dpms)
  660. return;
  661. switch (mode) {
  662. case DRM_MODE_DPMS_ON:
  663. /* enable video ports, audio will be enabled later */
  664. reg_write(priv, REG_ENA_VP_0, 0xff);
  665. reg_write(priv, REG_ENA_VP_1, 0xff);
  666. reg_write(priv, REG_ENA_VP_2, 0xff);
  667. /* set muxing after enabling ports: */
  668. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  669. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  670. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  671. break;
  672. case DRM_MODE_DPMS_OFF:
  673. /* disable video ports */
  674. reg_write(priv, REG_ENA_VP_0, 0x00);
  675. reg_write(priv, REG_ENA_VP_1, 0x00);
  676. reg_write(priv, REG_ENA_VP_2, 0x00);
  677. break;
  678. }
  679. priv->dpms = mode;
  680. }
  681. static void
  682. tda998x_encoder_save(struct drm_encoder *encoder)
  683. {
  684. DBG("");
  685. }
  686. static void
  687. tda998x_encoder_restore(struct drm_encoder *encoder)
  688. {
  689. DBG("");
  690. }
  691. static bool
  692. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  693. const struct drm_display_mode *mode,
  694. struct drm_display_mode *adjusted_mode)
  695. {
  696. return true;
  697. }
  698. static int tda998x_encoder_mode_valid(struct tda998x_priv *priv,
  699. struct drm_display_mode *mode)
  700. {
  701. if (mode->clock > 150000)
  702. return MODE_CLOCK_HIGH;
  703. if (mode->htotal >= BIT(13))
  704. return MODE_BAD_HVALUE;
  705. if (mode->vtotal >= BIT(11))
  706. return MODE_BAD_VVALUE;
  707. return MODE_OK;
  708. }
  709. static void
  710. tda998x_encoder_mode_set(struct tda998x_priv *priv,
  711. struct drm_display_mode *mode,
  712. struct drm_display_mode *adjusted_mode)
  713. {
  714. uint16_t ref_pix, ref_line, n_pix, n_line;
  715. uint16_t hs_pix_s, hs_pix_e;
  716. uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  717. uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  718. uint16_t vwin1_line_s, vwin1_line_e;
  719. uint16_t vwin2_line_s, vwin2_line_e;
  720. uint16_t de_pix_s, de_pix_e;
  721. uint8_t reg, div, rep;
  722. /*
  723. * Internally TDA998x is using ITU-R BT.656 style sync but
  724. * we get VESA style sync. TDA998x is using a reference pixel
  725. * relative to ITU to sync to the input frame and for output
  726. * sync generation. Currently, we are using reference detection
  727. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  728. * which is position of rising VS with coincident rising HS.
  729. *
  730. * Now there is some issues to take care of:
  731. * - HDMI data islands require sync-before-active
  732. * - TDA998x register values must be > 0 to be enabled
  733. * - REFLINE needs an additional offset of +1
  734. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  735. *
  736. * So we add +1 to all horizontal and vertical register values,
  737. * plus an additional +3 for REFPIX as we are using RGB input only.
  738. */
  739. n_pix = mode->htotal;
  740. n_line = mode->vtotal;
  741. hs_pix_e = mode->hsync_end - mode->hdisplay;
  742. hs_pix_s = mode->hsync_start - mode->hdisplay;
  743. de_pix_e = mode->htotal;
  744. de_pix_s = mode->htotal - mode->hdisplay;
  745. ref_pix = 3 + hs_pix_s;
  746. /*
  747. * Attached LCD controllers may generate broken sync. Allow
  748. * those to adjust the position of the rising VS edge by adding
  749. * HSKEW to ref_pix.
  750. */
  751. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  752. ref_pix += adjusted_mode->hskew;
  753. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  754. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  755. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  756. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  757. vs1_pix_s = vs1_pix_e = hs_pix_s;
  758. vs1_line_s = mode->vsync_start - mode->vdisplay;
  759. vs1_line_e = vs1_line_s +
  760. mode->vsync_end - mode->vsync_start;
  761. vwin2_line_s = vwin2_line_e = 0;
  762. vs2_pix_s = vs2_pix_e = 0;
  763. vs2_line_s = vs2_line_e = 0;
  764. } else {
  765. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  766. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  767. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  768. vs1_pix_s = vs1_pix_e = hs_pix_s;
  769. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  770. vs1_line_e = vs1_line_s +
  771. (mode->vsync_end - mode->vsync_start)/2;
  772. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  773. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  774. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  775. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  776. vs2_line_e = vs2_line_s +
  777. (mode->vsync_end - mode->vsync_start)/2;
  778. }
  779. div = 148500 / mode->clock;
  780. if (div != 0) {
  781. div--;
  782. if (div > 3)
  783. div = 3;
  784. }
  785. /* mute the audio FIFO: */
  786. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  787. /* set HDMI HDCP mode off: */
  788. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  789. reg_clear(priv, REG_TX33, TX33_HDMI);
  790. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  791. /* no pre-filter or interpolator: */
  792. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  793. HVF_CNTRL_0_INTPOL(0));
  794. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  795. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  796. VIP_CNTRL_4_BLC(0));
  797. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  798. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
  799. PLL_SERIAL_3_SRL_DE);
  800. reg_write(priv, REG_SERIALIZER, 0);
  801. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  802. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  803. rep = 0;
  804. reg_write(priv, REG_RPT_CNTRL, 0);
  805. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  806. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  807. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  808. PLL_SERIAL_2_SRL_PR(rep));
  809. /* set color matrix bypass flag: */
  810. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  811. MAT_CONTRL_MAT_SC(1));
  812. /* set BIAS tmds value: */
  813. reg_write(priv, REG_ANA_GENERAL, 0x09);
  814. /*
  815. * Sync on rising HSYNC/VSYNC
  816. */
  817. reg = VIP_CNTRL_3_SYNC_HS;
  818. /*
  819. * TDA19988 requires high-active sync at input stage,
  820. * so invert low-active sync provided by master encoder here
  821. */
  822. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  823. reg |= VIP_CNTRL_3_H_TGL;
  824. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  825. reg |= VIP_CNTRL_3_V_TGL;
  826. reg_write(priv, REG_VIP_CNTRL_3, reg);
  827. reg_write(priv, REG_VIDFORMAT, 0x00);
  828. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  829. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  830. reg_write16(priv, REG_NPIX_MSB, n_pix);
  831. reg_write16(priv, REG_NLINE_MSB, n_line);
  832. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  833. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  834. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  835. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  836. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  837. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  838. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  839. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  840. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  841. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  842. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  843. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  844. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  845. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  846. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  847. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  848. if (priv->rev == TDA19988) {
  849. /* let incoming pixels fill the active space (if any) */
  850. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  851. }
  852. /*
  853. * Always generate sync polarity relative to input sync and
  854. * revert input stage toggled sync at output stage
  855. */
  856. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  857. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  858. reg |= TBG_CNTRL_1_H_TGL;
  859. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  860. reg |= TBG_CNTRL_1_V_TGL;
  861. reg_write(priv, REG_TBG_CNTRL_1, reg);
  862. /* must be last register set: */
  863. reg_write(priv, REG_TBG_CNTRL_0, 0);
  864. /* Only setup the info frames if the sink is HDMI */
  865. if (priv->is_hdmi_sink) {
  866. /* We need to turn HDMI HDCP stuff on to get audio through */
  867. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  868. reg_write(priv, REG_TBG_CNTRL_1, reg);
  869. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  870. reg_set(priv, REG_TX33, TX33_HDMI);
  871. tda998x_write_avi(priv, adjusted_mode);
  872. if (priv->params.audio_cfg)
  873. tda998x_configure_audio(priv, adjusted_mode,
  874. &priv->params);
  875. }
  876. }
  877. static enum drm_connector_status
  878. tda998x_encoder_detect(struct tda998x_priv *priv)
  879. {
  880. uint8_t val = cec_read(priv, REG_CEC_RXSHPDLEV);
  881. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  882. connector_status_disconnected;
  883. }
  884. static int read_edid_block(struct tda998x_priv *priv, uint8_t *buf, int blk)
  885. {
  886. uint8_t offset, segptr;
  887. int ret, i;
  888. offset = (blk & 1) ? 128 : 0;
  889. segptr = blk / 2;
  890. reg_write(priv, REG_DDC_ADDR, 0xa0);
  891. reg_write(priv, REG_DDC_OFFS, offset);
  892. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  893. reg_write(priv, REG_DDC_SEGM, segptr);
  894. /* enable reading EDID: */
  895. priv->wq_edid_wait = 1;
  896. reg_write(priv, REG_EDID_CTRL, 0x1);
  897. /* flag must be cleared by sw: */
  898. reg_write(priv, REG_EDID_CTRL, 0x0);
  899. /* wait for block read to complete: */
  900. if (priv->hdmi->irq) {
  901. i = wait_event_timeout(priv->wq_edid,
  902. !priv->wq_edid_wait,
  903. msecs_to_jiffies(100));
  904. if (i < 0) {
  905. dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
  906. return i;
  907. }
  908. } else {
  909. for (i = 100; i > 0; i--) {
  910. msleep(1);
  911. ret = reg_read(priv, REG_INT_FLAGS_2);
  912. if (ret < 0)
  913. return ret;
  914. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  915. break;
  916. }
  917. }
  918. if (i == 0) {
  919. dev_err(&priv->hdmi->dev, "read edid timeout\n");
  920. return -ETIMEDOUT;
  921. }
  922. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, EDID_LENGTH);
  923. if (ret != EDID_LENGTH) {
  924. dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
  925. blk, ret);
  926. return ret;
  927. }
  928. return 0;
  929. }
  930. static uint8_t *do_get_edid(struct tda998x_priv *priv)
  931. {
  932. int j, valid_extensions = 0;
  933. uint8_t *block, *new;
  934. bool print_bad_edid = drm_debug & DRM_UT_KMS;
  935. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  936. return NULL;
  937. if (priv->rev == TDA19988)
  938. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  939. /* base block fetch */
  940. if (read_edid_block(priv, block, 0))
  941. goto fail;
  942. if (!drm_edid_block_valid(block, 0, print_bad_edid))
  943. goto fail;
  944. /* if there's no extensions, we're done */
  945. if (block[0x7e] == 0)
  946. goto done;
  947. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  948. if (!new)
  949. goto fail;
  950. block = new;
  951. for (j = 1; j <= block[0x7e]; j++) {
  952. uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
  953. if (read_edid_block(priv, ext_block, j))
  954. goto fail;
  955. if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
  956. goto fail;
  957. valid_extensions++;
  958. }
  959. if (valid_extensions != block[0x7e]) {
  960. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  961. block[0x7e] = valid_extensions;
  962. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  963. if (!new)
  964. goto fail;
  965. block = new;
  966. }
  967. done:
  968. if (priv->rev == TDA19988)
  969. reg_set(priv, REG_TX4, TX4_PD_RAM);
  970. return block;
  971. fail:
  972. if (priv->rev == TDA19988)
  973. reg_set(priv, REG_TX4, TX4_PD_RAM);
  974. dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
  975. kfree(block);
  976. return NULL;
  977. }
  978. static int
  979. tda998x_encoder_get_modes(struct tda998x_priv *priv,
  980. struct drm_connector *connector)
  981. {
  982. struct edid *edid = (struct edid *)do_get_edid(priv);
  983. int n = 0;
  984. if (edid) {
  985. drm_mode_connector_update_edid_property(connector, edid);
  986. n = drm_add_edid_modes(connector, edid);
  987. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  988. kfree(edid);
  989. }
  990. return n;
  991. }
  992. static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
  993. struct drm_connector *connector)
  994. {
  995. if (priv->hdmi->irq)
  996. connector->polled = DRM_CONNECTOR_POLL_HPD;
  997. else
  998. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  999. DRM_CONNECTOR_POLL_DISCONNECT;
  1000. }
  1001. static int
  1002. tda998x_encoder_set_property(struct drm_encoder *encoder,
  1003. struct drm_connector *connector,
  1004. struct drm_property *property,
  1005. uint64_t val)
  1006. {
  1007. DBG("");
  1008. return 0;
  1009. }
  1010. static void tda998x_destroy(struct tda998x_priv *priv)
  1011. {
  1012. /* disable all IRQs and free the IRQ handler */
  1013. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1014. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1015. if (priv->hdmi->irq)
  1016. free_irq(priv->hdmi->irq, priv);
  1017. if (priv->cec)
  1018. i2c_unregister_device(priv->cec);
  1019. }
  1020. /* Slave encoder support */
  1021. static void
  1022. tda998x_encoder_slave_set_config(struct drm_encoder *encoder, void *params)
  1023. {
  1024. tda998x_encoder_set_config(to_tda998x_priv(encoder), params);
  1025. }
  1026. static void tda998x_encoder_slave_destroy(struct drm_encoder *encoder)
  1027. {
  1028. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  1029. tda998x_destroy(priv);
  1030. drm_i2c_encoder_destroy(encoder);
  1031. kfree(priv);
  1032. }
  1033. static void tda998x_encoder_slave_dpms(struct drm_encoder *encoder, int mode)
  1034. {
  1035. tda998x_encoder_dpms(to_tda998x_priv(encoder), mode);
  1036. }
  1037. static int tda998x_encoder_slave_mode_valid(struct drm_encoder *encoder,
  1038. struct drm_display_mode *mode)
  1039. {
  1040. return tda998x_encoder_mode_valid(to_tda998x_priv(encoder), mode);
  1041. }
  1042. static void
  1043. tda998x_encoder_slave_mode_set(struct drm_encoder *encoder,
  1044. struct drm_display_mode *mode,
  1045. struct drm_display_mode *adjusted_mode)
  1046. {
  1047. tda998x_encoder_mode_set(to_tda998x_priv(encoder), mode, adjusted_mode);
  1048. }
  1049. static enum drm_connector_status
  1050. tda998x_encoder_slave_detect(struct drm_encoder *encoder,
  1051. struct drm_connector *connector)
  1052. {
  1053. return tda998x_encoder_detect(to_tda998x_priv(encoder));
  1054. }
  1055. static int tda998x_encoder_slave_get_modes(struct drm_encoder *encoder,
  1056. struct drm_connector *connector)
  1057. {
  1058. return tda998x_encoder_get_modes(to_tda998x_priv(encoder), connector);
  1059. }
  1060. static int
  1061. tda998x_encoder_slave_create_resources(struct drm_encoder *encoder,
  1062. struct drm_connector *connector)
  1063. {
  1064. tda998x_encoder_set_polling(to_tda998x_priv(encoder), connector);
  1065. return 0;
  1066. }
  1067. static struct drm_encoder_slave_funcs tda998x_encoder_slave_funcs = {
  1068. .set_config = tda998x_encoder_slave_set_config,
  1069. .destroy = tda998x_encoder_slave_destroy,
  1070. .dpms = tda998x_encoder_slave_dpms,
  1071. .save = tda998x_encoder_save,
  1072. .restore = tda998x_encoder_restore,
  1073. .mode_fixup = tda998x_encoder_mode_fixup,
  1074. .mode_valid = tda998x_encoder_slave_mode_valid,
  1075. .mode_set = tda998x_encoder_slave_mode_set,
  1076. .detect = tda998x_encoder_slave_detect,
  1077. .get_modes = tda998x_encoder_slave_get_modes,
  1078. .create_resources = tda998x_encoder_slave_create_resources,
  1079. .set_property = tda998x_encoder_set_property,
  1080. };
  1081. /* I2C driver functions */
  1082. static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
  1083. {
  1084. struct device_node *np = client->dev.of_node;
  1085. u32 video;
  1086. int rev_lo, rev_hi, ret;
  1087. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1088. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1089. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1090. priv->current_page = 0xff;
  1091. priv->hdmi = client;
  1092. priv->cec = i2c_new_dummy(client->adapter, 0x34);
  1093. if (!priv->cec)
  1094. return -ENODEV;
  1095. priv->dpms = DRM_MODE_DPMS_OFF;
  1096. /* wake up the device: */
  1097. cec_write(priv, REG_CEC_ENAMODS,
  1098. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1099. tda998x_reset(priv);
  1100. /* read version: */
  1101. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1102. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1103. if (rev_lo < 0 || rev_hi < 0) {
  1104. ret = rev_lo < 0 ? rev_lo : rev_hi;
  1105. goto fail;
  1106. }
  1107. priv->rev = rev_lo | rev_hi << 8;
  1108. /* mask off feature bits: */
  1109. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1110. switch (priv->rev) {
  1111. case TDA9989N2:
  1112. dev_info(&client->dev, "found TDA9989 n2");
  1113. break;
  1114. case TDA19989:
  1115. dev_info(&client->dev, "found TDA19989");
  1116. break;
  1117. case TDA19989N2:
  1118. dev_info(&client->dev, "found TDA19989 n2");
  1119. break;
  1120. case TDA19988:
  1121. dev_info(&client->dev, "found TDA19988");
  1122. break;
  1123. default:
  1124. dev_err(&client->dev, "found unsupported device: %04x\n",
  1125. priv->rev);
  1126. goto fail;
  1127. }
  1128. /* after reset, enable DDC: */
  1129. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1130. /* set clock on DDC channel: */
  1131. reg_write(priv, REG_TX3, 39);
  1132. /* if necessary, disable multi-master: */
  1133. if (priv->rev == TDA19989)
  1134. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1135. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1136. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1137. /* initialize the optional IRQ */
  1138. if (client->irq) {
  1139. int irqf_trigger;
  1140. /* init read EDID waitqueue */
  1141. init_waitqueue_head(&priv->wq_edid);
  1142. /* clear pending interrupts */
  1143. reg_read(priv, REG_INT_FLAGS_0);
  1144. reg_read(priv, REG_INT_FLAGS_1);
  1145. reg_read(priv, REG_INT_FLAGS_2);
  1146. irqf_trigger =
  1147. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1148. ret = request_threaded_irq(client->irq, NULL,
  1149. tda998x_irq_thread,
  1150. irqf_trigger | IRQF_ONESHOT,
  1151. "tda998x", priv);
  1152. if (ret) {
  1153. dev_err(&client->dev,
  1154. "failed to request IRQ#%u: %d\n",
  1155. client->irq, ret);
  1156. goto fail;
  1157. }
  1158. /* enable HPD irq */
  1159. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1160. }
  1161. /* enable EDID read irq: */
  1162. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1163. if (!np)
  1164. return 0; /* non-DT */
  1165. /* get the optional video properties */
  1166. ret = of_property_read_u32(np, "video-ports", &video);
  1167. if (ret == 0) {
  1168. priv->vip_cntrl_0 = video >> 16;
  1169. priv->vip_cntrl_1 = video >> 8;
  1170. priv->vip_cntrl_2 = video;
  1171. }
  1172. return 0;
  1173. fail:
  1174. /* if encoder_init fails, the encoder slave is never registered,
  1175. * so cleanup here:
  1176. */
  1177. if (priv->cec)
  1178. i2c_unregister_device(priv->cec);
  1179. return -ENXIO;
  1180. }
  1181. static int tda998x_encoder_init(struct i2c_client *client,
  1182. struct drm_device *dev,
  1183. struct drm_encoder_slave *encoder_slave)
  1184. {
  1185. struct tda998x_priv *priv;
  1186. int ret;
  1187. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1188. if (!priv)
  1189. return -ENOMEM;
  1190. priv->encoder = &encoder_slave->base;
  1191. ret = tda998x_create(client, priv);
  1192. if (ret) {
  1193. kfree(priv);
  1194. return ret;
  1195. }
  1196. encoder_slave->slave_priv = priv;
  1197. encoder_slave->slave_funcs = &tda998x_encoder_slave_funcs;
  1198. return 0;
  1199. }
  1200. struct tda998x_priv2 {
  1201. struct tda998x_priv base;
  1202. struct drm_encoder encoder;
  1203. struct drm_connector connector;
  1204. };
  1205. #define conn_to_tda998x_priv2(x) \
  1206. container_of(x, struct tda998x_priv2, connector);
  1207. #define enc_to_tda998x_priv2(x) \
  1208. container_of(x, struct tda998x_priv2, encoder);
  1209. static void tda998x_encoder2_dpms(struct drm_encoder *encoder, int mode)
  1210. {
  1211. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1212. tda998x_encoder_dpms(&priv->base, mode);
  1213. }
  1214. static void tda998x_encoder_prepare(struct drm_encoder *encoder)
  1215. {
  1216. tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_OFF);
  1217. }
  1218. static void tda998x_encoder_commit(struct drm_encoder *encoder)
  1219. {
  1220. tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_ON);
  1221. }
  1222. static void tda998x_encoder2_mode_set(struct drm_encoder *encoder,
  1223. struct drm_display_mode *mode,
  1224. struct drm_display_mode *adjusted_mode)
  1225. {
  1226. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1227. tda998x_encoder_mode_set(&priv->base, mode, adjusted_mode);
  1228. }
  1229. static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
  1230. .dpms = tda998x_encoder2_dpms,
  1231. .save = tda998x_encoder_save,
  1232. .restore = tda998x_encoder_restore,
  1233. .mode_fixup = tda998x_encoder_mode_fixup,
  1234. .prepare = tda998x_encoder_prepare,
  1235. .commit = tda998x_encoder_commit,
  1236. .mode_set = tda998x_encoder2_mode_set,
  1237. };
  1238. static void tda998x_encoder_destroy(struct drm_encoder *encoder)
  1239. {
  1240. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1241. tda998x_destroy(&priv->base);
  1242. drm_encoder_cleanup(encoder);
  1243. }
  1244. static const struct drm_encoder_funcs tda998x_encoder_funcs = {
  1245. .destroy = tda998x_encoder_destroy,
  1246. };
  1247. static int tda998x_connector_get_modes(struct drm_connector *connector)
  1248. {
  1249. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1250. return tda998x_encoder_get_modes(&priv->base, connector);
  1251. }
  1252. static int tda998x_connector_mode_valid(struct drm_connector *connector,
  1253. struct drm_display_mode *mode)
  1254. {
  1255. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1256. return tda998x_encoder_mode_valid(&priv->base, mode);
  1257. }
  1258. static struct drm_encoder *
  1259. tda998x_connector_best_encoder(struct drm_connector *connector)
  1260. {
  1261. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1262. return &priv->encoder;
  1263. }
  1264. static
  1265. const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
  1266. .get_modes = tda998x_connector_get_modes,
  1267. .mode_valid = tda998x_connector_mode_valid,
  1268. .best_encoder = tda998x_connector_best_encoder,
  1269. };
  1270. static enum drm_connector_status
  1271. tda998x_connector_detect(struct drm_connector *connector, bool force)
  1272. {
  1273. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1274. return tda998x_encoder_detect(&priv->base);
  1275. }
  1276. static void tda998x_connector_destroy(struct drm_connector *connector)
  1277. {
  1278. drm_sysfs_connector_remove(connector);
  1279. drm_connector_cleanup(connector);
  1280. }
  1281. static const struct drm_connector_funcs tda998x_connector_funcs = {
  1282. .dpms = drm_helper_connector_dpms,
  1283. .fill_modes = drm_helper_probe_single_connector_modes,
  1284. .detect = tda998x_connector_detect,
  1285. .destroy = tda998x_connector_destroy,
  1286. };
  1287. static int tda998x_bind(struct device *dev, struct device *master, void *data)
  1288. {
  1289. struct tda998x_encoder_params *params = dev->platform_data;
  1290. struct i2c_client *client = to_i2c_client(dev);
  1291. struct drm_device *drm = data;
  1292. struct tda998x_priv2 *priv;
  1293. int ret;
  1294. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1295. if (!priv)
  1296. return -ENOMEM;
  1297. dev_set_drvdata(dev, priv);
  1298. priv->base.encoder = &priv->encoder;
  1299. priv->connector.interlace_allowed = 1;
  1300. priv->encoder.possible_crtcs = 1 << 0;
  1301. ret = tda998x_create(client, &priv->base);
  1302. if (ret)
  1303. return ret;
  1304. if (!dev->of_node && params)
  1305. tda998x_encoder_set_config(&priv->base, params);
  1306. tda998x_encoder_set_polling(&priv->base, &priv->connector);
  1307. drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
  1308. ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
  1309. DRM_MODE_ENCODER_TMDS);
  1310. if (ret)
  1311. goto err_encoder;
  1312. drm_connector_helper_add(&priv->connector,
  1313. &tda998x_connector_helper_funcs);
  1314. ret = drm_connector_init(drm, &priv->connector,
  1315. &tda998x_connector_funcs,
  1316. DRM_MODE_CONNECTOR_HDMIA);
  1317. if (ret)
  1318. goto err_connector;
  1319. ret = drm_sysfs_connector_add(&priv->connector);
  1320. if (ret)
  1321. goto err_sysfs;
  1322. priv->connector.encoder = &priv->encoder;
  1323. drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
  1324. return 0;
  1325. err_sysfs:
  1326. drm_connector_cleanup(&priv->connector);
  1327. err_connector:
  1328. drm_encoder_cleanup(&priv->encoder);
  1329. err_encoder:
  1330. tda998x_destroy(&priv->base);
  1331. return ret;
  1332. }
  1333. static void tda998x_unbind(struct device *dev, struct device *master,
  1334. void *data)
  1335. {
  1336. struct tda998x_priv2 *priv = dev_get_drvdata(dev);
  1337. drm_connector_cleanup(&priv->connector);
  1338. drm_encoder_cleanup(&priv->encoder);
  1339. tda998x_destroy(&priv->base);
  1340. }
  1341. static const struct component_ops tda998x_ops = {
  1342. .bind = tda998x_bind,
  1343. .unbind = tda998x_unbind,
  1344. };
  1345. static int
  1346. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1347. {
  1348. return component_add(&client->dev, &tda998x_ops);
  1349. }
  1350. static int tda998x_remove(struct i2c_client *client)
  1351. {
  1352. component_del(&client->dev, &tda998x_ops);
  1353. return 0;
  1354. }
  1355. #ifdef CONFIG_OF
  1356. static const struct of_device_id tda998x_dt_ids[] = {
  1357. { .compatible = "nxp,tda998x", },
  1358. { }
  1359. };
  1360. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1361. #endif
  1362. static struct i2c_device_id tda998x_ids[] = {
  1363. { "tda998x", 0 },
  1364. { }
  1365. };
  1366. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1367. static struct drm_i2c_encoder_driver tda998x_driver = {
  1368. .i2c_driver = {
  1369. .probe = tda998x_probe,
  1370. .remove = tda998x_remove,
  1371. .driver = {
  1372. .name = "tda998x",
  1373. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1374. },
  1375. .id_table = tda998x_ids,
  1376. },
  1377. .encoder_init = tda998x_encoder_init,
  1378. };
  1379. /* Module initialization */
  1380. static int __init
  1381. tda998x_init(void)
  1382. {
  1383. DBG("");
  1384. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  1385. }
  1386. static void __exit
  1387. tda998x_exit(void)
  1388. {
  1389. DBG("");
  1390. drm_i2c_encoder_unregister(&tda998x_driver);
  1391. }
  1392. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1393. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1394. MODULE_LICENSE("GPL");
  1395. module_init(tda998x_init);
  1396. module_exit(tda998x_exit);