intel_hdmi.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_edid.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  39. {
  40. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  41. }
  42. static void
  43. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  44. {
  45. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. uint32_t enabled_bits;
  48. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  49. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  50. "HDMI port enabled, expecting disabled\n");
  51. }
  52. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  53. {
  54. struct intel_digital_port *intel_dig_port =
  55. container_of(encoder, struct intel_digital_port, base.base);
  56. return &intel_dig_port->hdmi;
  57. }
  58. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  59. {
  60. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  61. }
  62. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  63. {
  64. switch (type) {
  65. case HDMI_INFOFRAME_TYPE_AVI:
  66. return VIDEO_DIP_SELECT_AVI;
  67. case HDMI_INFOFRAME_TYPE_SPD:
  68. return VIDEO_DIP_SELECT_SPD;
  69. case HDMI_INFOFRAME_TYPE_VENDOR:
  70. return VIDEO_DIP_SELECT_VENDOR;
  71. default:
  72. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  73. return 0;
  74. }
  75. }
  76. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  77. {
  78. switch (type) {
  79. case HDMI_INFOFRAME_TYPE_AVI:
  80. return VIDEO_DIP_ENABLE_AVI;
  81. case HDMI_INFOFRAME_TYPE_SPD:
  82. return VIDEO_DIP_ENABLE_SPD;
  83. case HDMI_INFOFRAME_TYPE_VENDOR:
  84. return VIDEO_DIP_ENABLE_VENDOR;
  85. default:
  86. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  87. return 0;
  88. }
  89. }
  90. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  91. {
  92. switch (type) {
  93. case HDMI_INFOFRAME_TYPE_AVI:
  94. return VIDEO_DIP_ENABLE_AVI_HSW;
  95. case HDMI_INFOFRAME_TYPE_SPD:
  96. return VIDEO_DIP_ENABLE_SPD_HSW;
  97. case HDMI_INFOFRAME_TYPE_VENDOR:
  98. return VIDEO_DIP_ENABLE_VS_HSW;
  99. default:
  100. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  101. return 0;
  102. }
  103. }
  104. static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
  105. enum transcoder cpu_transcoder,
  106. struct drm_i915_private *dev_priv)
  107. {
  108. switch (type) {
  109. case HDMI_INFOFRAME_TYPE_AVI:
  110. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  111. case HDMI_INFOFRAME_TYPE_SPD:
  112. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  113. case HDMI_INFOFRAME_TYPE_VENDOR:
  114. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
  115. default:
  116. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  117. return 0;
  118. }
  119. }
  120. static void g4x_write_infoframe(struct drm_encoder *encoder,
  121. enum hdmi_infoframe_type type,
  122. const void *frame, ssize_t len)
  123. {
  124. const uint32_t *data = frame;
  125. struct drm_device *dev = encoder->dev;
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. u32 val = I915_READ(VIDEO_DIP_CTL);
  128. int i;
  129. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  130. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  131. val |= g4x_infoframe_index(type);
  132. val &= ~g4x_infoframe_enable(type);
  133. I915_WRITE(VIDEO_DIP_CTL, val);
  134. mmiowb();
  135. for (i = 0; i < len; i += 4) {
  136. I915_WRITE(VIDEO_DIP_DATA, *data);
  137. data++;
  138. }
  139. /* Write every possible data byte to force correct ECC calculation. */
  140. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  141. I915_WRITE(VIDEO_DIP_DATA, 0);
  142. mmiowb();
  143. val |= g4x_infoframe_enable(type);
  144. val &= ~VIDEO_DIP_FREQ_MASK;
  145. val |= VIDEO_DIP_FREQ_VSYNC;
  146. I915_WRITE(VIDEO_DIP_CTL, val);
  147. POSTING_READ(VIDEO_DIP_CTL);
  148. }
  149. static void ibx_write_infoframe(struct drm_encoder *encoder,
  150. enum hdmi_infoframe_type type,
  151. const void *frame, ssize_t len)
  152. {
  153. const uint32_t *data = frame;
  154. struct drm_device *dev = encoder->dev;
  155. struct drm_i915_private *dev_priv = dev->dev_private;
  156. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  157. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  158. u32 val = I915_READ(reg);
  159. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  160. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  161. val |= g4x_infoframe_index(type);
  162. val &= ~g4x_infoframe_enable(type);
  163. I915_WRITE(reg, val);
  164. mmiowb();
  165. for (i = 0; i < len; i += 4) {
  166. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  167. data++;
  168. }
  169. /* Write every possible data byte to force correct ECC calculation. */
  170. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  171. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  172. mmiowb();
  173. val |= g4x_infoframe_enable(type);
  174. val &= ~VIDEO_DIP_FREQ_MASK;
  175. val |= VIDEO_DIP_FREQ_VSYNC;
  176. I915_WRITE(reg, val);
  177. POSTING_READ(reg);
  178. }
  179. static void cpt_write_infoframe(struct drm_encoder *encoder,
  180. enum hdmi_infoframe_type type,
  181. const void *frame, ssize_t len)
  182. {
  183. const uint32_t *data = frame;
  184. struct drm_device *dev = encoder->dev;
  185. struct drm_i915_private *dev_priv = dev->dev_private;
  186. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  187. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  188. u32 val = I915_READ(reg);
  189. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  190. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  191. val |= g4x_infoframe_index(type);
  192. /* The DIP control register spec says that we need to update the AVI
  193. * infoframe without clearing its enable bit */
  194. if (type != HDMI_INFOFRAME_TYPE_AVI)
  195. val &= ~g4x_infoframe_enable(type);
  196. I915_WRITE(reg, val);
  197. mmiowb();
  198. for (i = 0; i < len; i += 4) {
  199. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  200. data++;
  201. }
  202. /* Write every possible data byte to force correct ECC calculation. */
  203. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  204. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  205. mmiowb();
  206. val |= g4x_infoframe_enable(type);
  207. val &= ~VIDEO_DIP_FREQ_MASK;
  208. val |= VIDEO_DIP_FREQ_VSYNC;
  209. I915_WRITE(reg, val);
  210. POSTING_READ(reg);
  211. }
  212. static void vlv_write_infoframe(struct drm_encoder *encoder,
  213. enum hdmi_infoframe_type type,
  214. const void *frame, ssize_t len)
  215. {
  216. const uint32_t *data = frame;
  217. struct drm_device *dev = encoder->dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  220. int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  221. u32 val = I915_READ(reg);
  222. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  223. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  224. val |= g4x_infoframe_index(type);
  225. val &= ~g4x_infoframe_enable(type);
  226. I915_WRITE(reg, val);
  227. mmiowb();
  228. for (i = 0; i < len; i += 4) {
  229. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  230. data++;
  231. }
  232. /* Write every possible data byte to force correct ECC calculation. */
  233. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  234. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  235. mmiowb();
  236. val |= g4x_infoframe_enable(type);
  237. val &= ~VIDEO_DIP_FREQ_MASK;
  238. val |= VIDEO_DIP_FREQ_VSYNC;
  239. I915_WRITE(reg, val);
  240. POSTING_READ(reg);
  241. }
  242. static void hsw_write_infoframe(struct drm_encoder *encoder,
  243. enum hdmi_infoframe_type type,
  244. const void *frame, ssize_t len)
  245. {
  246. const uint32_t *data = frame;
  247. struct drm_device *dev = encoder->dev;
  248. struct drm_i915_private *dev_priv = dev->dev_private;
  249. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  250. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  251. u32 data_reg;
  252. int i;
  253. u32 val = I915_READ(ctl_reg);
  254. data_reg = hsw_infoframe_data_reg(type,
  255. intel_crtc->config.cpu_transcoder,
  256. dev_priv);
  257. if (data_reg == 0)
  258. return;
  259. val &= ~hsw_infoframe_enable(type);
  260. I915_WRITE(ctl_reg, val);
  261. mmiowb();
  262. for (i = 0; i < len; i += 4) {
  263. I915_WRITE(data_reg + i, *data);
  264. data++;
  265. }
  266. /* Write every possible data byte to force correct ECC calculation. */
  267. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  268. I915_WRITE(data_reg + i, 0);
  269. mmiowb();
  270. val |= hsw_infoframe_enable(type);
  271. I915_WRITE(ctl_reg, val);
  272. POSTING_READ(ctl_reg);
  273. }
  274. /*
  275. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  276. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  277. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  278. * used for both technologies.
  279. *
  280. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  281. * DW1: DB3 | DB2 | DB1 | DB0
  282. * DW2: DB7 | DB6 | DB5 | DB4
  283. * DW3: ...
  284. *
  285. * (HB is Header Byte, DB is Data Byte)
  286. *
  287. * The hdmi pack() functions don't know about that hardware specific hole so we
  288. * trick them by giving an offset into the buffer and moving back the header
  289. * bytes by one.
  290. */
  291. static void intel_write_infoframe(struct drm_encoder *encoder,
  292. union hdmi_infoframe *frame)
  293. {
  294. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  295. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  296. ssize_t len;
  297. /* see comment above for the reason for this offset */
  298. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  299. if (len < 0)
  300. return;
  301. /* Insert the 'hole' (see big comment above) at position 3 */
  302. buffer[0] = buffer[1];
  303. buffer[1] = buffer[2];
  304. buffer[2] = buffer[3];
  305. buffer[3] = 0;
  306. len++;
  307. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  308. }
  309. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  310. struct drm_display_mode *adjusted_mode)
  311. {
  312. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  313. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  314. union hdmi_infoframe frame;
  315. int ret;
  316. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  317. adjusted_mode);
  318. if (ret < 0) {
  319. DRM_ERROR("couldn't fill AVI infoframe\n");
  320. return;
  321. }
  322. if (intel_hdmi->rgb_quant_range_selectable) {
  323. if (intel_crtc->config.limited_color_range)
  324. frame.avi.quantization_range =
  325. HDMI_QUANTIZATION_RANGE_LIMITED;
  326. else
  327. frame.avi.quantization_range =
  328. HDMI_QUANTIZATION_RANGE_FULL;
  329. }
  330. intel_write_infoframe(encoder, &frame);
  331. }
  332. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  333. {
  334. union hdmi_infoframe frame;
  335. int ret;
  336. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  337. if (ret < 0) {
  338. DRM_ERROR("couldn't fill SPD infoframe\n");
  339. return;
  340. }
  341. frame.spd.sdi = HDMI_SPD_SDI_PC;
  342. intel_write_infoframe(encoder, &frame);
  343. }
  344. static void
  345. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  346. struct drm_display_mode *adjusted_mode)
  347. {
  348. union hdmi_infoframe frame;
  349. int ret;
  350. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  351. adjusted_mode);
  352. if (ret < 0)
  353. return;
  354. intel_write_infoframe(encoder, &frame);
  355. }
  356. static void g4x_set_infoframes(struct drm_encoder *encoder,
  357. struct drm_display_mode *adjusted_mode)
  358. {
  359. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  360. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  361. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  362. u32 reg = VIDEO_DIP_CTL;
  363. u32 val = I915_READ(reg);
  364. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  365. assert_hdmi_port_disabled(intel_hdmi);
  366. /* If the registers were not initialized yet, they might be zeroes,
  367. * which means we're selecting the AVI DIP and we're setting its
  368. * frequency to once. This seems to really confuse the HW and make
  369. * things stop working (the register spec says the AVI always needs to
  370. * be sent every VSync). So here we avoid writing to the register more
  371. * than we need and also explicitly select the AVI DIP and explicitly
  372. * set its frequency to every VSync. Avoiding to write it twice seems to
  373. * be enough to solve the problem, but being defensive shouldn't hurt us
  374. * either. */
  375. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  376. if (!intel_hdmi->has_hdmi_sink) {
  377. if (!(val & VIDEO_DIP_ENABLE))
  378. return;
  379. val &= ~VIDEO_DIP_ENABLE;
  380. I915_WRITE(reg, val);
  381. POSTING_READ(reg);
  382. return;
  383. }
  384. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  385. if (val & VIDEO_DIP_ENABLE) {
  386. val &= ~VIDEO_DIP_ENABLE;
  387. I915_WRITE(reg, val);
  388. POSTING_READ(reg);
  389. }
  390. val &= ~VIDEO_DIP_PORT_MASK;
  391. val |= port;
  392. }
  393. val |= VIDEO_DIP_ENABLE;
  394. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  395. I915_WRITE(reg, val);
  396. POSTING_READ(reg);
  397. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  398. intel_hdmi_set_spd_infoframe(encoder);
  399. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  400. }
  401. static void ibx_set_infoframes(struct drm_encoder *encoder,
  402. struct drm_display_mode *adjusted_mode)
  403. {
  404. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  405. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  406. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  407. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  408. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  409. u32 val = I915_READ(reg);
  410. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  411. assert_hdmi_port_disabled(intel_hdmi);
  412. /* See the big comment in g4x_set_infoframes() */
  413. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  414. if (!intel_hdmi->has_hdmi_sink) {
  415. if (!(val & VIDEO_DIP_ENABLE))
  416. return;
  417. val &= ~VIDEO_DIP_ENABLE;
  418. I915_WRITE(reg, val);
  419. POSTING_READ(reg);
  420. return;
  421. }
  422. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  423. if (val & VIDEO_DIP_ENABLE) {
  424. val &= ~VIDEO_DIP_ENABLE;
  425. I915_WRITE(reg, val);
  426. POSTING_READ(reg);
  427. }
  428. val &= ~VIDEO_DIP_PORT_MASK;
  429. val |= port;
  430. }
  431. val |= VIDEO_DIP_ENABLE;
  432. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  433. VIDEO_DIP_ENABLE_GCP);
  434. I915_WRITE(reg, val);
  435. POSTING_READ(reg);
  436. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  437. intel_hdmi_set_spd_infoframe(encoder);
  438. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  439. }
  440. static void cpt_set_infoframes(struct drm_encoder *encoder,
  441. struct drm_display_mode *adjusted_mode)
  442. {
  443. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  444. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  445. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  446. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  447. u32 val = I915_READ(reg);
  448. assert_hdmi_port_disabled(intel_hdmi);
  449. /* See the big comment in g4x_set_infoframes() */
  450. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  451. if (!intel_hdmi->has_hdmi_sink) {
  452. if (!(val & VIDEO_DIP_ENABLE))
  453. return;
  454. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  455. I915_WRITE(reg, val);
  456. POSTING_READ(reg);
  457. return;
  458. }
  459. /* Set both together, unset both together: see the spec. */
  460. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  461. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  462. VIDEO_DIP_ENABLE_GCP);
  463. I915_WRITE(reg, val);
  464. POSTING_READ(reg);
  465. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  466. intel_hdmi_set_spd_infoframe(encoder);
  467. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  468. }
  469. static void vlv_set_infoframes(struct drm_encoder *encoder,
  470. struct drm_display_mode *adjusted_mode)
  471. {
  472. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  473. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  474. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  475. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  476. u32 val = I915_READ(reg);
  477. assert_hdmi_port_disabled(intel_hdmi);
  478. /* See the big comment in g4x_set_infoframes() */
  479. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  480. if (!intel_hdmi->has_hdmi_sink) {
  481. if (!(val & VIDEO_DIP_ENABLE))
  482. return;
  483. val &= ~VIDEO_DIP_ENABLE;
  484. I915_WRITE(reg, val);
  485. POSTING_READ(reg);
  486. return;
  487. }
  488. val |= VIDEO_DIP_ENABLE;
  489. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  490. VIDEO_DIP_ENABLE_GCP);
  491. I915_WRITE(reg, val);
  492. POSTING_READ(reg);
  493. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  494. intel_hdmi_set_spd_infoframe(encoder);
  495. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  496. }
  497. static void hsw_set_infoframes(struct drm_encoder *encoder,
  498. struct drm_display_mode *adjusted_mode)
  499. {
  500. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  501. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  502. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  503. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  504. u32 val = I915_READ(reg);
  505. assert_hdmi_port_disabled(intel_hdmi);
  506. if (!intel_hdmi->has_hdmi_sink) {
  507. I915_WRITE(reg, 0);
  508. POSTING_READ(reg);
  509. return;
  510. }
  511. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  512. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  513. I915_WRITE(reg, val);
  514. POSTING_READ(reg);
  515. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  516. intel_hdmi_set_spd_infoframe(encoder);
  517. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  518. }
  519. static void intel_hdmi_mode_set(struct intel_encoder *encoder)
  520. {
  521. struct drm_device *dev = encoder->base.dev;
  522. struct drm_i915_private *dev_priv = dev->dev_private;
  523. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  524. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  525. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  526. u32 hdmi_val;
  527. hdmi_val = SDVO_ENCODING_HDMI;
  528. if (!HAS_PCH_SPLIT(dev))
  529. hdmi_val |= intel_hdmi->color_range;
  530. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  531. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  532. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  533. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  534. if (crtc->config.pipe_bpp > 24)
  535. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  536. else
  537. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  538. /* Required on CPT */
  539. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  540. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  541. if (intel_hdmi->has_audio) {
  542. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  543. pipe_name(crtc->pipe));
  544. hdmi_val |= SDVO_AUDIO_ENABLE;
  545. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  546. intel_write_eld(&encoder->base, adjusted_mode);
  547. }
  548. if (HAS_PCH_CPT(dev))
  549. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  550. else
  551. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  552. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  553. POSTING_READ(intel_hdmi->hdmi_reg);
  554. intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
  555. }
  556. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  557. enum pipe *pipe)
  558. {
  559. struct drm_device *dev = encoder->base.dev;
  560. struct drm_i915_private *dev_priv = dev->dev_private;
  561. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  562. enum intel_display_power_domain power_domain;
  563. u32 tmp;
  564. power_domain = intel_display_port_power_domain(encoder);
  565. if (!intel_display_power_enabled(dev_priv, power_domain))
  566. return false;
  567. tmp = I915_READ(intel_hdmi->hdmi_reg);
  568. if (!(tmp & SDVO_ENABLE))
  569. return false;
  570. if (HAS_PCH_CPT(dev))
  571. *pipe = PORT_TO_PIPE_CPT(tmp);
  572. else
  573. *pipe = PORT_TO_PIPE(tmp);
  574. return true;
  575. }
  576. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  577. struct intel_crtc_config *pipe_config)
  578. {
  579. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  580. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  581. u32 tmp, flags = 0;
  582. int dotclock;
  583. tmp = I915_READ(intel_hdmi->hdmi_reg);
  584. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  585. flags |= DRM_MODE_FLAG_PHSYNC;
  586. else
  587. flags |= DRM_MODE_FLAG_NHSYNC;
  588. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  589. flags |= DRM_MODE_FLAG_PVSYNC;
  590. else
  591. flags |= DRM_MODE_FLAG_NVSYNC;
  592. pipe_config->adjusted_mode.flags |= flags;
  593. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  594. dotclock = pipe_config->port_clock * 2 / 3;
  595. else
  596. dotclock = pipe_config->port_clock;
  597. if (HAS_PCH_SPLIT(dev_priv->dev))
  598. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  599. pipe_config->adjusted_mode.crtc_clock = dotclock;
  600. }
  601. static void intel_enable_hdmi(struct intel_encoder *encoder)
  602. {
  603. struct drm_device *dev = encoder->base.dev;
  604. struct drm_i915_private *dev_priv = dev->dev_private;
  605. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  606. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  607. u32 temp;
  608. u32 enable_bits = SDVO_ENABLE;
  609. if (intel_hdmi->has_audio)
  610. enable_bits |= SDVO_AUDIO_ENABLE;
  611. temp = I915_READ(intel_hdmi->hdmi_reg);
  612. /* HW workaround for IBX, we need to move the port to transcoder A
  613. * before disabling it, so restore the transcoder select bit here. */
  614. if (HAS_PCH_IBX(dev))
  615. enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
  616. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  617. * we do this anyway which shows more stable in testing.
  618. */
  619. if (HAS_PCH_SPLIT(dev)) {
  620. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  621. POSTING_READ(intel_hdmi->hdmi_reg);
  622. }
  623. temp |= enable_bits;
  624. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  625. POSTING_READ(intel_hdmi->hdmi_reg);
  626. /* HW workaround, need to write this twice for issue that may result
  627. * in first write getting masked.
  628. */
  629. if (HAS_PCH_SPLIT(dev)) {
  630. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  631. POSTING_READ(intel_hdmi->hdmi_reg);
  632. }
  633. }
  634. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  635. {
  636. }
  637. static void intel_disable_hdmi(struct intel_encoder *encoder)
  638. {
  639. struct drm_device *dev = encoder->base.dev;
  640. struct drm_i915_private *dev_priv = dev->dev_private;
  641. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  642. u32 temp;
  643. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  644. temp = I915_READ(intel_hdmi->hdmi_reg);
  645. /* HW workaround for IBX, we need to move the port to transcoder A
  646. * before disabling it. */
  647. if (HAS_PCH_IBX(dev)) {
  648. struct drm_crtc *crtc = encoder->base.crtc;
  649. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  650. if (temp & SDVO_PIPE_B_SELECT) {
  651. temp &= ~SDVO_PIPE_B_SELECT;
  652. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  653. POSTING_READ(intel_hdmi->hdmi_reg);
  654. /* Again we need to write this twice. */
  655. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  656. POSTING_READ(intel_hdmi->hdmi_reg);
  657. /* Transcoder selection bits only update
  658. * effectively on vblank. */
  659. if (crtc)
  660. intel_wait_for_vblank(dev, pipe);
  661. else
  662. msleep(50);
  663. }
  664. }
  665. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  666. * we do this anyway which shows more stable in testing.
  667. */
  668. if (HAS_PCH_SPLIT(dev)) {
  669. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  670. POSTING_READ(intel_hdmi->hdmi_reg);
  671. }
  672. temp &= ~enable_bits;
  673. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  674. POSTING_READ(intel_hdmi->hdmi_reg);
  675. /* HW workaround, need to write this twice for issue that may result
  676. * in first write getting masked.
  677. */
  678. if (HAS_PCH_SPLIT(dev)) {
  679. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  680. POSTING_READ(intel_hdmi->hdmi_reg);
  681. }
  682. }
  683. static int hdmi_portclock_limit(struct intel_hdmi *hdmi)
  684. {
  685. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  686. if (!hdmi->has_hdmi_sink || IS_G4X(dev))
  687. return 165000;
  688. else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
  689. return 300000;
  690. else
  691. return 225000;
  692. }
  693. static enum drm_mode_status
  694. intel_hdmi_mode_valid(struct drm_connector *connector,
  695. struct drm_display_mode *mode)
  696. {
  697. if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector)))
  698. return MODE_CLOCK_HIGH;
  699. if (mode->clock < 20000)
  700. return MODE_CLOCK_LOW;
  701. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  702. return MODE_NO_DBLESCAN;
  703. return MODE_OK;
  704. }
  705. static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
  706. {
  707. struct drm_device *dev = crtc->base.dev;
  708. struct intel_encoder *encoder;
  709. int count = 0, count_hdmi = 0;
  710. if (!HAS_PCH_SPLIT(dev))
  711. return false;
  712. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  713. if (encoder->new_crtc != crtc)
  714. continue;
  715. count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
  716. count++;
  717. }
  718. /*
  719. * HDMI 12bpc affects the clocks, so it's only possible
  720. * when not cloning with other encoder types.
  721. */
  722. return count_hdmi > 0 && count_hdmi == count;
  723. }
  724. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  725. struct intel_crtc_config *pipe_config)
  726. {
  727. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  728. struct drm_device *dev = encoder->base.dev;
  729. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  730. int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
  731. int portclock_limit = hdmi_portclock_limit(intel_hdmi);
  732. int desired_bpp;
  733. if (intel_hdmi->color_range_auto) {
  734. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  735. if (intel_hdmi->has_hdmi_sink &&
  736. drm_match_cea_mode(adjusted_mode) > 1)
  737. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  738. else
  739. intel_hdmi->color_range = 0;
  740. }
  741. if (intel_hdmi->color_range)
  742. pipe_config->limited_color_range = true;
  743. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  744. pipe_config->has_pch_encoder = true;
  745. /*
  746. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  747. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  748. * outputs. We also need to check that the higher clock still fits
  749. * within limits.
  750. */
  751. if (pipe_config->pipe_bpp > 8*3 && intel_hdmi->has_hdmi_sink &&
  752. clock_12bpc <= portclock_limit &&
  753. hdmi_12bpc_possible(encoder->new_crtc)) {
  754. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  755. desired_bpp = 12*3;
  756. /* Need to adjust the port link by 1.5x for 12bpc. */
  757. pipe_config->port_clock = clock_12bpc;
  758. } else {
  759. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  760. desired_bpp = 8*3;
  761. }
  762. if (!pipe_config->bw_constrained) {
  763. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  764. pipe_config->pipe_bpp = desired_bpp;
  765. }
  766. if (adjusted_mode->crtc_clock > portclock_limit) {
  767. DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
  768. return false;
  769. }
  770. return true;
  771. }
  772. static enum drm_connector_status
  773. intel_hdmi_detect(struct drm_connector *connector, bool force)
  774. {
  775. struct drm_device *dev = connector->dev;
  776. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  777. struct intel_digital_port *intel_dig_port =
  778. hdmi_to_dig_port(intel_hdmi);
  779. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  780. struct drm_i915_private *dev_priv = dev->dev_private;
  781. struct edid *edid;
  782. enum intel_display_power_domain power_domain;
  783. enum drm_connector_status status = connector_status_disconnected;
  784. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  785. connector->base.id, drm_get_connector_name(connector));
  786. power_domain = intel_display_port_power_domain(intel_encoder);
  787. intel_display_power_get(dev_priv, power_domain);
  788. intel_hdmi->has_hdmi_sink = false;
  789. intel_hdmi->has_audio = false;
  790. intel_hdmi->rgb_quant_range_selectable = false;
  791. edid = drm_get_edid(connector,
  792. intel_gmbus_get_adapter(dev_priv,
  793. intel_hdmi->ddc_bus));
  794. if (edid) {
  795. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  796. status = connector_status_connected;
  797. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  798. intel_hdmi->has_hdmi_sink =
  799. drm_detect_hdmi_monitor(edid);
  800. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  801. intel_hdmi->rgb_quant_range_selectable =
  802. drm_rgb_quant_range_selectable(edid);
  803. }
  804. kfree(edid);
  805. }
  806. if (status == connector_status_connected) {
  807. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  808. intel_hdmi->has_audio =
  809. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  810. intel_encoder->type = INTEL_OUTPUT_HDMI;
  811. }
  812. intel_display_power_put(dev_priv, power_domain);
  813. return status;
  814. }
  815. static int intel_hdmi_get_modes(struct drm_connector *connector)
  816. {
  817. struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
  818. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  819. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  820. enum intel_display_power_domain power_domain;
  821. int ret;
  822. /* We should parse the EDID data and find out if it's an HDMI sink so
  823. * we can send audio to it.
  824. */
  825. power_domain = intel_display_port_power_domain(intel_encoder);
  826. intel_display_power_get(dev_priv, power_domain);
  827. ret = intel_ddc_get_modes(connector,
  828. intel_gmbus_get_adapter(dev_priv,
  829. intel_hdmi->ddc_bus));
  830. intel_display_power_put(dev_priv, power_domain);
  831. return ret;
  832. }
  833. static bool
  834. intel_hdmi_detect_audio(struct drm_connector *connector)
  835. {
  836. struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
  837. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  838. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  839. enum intel_display_power_domain power_domain;
  840. struct edid *edid;
  841. bool has_audio = false;
  842. power_domain = intel_display_port_power_domain(intel_encoder);
  843. intel_display_power_get(dev_priv, power_domain);
  844. edid = drm_get_edid(connector,
  845. intel_gmbus_get_adapter(dev_priv,
  846. intel_hdmi->ddc_bus));
  847. if (edid) {
  848. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  849. has_audio = drm_detect_monitor_audio(edid);
  850. kfree(edid);
  851. }
  852. intel_display_power_put(dev_priv, power_domain);
  853. return has_audio;
  854. }
  855. static int
  856. intel_hdmi_set_property(struct drm_connector *connector,
  857. struct drm_property *property,
  858. uint64_t val)
  859. {
  860. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  861. struct intel_digital_port *intel_dig_port =
  862. hdmi_to_dig_port(intel_hdmi);
  863. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  864. int ret;
  865. ret = drm_object_property_set_value(&connector->base, property, val);
  866. if (ret)
  867. return ret;
  868. if (property == dev_priv->force_audio_property) {
  869. enum hdmi_force_audio i = val;
  870. bool has_audio;
  871. if (i == intel_hdmi->force_audio)
  872. return 0;
  873. intel_hdmi->force_audio = i;
  874. if (i == HDMI_AUDIO_AUTO)
  875. has_audio = intel_hdmi_detect_audio(connector);
  876. else
  877. has_audio = (i == HDMI_AUDIO_ON);
  878. if (i == HDMI_AUDIO_OFF_DVI)
  879. intel_hdmi->has_hdmi_sink = 0;
  880. intel_hdmi->has_audio = has_audio;
  881. goto done;
  882. }
  883. if (property == dev_priv->broadcast_rgb_property) {
  884. bool old_auto = intel_hdmi->color_range_auto;
  885. uint32_t old_range = intel_hdmi->color_range;
  886. switch (val) {
  887. case INTEL_BROADCAST_RGB_AUTO:
  888. intel_hdmi->color_range_auto = true;
  889. break;
  890. case INTEL_BROADCAST_RGB_FULL:
  891. intel_hdmi->color_range_auto = false;
  892. intel_hdmi->color_range = 0;
  893. break;
  894. case INTEL_BROADCAST_RGB_LIMITED:
  895. intel_hdmi->color_range_auto = false;
  896. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  897. break;
  898. default:
  899. return -EINVAL;
  900. }
  901. if (old_auto == intel_hdmi->color_range_auto &&
  902. old_range == intel_hdmi->color_range)
  903. return 0;
  904. goto done;
  905. }
  906. return -EINVAL;
  907. done:
  908. if (intel_dig_port->base.base.crtc)
  909. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  910. return 0;
  911. }
  912. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
  913. {
  914. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  915. struct drm_device *dev = encoder->base.dev;
  916. struct drm_i915_private *dev_priv = dev->dev_private;
  917. struct intel_crtc *intel_crtc =
  918. to_intel_crtc(encoder->base.crtc);
  919. enum dpio_channel port = vlv_dport_to_channel(dport);
  920. int pipe = intel_crtc->pipe;
  921. u32 val;
  922. if (!IS_VALLEYVIEW(dev))
  923. return;
  924. /* Enable clock channels for this port */
  925. mutex_lock(&dev_priv->dpio_lock);
  926. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
  927. val = 0;
  928. if (pipe)
  929. val |= (1<<21);
  930. else
  931. val &= ~(1<<21);
  932. val |= 0x001000c4;
  933. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
  934. /* HDMI 1.0V-2dB */
  935. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
  936. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
  937. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
  938. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
  939. vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
  940. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
  941. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  942. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  943. /* Program lane clock */
  944. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
  945. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
  946. mutex_unlock(&dev_priv->dpio_lock);
  947. intel_enable_hdmi(encoder);
  948. vlv_wait_port_ready(dev_priv, dport);
  949. }
  950. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  951. {
  952. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  953. struct drm_device *dev = encoder->base.dev;
  954. struct drm_i915_private *dev_priv = dev->dev_private;
  955. struct intel_crtc *intel_crtc =
  956. to_intel_crtc(encoder->base.crtc);
  957. enum dpio_channel port = vlv_dport_to_channel(dport);
  958. int pipe = intel_crtc->pipe;
  959. if (!IS_VALLEYVIEW(dev))
  960. return;
  961. /* Program Tx lane resets to default */
  962. mutex_lock(&dev_priv->dpio_lock);
  963. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
  964. DPIO_PCS_TX_LANE2_RESET |
  965. DPIO_PCS_TX_LANE1_RESET);
  966. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
  967. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  968. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  969. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  970. DPIO_PCS_CLK_SOFT_RESET);
  971. /* Fix up inter-pair skew failure */
  972. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
  973. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
  974. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
  975. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  976. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  977. mutex_unlock(&dev_priv->dpio_lock);
  978. }
  979. static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
  980. {
  981. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  982. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  983. struct intel_crtc *intel_crtc =
  984. to_intel_crtc(encoder->base.crtc);
  985. enum dpio_channel port = vlv_dport_to_channel(dport);
  986. int pipe = intel_crtc->pipe;
  987. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  988. mutex_lock(&dev_priv->dpio_lock);
  989. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
  990. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
  991. mutex_unlock(&dev_priv->dpio_lock);
  992. }
  993. static void intel_hdmi_destroy(struct drm_connector *connector)
  994. {
  995. drm_connector_cleanup(connector);
  996. kfree(connector);
  997. }
  998. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  999. .dpms = intel_connector_dpms,
  1000. .detect = intel_hdmi_detect,
  1001. .fill_modes = drm_helper_probe_single_connector_modes,
  1002. .set_property = intel_hdmi_set_property,
  1003. .destroy = intel_hdmi_destroy,
  1004. };
  1005. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1006. .get_modes = intel_hdmi_get_modes,
  1007. .mode_valid = intel_hdmi_mode_valid,
  1008. .best_encoder = intel_best_encoder,
  1009. };
  1010. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1011. .destroy = intel_encoder_destroy,
  1012. };
  1013. static void
  1014. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1015. {
  1016. intel_attach_force_audio_property(connector);
  1017. intel_attach_broadcast_rgb_property(connector);
  1018. intel_hdmi->color_range_auto = true;
  1019. }
  1020. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1021. struct intel_connector *intel_connector)
  1022. {
  1023. struct drm_connector *connector = &intel_connector->base;
  1024. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1025. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1026. struct drm_device *dev = intel_encoder->base.dev;
  1027. struct drm_i915_private *dev_priv = dev->dev_private;
  1028. enum port port = intel_dig_port->port;
  1029. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1030. DRM_MODE_CONNECTOR_HDMIA);
  1031. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1032. connector->interlace_allowed = 1;
  1033. connector->doublescan_allowed = 0;
  1034. connector->stereo_allowed = 1;
  1035. switch (port) {
  1036. case PORT_B:
  1037. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  1038. intel_encoder->hpd_pin = HPD_PORT_B;
  1039. break;
  1040. case PORT_C:
  1041. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  1042. intel_encoder->hpd_pin = HPD_PORT_C;
  1043. break;
  1044. case PORT_D:
  1045. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  1046. intel_encoder->hpd_pin = HPD_PORT_D;
  1047. break;
  1048. case PORT_A:
  1049. intel_encoder->hpd_pin = HPD_PORT_A;
  1050. /* Internal port only for eDP. */
  1051. default:
  1052. BUG();
  1053. }
  1054. if (IS_VALLEYVIEW(dev)) {
  1055. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1056. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1057. } else if (!HAS_PCH_SPLIT(dev)) {
  1058. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1059. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1060. } else if (HAS_DDI(dev)) {
  1061. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1062. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1063. } else if (HAS_PCH_IBX(dev)) {
  1064. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1065. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1066. } else {
  1067. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1068. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1069. }
  1070. if (HAS_DDI(dev))
  1071. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1072. else
  1073. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1074. intel_connector->unregister = intel_connector_unregister;
  1075. intel_hdmi_add_properties(intel_hdmi, connector);
  1076. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1077. drm_sysfs_connector_add(connector);
  1078. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1079. * 0xd. Failure to do so will result in spurious interrupts being
  1080. * generated on the port when a cable is not attached.
  1081. */
  1082. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1083. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1084. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1085. }
  1086. }
  1087. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  1088. {
  1089. struct intel_digital_port *intel_dig_port;
  1090. struct intel_encoder *intel_encoder;
  1091. struct intel_connector *intel_connector;
  1092. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1093. if (!intel_dig_port)
  1094. return;
  1095. intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
  1096. if (!intel_connector) {
  1097. kfree(intel_dig_port);
  1098. return;
  1099. }
  1100. intel_encoder = &intel_dig_port->base;
  1101. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1102. DRM_MODE_ENCODER_TMDS);
  1103. intel_encoder->compute_config = intel_hdmi_compute_config;
  1104. intel_encoder->mode_set = intel_hdmi_mode_set;
  1105. intel_encoder->disable = intel_disable_hdmi;
  1106. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1107. intel_encoder->get_config = intel_hdmi_get_config;
  1108. if (IS_VALLEYVIEW(dev)) {
  1109. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1110. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1111. intel_encoder->enable = vlv_enable_hdmi;
  1112. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1113. } else {
  1114. intel_encoder->enable = intel_enable_hdmi;
  1115. }
  1116. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1117. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1118. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1119. /*
  1120. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1121. * to work on real hardware. And since g4x can send infoframes to
  1122. * only one port anyway, nothing is lost by allowing it.
  1123. */
  1124. if (IS_G4X(dev))
  1125. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1126. intel_dig_port->port = port;
  1127. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1128. intel_dig_port->dp.output_reg = 0;
  1129. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1130. }