gmc_v8_0.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "gmc_v8_0.h"
  28. #include "amdgpu_ucode.h"
  29. #include "gmc/gmc_8_1_d.h"
  30. #include "gmc/gmc_8_1_sh_mask.h"
  31. #include "bif/bif_5_0_d.h"
  32. #include "bif/bif_5_0_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "dce/dce_10_0_d.h"
  36. #include "dce/dce_10_0_sh_mask.h"
  37. #include "vid.h"
  38. #include "vi.h"
  39. #include "amdgpu_atombios.h"
  40. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev);
  41. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  42. static int gmc_v8_0_wait_for_idle(void *handle);
  43. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  45. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  46. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  47. static const u32 golden_settings_tonga_a11[] =
  48. {
  49. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  50. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  51. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  52. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  53. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  54. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  55. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  56. };
  57. static const u32 tonga_mgcg_cgcg_init[] =
  58. {
  59. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  60. };
  61. static const u32 golden_settings_fiji_a10[] =
  62. {
  63. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  64. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  65. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  66. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  67. };
  68. static const u32 fiji_mgcg_cgcg_init[] =
  69. {
  70. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  71. };
  72. static const u32 golden_settings_polaris11_a11[] =
  73. {
  74. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  75. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  76. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  77. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  78. };
  79. static const u32 golden_settings_polaris10_a11[] =
  80. {
  81. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  82. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  83. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  84. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  85. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  86. };
  87. static const u32 cz_mgcg_cgcg_init[] =
  88. {
  89. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  90. };
  91. static const u32 stoney_mgcg_cgcg_init[] =
  92. {
  93. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  94. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  95. };
  96. static const u32 golden_settings_stoney_common[] =
  97. {
  98. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  99. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  100. };
  101. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  102. {
  103. switch (adev->asic_type) {
  104. case CHIP_FIJI:
  105. amdgpu_device_program_register_sequence(adev,
  106. fiji_mgcg_cgcg_init,
  107. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  108. amdgpu_device_program_register_sequence(adev,
  109. golden_settings_fiji_a10,
  110. ARRAY_SIZE(golden_settings_fiji_a10));
  111. break;
  112. case CHIP_TONGA:
  113. amdgpu_device_program_register_sequence(adev,
  114. tonga_mgcg_cgcg_init,
  115. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  116. amdgpu_device_program_register_sequence(adev,
  117. golden_settings_tonga_a11,
  118. ARRAY_SIZE(golden_settings_tonga_a11));
  119. break;
  120. case CHIP_POLARIS11:
  121. case CHIP_POLARIS12:
  122. amdgpu_device_program_register_sequence(adev,
  123. golden_settings_polaris11_a11,
  124. ARRAY_SIZE(golden_settings_polaris11_a11));
  125. break;
  126. case CHIP_POLARIS10:
  127. amdgpu_device_program_register_sequence(adev,
  128. golden_settings_polaris10_a11,
  129. ARRAY_SIZE(golden_settings_polaris10_a11));
  130. break;
  131. case CHIP_CARRIZO:
  132. amdgpu_device_program_register_sequence(adev,
  133. cz_mgcg_cgcg_init,
  134. ARRAY_SIZE(cz_mgcg_cgcg_init));
  135. break;
  136. case CHIP_STONEY:
  137. amdgpu_device_program_register_sequence(adev,
  138. stoney_mgcg_cgcg_init,
  139. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  140. amdgpu_device_program_register_sequence(adev,
  141. golden_settings_stoney_common,
  142. ARRAY_SIZE(golden_settings_stoney_common));
  143. break;
  144. default:
  145. break;
  146. }
  147. }
  148. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  149. {
  150. u32 blackout;
  151. gmc_v8_0_wait_for_idle(adev);
  152. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  153. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  154. /* Block CPU access */
  155. WREG32(mmBIF_FB_EN, 0);
  156. /* blackout the MC */
  157. blackout = REG_SET_FIELD(blackout,
  158. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  159. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  160. }
  161. /* wait for the MC to settle */
  162. udelay(100);
  163. }
  164. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  165. {
  166. u32 tmp;
  167. /* unblackout the MC */
  168. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  169. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  170. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  171. /* allow CPU access */
  172. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  173. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  174. WREG32(mmBIF_FB_EN, tmp);
  175. }
  176. /**
  177. * gmc_v8_0_init_microcode - load ucode images from disk
  178. *
  179. * @adev: amdgpu_device pointer
  180. *
  181. * Use the firmware interface to load the ucode images into
  182. * the driver (not loaded into hw).
  183. * Returns 0 on success, error on failure.
  184. */
  185. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  186. {
  187. const char *chip_name;
  188. char fw_name[30];
  189. int err;
  190. DRM_DEBUG("\n");
  191. switch (adev->asic_type) {
  192. case CHIP_TONGA:
  193. chip_name = "tonga";
  194. break;
  195. case CHIP_POLARIS11:
  196. chip_name = "polaris11";
  197. break;
  198. case CHIP_POLARIS10:
  199. chip_name = "polaris10";
  200. break;
  201. case CHIP_POLARIS12:
  202. chip_name = "polaris12";
  203. break;
  204. case CHIP_FIJI:
  205. case CHIP_CARRIZO:
  206. case CHIP_STONEY:
  207. return 0;
  208. default: BUG();
  209. }
  210. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  211. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  212. if (err)
  213. goto out;
  214. err = amdgpu_ucode_validate(adev->gmc.fw);
  215. out:
  216. if (err) {
  217. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  218. release_firmware(adev->gmc.fw);
  219. adev->gmc.fw = NULL;
  220. }
  221. return err;
  222. }
  223. /**
  224. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  225. *
  226. * @adev: amdgpu_device pointer
  227. *
  228. * Load the GDDR MC ucode into the hw (CIK).
  229. * Returns 0 on success, error on failure.
  230. */
  231. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  232. {
  233. const struct mc_firmware_header_v1_0 *hdr;
  234. const __le32 *fw_data = NULL;
  235. const __le32 *io_mc_regs = NULL;
  236. u32 running;
  237. int i, ucode_size, regs_size;
  238. /* Skip MC ucode loading on SR-IOV capable boards.
  239. * vbios does this for us in asic_init in that case.
  240. * Skip MC ucode loading on VF, because hypervisor will do that
  241. * for this adaptor.
  242. */
  243. if (amdgpu_sriov_bios(adev))
  244. return 0;
  245. if (!adev->gmc.fw)
  246. return -EINVAL;
  247. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  248. amdgpu_ucode_print_mc_hdr(&hdr->header);
  249. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  250. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  251. io_mc_regs = (const __le32 *)
  252. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  253. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  254. fw_data = (const __le32 *)
  255. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  256. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  257. if (running == 0) {
  258. /* reset the engine and set to writable */
  259. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  260. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  261. /* load mc io regs */
  262. for (i = 0; i < regs_size; i++) {
  263. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  264. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  265. }
  266. /* load the MC ucode */
  267. for (i = 0; i < ucode_size; i++)
  268. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  269. /* put the engine back into the active state */
  270. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  271. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  272. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  273. /* wait for training to complete */
  274. for (i = 0; i < adev->usec_timeout; i++) {
  275. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  276. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  277. break;
  278. udelay(1);
  279. }
  280. for (i = 0; i < adev->usec_timeout; i++) {
  281. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  282. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  283. break;
  284. udelay(1);
  285. }
  286. }
  287. return 0;
  288. }
  289. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  290. {
  291. const struct mc_firmware_header_v1_0 *hdr;
  292. const __le32 *fw_data = NULL;
  293. const __le32 *io_mc_regs = NULL;
  294. u32 data, vbios_version;
  295. int i, ucode_size, regs_size;
  296. /* Skip MC ucode loading on SR-IOV capable boards.
  297. * vbios does this for us in asic_init in that case.
  298. * Skip MC ucode loading on VF, because hypervisor will do that
  299. * for this adaptor.
  300. */
  301. if (amdgpu_sriov_bios(adev))
  302. return 0;
  303. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 0x9F);
  304. data = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  305. vbios_version = data & 0xf;
  306. if (vbios_version == 0)
  307. return 0;
  308. if (!adev->gmc.fw)
  309. return -EINVAL;
  310. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  311. amdgpu_ucode_print_mc_hdr(&hdr->header);
  312. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  313. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  314. io_mc_regs = (const __le32 *)
  315. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  316. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  317. fw_data = (const __le32 *)
  318. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  319. data = RREG32(mmMC_SEQ_MISC0);
  320. data &= ~(0x40);
  321. WREG32(mmMC_SEQ_MISC0, data);
  322. /* load mc io regs */
  323. for (i = 0; i < regs_size; i++) {
  324. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  325. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  326. }
  327. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  328. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  329. /* load the MC ucode */
  330. for (i = 0; i < ucode_size; i++)
  331. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  332. /* put the engine back into the active state */
  333. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  334. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  335. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  336. /* wait for training to complete */
  337. for (i = 0; i < adev->usec_timeout; i++) {
  338. data = RREG32(mmMC_SEQ_MISC0);
  339. if (data & 0x80)
  340. break;
  341. udelay(1);
  342. }
  343. return 0;
  344. }
  345. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  346. struct amdgpu_gmc *mc)
  347. {
  348. u64 base = 0;
  349. if (!amdgpu_sriov_vf(adev))
  350. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  351. base <<= 24;
  352. amdgpu_device_vram_location(adev, &adev->gmc, base);
  353. amdgpu_device_gart_location(adev, mc);
  354. }
  355. /**
  356. * gmc_v8_0_mc_program - program the GPU memory controller
  357. *
  358. * @adev: amdgpu_device pointer
  359. *
  360. * Set the location of vram, gart, and AGP in the GPU's
  361. * physical address space (CIK).
  362. */
  363. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  364. {
  365. u32 tmp;
  366. int i, j;
  367. /* Initialize HDP */
  368. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  369. WREG32((0xb05 + j), 0x00000000);
  370. WREG32((0xb06 + j), 0x00000000);
  371. WREG32((0xb07 + j), 0x00000000);
  372. WREG32((0xb08 + j), 0x00000000);
  373. WREG32((0xb09 + j), 0x00000000);
  374. }
  375. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  376. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  377. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  378. }
  379. if (adev->mode_info.num_crtc) {
  380. /* Lockout access through VGA aperture*/
  381. tmp = RREG32(mmVGA_HDP_CONTROL);
  382. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  383. WREG32(mmVGA_HDP_CONTROL, tmp);
  384. /* disable VGA render */
  385. tmp = RREG32(mmVGA_RENDER_CONTROL);
  386. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  387. WREG32(mmVGA_RENDER_CONTROL, tmp);
  388. }
  389. /* Update configuration */
  390. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  391. adev->gmc.vram_start >> 12);
  392. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  393. adev->gmc.vram_end >> 12);
  394. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  395. adev->vram_scratch.gpu_addr >> 12);
  396. if (amdgpu_sriov_vf(adev)) {
  397. tmp = ((adev->gmc.vram_end >> 24) & 0xFFFF) << 16;
  398. tmp |= ((adev->gmc.vram_start >> 24) & 0xFFFF);
  399. WREG32(mmMC_VM_FB_LOCATION, tmp);
  400. /* XXX double check these! */
  401. WREG32(mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
  402. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  403. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  404. }
  405. WREG32(mmMC_VM_AGP_BASE, 0);
  406. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  407. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  408. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  409. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  410. }
  411. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  412. tmp = RREG32(mmHDP_MISC_CNTL);
  413. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  414. WREG32(mmHDP_MISC_CNTL, tmp);
  415. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  416. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  417. }
  418. /**
  419. * gmc_v8_0_mc_init - initialize the memory controller driver params
  420. *
  421. * @adev: amdgpu_device pointer
  422. *
  423. * Look up the amount of vram, vram width, and decide how to place
  424. * vram and gart within the GPU's physical address space (CIK).
  425. * Returns 0 for success.
  426. */
  427. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  428. {
  429. int r;
  430. adev->gmc.vram_width = amdgpu_atombios_get_vram_width(adev);
  431. if (!adev->gmc.vram_width) {
  432. u32 tmp;
  433. int chansize, numchan;
  434. /* Get VRAM informations */
  435. tmp = RREG32(mmMC_ARB_RAMCFG);
  436. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  437. chansize = 64;
  438. } else {
  439. chansize = 32;
  440. }
  441. tmp = RREG32(mmMC_SHARED_CHMAP);
  442. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  443. case 0:
  444. default:
  445. numchan = 1;
  446. break;
  447. case 1:
  448. numchan = 2;
  449. break;
  450. case 2:
  451. numchan = 4;
  452. break;
  453. case 3:
  454. numchan = 8;
  455. break;
  456. case 4:
  457. numchan = 3;
  458. break;
  459. case 5:
  460. numchan = 6;
  461. break;
  462. case 6:
  463. numchan = 10;
  464. break;
  465. case 7:
  466. numchan = 12;
  467. break;
  468. case 8:
  469. numchan = 16;
  470. break;
  471. }
  472. adev->gmc.vram_width = numchan * chansize;
  473. }
  474. /* size in MB on si */
  475. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  476. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  477. if (!(adev->flags & AMD_IS_APU)) {
  478. r = amdgpu_device_resize_fb_bar(adev);
  479. if (r)
  480. return r;
  481. }
  482. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  483. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  484. #ifdef CONFIG_X86_64
  485. if (adev->flags & AMD_IS_APU) {
  486. adev->gmc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  487. adev->gmc.aper_size = adev->gmc.real_vram_size;
  488. }
  489. #endif
  490. /* In case the PCI BAR is larger than the actual amount of vram */
  491. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  492. if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
  493. adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
  494. /* set the gart size */
  495. if (amdgpu_gart_size == -1) {
  496. switch (adev->asic_type) {
  497. case CHIP_POLARIS11: /* all engines support GPUVM */
  498. case CHIP_POLARIS10: /* all engines support GPUVM */
  499. case CHIP_POLARIS12: /* all engines support GPUVM */
  500. default:
  501. adev->gmc.gart_size = 256ULL << 20;
  502. break;
  503. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  504. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  505. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  506. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  507. adev->gmc.gart_size = 1024ULL << 20;
  508. break;
  509. }
  510. } else {
  511. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  512. }
  513. gmc_v8_0_vram_gtt_location(adev, &adev->gmc);
  514. return 0;
  515. }
  516. /*
  517. * GART
  518. * VMID 0 is the physical GPU addresses as used by the kernel.
  519. * VMIDs 1-15 are used for userspace clients and are handled
  520. * by the amdgpu vm/hsa code.
  521. */
  522. /**
  523. * gmc_v8_0_flush_gpu_tlb - gart tlb flush callback
  524. *
  525. * @adev: amdgpu_device pointer
  526. * @vmid: vm instance to flush
  527. *
  528. * Flush the TLB for the requested page table (CIK).
  529. */
  530. static void gmc_v8_0_flush_gpu_tlb(struct amdgpu_device *adev,
  531. uint32_t vmid)
  532. {
  533. /* bits 0-15 are the VM contexts0-15 */
  534. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  535. }
  536. static uint64_t gmc_v8_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  537. unsigned vmid, uint64_t pd_addr)
  538. {
  539. uint32_t reg;
  540. if (vmid < 8)
  541. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  542. else
  543. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8;
  544. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  545. /* bits 0-15 are the VM contexts0-15 */
  546. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  547. return pd_addr;
  548. }
  549. static void gmc_v8_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
  550. unsigned pasid)
  551. {
  552. amdgpu_ring_emit_wreg(ring, mmIH_VMID_0_LUT + vmid, pasid);
  553. }
  554. /**
  555. * gmc_v8_0_set_pte_pde - update the page tables using MMIO
  556. *
  557. * @adev: amdgpu_device pointer
  558. * @cpu_pt_addr: cpu address of the page table
  559. * @gpu_page_idx: entry in the page table to update
  560. * @addr: dst addr to write into pte/pde
  561. * @flags: access flags
  562. *
  563. * Update the page tables using the CPU.
  564. */
  565. static int gmc_v8_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  566. uint32_t gpu_page_idx, uint64_t addr,
  567. uint64_t flags)
  568. {
  569. void __iomem *ptr = (void *)cpu_pt_addr;
  570. uint64_t value;
  571. /*
  572. * PTE format on VI:
  573. * 63:40 reserved
  574. * 39:12 4k physical page base address
  575. * 11:7 fragment
  576. * 6 write
  577. * 5 read
  578. * 4 exe
  579. * 3 reserved
  580. * 2 snooped
  581. * 1 system
  582. * 0 valid
  583. *
  584. * PDE format on VI:
  585. * 63:59 block fragment size
  586. * 58:40 reserved
  587. * 39:1 physical base address of PTE
  588. * bits 5:1 must be 0.
  589. * 0 valid
  590. */
  591. value = addr & 0x000000FFFFFFF000ULL;
  592. value |= flags;
  593. writeq(value, ptr + (gpu_page_idx * 8));
  594. return 0;
  595. }
  596. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  597. uint32_t flags)
  598. {
  599. uint64_t pte_flag = 0;
  600. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  601. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  602. if (flags & AMDGPU_VM_PAGE_READABLE)
  603. pte_flag |= AMDGPU_PTE_READABLE;
  604. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  605. pte_flag |= AMDGPU_PTE_WRITEABLE;
  606. if (flags & AMDGPU_VM_PAGE_PRT)
  607. pte_flag |= AMDGPU_PTE_PRT;
  608. return pte_flag;
  609. }
  610. static void gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, int level,
  611. uint64_t *addr, uint64_t *flags)
  612. {
  613. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  614. }
  615. /**
  616. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  617. *
  618. * @adev: amdgpu_device pointer
  619. * @value: true redirects VM faults to the default page
  620. */
  621. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  622. bool value)
  623. {
  624. u32 tmp;
  625. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  626. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  627. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  628. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  629. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  630. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  631. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  632. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  633. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  634. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  635. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  636. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  637. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  638. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  639. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  640. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  641. }
  642. /**
  643. * gmc_v8_0_set_prt - set PRT VM fault
  644. *
  645. * @adev: amdgpu_device pointer
  646. * @enable: enable/disable VM fault handling for PRT
  647. */
  648. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  649. {
  650. u32 tmp;
  651. if (enable && !adev->gmc.prt_warning) {
  652. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  653. adev->gmc.prt_warning = true;
  654. }
  655. tmp = RREG32(mmVM_PRT_CNTL);
  656. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  657. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  658. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  659. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  660. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  661. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  662. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  663. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  664. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  665. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  666. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  667. L1_TLB_STORE_INVALID_ENTRIES, enable);
  668. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  669. MASK_PDE0_FAULT, enable);
  670. WREG32(mmVM_PRT_CNTL, tmp);
  671. if (enable) {
  672. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  673. uint32_t high = adev->vm_manager.max_pfn -
  674. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  675. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  676. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  677. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  678. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  679. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  680. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  681. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  682. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  683. } else {
  684. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  685. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  686. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  687. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  688. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  689. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  690. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  691. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  692. }
  693. }
  694. /**
  695. * gmc_v8_0_gart_enable - gart enable
  696. *
  697. * @adev: amdgpu_device pointer
  698. *
  699. * This sets up the TLBs, programs the page tables for VMID0,
  700. * sets up the hw for VMIDs 1-15 which are allocated on
  701. * demand, and sets up the global locations for the LDS, GDS,
  702. * and GPUVM for FSA64 clients (CIK).
  703. * Returns 0 for success, errors for failure.
  704. */
  705. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  706. {
  707. int r, i;
  708. u32 tmp, field;
  709. if (adev->gart.robj == NULL) {
  710. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  711. return -EINVAL;
  712. }
  713. r = amdgpu_gart_table_vram_pin(adev);
  714. if (r)
  715. return r;
  716. /* Setup TLB control */
  717. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  718. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  719. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  720. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  721. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  722. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  723. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  724. /* Setup L2 cache */
  725. tmp = RREG32(mmVM_L2_CNTL);
  726. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  727. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  728. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  729. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  730. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  731. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  732. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  733. WREG32(mmVM_L2_CNTL, tmp);
  734. tmp = RREG32(mmVM_L2_CNTL2);
  735. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  736. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  737. WREG32(mmVM_L2_CNTL2, tmp);
  738. field = adev->vm_manager.fragment_size;
  739. tmp = RREG32(mmVM_L2_CNTL3);
  740. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  741. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  742. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  743. WREG32(mmVM_L2_CNTL3, tmp);
  744. /* XXX: set to enable PTE/PDE in system memory */
  745. tmp = RREG32(mmVM_L2_CNTL4);
  746. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  747. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  748. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  749. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  750. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  751. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  752. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  753. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  754. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  755. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  756. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  757. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  758. WREG32(mmVM_L2_CNTL4, tmp);
  759. /* setup context0 */
  760. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  761. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  762. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  763. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  764. (u32)(adev->dummy_page.addr >> 12));
  765. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  766. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  767. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  768. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  769. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  770. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  771. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  772. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  773. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  774. /* empty context1-15 */
  775. /* FIXME start with 4G, once using 2 level pt switch to full
  776. * vm size space
  777. */
  778. /* set vm size, must be a multiple of 4 */
  779. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  780. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  781. for (i = 1; i < 16; i++) {
  782. if (i < 8)
  783. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  784. adev->gart.table_addr >> 12);
  785. else
  786. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  787. adev->gart.table_addr >> 12);
  788. }
  789. /* enable context1-15 */
  790. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  791. (u32)(adev->dummy_page.addr >> 12));
  792. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  793. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  794. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  795. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  796. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  797. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  798. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  799. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  800. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  801. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  802. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  803. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  804. adev->vm_manager.block_size - 9);
  805. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  806. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  807. gmc_v8_0_set_fault_enable_default(adev, false);
  808. else
  809. gmc_v8_0_set_fault_enable_default(adev, true);
  810. gmc_v8_0_flush_gpu_tlb(adev, 0);
  811. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  812. (unsigned)(adev->gmc.gart_size >> 20),
  813. (unsigned long long)adev->gart.table_addr);
  814. adev->gart.ready = true;
  815. return 0;
  816. }
  817. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  818. {
  819. int r;
  820. if (adev->gart.robj) {
  821. WARN(1, "R600 PCIE GART already initialized\n");
  822. return 0;
  823. }
  824. /* Initialize common gart structure */
  825. r = amdgpu_gart_init(adev);
  826. if (r)
  827. return r;
  828. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  829. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  830. return amdgpu_gart_table_vram_alloc(adev);
  831. }
  832. /**
  833. * gmc_v8_0_gart_disable - gart disable
  834. *
  835. * @adev: amdgpu_device pointer
  836. *
  837. * This disables all VM page table (CIK).
  838. */
  839. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  840. {
  841. u32 tmp;
  842. /* Disable all tables */
  843. WREG32(mmVM_CONTEXT0_CNTL, 0);
  844. WREG32(mmVM_CONTEXT1_CNTL, 0);
  845. /* Setup TLB control */
  846. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  847. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  848. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  849. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  850. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  851. /* Setup L2 cache */
  852. tmp = RREG32(mmVM_L2_CNTL);
  853. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  854. WREG32(mmVM_L2_CNTL, tmp);
  855. WREG32(mmVM_L2_CNTL2, 0);
  856. amdgpu_gart_table_vram_unpin(adev);
  857. }
  858. /**
  859. * gmc_v8_0_gart_fini - vm fini callback
  860. *
  861. * @adev: amdgpu_device pointer
  862. *
  863. * Tears down the driver GART/VM setup (CIK).
  864. */
  865. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  866. {
  867. amdgpu_gart_table_vram_free(adev);
  868. amdgpu_gart_fini(adev);
  869. }
  870. /**
  871. * gmc_v8_0_vm_decode_fault - print human readable fault info
  872. *
  873. * @adev: amdgpu_device pointer
  874. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  875. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  876. *
  877. * Print human readable fault information (CIK).
  878. */
  879. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev, u32 status,
  880. u32 addr, u32 mc_client, unsigned pasid)
  881. {
  882. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  883. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  884. PROTECTIONS);
  885. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  886. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  887. u32 mc_id;
  888. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  889. MEMORY_CLIENT_ID);
  890. dev_err(adev->dev, "VM fault (0x%02x, vmid %d, pasid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  891. protections, vmid, pasid, addr,
  892. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  893. MEMORY_CLIENT_RW) ?
  894. "write" : "read", block, mc_client, mc_id);
  895. }
  896. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  897. {
  898. switch (mc_seq_vram_type) {
  899. case MC_SEQ_MISC0__MT__GDDR1:
  900. return AMDGPU_VRAM_TYPE_GDDR1;
  901. case MC_SEQ_MISC0__MT__DDR2:
  902. return AMDGPU_VRAM_TYPE_DDR2;
  903. case MC_SEQ_MISC0__MT__GDDR3:
  904. return AMDGPU_VRAM_TYPE_GDDR3;
  905. case MC_SEQ_MISC0__MT__GDDR4:
  906. return AMDGPU_VRAM_TYPE_GDDR4;
  907. case MC_SEQ_MISC0__MT__GDDR5:
  908. return AMDGPU_VRAM_TYPE_GDDR5;
  909. case MC_SEQ_MISC0__MT__HBM:
  910. return AMDGPU_VRAM_TYPE_HBM;
  911. case MC_SEQ_MISC0__MT__DDR3:
  912. return AMDGPU_VRAM_TYPE_DDR3;
  913. default:
  914. return AMDGPU_VRAM_TYPE_UNKNOWN;
  915. }
  916. }
  917. static int gmc_v8_0_early_init(void *handle)
  918. {
  919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  920. gmc_v8_0_set_gmc_funcs(adev);
  921. gmc_v8_0_set_irq_funcs(adev);
  922. adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
  923. adev->gmc.shared_aperture_end =
  924. adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
  925. adev->gmc.private_aperture_start =
  926. adev->gmc.shared_aperture_end + 1;
  927. adev->gmc.private_aperture_end =
  928. adev->gmc.private_aperture_start + (4ULL << 30) - 1;
  929. return 0;
  930. }
  931. static int gmc_v8_0_late_init(void *handle)
  932. {
  933. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  934. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  935. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  936. else
  937. return 0;
  938. }
  939. #define mmMC_SEQ_MISC0_FIJI 0xA71
  940. static int gmc_v8_0_sw_init(void *handle)
  941. {
  942. int r;
  943. int dma_bits;
  944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  945. if (adev->flags & AMD_IS_APU) {
  946. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  947. } else {
  948. u32 tmp;
  949. if (adev->asic_type == CHIP_FIJI)
  950. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  951. else
  952. tmp = RREG32(mmMC_SEQ_MISC0);
  953. tmp &= MC_SEQ_MISC0__MT__MASK;
  954. adev->gmc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  955. }
  956. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->gmc.vm_fault);
  957. if (r)
  958. return r;
  959. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->gmc.vm_fault);
  960. if (r)
  961. return r;
  962. /* Adjust VM size here.
  963. * Currently set to 4GB ((1 << 20) 4k pages).
  964. * Max GPUVM size for cayman and SI is 40 bits.
  965. */
  966. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  967. /* Set the internal MC address mask
  968. * This is the max address of the GPU's
  969. * internal address space.
  970. */
  971. adev->gmc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  972. adev->gmc.stolen_size = 256 * 1024;
  973. /* set DMA mask + need_dma32 flags.
  974. * PCIE - can handle 40-bits.
  975. * IGP - can handle 40-bits
  976. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  977. */
  978. adev->need_dma32 = false;
  979. dma_bits = adev->need_dma32 ? 32 : 40;
  980. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  981. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  982. if (r) {
  983. adev->need_dma32 = true;
  984. dma_bits = 32;
  985. pr_warn("amdgpu: No suitable DMA available\n");
  986. }
  987. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  988. if (r) {
  989. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  990. pr_warn("amdgpu: No coherent DMA available\n");
  991. }
  992. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  993. r = gmc_v8_0_init_microcode(adev);
  994. if (r) {
  995. DRM_ERROR("Failed to load mc firmware!\n");
  996. return r;
  997. }
  998. r = gmc_v8_0_mc_init(adev);
  999. if (r)
  1000. return r;
  1001. /* Memory manager */
  1002. r = amdgpu_bo_init(adev);
  1003. if (r)
  1004. return r;
  1005. r = gmc_v8_0_gart_init(adev);
  1006. if (r)
  1007. return r;
  1008. /*
  1009. * number of VMs
  1010. * VMID 0 is reserved for System
  1011. * amdgpu graphics/compute will use VMIDs 1-7
  1012. * amdkfd will use VMIDs 8-15
  1013. */
  1014. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  1015. amdgpu_vm_manager_init(adev);
  1016. /* base offset of vram pages */
  1017. if (adev->flags & AMD_IS_APU) {
  1018. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1019. tmp <<= 22;
  1020. adev->vm_manager.vram_base_offset = tmp;
  1021. } else {
  1022. adev->vm_manager.vram_base_offset = 0;
  1023. }
  1024. return 0;
  1025. }
  1026. static int gmc_v8_0_sw_fini(void *handle)
  1027. {
  1028. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1029. amdgpu_gem_force_release(adev);
  1030. amdgpu_vm_manager_fini(adev);
  1031. gmc_v8_0_gart_fini(adev);
  1032. amdgpu_bo_fini(adev);
  1033. release_firmware(adev->gmc.fw);
  1034. adev->gmc.fw = NULL;
  1035. return 0;
  1036. }
  1037. static int gmc_v8_0_hw_init(void *handle)
  1038. {
  1039. int r;
  1040. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1041. gmc_v8_0_init_golden_registers(adev);
  1042. gmc_v8_0_mc_program(adev);
  1043. if (adev->asic_type == CHIP_TONGA) {
  1044. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1045. if (r) {
  1046. DRM_ERROR("Failed to load MC firmware!\n");
  1047. return r;
  1048. }
  1049. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1050. adev->asic_type == CHIP_POLARIS10 ||
  1051. adev->asic_type == CHIP_POLARIS12) {
  1052. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1053. if (r) {
  1054. DRM_ERROR("Failed to load MC firmware!\n");
  1055. return r;
  1056. }
  1057. }
  1058. r = gmc_v8_0_gart_enable(adev);
  1059. if (r)
  1060. return r;
  1061. return r;
  1062. }
  1063. static int gmc_v8_0_hw_fini(void *handle)
  1064. {
  1065. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1066. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  1067. gmc_v8_0_gart_disable(adev);
  1068. return 0;
  1069. }
  1070. static int gmc_v8_0_suspend(void *handle)
  1071. {
  1072. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1073. gmc_v8_0_hw_fini(adev);
  1074. return 0;
  1075. }
  1076. static int gmc_v8_0_resume(void *handle)
  1077. {
  1078. int r;
  1079. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1080. r = gmc_v8_0_hw_init(adev);
  1081. if (r)
  1082. return r;
  1083. amdgpu_vmid_reset_all(adev);
  1084. return 0;
  1085. }
  1086. static bool gmc_v8_0_is_idle(void *handle)
  1087. {
  1088. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1089. u32 tmp = RREG32(mmSRBM_STATUS);
  1090. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1091. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1092. return false;
  1093. return true;
  1094. }
  1095. static int gmc_v8_0_wait_for_idle(void *handle)
  1096. {
  1097. unsigned i;
  1098. u32 tmp;
  1099. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1100. for (i = 0; i < adev->usec_timeout; i++) {
  1101. /* read MC_STATUS */
  1102. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1103. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1104. SRBM_STATUS__MCC_BUSY_MASK |
  1105. SRBM_STATUS__MCD_BUSY_MASK |
  1106. SRBM_STATUS__VMC_BUSY_MASK |
  1107. SRBM_STATUS__VMC1_BUSY_MASK);
  1108. if (!tmp)
  1109. return 0;
  1110. udelay(1);
  1111. }
  1112. return -ETIMEDOUT;
  1113. }
  1114. static bool gmc_v8_0_check_soft_reset(void *handle)
  1115. {
  1116. u32 srbm_soft_reset = 0;
  1117. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1118. u32 tmp = RREG32(mmSRBM_STATUS);
  1119. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1120. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1121. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1122. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1123. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1124. if (!(adev->flags & AMD_IS_APU))
  1125. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1126. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1127. }
  1128. if (srbm_soft_reset) {
  1129. adev->gmc.srbm_soft_reset = srbm_soft_reset;
  1130. return true;
  1131. } else {
  1132. adev->gmc.srbm_soft_reset = 0;
  1133. return false;
  1134. }
  1135. }
  1136. static int gmc_v8_0_pre_soft_reset(void *handle)
  1137. {
  1138. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1139. if (!adev->gmc.srbm_soft_reset)
  1140. return 0;
  1141. gmc_v8_0_mc_stop(adev);
  1142. if (gmc_v8_0_wait_for_idle(adev)) {
  1143. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1144. }
  1145. return 0;
  1146. }
  1147. static int gmc_v8_0_soft_reset(void *handle)
  1148. {
  1149. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1150. u32 srbm_soft_reset;
  1151. if (!adev->gmc.srbm_soft_reset)
  1152. return 0;
  1153. srbm_soft_reset = adev->gmc.srbm_soft_reset;
  1154. if (srbm_soft_reset) {
  1155. u32 tmp;
  1156. tmp = RREG32(mmSRBM_SOFT_RESET);
  1157. tmp |= srbm_soft_reset;
  1158. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1159. WREG32(mmSRBM_SOFT_RESET, tmp);
  1160. tmp = RREG32(mmSRBM_SOFT_RESET);
  1161. udelay(50);
  1162. tmp &= ~srbm_soft_reset;
  1163. WREG32(mmSRBM_SOFT_RESET, tmp);
  1164. tmp = RREG32(mmSRBM_SOFT_RESET);
  1165. /* Wait a little for things to settle down */
  1166. udelay(50);
  1167. }
  1168. return 0;
  1169. }
  1170. static int gmc_v8_0_post_soft_reset(void *handle)
  1171. {
  1172. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1173. if (!adev->gmc.srbm_soft_reset)
  1174. return 0;
  1175. gmc_v8_0_mc_resume(adev);
  1176. return 0;
  1177. }
  1178. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1179. struct amdgpu_irq_src *src,
  1180. unsigned type,
  1181. enum amdgpu_interrupt_state state)
  1182. {
  1183. u32 tmp;
  1184. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1185. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1186. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1187. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1188. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1189. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1190. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1191. switch (state) {
  1192. case AMDGPU_IRQ_STATE_DISABLE:
  1193. /* system context */
  1194. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1195. tmp &= ~bits;
  1196. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1197. /* VMs */
  1198. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1199. tmp &= ~bits;
  1200. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1201. break;
  1202. case AMDGPU_IRQ_STATE_ENABLE:
  1203. /* system context */
  1204. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1205. tmp |= bits;
  1206. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1207. /* VMs */
  1208. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1209. tmp |= bits;
  1210. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1211. break;
  1212. default:
  1213. break;
  1214. }
  1215. return 0;
  1216. }
  1217. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1218. struct amdgpu_irq_src *source,
  1219. struct amdgpu_iv_entry *entry)
  1220. {
  1221. u32 addr, status, mc_client;
  1222. if (amdgpu_sriov_vf(adev)) {
  1223. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1224. entry->src_id, entry->src_data[0]);
  1225. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1226. return 0;
  1227. }
  1228. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1229. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1230. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1231. /* reset addr and status */
  1232. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1233. if (!addr && !status)
  1234. return 0;
  1235. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1236. gmc_v8_0_set_fault_enable_default(adev, false);
  1237. if (printk_ratelimit()) {
  1238. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1239. entry->src_id, entry->src_data[0]);
  1240. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1241. addr);
  1242. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1243. status);
  1244. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client,
  1245. entry->pasid);
  1246. }
  1247. return 0;
  1248. }
  1249. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1250. bool enable)
  1251. {
  1252. uint32_t data;
  1253. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1254. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1255. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1256. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1257. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1258. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1259. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1260. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1261. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1262. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1263. data = RREG32(mmMC_XPB_CLK_GAT);
  1264. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1265. WREG32(mmMC_XPB_CLK_GAT, data);
  1266. data = RREG32(mmATC_MISC_CG);
  1267. data |= ATC_MISC_CG__ENABLE_MASK;
  1268. WREG32(mmATC_MISC_CG, data);
  1269. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1270. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1271. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1272. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1273. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1274. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1275. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1276. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1277. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1278. data = RREG32(mmVM_L2_CG);
  1279. data |= VM_L2_CG__ENABLE_MASK;
  1280. WREG32(mmVM_L2_CG, data);
  1281. } else {
  1282. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1283. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1284. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1285. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1286. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1287. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1288. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1289. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1290. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1291. data = RREG32(mmMC_XPB_CLK_GAT);
  1292. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1293. WREG32(mmMC_XPB_CLK_GAT, data);
  1294. data = RREG32(mmATC_MISC_CG);
  1295. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1296. WREG32(mmATC_MISC_CG, data);
  1297. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1298. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1299. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1300. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1301. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1302. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1303. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1304. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1305. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1306. data = RREG32(mmVM_L2_CG);
  1307. data &= ~VM_L2_CG__ENABLE_MASK;
  1308. WREG32(mmVM_L2_CG, data);
  1309. }
  1310. }
  1311. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1312. bool enable)
  1313. {
  1314. uint32_t data;
  1315. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1316. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1317. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1318. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1319. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1320. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1321. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1322. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1323. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1324. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1325. data = RREG32(mmMC_XPB_CLK_GAT);
  1326. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1327. WREG32(mmMC_XPB_CLK_GAT, data);
  1328. data = RREG32(mmATC_MISC_CG);
  1329. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1330. WREG32(mmATC_MISC_CG, data);
  1331. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1332. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1333. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1334. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1335. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1336. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1337. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1338. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1339. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1340. data = RREG32(mmVM_L2_CG);
  1341. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1342. WREG32(mmVM_L2_CG, data);
  1343. } else {
  1344. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1345. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1346. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1347. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1348. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1349. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1350. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1351. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1352. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1353. data = RREG32(mmMC_XPB_CLK_GAT);
  1354. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1355. WREG32(mmMC_XPB_CLK_GAT, data);
  1356. data = RREG32(mmATC_MISC_CG);
  1357. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1358. WREG32(mmATC_MISC_CG, data);
  1359. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1360. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1361. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1362. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1363. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1364. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1365. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1366. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1367. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1368. data = RREG32(mmVM_L2_CG);
  1369. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1370. WREG32(mmVM_L2_CG, data);
  1371. }
  1372. }
  1373. static int gmc_v8_0_set_clockgating_state(void *handle,
  1374. enum amd_clockgating_state state)
  1375. {
  1376. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1377. if (amdgpu_sriov_vf(adev))
  1378. return 0;
  1379. switch (adev->asic_type) {
  1380. case CHIP_FIJI:
  1381. fiji_update_mc_medium_grain_clock_gating(adev,
  1382. state == AMD_CG_STATE_GATE);
  1383. fiji_update_mc_light_sleep(adev,
  1384. state == AMD_CG_STATE_GATE);
  1385. break;
  1386. default:
  1387. break;
  1388. }
  1389. return 0;
  1390. }
  1391. static int gmc_v8_0_set_powergating_state(void *handle,
  1392. enum amd_powergating_state state)
  1393. {
  1394. return 0;
  1395. }
  1396. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1397. {
  1398. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1399. int data;
  1400. if (amdgpu_sriov_vf(adev))
  1401. *flags = 0;
  1402. /* AMD_CG_SUPPORT_MC_MGCG */
  1403. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1404. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1405. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1406. /* AMD_CG_SUPPORT_MC_LS */
  1407. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1408. *flags |= AMD_CG_SUPPORT_MC_LS;
  1409. }
  1410. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1411. .name = "gmc_v8_0",
  1412. .early_init = gmc_v8_0_early_init,
  1413. .late_init = gmc_v8_0_late_init,
  1414. .sw_init = gmc_v8_0_sw_init,
  1415. .sw_fini = gmc_v8_0_sw_fini,
  1416. .hw_init = gmc_v8_0_hw_init,
  1417. .hw_fini = gmc_v8_0_hw_fini,
  1418. .suspend = gmc_v8_0_suspend,
  1419. .resume = gmc_v8_0_resume,
  1420. .is_idle = gmc_v8_0_is_idle,
  1421. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1422. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1423. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1424. .soft_reset = gmc_v8_0_soft_reset,
  1425. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1426. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1427. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1428. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1429. };
  1430. static const struct amdgpu_gmc_funcs gmc_v8_0_gmc_funcs = {
  1431. .flush_gpu_tlb = gmc_v8_0_flush_gpu_tlb,
  1432. .emit_flush_gpu_tlb = gmc_v8_0_emit_flush_gpu_tlb,
  1433. .emit_pasid_mapping = gmc_v8_0_emit_pasid_mapping,
  1434. .set_pte_pde = gmc_v8_0_set_pte_pde,
  1435. .set_prt = gmc_v8_0_set_prt,
  1436. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1437. .get_vm_pde = gmc_v8_0_get_vm_pde
  1438. };
  1439. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1440. .set = gmc_v8_0_vm_fault_interrupt_state,
  1441. .process = gmc_v8_0_process_interrupt,
  1442. };
  1443. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev)
  1444. {
  1445. if (adev->gmc.gmc_funcs == NULL)
  1446. adev->gmc.gmc_funcs = &gmc_v8_0_gmc_funcs;
  1447. }
  1448. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1449. {
  1450. adev->gmc.vm_fault.num_types = 1;
  1451. adev->gmc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1452. }
  1453. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1454. {
  1455. .type = AMD_IP_BLOCK_TYPE_GMC,
  1456. .major = 8,
  1457. .minor = 0,
  1458. .rev = 0,
  1459. .funcs = &gmc_v8_0_ip_funcs,
  1460. };
  1461. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1462. {
  1463. .type = AMD_IP_BLOCK_TYPE_GMC,
  1464. .major = 8,
  1465. .minor = 1,
  1466. .rev = 0,
  1467. .funcs = &gmc_v8_0_ip_funcs,
  1468. };
  1469. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1470. {
  1471. .type = AMD_IP_BLOCK_TYPE_GMC,
  1472. .major = 8,
  1473. .minor = 5,
  1474. .rev = 0,
  1475. .funcs = &gmc_v8_0_ip_funcs,
  1476. };