imx27.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright 2012 Sascha Hauer, Pengutronix
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include "skeleton.dtsi"
  12. #include "imx27-pinfunc.h"
  13. #include <dt-bindings/clock/imx27-clock.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. #include <dt-bindings/input/input.h>
  16. #include <dt-bindings/interrupt-controller/irq.h>
  17. / {
  18. aliases {
  19. ethernet0 = &fec;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. i2c0 = &i2c1;
  27. i2c1 = &i2c2;
  28. serial0 = &uart1;
  29. serial1 = &uart2;
  30. serial2 = &uart3;
  31. serial3 = &uart4;
  32. serial4 = &uart5;
  33. serial5 = &uart6;
  34. spi0 = &cspi1;
  35. spi1 = &cspi2;
  36. spi2 = &cspi3;
  37. };
  38. aitc: aitc-interrupt-controller@e0000000 {
  39. compatible = "fsl,imx27-aitc", "fsl,avic";
  40. interrupt-controller;
  41. #interrupt-cells = <1>;
  42. reg = <0x10040000 0x1000>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. osc26m {
  48. compatible = "fsl,imx-osc26m", "fixed-clock";
  49. #clock-cells = <0>;
  50. clock-frequency = <26000000>;
  51. };
  52. };
  53. cpus {
  54. #size-cells = <0>;
  55. #address-cells = <1>;
  56. cpu: cpu@0 {
  57. device_type = "cpu";
  58. compatible = "arm,arm926ej-s";
  59. operating-points = <
  60. /* kHz uV */
  61. 266000 1300000
  62. 399000 1450000
  63. >;
  64. clock-latency = <62500>;
  65. clocks = <&clks IMX27_CLK_CPU_DIV>;
  66. voltage-tolerance = <5>;
  67. };
  68. };
  69. soc {
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. compatible = "simple-bus";
  73. interrupt-parent = <&aitc>;
  74. ranges;
  75. aipi@10000000 { /* AIPI1 */
  76. compatible = "fsl,aipi-bus", "simple-bus";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x10000000 0x20000>;
  80. ranges;
  81. dma: dma@10001000 {
  82. compatible = "fsl,imx27-dma";
  83. reg = <0x10001000 0x1000>;
  84. interrupts = <32>;
  85. clocks = <&clks IMX27_CLK_DMA_IPG_GATE>,
  86. <&clks IMX27_CLK_DMA_AHB_GATE>;
  87. clock-names = "ipg", "ahb";
  88. #dma-cells = <1>;
  89. #dma-channels = <16>;
  90. };
  91. wdog: wdog@10002000 {
  92. compatible = "fsl,imx27-wdt", "fsl,imx21-wdt";
  93. reg = <0x10002000 0x1000>;
  94. interrupts = <27>;
  95. clocks = <&clks IMX27_CLK_WDOG_IPG_GATE>;
  96. };
  97. gpt1: timer@10003000 {
  98. compatible = "fsl,imx27-gpt", "fsl,imx21-gpt";
  99. reg = <0x10003000 0x1000>;
  100. interrupts = <26>;
  101. clocks = <&clks IMX27_CLK_GPT1_IPG_GATE>,
  102. <&clks IMX27_CLK_PER1_GATE>;
  103. clock-names = "ipg", "per";
  104. };
  105. gpt2: timer@10004000 {
  106. compatible = "fsl,imx27-gpt", "fsl,imx21-gpt";
  107. reg = <0x10004000 0x1000>;
  108. interrupts = <25>;
  109. clocks = <&clks IMX27_CLK_GPT2_IPG_GATE>,
  110. <&clks IMX27_CLK_PER1_GATE>;
  111. clock-names = "ipg", "per";
  112. };
  113. gpt3: timer@10005000 {
  114. compatible = "fsl,imx27-gpt", "fsl,imx21-gpt";
  115. reg = <0x10005000 0x1000>;
  116. interrupts = <24>;
  117. clocks = <&clks IMX27_CLK_GPT3_IPG_GATE>,
  118. <&clks IMX27_CLK_PER1_GATE>;
  119. clock-names = "ipg", "per";
  120. };
  121. pwm: pwm@10006000 {
  122. #pwm-cells = <2>;
  123. compatible = "fsl,imx27-pwm";
  124. reg = <0x10006000 0x1000>;
  125. interrupts = <23>;
  126. clocks = <&clks IMX27_CLK_PWM_IPG_GATE>,
  127. <&clks IMX27_CLK_PER1_GATE>;
  128. clock-names = "ipg", "per";
  129. };
  130. kpp: kpp@10008000 {
  131. compatible = "fsl,imx27-kpp", "fsl,imx21-kpp";
  132. reg = <0x10008000 0x1000>;
  133. interrupts = <21>;
  134. clocks = <&clks IMX27_CLK_KPP_IPG_GATE>;
  135. status = "disabled";
  136. };
  137. owire: owire@10009000 {
  138. compatible = "fsl,imx27-owire", "fsl,imx21-owire";
  139. reg = <0x10009000 0x1000>;
  140. clocks = <&clks IMX27_CLK_OWIRE_IPG_GATE>;
  141. status = "disabled";
  142. };
  143. uart1: serial@1000a000 {
  144. compatible = "fsl,imx27-uart", "fsl,imx21-uart";
  145. reg = <0x1000a000 0x1000>;
  146. interrupts = <20>;
  147. clocks = <&clks IMX27_CLK_UART1_IPG_GATE>,
  148. <&clks IMX27_CLK_PER1_GATE>;
  149. clock-names = "ipg", "per";
  150. status = "disabled";
  151. };
  152. uart2: serial@1000b000 {
  153. compatible = "fsl,imx27-uart", "fsl,imx21-uart";
  154. reg = <0x1000b000 0x1000>;
  155. interrupts = <19>;
  156. clocks = <&clks IMX27_CLK_UART2_IPG_GATE>,
  157. <&clks IMX27_CLK_PER1_GATE>;
  158. clock-names = "ipg", "per";
  159. status = "disabled";
  160. };
  161. uart3: serial@1000c000 {
  162. compatible = "fsl,imx27-uart", "fsl,imx21-uart";
  163. reg = <0x1000c000 0x1000>;
  164. interrupts = <18>;
  165. clocks = <&clks IMX27_CLK_UART3_IPG_GATE>,
  166. <&clks IMX27_CLK_PER1_GATE>;
  167. clock-names = "ipg", "per";
  168. status = "disabled";
  169. };
  170. uart4: serial@1000d000 {
  171. compatible = "fsl,imx27-uart", "fsl,imx21-uart";
  172. reg = <0x1000d000 0x1000>;
  173. interrupts = <17>;
  174. clocks = <&clks IMX27_CLK_UART4_IPG_GATE>,
  175. <&clks IMX27_CLK_PER1_GATE>;
  176. clock-names = "ipg", "per";
  177. status = "disabled";
  178. };
  179. cspi1: cspi@1000e000 {
  180. #address-cells = <1>;
  181. #size-cells = <0>;
  182. compatible = "fsl,imx27-cspi";
  183. reg = <0x1000e000 0x1000>;
  184. interrupts = <16>;
  185. clocks = <&clks IMX27_CLK_CSPI1_IPG_GATE>,
  186. <&clks IMX27_CLK_PER2_GATE>;
  187. clock-names = "ipg", "per";
  188. status = "disabled";
  189. };
  190. cspi2: cspi@1000f000 {
  191. #address-cells = <1>;
  192. #size-cells = <0>;
  193. compatible = "fsl,imx27-cspi";
  194. reg = <0x1000f000 0x1000>;
  195. interrupts = <15>;
  196. clocks = <&clks IMX27_CLK_CSPI2_IPG_GATE>,
  197. <&clks IMX27_CLK_PER2_GATE>;
  198. clock-names = "ipg", "per";
  199. status = "disabled";
  200. };
  201. ssi1: ssi@10010000 {
  202. #sound-dai-cells = <0>;
  203. compatible = "fsl,imx27-ssi", "fsl,imx21-ssi";
  204. reg = <0x10010000 0x1000>;
  205. interrupts = <14>;
  206. clocks = <&clks IMX27_CLK_SSI1_IPG_GATE>;
  207. dmas = <&dma 12>, <&dma 13>, <&dma 14>, <&dma 15>;
  208. dma-names = "rx0", "tx0", "rx1", "tx1";
  209. fsl,fifo-depth = <8>;
  210. status = "disabled";
  211. };
  212. ssi2: ssi@10011000 {
  213. #sound-dai-cells = <0>;
  214. compatible = "fsl,imx27-ssi", "fsl,imx21-ssi";
  215. reg = <0x10011000 0x1000>;
  216. interrupts = <13>;
  217. clocks = <&clks IMX27_CLK_SSI2_IPG_GATE>;
  218. dmas = <&dma 8>, <&dma 9>, <&dma 10>, <&dma 11>;
  219. dma-names = "rx0", "tx0", "rx1", "tx1";
  220. fsl,fifo-depth = <8>;
  221. status = "disabled";
  222. };
  223. i2c1: i2c@10012000 {
  224. #address-cells = <1>;
  225. #size-cells = <0>;
  226. compatible = "fsl,imx27-i2c", "fsl,imx21-i2c";
  227. reg = <0x10012000 0x1000>;
  228. interrupts = <12>;
  229. clocks = <&clks IMX27_CLK_I2C1_IPG_GATE>;
  230. status = "disabled";
  231. };
  232. sdhci1: sdhci@10013000 {
  233. compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
  234. reg = <0x10013000 0x1000>;
  235. interrupts = <11>;
  236. clocks = <&clks IMX27_CLK_SDHC1_IPG_GATE>,
  237. <&clks IMX27_CLK_PER2_GATE>;
  238. clock-names = "ipg", "per";
  239. dmas = <&dma 7>;
  240. dma-names = "rx-tx";
  241. status = "disabled";
  242. };
  243. sdhci2: sdhci@10014000 {
  244. compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
  245. reg = <0x10014000 0x1000>;
  246. interrupts = <10>;
  247. clocks = <&clks IMX27_CLK_SDHC2_IPG_GATE>,
  248. <&clks IMX27_CLK_PER2_GATE>;
  249. clock-names = "ipg", "per";
  250. dmas = <&dma 6>;
  251. dma-names = "rx-tx";
  252. status = "disabled";
  253. };
  254. iomuxc: iomuxc@10015000 {
  255. compatible = "fsl,imx27-iomuxc";
  256. reg = <0x10015000 0x600>;
  257. #address-cells = <1>;
  258. #size-cells = <1>;
  259. ranges;
  260. gpio1: gpio@10015000 {
  261. compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
  262. reg = <0x10015000 0x100>;
  263. clocks = <&clks IMX27_CLK_GPIO_IPG_GATE>;
  264. interrupts = <8>;
  265. gpio-controller;
  266. #gpio-cells = <2>;
  267. interrupt-controller;
  268. #interrupt-cells = <2>;
  269. };
  270. gpio2: gpio@10015100 {
  271. compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
  272. reg = <0x10015100 0x100>;
  273. clocks = <&clks IMX27_CLK_GPIO_IPG_GATE>;
  274. interrupts = <8>;
  275. gpio-controller;
  276. #gpio-cells = <2>;
  277. interrupt-controller;
  278. #interrupt-cells = <2>;
  279. };
  280. gpio3: gpio@10015200 {
  281. compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
  282. reg = <0x10015200 0x100>;
  283. clocks = <&clks IMX27_CLK_GPIO_IPG_GATE>;
  284. interrupts = <8>;
  285. gpio-controller;
  286. #gpio-cells = <2>;
  287. interrupt-controller;
  288. #interrupt-cells = <2>;
  289. };
  290. gpio4: gpio@10015300 {
  291. compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
  292. reg = <0x10015300 0x100>;
  293. clocks = <&clks IMX27_CLK_GPIO_IPG_GATE>;
  294. interrupts = <8>;
  295. gpio-controller;
  296. #gpio-cells = <2>;
  297. interrupt-controller;
  298. #interrupt-cells = <2>;
  299. };
  300. gpio5: gpio@10015400 {
  301. compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
  302. reg = <0x10015400 0x100>;
  303. clocks = <&clks IMX27_CLK_GPIO_IPG_GATE>;
  304. interrupts = <8>;
  305. gpio-controller;
  306. #gpio-cells = <2>;
  307. interrupt-controller;
  308. #interrupt-cells = <2>;
  309. };
  310. gpio6: gpio@10015500 {
  311. compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
  312. reg = <0x10015500 0x100>;
  313. clocks = <&clks IMX27_CLK_GPIO_IPG_GATE>;
  314. interrupts = <8>;
  315. gpio-controller;
  316. #gpio-cells = <2>;
  317. interrupt-controller;
  318. #interrupt-cells = <2>;
  319. };
  320. };
  321. audmux: audmux@10016000 {
  322. compatible = "fsl,imx27-audmux", "fsl,imx21-audmux";
  323. reg = <0x10016000 0x1000>;
  324. clocks = <&clks IMX27_CLK_DUMMY>;
  325. clock-names = "audmux";
  326. status = "disabled";
  327. };
  328. cspi3: cspi@10017000 {
  329. #address-cells = <1>;
  330. #size-cells = <0>;
  331. compatible = "fsl,imx27-cspi";
  332. reg = <0x10017000 0x1000>;
  333. interrupts = <6>;
  334. clocks = <&clks IMX27_CLK_CSPI3_IPG_GATE>,
  335. <&clks IMX27_CLK_PER2_GATE>;
  336. clock-names = "ipg", "per";
  337. status = "disabled";
  338. };
  339. gpt4: timer@10019000 {
  340. compatible = "fsl,imx27-gpt", "fsl,imx21-gpt";
  341. reg = <0x10019000 0x1000>;
  342. interrupts = <4>;
  343. clocks = <&clks IMX27_CLK_GPT4_IPG_GATE>,
  344. <&clks IMX27_CLK_PER1_GATE>;
  345. clock-names = "ipg", "per";
  346. };
  347. gpt5: timer@1001a000 {
  348. compatible = "fsl,imx27-gpt", "fsl,imx21-gpt";
  349. reg = <0x1001a000 0x1000>;
  350. interrupts = <3>;
  351. clocks = <&clks IMX27_CLK_GPT5_IPG_GATE>,
  352. <&clks IMX27_CLK_PER1_GATE>;
  353. clock-names = "ipg", "per";
  354. };
  355. uart5: serial@1001b000 {
  356. compatible = "fsl,imx27-uart", "fsl,imx21-uart";
  357. reg = <0x1001b000 0x1000>;
  358. interrupts = <49>;
  359. clocks = <&clks IMX27_CLK_UART5_IPG_GATE>,
  360. <&clks IMX27_CLK_PER1_GATE>;
  361. clock-names = "ipg", "per";
  362. status = "disabled";
  363. };
  364. uart6: serial@1001c000 {
  365. compatible = "fsl,imx27-uart", "fsl,imx21-uart";
  366. reg = <0x1001c000 0x1000>;
  367. interrupts = <48>;
  368. clocks = <&clks IMX27_CLK_UART6_IPG_GATE>,
  369. <&clks IMX27_CLK_PER1_GATE>;
  370. clock-names = "ipg", "per";
  371. status = "disabled";
  372. };
  373. i2c2: i2c@1001d000 {
  374. #address-cells = <1>;
  375. #size-cells = <0>;
  376. compatible = "fsl,imx27-i2c", "fsl,imx21-i2c";
  377. reg = <0x1001d000 0x1000>;
  378. interrupts = <1>;
  379. clocks = <&clks IMX27_CLK_I2C2_IPG_GATE>;
  380. status = "disabled";
  381. };
  382. sdhci3: sdhci@1001e000 {
  383. compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
  384. reg = <0x1001e000 0x1000>;
  385. interrupts = <9>;
  386. clocks = <&clks IMX27_CLK_SDHC3_IPG_GATE>,
  387. <&clks IMX27_CLK_PER2_GATE>;
  388. clock-names = "ipg", "per";
  389. dmas = <&dma 36>;
  390. dma-names = "rx-tx";
  391. status = "disabled";
  392. };
  393. gpt6: timer@1001f000 {
  394. compatible = "fsl,imx27-gpt", "fsl,imx21-gpt";
  395. reg = <0x1001f000 0x1000>;
  396. interrupts = <2>;
  397. clocks = <&clks IMX27_CLK_GPT6_IPG_GATE>,
  398. <&clks IMX27_CLK_PER1_GATE>;
  399. clock-names = "ipg", "per";
  400. };
  401. };
  402. aipi@10020000 { /* AIPI2 */
  403. compatible = "fsl,aipi-bus", "simple-bus";
  404. #address-cells = <1>;
  405. #size-cells = <1>;
  406. reg = <0x10020000 0x20000>;
  407. ranges;
  408. fb: fb@10021000 {
  409. compatible = "fsl,imx27-fb", "fsl,imx21-fb";
  410. interrupts = <61>;
  411. reg = <0x10021000 0x1000>;
  412. clocks = <&clks IMX27_CLK_LCDC_IPG_GATE>,
  413. <&clks IMX27_CLK_LCDC_AHB_GATE>,
  414. <&clks IMX27_CLK_PER3_GATE>;
  415. clock-names = "ipg", "ahb", "per";
  416. status = "disabled";
  417. };
  418. coda: coda@10023000 {
  419. compatible = "fsl,imx27-vpu", "cnm,codadx6";
  420. reg = <0x10023000 0x0200>;
  421. interrupts = <53>;
  422. clocks = <&clks IMX27_CLK_VPU_BAUD_GATE>,
  423. <&clks IMX27_CLK_VPU_AHB_GATE>;
  424. clock-names = "per", "ahb";
  425. iram = <&iram>;
  426. };
  427. usbotg: usb@10024000 {
  428. compatible = "fsl,imx27-usb";
  429. reg = <0x10024000 0x200>;
  430. interrupts = <56>;
  431. clocks = <&clks IMX27_CLK_USB_IPG_GATE>;
  432. fsl,usbmisc = <&usbmisc 0>;
  433. status = "disabled";
  434. };
  435. usbh1: usb@10024200 {
  436. compatible = "fsl,imx27-usb";
  437. reg = <0x10024200 0x200>;
  438. interrupts = <54>;
  439. clocks = <&clks IMX27_CLK_USB_IPG_GATE>;
  440. fsl,usbmisc = <&usbmisc 1>;
  441. dr_mode = "host";
  442. status = "disabled";
  443. };
  444. usbh2: usb@10024400 {
  445. compatible = "fsl,imx27-usb";
  446. reg = <0x10024400 0x200>;
  447. interrupts = <55>;
  448. clocks = <&clks IMX27_CLK_USB_IPG_GATE>;
  449. fsl,usbmisc = <&usbmisc 2>;
  450. dr_mode = "host";
  451. status = "disabled";
  452. };
  453. usbmisc: usbmisc@10024600 {
  454. #index-cells = <1>;
  455. compatible = "fsl,imx27-usbmisc";
  456. reg = <0x10024600 0x200>;
  457. clocks = <&clks IMX27_CLK_USB_AHB_GATE>;
  458. };
  459. sahara2: sahara@10025000 {
  460. compatible = "fsl,imx27-sahara";
  461. reg = <0x10025000 0x1000>;
  462. interrupts = <59>;
  463. clocks = <&clks IMX27_CLK_SAHARA_IPG_GATE>,
  464. <&clks IMX27_CLK_SAHARA_AHB_GATE>;
  465. clock-names = "ipg", "ahb";
  466. };
  467. clks: ccm@10027000{
  468. compatible = "fsl,imx27-ccm";
  469. reg = <0x10027000 0x1000>;
  470. #clock-cells = <1>;
  471. };
  472. iim: iim@10028000 {
  473. compatible = "fsl,imx27-iim";
  474. reg = <0x10028000 0x1000>;
  475. interrupts = <62>;
  476. clocks = <&clks IMX27_CLK_IIM_IPG_GATE>;
  477. };
  478. fec: ethernet@1002b000 {
  479. compatible = "fsl,imx27-fec";
  480. reg = <0x1002b000 0x1000>;
  481. interrupts = <50>;
  482. clocks = <&clks IMX27_CLK_FEC_IPG_GATE>,
  483. <&clks IMX27_CLK_FEC_AHB_GATE>;
  484. clock-names = "ipg", "ahb";
  485. status = "disabled";
  486. };
  487. };
  488. nfc: nand@d8000000 {
  489. #address-cells = <1>;
  490. #size-cells = <1>;
  491. compatible = "fsl,imx27-nand";
  492. reg = <0xd8000000 0x1000>;
  493. interrupts = <29>;
  494. clocks = <&clks IMX27_CLK_NFC_BAUD_GATE>;
  495. status = "disabled";
  496. };
  497. weim: weim@d8002000 {
  498. #address-cells = <2>;
  499. #size-cells = <1>;
  500. compatible = "fsl,imx27-weim";
  501. reg = <0xd8002000 0x1000>;
  502. clocks = <&clks IMX27_CLK_EMI_AHB_GATE>;
  503. ranges = <
  504. 0 0 0xc0000000 0x08000000
  505. 1 0 0xc8000000 0x08000000
  506. 2 0 0xd0000000 0x02000000
  507. 3 0 0xd2000000 0x02000000
  508. 4 0 0xd4000000 0x02000000
  509. 5 0 0xd6000000 0x02000000
  510. >;
  511. status = "disabled";
  512. };
  513. iram: iram@ffff4c00 {
  514. compatible = "mmio-sram";
  515. reg = <0xffff4c00 0xb400>;
  516. };
  517. };
  518. };