pgtable-32.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. */
  9. #ifndef _ASM_PGTABLE_32_H
  10. #define _ASM_PGTABLE_32_H
  11. #include <asm/addrspace.h>
  12. #include <asm/page.h>
  13. #include <linux/linkage.h>
  14. #include <asm/cachectl.h>
  15. #include <asm/fixmap.h>
  16. #define __ARCH_USE_5LEVEL_HACK
  17. #include <asm-generic/pgtable-nopmd.h>
  18. #ifdef CONFIG_HIGHMEM
  19. #include <asm/highmem.h>
  20. #endif
  21. extern int temp_tlb_entry;
  22. /*
  23. * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
  24. * starting at the top and working down. This is for populating the
  25. * TLB before trap_init() puts the TLB miss handler in place. It
  26. * should be used only for entries matching the actual page tables,
  27. * to prevent inconsistencies.
  28. */
  29. extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
  30. unsigned long entryhi, unsigned long pagemask);
  31. /*
  32. * Basically we have the same two-level (which is the logical three level
  33. * Linux page table layout folded) page tables as the i386. Some day
  34. * when we have proper page coloring support we can have a 1% quicker
  35. * tlb refill handling mechanism, but for now it is a bit slower but
  36. * works even with the cache aliasing problem the R4k and above have.
  37. */
  38. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  39. #define PGDIR_SHIFT (2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2)
  40. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  41. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  42. /*
  43. * Entries per page directory level: we use two-level, so
  44. * we don't really have any PUD/PMD directory physically.
  45. */
  46. #define __PGD_ORDER (32 - 3 * PAGE_SHIFT + PGD_T_LOG2 + PTE_T_LOG2)
  47. #define PGD_ORDER (__PGD_ORDER >= 0 ? __PGD_ORDER : 0)
  48. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  49. #define PMD_ORDER 1
  50. #define PTE_ORDER 0
  51. #define PTRS_PER_PGD (USER_PTRS_PER_PGD * 2)
  52. #define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
  53. #define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
  54. #define FIRST_USER_ADDRESS 0UL
  55. #define VMALLOC_START MAP_BASE
  56. #define PKMAP_END ((FIXADDR_START) & ~((LAST_PKMAP << PAGE_SHIFT)-1))
  57. #define PKMAP_BASE (PKMAP_END - PAGE_SIZE * LAST_PKMAP)
  58. #ifdef CONFIG_HIGHMEM
  59. # define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
  60. #else
  61. # define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
  62. #endif
  63. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  64. #define pte_ERROR(e) \
  65. printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
  66. #else
  67. #define pte_ERROR(e) \
  68. printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
  69. #endif
  70. #define pgd_ERROR(e) \
  71. printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
  72. extern void load_pgd(unsigned long pg_dir);
  73. extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
  74. /*
  75. * Empty pgd/pmd entries point to the invalid_pte_table.
  76. */
  77. static inline int pmd_none(pmd_t pmd)
  78. {
  79. return pmd_val(pmd) == (unsigned long) invalid_pte_table;
  80. }
  81. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  82. static inline int pmd_present(pmd_t pmd)
  83. {
  84. return pmd_val(pmd) != (unsigned long) invalid_pte_table;
  85. }
  86. static inline void pmd_clear(pmd_t *pmdp)
  87. {
  88. pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
  89. }
  90. #if defined(CONFIG_XPA)
  91. #define pte_pfn(x) (((unsigned long)((x).pte_high >> _PFN_SHIFT)) | (unsigned long)((x).pte_low << _PAGE_PRESENT_SHIFT))
  92. static inline pte_t
  93. pfn_pte(unsigned long pfn, pgprot_t prot)
  94. {
  95. pte_t pte;
  96. pte.pte_low = (pfn >> _PAGE_PRESENT_SHIFT) |
  97. (pgprot_val(prot) & ~_PFNX_MASK);
  98. pte.pte_high = (pfn << _PFN_SHIFT) |
  99. (pgprot_val(prot) & ~_PFN_MASK);
  100. return pte;
  101. }
  102. #elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
  103. #define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
  104. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  105. {
  106. pte_t pte;
  107. pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
  108. pte.pte_low = pgprot_val(prot);
  109. return pte;
  110. }
  111. #else
  112. #ifdef CONFIG_CPU_VR41XX
  113. #define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
  114. #define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
  115. #else
  116. #define pte_pfn(x) ((unsigned long)((x).pte >> _PFN_SHIFT))
  117. #define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << _PFN_SHIFT) | pgprot_val(prot))
  118. #endif
  119. #endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
  120. #define pte_page(x) pfn_to_page(pte_pfn(x))
  121. #define __pgd_offset(address) pgd_index(address)
  122. #define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  123. #define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  124. /* to find an entry in a kernel page-table-directory */
  125. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  126. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  127. /* to find an entry in a page-table-directory */
  128. #define pgd_offset(mm, addr) ((mm)->pgd + pgd_index(addr))
  129. /* Find an entry in the third-level page table.. */
  130. #define __pte_offset(address) \
  131. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  132. #define pte_offset(dir, address) \
  133. ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
  134. #define pte_offset_kernel(dir, address) \
  135. ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
  136. #define pte_offset_map(dir, address) \
  137. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  138. #define pte_unmap(pte) ((void)(pte))
  139. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  140. /* Swap entries must have VALID bit cleared. */
  141. #define __swp_type(x) (((x).val >> 10) & 0x1f)
  142. #define __swp_offset(x) ((x).val >> 15)
  143. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
  144. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  145. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  146. #else
  147. #if defined(CONFIG_XPA)
  148. /* Swap entries must have VALID and GLOBAL bits cleared. */
  149. #define __swp_type(x) (((x).val >> 4) & 0x1f)
  150. #define __swp_offset(x) ((x).val >> 9)
  151. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 4) | ((offset) << 9) })
  152. #define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
  153. #define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
  154. #elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
  155. /* Swap entries must have VALID and GLOBAL bits cleared. */
  156. #define __swp_type(x) (((x).val >> 2) & 0x1f)
  157. #define __swp_offset(x) ((x).val >> 7)
  158. #define __swp_entry(type, offset) ((swp_entry_t) { ((type) << 2) | ((offset) << 7) })
  159. #define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
  160. #define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
  161. #else
  162. /*
  163. * Constraints:
  164. * _PAGE_PRESENT at bit 0
  165. * _PAGE_MODIFIED at bit 4
  166. * _PAGE_GLOBAL at bit 6
  167. * _PAGE_VALID at bit 7
  168. */
  169. #define __swp_type(x) (((x).val >> 8) & 0x1f)
  170. #define __swp_offset(x) ((x).val >> 13)
  171. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
  172. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  173. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  174. #endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
  175. #endif /* defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) */
  176. #endif /* _ASM_PGTABLE_32_H */