intel_audio.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/kernel.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_edid.h>
  26. #include "intel_drv.h"
  27. #include "i915_drv.h"
  28. static const struct {
  29. int clock;
  30. u32 config;
  31. } hdmi_audio_clock[] = {
  32. { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
  33. { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
  34. { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
  35. { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
  36. { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
  37. { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
  38. { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
  39. { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
  40. { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
  41. { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
  42. };
  43. /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
  44. static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
  45. {
  46. int i;
  47. for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
  48. if (mode->clock == hdmi_audio_clock[i].clock)
  49. break;
  50. }
  51. if (i == ARRAY_SIZE(hdmi_audio_clock)) {
  52. DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
  53. i = 1;
  54. }
  55. DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
  56. hdmi_audio_clock[i].clock,
  57. hdmi_audio_clock[i].config);
  58. return hdmi_audio_clock[i].config;
  59. }
  60. static bool intel_eld_uptodate(struct drm_connector *connector,
  61. int reg_eldv, uint32_t bits_eldv,
  62. int reg_elda, uint32_t bits_elda,
  63. int reg_edid)
  64. {
  65. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  66. uint8_t *eld = connector->eld;
  67. uint32_t tmp;
  68. int i;
  69. tmp = I915_READ(reg_eldv);
  70. tmp &= bits_eldv;
  71. if (!tmp)
  72. return false;
  73. tmp = I915_READ(reg_elda);
  74. tmp &= ~bits_elda;
  75. I915_WRITE(reg_elda, tmp);
  76. for (i = 0; i < eld[2]; i++)
  77. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  78. return false;
  79. return true;
  80. }
  81. static void g4x_audio_codec_enable(struct drm_connector *connector,
  82. struct intel_encoder *encoder,
  83. struct drm_display_mode *mode)
  84. {
  85. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  86. uint8_t *eld = connector->eld;
  87. uint32_t eldv;
  88. uint32_t tmp;
  89. int len, i;
  90. tmp = I915_READ(G4X_AUD_VID_DID);
  91. if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
  92. eldv = G4X_ELDV_DEVCL_DEVBLC;
  93. else
  94. eldv = G4X_ELDV_DEVCTG;
  95. if (intel_eld_uptodate(connector,
  96. G4X_AUD_CNTL_ST, eldv,
  97. G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
  98. G4X_HDMIW_HDMIEDID))
  99. return;
  100. tmp = I915_READ(G4X_AUD_CNTL_ST);
  101. tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
  102. len = (tmp >> 9) & 0x1f; /* ELD buffer size */
  103. I915_WRITE(G4X_AUD_CNTL_ST, tmp);
  104. len = min_t(int, eld[2], len);
  105. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  106. for (i = 0; i < len; i++)
  107. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  108. tmp = I915_READ(G4X_AUD_CNTL_ST);
  109. tmp |= eldv;
  110. I915_WRITE(G4X_AUD_CNTL_ST, tmp);
  111. }
  112. static void hsw_audio_codec_disable(struct intel_encoder *encoder)
  113. {
  114. struct drm_device *dev = encoder->base.dev;
  115. struct drm_i915_private *dev_priv = dev->dev_private;
  116. struct drm_crtc *crtc = encoder->base.crtc;
  117. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  118. uint32_t tmp;
  119. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  120. tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  121. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  122. }
  123. static void hsw_audio_codec_enable(struct drm_connector *connector,
  124. struct intel_encoder *encoder,
  125. struct drm_display_mode *mode)
  126. {
  127. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  128. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  129. uint8_t *eld = connector->eld;
  130. uint32_t eldv;
  131. uint32_t tmp;
  132. int len, i;
  133. enum pipe pipe = intel_crtc->pipe;
  134. enum port port;
  135. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  136. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  137. int aud_config = HSW_AUD_CFG(pipe);
  138. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  139. /* Audio output enable */
  140. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  141. tmp = I915_READ(aud_cntrl_st2);
  142. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  143. I915_WRITE(aud_cntrl_st2, tmp);
  144. POSTING_READ(aud_cntrl_st2);
  145. /* Set ELD valid state */
  146. tmp = I915_READ(aud_cntrl_st2);
  147. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
  148. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  149. I915_WRITE(aud_cntrl_st2, tmp);
  150. tmp = I915_READ(aud_cntrl_st2);
  151. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
  152. /* Enable HDMI mode */
  153. tmp = I915_READ(aud_config);
  154. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
  155. /* clear N_programing_enable and N_value_index */
  156. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  157. I915_WRITE(aud_config, tmp);
  158. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  159. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  160. if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
  161. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  162. else
  163. I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
  164. if (intel_eld_uptodate(connector,
  165. aud_cntrl_st2, eldv,
  166. aud_cntl_st, IBX_ELD_ADDRESS_MASK,
  167. hdmiw_hdmiedid))
  168. return;
  169. tmp = I915_READ(aud_cntrl_st2);
  170. tmp &= ~eldv;
  171. I915_WRITE(aud_cntrl_st2, tmp);
  172. tmp = I915_READ(aud_cntl_st);
  173. tmp &= ~IBX_ELD_ADDRESS_MASK;
  174. I915_WRITE(aud_cntl_st, tmp);
  175. port = (tmp >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  176. DRM_DEBUG_DRIVER("port num:%d\n", port);
  177. len = min_t(int, eld[2], 21); /* 84 bytes of hw ELD buffer */
  178. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  179. for (i = 0; i < len; i++)
  180. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  181. tmp = I915_READ(aud_cntrl_st2);
  182. tmp |= eldv;
  183. I915_WRITE(aud_cntrl_st2, tmp);
  184. /* XXX: Transitional */
  185. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  186. tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  187. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  188. }
  189. static void ilk_audio_codec_enable(struct drm_connector *connector,
  190. struct intel_encoder *encoder,
  191. struct drm_display_mode *mode)
  192. {
  193. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  194. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  195. uint8_t *eld = connector->eld;
  196. uint32_t eldv;
  197. uint32_t tmp;
  198. int len, i;
  199. int hdmiw_hdmiedid;
  200. int aud_config;
  201. int aud_cntl_st;
  202. int aud_cntrl_st2;
  203. enum pipe pipe = intel_crtc->pipe;
  204. enum port port;
  205. if (HAS_PCH_IBX(connector->dev)) {
  206. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  207. aud_config = IBX_AUD_CFG(pipe);
  208. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  209. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  210. } else if (IS_VALLEYVIEW(connector->dev)) {
  211. hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
  212. aud_config = VLV_AUD_CFG(pipe);
  213. aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
  214. aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
  215. } else {
  216. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  217. aud_config = CPT_AUD_CFG(pipe);
  218. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  219. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  220. }
  221. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  222. if (IS_VALLEYVIEW(connector->dev)) {
  223. struct intel_digital_port *intel_dig_port;
  224. intel_dig_port = enc_to_dig_port(&encoder->base);
  225. port = intel_dig_port->port;
  226. } else {
  227. tmp = I915_READ(aud_cntl_st);
  228. port = (tmp >> 29) & DIP_PORT_SEL_MASK;
  229. /* DIP_Port_Select, 0x1 = PortB */
  230. }
  231. if (!port) {
  232. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  233. /* operate blindly on all ports */
  234. eldv = IBX_ELD_VALIDB;
  235. eldv |= IBX_ELD_VALIDB << 4;
  236. eldv |= IBX_ELD_VALIDB << 8;
  237. } else {
  238. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(port));
  239. eldv = IBX_ELD_VALIDB << ((port - 1) * 4);
  240. }
  241. if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
  242. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  243. else
  244. I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
  245. if (intel_eld_uptodate(connector,
  246. aud_cntrl_st2, eldv,
  247. aud_cntl_st, IBX_ELD_ADDRESS_MASK,
  248. hdmiw_hdmiedid))
  249. return;
  250. tmp = I915_READ(aud_cntrl_st2);
  251. tmp &= ~eldv;
  252. I915_WRITE(aud_cntrl_st2, tmp);
  253. tmp = I915_READ(aud_cntl_st);
  254. tmp &= ~IBX_ELD_ADDRESS_MASK;
  255. I915_WRITE(aud_cntl_st, tmp);
  256. len = min_t(int, eld[2], 21); /* 84 bytes of hw ELD buffer */
  257. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  258. for (i = 0; i < len; i++)
  259. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  260. tmp = I915_READ(aud_cntrl_st2);
  261. tmp |= eldv;
  262. I915_WRITE(aud_cntrl_st2, tmp);
  263. }
  264. /**
  265. * intel_audio_codec_enable - Enable the audio codec for HD audio
  266. * @intel_encoder: encoder on which to enable audio
  267. *
  268. * The enable sequences may only be performed after enabling the transcoder and
  269. * port, and after completed link training.
  270. */
  271. void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
  272. {
  273. struct drm_encoder *encoder = &intel_encoder->base;
  274. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  275. struct drm_display_mode *mode = &crtc->config.adjusted_mode;
  276. struct drm_connector *connector;
  277. struct drm_device *dev = encoder->dev;
  278. struct drm_i915_private *dev_priv = dev->dev_private;
  279. connector = drm_select_eld(encoder, mode);
  280. if (!connector)
  281. return;
  282. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  283. connector->base.id,
  284. connector->name,
  285. connector->encoder->base.id,
  286. connector->encoder->name);
  287. /* ELD Conn_Type */
  288. connector->eld[5] &= ~(3 << 2);
  289. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  290. connector->eld[5] |= (1 << 2);
  291. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  292. if (dev_priv->display.audio_codec_enable)
  293. dev_priv->display.audio_codec_enable(connector, intel_encoder, mode);
  294. }
  295. /**
  296. * intel_audio_codec_disable - Disable the audio codec for HD audio
  297. * @encoder: encoder on which to disable audio
  298. *
  299. * The disable sequences must be performed before disabling the transcoder or
  300. * port.
  301. */
  302. void intel_audio_codec_disable(struct intel_encoder *encoder)
  303. {
  304. struct drm_device *dev = encoder->base.dev;
  305. struct drm_i915_private *dev_priv = dev->dev_private;
  306. if (dev_priv->display.audio_codec_disable)
  307. dev_priv->display.audio_codec_disable(encoder);
  308. }
  309. /**
  310. * intel_init_audio - Set up chip specific audio functions
  311. * @dev: drm device
  312. */
  313. void intel_init_audio(struct drm_device *dev)
  314. {
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. if (IS_G4X(dev)) {
  317. dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
  318. } else if (IS_VALLEYVIEW(dev)) {
  319. dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
  320. } else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) {
  321. dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
  322. dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
  323. } else if (HAS_PCH_SPLIT(dev)) {
  324. dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
  325. }
  326. }