pinctrl-ssbi-gpio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791
  1. /*
  2. * Copyright (c) 2015, Sony Mobile Communications AB.
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 and
  7. * only version 2 as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinmux.h>
  18. #include <linux/pinctrl/pinconf.h>
  19. #include <linux/pinctrl/pinconf-generic.h>
  20. #include <linux/slab.h>
  21. #include <linux/regmap.h>
  22. #include <linux/gpio.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/of_device.h>
  25. #include <dt-bindings/pinctrl/qcom,pmic-gpio.h>
  26. #include "../core.h"
  27. #include "../pinctrl-utils.h"
  28. /* mode */
  29. #define PM8XXX_GPIO_MODE_ENABLED BIT(0)
  30. #define PM8XXX_GPIO_MODE_INPUT 0
  31. #define PM8XXX_GPIO_MODE_OUTPUT 2
  32. /* output buffer */
  33. #define PM8XXX_GPIO_PUSH_PULL 0
  34. #define PM8XXX_GPIO_OPEN_DRAIN 1
  35. /* bias */
  36. #define PM8XXX_GPIO_BIAS_PU_30 0
  37. #define PM8XXX_GPIO_BIAS_PU_1P5 1
  38. #define PM8XXX_GPIO_BIAS_PU_31P5 2
  39. #define PM8XXX_GPIO_BIAS_PU_1P5_30 3
  40. #define PM8XXX_GPIO_BIAS_PD 4
  41. #define PM8XXX_GPIO_BIAS_NP 5
  42. /* GPIO registers */
  43. #define SSBI_REG_ADDR_GPIO_BASE 0x150
  44. #define SSBI_REG_ADDR_GPIO(n) (SSBI_REG_ADDR_GPIO_BASE + n)
  45. #define PM8XXX_BANK_WRITE BIT(7)
  46. #define PM8XXX_MAX_GPIOS 44
  47. /* custom pinconf parameters */
  48. #define PM8XXX_QCOM_DRIVE_STRENGH (PIN_CONFIG_END + 1)
  49. #define PM8XXX_QCOM_PULL_UP_STRENGTH (PIN_CONFIG_END + 2)
  50. /**
  51. * struct pm8xxx_pin_data - dynamic configuration for a pin
  52. * @reg: address of the control register
  53. * @irq: IRQ from the PMIC interrupt controller
  54. * @power_source: logical selected voltage source, mapping in static data
  55. * is used translate to register values
  56. * @mode: operating mode for the pin (input/output)
  57. * @open_drain: output buffer configured as open-drain (vs push-pull)
  58. * @output_value: configured output value
  59. * @bias: register view of configured bias
  60. * @pull_up_strength: placeholder for selected pull up strength
  61. * only used to configure bias when pull up is selected
  62. * @output_strength: selector of output-strength
  63. * @disable: pin disabled / configured as tristate
  64. * @function: pinmux selector
  65. * @inverted: pin logic is inverted
  66. */
  67. struct pm8xxx_pin_data {
  68. unsigned reg;
  69. int irq;
  70. u8 power_source;
  71. u8 mode;
  72. bool open_drain;
  73. bool output_value;
  74. u8 bias;
  75. u8 pull_up_strength;
  76. u8 output_strength;
  77. bool disable;
  78. u8 function;
  79. bool inverted;
  80. };
  81. struct pm8xxx_gpio {
  82. struct device *dev;
  83. struct regmap *regmap;
  84. struct pinctrl_dev *pctrl;
  85. struct gpio_chip chip;
  86. struct pinctrl_desc desc;
  87. unsigned npins;
  88. };
  89. static const struct pinconf_generic_params pm8xxx_gpio_bindings[] = {
  90. {"qcom,drive-strength", PM8XXX_QCOM_DRIVE_STRENGH, 0},
  91. {"qcom,pull-up-strength", PM8XXX_QCOM_PULL_UP_STRENGTH, 0},
  92. };
  93. #ifdef CONFIG_DEBUG_FS
  94. static const struct pin_config_item pm8xxx_conf_items[ARRAY_SIZE(pm8xxx_gpio_bindings)] = {
  95. PCONFDUMP(PM8XXX_QCOM_DRIVE_STRENGH, "drive-strength", NULL, true),
  96. PCONFDUMP(PM8XXX_QCOM_PULL_UP_STRENGTH, "pull up strength", NULL, true),
  97. };
  98. #endif
  99. static const char * const pm8xxx_groups[PM8XXX_MAX_GPIOS] = {
  100. "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", "gpio8",
  101. "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", "gpio15",
  102. "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22",
  103. "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
  104. "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", "gpio36",
  105. "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", "gpio43",
  106. "gpio44",
  107. };
  108. static const char * const pm8xxx_gpio_functions[] = {
  109. PMIC_GPIO_FUNC_NORMAL, PMIC_GPIO_FUNC_PAIRED,
  110. PMIC_GPIO_FUNC_FUNC1, PMIC_GPIO_FUNC_FUNC2,
  111. PMIC_GPIO_FUNC_DTEST1, PMIC_GPIO_FUNC_DTEST2,
  112. PMIC_GPIO_FUNC_DTEST3, PMIC_GPIO_FUNC_DTEST4,
  113. };
  114. static int pm8xxx_read_bank(struct pm8xxx_gpio *pctrl,
  115. struct pm8xxx_pin_data *pin, int bank)
  116. {
  117. unsigned int val = bank << 4;
  118. int ret;
  119. ret = regmap_write(pctrl->regmap, pin->reg, val);
  120. if (ret) {
  121. dev_err(pctrl->dev, "failed to select bank %d\n", bank);
  122. return ret;
  123. }
  124. ret = regmap_read(pctrl->regmap, pin->reg, &val);
  125. if (ret) {
  126. dev_err(pctrl->dev, "failed to read register %d\n", bank);
  127. return ret;
  128. }
  129. return val;
  130. }
  131. static int pm8xxx_write_bank(struct pm8xxx_gpio *pctrl,
  132. struct pm8xxx_pin_data *pin,
  133. int bank,
  134. u8 val)
  135. {
  136. int ret;
  137. val |= PM8XXX_BANK_WRITE;
  138. val |= bank << 4;
  139. ret = regmap_write(pctrl->regmap, pin->reg, val);
  140. if (ret)
  141. dev_err(pctrl->dev, "failed to write register\n");
  142. return ret;
  143. }
  144. static int pm8xxx_get_groups_count(struct pinctrl_dev *pctldev)
  145. {
  146. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  147. return pctrl->npins;
  148. }
  149. static const char *pm8xxx_get_group_name(struct pinctrl_dev *pctldev,
  150. unsigned group)
  151. {
  152. return pm8xxx_groups[group];
  153. }
  154. static int pm8xxx_get_group_pins(struct pinctrl_dev *pctldev,
  155. unsigned group,
  156. const unsigned **pins,
  157. unsigned *num_pins)
  158. {
  159. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  160. *pins = &pctrl->desc.pins[group].number;
  161. *num_pins = 1;
  162. return 0;
  163. }
  164. static const struct pinctrl_ops pm8xxx_pinctrl_ops = {
  165. .get_groups_count = pm8xxx_get_groups_count,
  166. .get_group_name = pm8xxx_get_group_name,
  167. .get_group_pins = pm8xxx_get_group_pins,
  168. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  169. .dt_free_map = pinctrl_utils_dt_free_map,
  170. };
  171. static int pm8xxx_get_functions_count(struct pinctrl_dev *pctldev)
  172. {
  173. return ARRAY_SIZE(pm8xxx_gpio_functions);
  174. }
  175. static const char *pm8xxx_get_function_name(struct pinctrl_dev *pctldev,
  176. unsigned function)
  177. {
  178. return pm8xxx_gpio_functions[function];
  179. }
  180. static int pm8xxx_get_function_groups(struct pinctrl_dev *pctldev,
  181. unsigned function,
  182. const char * const **groups,
  183. unsigned * const num_groups)
  184. {
  185. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  186. *groups = pm8xxx_groups;
  187. *num_groups = pctrl->npins;
  188. return 0;
  189. }
  190. static int pm8xxx_pinmux_set_mux(struct pinctrl_dev *pctldev,
  191. unsigned function,
  192. unsigned group)
  193. {
  194. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  195. struct pm8xxx_pin_data *pin = pctrl->desc.pins[group].drv_data;
  196. u8 val;
  197. pin->function = function;
  198. val = pin->function << 1;
  199. pm8xxx_write_bank(pctrl, pin, 4, val);
  200. return 0;
  201. }
  202. static const struct pinmux_ops pm8xxx_pinmux_ops = {
  203. .get_functions_count = pm8xxx_get_functions_count,
  204. .get_function_name = pm8xxx_get_function_name,
  205. .get_function_groups = pm8xxx_get_function_groups,
  206. .set_mux = pm8xxx_pinmux_set_mux,
  207. };
  208. static int pm8xxx_pin_config_get(struct pinctrl_dev *pctldev,
  209. unsigned int offset,
  210. unsigned long *config)
  211. {
  212. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  213. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  214. unsigned param = pinconf_to_config_param(*config);
  215. unsigned arg;
  216. switch (param) {
  217. case PIN_CONFIG_BIAS_DISABLE:
  218. arg = pin->bias == PM8XXX_GPIO_BIAS_NP;
  219. break;
  220. case PIN_CONFIG_BIAS_PULL_DOWN:
  221. arg = pin->bias == PM8XXX_GPIO_BIAS_PD;
  222. break;
  223. case PIN_CONFIG_BIAS_PULL_UP:
  224. arg = pin->bias <= PM8XXX_GPIO_BIAS_PU_1P5_30;
  225. break;
  226. case PM8XXX_QCOM_PULL_UP_STRENGTH:
  227. arg = pin->pull_up_strength;
  228. break;
  229. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  230. arg = pin->disable;
  231. break;
  232. case PIN_CONFIG_INPUT_ENABLE:
  233. arg = pin->mode == PM8XXX_GPIO_MODE_INPUT;
  234. break;
  235. case PIN_CONFIG_OUTPUT:
  236. if (pin->mode & PM8XXX_GPIO_MODE_OUTPUT)
  237. arg = pin->output_value;
  238. else
  239. arg = 0;
  240. break;
  241. case PIN_CONFIG_POWER_SOURCE:
  242. arg = pin->power_source;
  243. break;
  244. case PM8XXX_QCOM_DRIVE_STRENGH:
  245. arg = pin->output_strength;
  246. break;
  247. case PIN_CONFIG_DRIVE_PUSH_PULL:
  248. arg = !pin->open_drain;
  249. break;
  250. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  251. arg = pin->open_drain;
  252. break;
  253. default:
  254. return -EINVAL;
  255. }
  256. *config = pinconf_to_config_packed(param, arg);
  257. return 0;
  258. }
  259. static int pm8xxx_pin_config_set(struct pinctrl_dev *pctldev,
  260. unsigned int offset,
  261. unsigned long *configs,
  262. unsigned num_configs)
  263. {
  264. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  265. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  266. unsigned param;
  267. unsigned arg;
  268. unsigned i;
  269. u8 banks = 0;
  270. u8 val;
  271. for (i = 0; i < num_configs; i++) {
  272. param = pinconf_to_config_param(configs[i]);
  273. arg = pinconf_to_config_argument(configs[i]);
  274. switch (param) {
  275. case PIN_CONFIG_BIAS_DISABLE:
  276. pin->bias = PM8XXX_GPIO_BIAS_NP;
  277. banks |= BIT(2);
  278. pin->disable = 0;
  279. banks |= BIT(3);
  280. break;
  281. case PIN_CONFIG_BIAS_PULL_DOWN:
  282. pin->bias = PM8XXX_GPIO_BIAS_PD;
  283. banks |= BIT(2);
  284. pin->disable = 0;
  285. banks |= BIT(3);
  286. break;
  287. case PM8XXX_QCOM_PULL_UP_STRENGTH:
  288. if (arg > PM8XXX_GPIO_BIAS_PU_1P5_30) {
  289. dev_err(pctrl->dev, "invalid pull-up strength\n");
  290. return -EINVAL;
  291. }
  292. pin->pull_up_strength = arg;
  293. /* FALLTHROUGH */
  294. case PIN_CONFIG_BIAS_PULL_UP:
  295. pin->bias = pin->pull_up_strength;
  296. banks |= BIT(2);
  297. pin->disable = 0;
  298. banks |= BIT(3);
  299. break;
  300. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  301. pin->disable = 1;
  302. banks |= BIT(3);
  303. break;
  304. case PIN_CONFIG_INPUT_ENABLE:
  305. pin->mode = PM8XXX_GPIO_MODE_INPUT;
  306. banks |= BIT(0) | BIT(1);
  307. break;
  308. case PIN_CONFIG_OUTPUT:
  309. pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
  310. pin->output_value = !!arg;
  311. banks |= BIT(0) | BIT(1);
  312. break;
  313. case PIN_CONFIG_POWER_SOURCE:
  314. pin->power_source = arg;
  315. banks |= BIT(0);
  316. break;
  317. case PM8XXX_QCOM_DRIVE_STRENGH:
  318. if (arg > PMIC_GPIO_STRENGTH_LOW) {
  319. dev_err(pctrl->dev, "invalid drive strength\n");
  320. return -EINVAL;
  321. }
  322. pin->output_strength = arg;
  323. banks |= BIT(3);
  324. break;
  325. case PIN_CONFIG_DRIVE_PUSH_PULL:
  326. pin->open_drain = 0;
  327. banks |= BIT(1);
  328. break;
  329. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  330. pin->open_drain = 1;
  331. banks |= BIT(1);
  332. break;
  333. default:
  334. dev_err(pctrl->dev,
  335. "unsupported config parameter: %x\n",
  336. param);
  337. return -EINVAL;
  338. }
  339. }
  340. if (banks & BIT(0)) {
  341. val = pin->power_source << 1;
  342. val |= PM8XXX_GPIO_MODE_ENABLED;
  343. pm8xxx_write_bank(pctrl, pin, 0, val);
  344. }
  345. if (banks & BIT(1)) {
  346. val = pin->mode << 2;
  347. val |= pin->open_drain << 1;
  348. val |= pin->output_value;
  349. pm8xxx_write_bank(pctrl, pin, 1, val);
  350. }
  351. if (banks & BIT(2)) {
  352. val = pin->bias << 1;
  353. pm8xxx_write_bank(pctrl, pin, 2, val);
  354. }
  355. if (banks & BIT(3)) {
  356. val = pin->output_strength << 2;
  357. val |= pin->disable;
  358. pm8xxx_write_bank(pctrl, pin, 3, val);
  359. }
  360. if (banks & BIT(4)) {
  361. val = pin->function << 1;
  362. pm8xxx_write_bank(pctrl, pin, 4, val);
  363. }
  364. if (banks & BIT(5)) {
  365. val = 0;
  366. if (!pin->inverted)
  367. val |= BIT(3);
  368. pm8xxx_write_bank(pctrl, pin, 5, val);
  369. }
  370. return 0;
  371. }
  372. static const struct pinconf_ops pm8xxx_pinconf_ops = {
  373. .is_generic = true,
  374. .pin_config_group_get = pm8xxx_pin_config_get,
  375. .pin_config_group_set = pm8xxx_pin_config_set,
  376. };
  377. static struct pinctrl_desc pm8xxx_pinctrl_desc = {
  378. .name = "pm8xxx_gpio",
  379. .pctlops = &pm8xxx_pinctrl_ops,
  380. .pmxops = &pm8xxx_pinmux_ops,
  381. .confops = &pm8xxx_pinconf_ops,
  382. .owner = THIS_MODULE,
  383. };
  384. static int pm8xxx_gpio_direction_input(struct gpio_chip *chip,
  385. unsigned offset)
  386. {
  387. struct pm8xxx_gpio *pctrl = container_of(chip, struct pm8xxx_gpio, chip);
  388. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  389. u8 val;
  390. pin->mode = PM8XXX_GPIO_MODE_INPUT;
  391. val = pin->mode << 2;
  392. pm8xxx_write_bank(pctrl, pin, 1, val);
  393. return 0;
  394. }
  395. static int pm8xxx_gpio_direction_output(struct gpio_chip *chip,
  396. unsigned offset,
  397. int value)
  398. {
  399. struct pm8xxx_gpio *pctrl = container_of(chip, struct pm8xxx_gpio, chip);
  400. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  401. u8 val;
  402. pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
  403. pin->output_value = !!value;
  404. val = pin->mode << 2;
  405. val |= pin->open_drain << 1;
  406. val |= pin->output_value;
  407. pm8xxx_write_bank(pctrl, pin, 1, val);
  408. return 0;
  409. }
  410. static int pm8xxx_gpio_get(struct gpio_chip *chip, unsigned offset)
  411. {
  412. struct pm8xxx_gpio *pctrl = container_of(chip, struct pm8xxx_gpio, chip);
  413. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  414. bool state;
  415. int ret;
  416. if (pin->mode == PM8XXX_GPIO_MODE_OUTPUT) {
  417. ret = pin->output_value;
  418. } else {
  419. ret = irq_get_irqchip_state(pin->irq, IRQCHIP_STATE_LINE_LEVEL, &state);
  420. if (!ret)
  421. ret = !!state;
  422. }
  423. return ret;
  424. }
  425. static void pm8xxx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  426. {
  427. struct pm8xxx_gpio *pctrl = container_of(chip, struct pm8xxx_gpio, chip);
  428. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  429. u8 val;
  430. pin->output_value = !!value;
  431. val = pin->mode << 2;
  432. val |= pin->open_drain << 1;
  433. val |= pin->output_value;
  434. pm8xxx_write_bank(pctrl, pin, 1, val);
  435. }
  436. static int pm8xxx_gpio_of_xlate(struct gpio_chip *chip,
  437. const struct of_phandle_args *gpio_desc,
  438. u32 *flags)
  439. {
  440. if (chip->of_gpio_n_cells < 2)
  441. return -EINVAL;
  442. if (flags)
  443. *flags = gpio_desc->args[1];
  444. return gpio_desc->args[0] - 1;
  445. }
  446. static int pm8xxx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  447. {
  448. struct pm8xxx_gpio *pctrl = container_of(chip, struct pm8xxx_gpio, chip);
  449. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  450. return pin->irq;
  451. }
  452. #ifdef CONFIG_DEBUG_FS
  453. #include <linux/seq_file.h>
  454. static void pm8xxx_gpio_dbg_show_one(struct seq_file *s,
  455. struct pinctrl_dev *pctldev,
  456. struct gpio_chip *chip,
  457. unsigned offset,
  458. unsigned gpio)
  459. {
  460. struct pm8xxx_gpio *pctrl = container_of(chip, struct pm8xxx_gpio, chip);
  461. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  462. static const char * const modes[] = {
  463. "in", "both", "out", "off"
  464. };
  465. static const char * const biases[] = {
  466. "pull-up 30uA", "pull-up 1.5uA", "pull-up 31.5uA",
  467. "pull-up 1.5uA + 30uA boost", "pull-down 10uA", "no pull"
  468. };
  469. static const char * const buffer_types[] = {
  470. "push-pull", "open-drain"
  471. };
  472. static const char * const strengths[] = {
  473. "no", "high", "medium", "low"
  474. };
  475. seq_printf(s, " gpio%-2d:", offset + 1);
  476. if (pin->disable) {
  477. seq_puts(s, " ---");
  478. } else {
  479. seq_printf(s, " %-4s", modes[pin->mode]);
  480. seq_printf(s, " %-7s", pm8xxx_gpio_functions[pin->function]);
  481. seq_printf(s, " VIN%d", pin->power_source);
  482. seq_printf(s, " %-27s", biases[pin->bias]);
  483. seq_printf(s, " %-10s", buffer_types[pin->open_drain]);
  484. seq_printf(s, " %-4s", pin->output_value ? "high" : "low");
  485. seq_printf(s, " %-7s", strengths[pin->output_strength]);
  486. if (pin->inverted)
  487. seq_puts(s, " inverted");
  488. }
  489. }
  490. static void pm8xxx_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  491. {
  492. unsigned gpio = chip->base;
  493. unsigned i;
  494. for (i = 0; i < chip->ngpio; i++, gpio++) {
  495. pm8xxx_gpio_dbg_show_one(s, NULL, chip, i, gpio);
  496. seq_puts(s, "\n");
  497. }
  498. }
  499. #else
  500. #define msm_gpio_dbg_show NULL
  501. #endif
  502. static struct gpio_chip pm8xxx_gpio_template = {
  503. .direction_input = pm8xxx_gpio_direction_input,
  504. .direction_output = pm8xxx_gpio_direction_output,
  505. .get = pm8xxx_gpio_get,
  506. .set = pm8xxx_gpio_set,
  507. .of_xlate = pm8xxx_gpio_of_xlate,
  508. .to_irq = pm8xxx_gpio_to_irq,
  509. .dbg_show = pm8xxx_gpio_dbg_show,
  510. .owner = THIS_MODULE,
  511. };
  512. static int pm8xxx_pin_populate(struct pm8xxx_gpio *pctrl,
  513. struct pm8xxx_pin_data *pin)
  514. {
  515. int val;
  516. val = pm8xxx_read_bank(pctrl, pin, 0);
  517. if (val < 0)
  518. return val;
  519. pin->power_source = (val >> 1) & 0x7;
  520. val = pm8xxx_read_bank(pctrl, pin, 1);
  521. if (val < 0)
  522. return val;
  523. pin->mode = (val >> 2) & 0x3;
  524. pin->open_drain = !!(val & BIT(1));
  525. pin->output_value = val & BIT(0);
  526. val = pm8xxx_read_bank(pctrl, pin, 2);
  527. if (val < 0)
  528. return val;
  529. pin->bias = (val >> 1) & 0x7;
  530. if (pin->bias <= PM8XXX_GPIO_BIAS_PU_1P5_30)
  531. pin->pull_up_strength = pin->bias;
  532. else
  533. pin->pull_up_strength = PM8XXX_GPIO_BIAS_PU_30;
  534. val = pm8xxx_read_bank(pctrl, pin, 3);
  535. if (val < 0)
  536. return val;
  537. pin->output_strength = (val >> 2) & 0x3;
  538. pin->disable = val & BIT(0);
  539. val = pm8xxx_read_bank(pctrl, pin, 4);
  540. if (val < 0)
  541. return val;
  542. pin->function = (val >> 1) & 0x7;
  543. val = pm8xxx_read_bank(pctrl, pin, 5);
  544. if (val < 0)
  545. return val;
  546. pin->inverted = !(val & BIT(3));
  547. return 0;
  548. }
  549. static const struct of_device_id pm8xxx_gpio_of_match[] = {
  550. { .compatible = "qcom,pm8018-gpio", .data = (void *)6 },
  551. { .compatible = "qcom,pm8038-gpio", .data = (void *)12 },
  552. { .compatible = "qcom,pm8058-gpio", .data = (void *)40 },
  553. { .compatible = "qcom,pm8917-gpio", .data = (void *)38 },
  554. { .compatible = "qcom,pm8921-gpio", .data = (void *)44 },
  555. { },
  556. };
  557. MODULE_DEVICE_TABLE(of, pm8xxx_gpio_of_match);
  558. static int pm8xxx_gpio_probe(struct platform_device *pdev)
  559. {
  560. struct pm8xxx_pin_data *pin_data;
  561. struct pinctrl_pin_desc *pins;
  562. struct pm8xxx_gpio *pctrl;
  563. int ret;
  564. int i;
  565. pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
  566. if (!pctrl)
  567. return -ENOMEM;
  568. pctrl->dev = &pdev->dev;
  569. pctrl->npins = (unsigned)of_device_get_match_data(&pdev->dev);
  570. pctrl->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  571. if (!pctrl->regmap) {
  572. dev_err(&pdev->dev, "parent regmap unavailable\n");
  573. return -ENXIO;
  574. }
  575. pctrl->desc = pm8xxx_pinctrl_desc;
  576. pctrl->desc.npins = pctrl->npins;
  577. pins = devm_kcalloc(&pdev->dev,
  578. pctrl->desc.npins,
  579. sizeof(struct pinctrl_pin_desc),
  580. GFP_KERNEL);
  581. if (!pins)
  582. return -ENOMEM;
  583. pin_data = devm_kcalloc(&pdev->dev,
  584. pctrl->desc.npins,
  585. sizeof(struct pm8xxx_pin_data),
  586. GFP_KERNEL);
  587. if (!pin_data)
  588. return -ENOMEM;
  589. for (i = 0; i < pctrl->desc.npins; i++) {
  590. pin_data[i].reg = SSBI_REG_ADDR_GPIO(i);
  591. pin_data[i].irq = platform_get_irq(pdev, i);
  592. if (pin_data[i].irq < 0) {
  593. dev_err(&pdev->dev,
  594. "missing interrupts for pin %d\n", i);
  595. return pin_data[i].irq;
  596. }
  597. ret = pm8xxx_pin_populate(pctrl, &pin_data[i]);
  598. if (ret)
  599. return ret;
  600. pins[i].number = i;
  601. pins[i].name = pm8xxx_groups[i];
  602. pins[i].drv_data = &pin_data[i];
  603. }
  604. pctrl->desc.pins = pins;
  605. pctrl->desc.num_custom_params = ARRAY_SIZE(pm8xxx_gpio_bindings);
  606. pctrl->desc.custom_params = pm8xxx_gpio_bindings;
  607. #ifdef CONFIG_DEBUG_FS
  608. pctrl->desc.custom_conf_items = pm8xxx_conf_items;
  609. #endif
  610. pctrl->pctrl = pinctrl_register(&pctrl->desc, &pdev->dev, pctrl);
  611. if (IS_ERR(pctrl->pctrl)) {
  612. dev_err(&pdev->dev, "couldn't register pm8xxx gpio driver\n");
  613. return PTR_ERR(pctrl->pctrl);
  614. }
  615. pctrl->chip = pm8xxx_gpio_template;
  616. pctrl->chip.base = -1;
  617. pctrl->chip.dev = &pdev->dev;
  618. pctrl->chip.of_node = pdev->dev.of_node;
  619. pctrl->chip.of_gpio_n_cells = 2;
  620. pctrl->chip.label = dev_name(pctrl->dev);
  621. pctrl->chip.ngpio = pctrl->npins;
  622. ret = gpiochip_add(&pctrl->chip);
  623. if (ret) {
  624. dev_err(&pdev->dev, "failed register gpiochip\n");
  625. goto unregister_pinctrl;
  626. }
  627. ret = gpiochip_add_pin_range(&pctrl->chip,
  628. dev_name(pctrl->dev),
  629. 0, 0, pctrl->chip.ngpio);
  630. if (ret) {
  631. dev_err(pctrl->dev, "failed to add pin range\n");
  632. goto unregister_gpiochip;
  633. }
  634. platform_set_drvdata(pdev, pctrl);
  635. dev_dbg(&pdev->dev, "Qualcomm pm8xxx gpio driver probed\n");
  636. return 0;
  637. unregister_gpiochip:
  638. gpiochip_remove(&pctrl->chip);
  639. unregister_pinctrl:
  640. pinctrl_unregister(pctrl->pctrl);
  641. return ret;
  642. }
  643. static int pm8xxx_gpio_remove(struct platform_device *pdev)
  644. {
  645. struct pm8xxx_gpio *pctrl = platform_get_drvdata(pdev);
  646. gpiochip_remove(&pctrl->chip);
  647. pinctrl_unregister(pctrl->pctrl);
  648. return 0;
  649. }
  650. static struct platform_driver pm8xxx_gpio_driver = {
  651. .driver = {
  652. .name = "qcom-ssbi-gpio",
  653. .of_match_table = pm8xxx_gpio_of_match,
  654. },
  655. .probe = pm8xxx_gpio_probe,
  656. .remove = pm8xxx_gpio_remove,
  657. };
  658. module_platform_driver(pm8xxx_gpio_driver);
  659. MODULE_AUTHOR("Bjorn Andersson <bjorn.andersson@sonymobile.com>");
  660. MODULE_DESCRIPTION("Qualcomm PM8xxx GPIO driver");
  661. MODULE_LICENSE("GPL v2");